nicpci.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/delay.h>
  18. #include <linux/pci.h>
  19. #include <defs.h>
  20. #include <soc.h>
  21. #include <chipcommon.h>
  22. #include "aiutils.h"
  23. #include "pub.h"
  24. #include "nicpci.h"
  25. /* SPROM offsets */
  26. #define SRSH_ASPM_OFFSET 4 /* word 4 */
  27. #define SRSH_ASPM_ENB 0x18 /* bit 3, 4 */
  28. #define SRSH_ASPM_L1_ENB 0x10 /* bit 4 */
  29. #define SRSH_ASPM_L0s_ENB 0x8 /* bit 3 */
  30. #define SRSH_PCIE_MISC_CONFIG 5 /* word 5 */
  31. #define SRSH_L23READY_EXIT_NOPERST 0x8000 /* bit 15 */
  32. #define SRSH_CLKREQ_OFFSET_REV5 20 /* word 20 for srom rev <= 5 */
  33. #define SRSH_CLKREQ_ENB 0x0800 /* bit 11 */
  34. #define SRSH_BD_OFFSET 6 /* word 6 */
  35. /* chipcontrol */
  36. #define CHIPCTRL_4321_PLL_DOWN 0x800000/* serdes PLL down override */
  37. /* MDIO control */
  38. #define MDIOCTL_DIVISOR_MASK 0x7f /* clock to be used on MDIO */
  39. #define MDIOCTL_DIVISOR_VAL 0x2
  40. #define MDIOCTL_PREAM_EN 0x80 /* Enable preamble sequnce */
  41. #define MDIOCTL_ACCESS_DONE 0x100 /* Transaction complete */
  42. /* MDIO Data */
  43. #define MDIODATA_MASK 0x0000ffff /* data 2 bytes */
  44. #define MDIODATA_TA 0x00020000 /* Turnaround */
  45. #define MDIODATA_REGADDR_SHF 18 /* Regaddr shift */
  46. #define MDIODATA_REGADDR_MASK 0x007c0000 /* Regaddr Mask */
  47. #define MDIODATA_DEVADDR_SHF 23 /* Physmedia devaddr shift */
  48. #define MDIODATA_DEVADDR_MASK 0x0f800000
  49. /* Physmedia devaddr Mask */
  50. /* MDIO Data for older revisions < 10 */
  51. #define MDIODATA_REGADDR_SHF_OLD 18 /* Regaddr shift */
  52. #define MDIODATA_REGADDR_MASK_OLD 0x003c0000
  53. /* Regaddr Mask */
  54. #define MDIODATA_DEVADDR_SHF_OLD 22 /* Physmedia devaddr shift */
  55. #define MDIODATA_DEVADDR_MASK_OLD 0x0fc00000
  56. /* Physmedia devaddr Mask */
  57. /* Transactions flags */
  58. #define MDIODATA_WRITE 0x10000000
  59. #define MDIODATA_READ 0x20000000
  60. #define MDIODATA_START 0x40000000
  61. #define MDIODATA_DEV_ADDR 0x0 /* dev address for serdes */
  62. #define MDIODATA_BLK_ADDR 0x1F /* blk address for serdes */
  63. /* serdes regs (rev < 10) */
  64. #define MDIODATA_DEV_PLL 0x1d /* SERDES PLL Dev */
  65. #define MDIODATA_DEV_TX 0x1e /* SERDES TX Dev */
  66. #define MDIODATA_DEV_RX 0x1f /* SERDES RX Dev */
  67. /* SERDES RX registers */
  68. #define SERDES_RX_CTRL 1 /* Rx cntrl */
  69. #define SERDES_RX_TIMER1 2 /* Rx Timer1 */
  70. #define SERDES_RX_CDR 6 /* CDR */
  71. #define SERDES_RX_CDRBW 7 /* CDR BW */
  72. /* SERDES RX control register */
  73. #define SERDES_RX_CTRL_FORCE 0x80 /* rxpolarity_force */
  74. #define SERDES_RX_CTRL_POLARITY 0x40 /* rxpolarity_value */
  75. /* SERDES PLL registers */
  76. #define SERDES_PLL_CTRL 1 /* PLL control reg */
  77. #define PLL_CTRL_FREQDET_EN 0x4000 /* bit 14 is FREQDET on */
  78. /* Linkcontrol reg offset in PCIE Cap */
  79. #define PCIE_CAP_LINKCTRL_OFFSET 16 /* offset in pcie cap */
  80. #define PCIE_CAP_LCREG_ASPML0s 0x01 /* ASPM L0s in linkctrl */
  81. #define PCIE_CAP_LCREG_ASPML1 0x02 /* ASPM L1 in linkctrl */
  82. #define PCIE_CLKREQ_ENAB 0x100 /* CLKREQ Enab in linkctrl */
  83. #define PCIE_ASPM_ENAB 3 /* ASPM L0s & L1 in linkctrl */
  84. #define PCIE_ASPM_L1_ENAB 2 /* ASPM L0s & L1 in linkctrl */
  85. #define PCIE_ASPM_L0s_ENAB 1 /* ASPM L0s & L1 in linkctrl */
  86. #define PCIE_ASPM_DISAB 0 /* ASPM L0s & L1 in linkctrl */
  87. /* Power management threshold */
  88. #define PCIE_L1THRESHOLDTIME_MASK 0xFF00 /* bits 8 - 15 */
  89. #define PCIE_L1THRESHOLDTIME_SHIFT 8 /* PCIE_L1THRESHOLDTIME_SHIFT */
  90. #define PCIE_L1THRESHOLD_WARVAL 0x72 /* WAR value */
  91. #define PCIE_ASPMTIMER_EXTEND 0x01000000
  92. /* > rev7:
  93. * enable extend ASPM timer
  94. */
  95. /* different register spaces to access thru pcie indirect access */
  96. #define PCIE_CONFIGREGS 1 /* Access to config space */
  97. #define PCIE_PCIEREGS 2 /* Access to pcie registers */
  98. /* PCIE protocol PHY diagnostic registers */
  99. #define PCIE_PLP_STATUSREG 0x204 /* Status */
  100. /* Status reg PCIE_PLP_STATUSREG */
  101. #define PCIE_PLP_POLARITYINV_STAT 0x10
  102. /* PCIE protocol DLLP diagnostic registers */
  103. #define PCIE_DLLP_LCREG 0x100 /* Link Control */
  104. #define PCIE_DLLP_PMTHRESHREG 0x128 /* Power Management Threshold */
  105. /* PCIE protocol TLP diagnostic registers */
  106. #define PCIE_TLP_WORKAROUNDSREG 0x004 /* TLP Workarounds */
  107. /* Sonics to PCI translation types */
  108. #define SBTOPCI_PREF 0x4 /* prefetch enable */
  109. #define SBTOPCI_BURST 0x8 /* burst enable */
  110. #define SBTOPCI_RC_READMULTI 0x20 /* memory read multiple */
  111. #define PCI_CLKRUN_DSBL 0x8000 /* Bit 15 forceClkrun */
  112. /* PCI core index in SROM shadow area */
  113. #define SRSH_PI_OFFSET 0 /* first word */
  114. #define SRSH_PI_MASK 0xf000 /* bit 15:12 */
  115. #define SRSH_PI_SHIFT 12 /* bit 15:12 */
  116. /* Sonics side: PCI core and host control registers */
  117. struct sbpciregs {
  118. u32 control; /* PCI control */
  119. u32 PAD[3];
  120. u32 arbcontrol; /* PCI arbiter control */
  121. u32 clkrun; /* Clkrun Control (>=rev11) */
  122. u32 PAD[2];
  123. u32 intstatus; /* Interrupt status */
  124. u32 intmask; /* Interrupt mask */
  125. u32 sbtopcimailbox; /* Sonics to PCI mailbox */
  126. u32 PAD[9];
  127. u32 bcastaddr; /* Sonics broadcast address */
  128. u32 bcastdata; /* Sonics broadcast data */
  129. u32 PAD[2];
  130. u32 gpioin; /* ro: gpio input (>=rev2) */
  131. u32 gpioout; /* rw: gpio output (>=rev2) */
  132. u32 gpioouten; /* rw: gpio output enable (>= rev2) */
  133. u32 gpiocontrol; /* rw: gpio control (>= rev2) */
  134. u32 PAD[36];
  135. u32 sbtopci0; /* Sonics to PCI translation 0 */
  136. u32 sbtopci1; /* Sonics to PCI translation 1 */
  137. u32 sbtopci2; /* Sonics to PCI translation 2 */
  138. u32 PAD[189];
  139. u32 pcicfg[4][64]; /* 0x400 - 0x7FF, PCI Cfg Space (>=rev8) */
  140. u16 sprom[36]; /* SPROM shadow Area */
  141. u32 PAD[46];
  142. };
  143. /* SB side: PCIE core and host control registers */
  144. struct sbpcieregs {
  145. u32 control; /* host mode only */
  146. u32 PAD[2];
  147. u32 biststatus; /* bist Status: 0x00C */
  148. u32 gpiosel; /* PCIE gpio sel: 0x010 */
  149. u32 gpioouten; /* PCIE gpio outen: 0x14 */
  150. u32 PAD[2];
  151. u32 intstatus; /* Interrupt status: 0x20 */
  152. u32 intmask; /* Interrupt mask: 0x24 */
  153. u32 sbtopcimailbox; /* sb to pcie mailbox: 0x028 */
  154. u32 PAD[53];
  155. u32 sbtopcie0; /* sb to pcie translation 0: 0x100 */
  156. u32 sbtopcie1; /* sb to pcie translation 1: 0x104 */
  157. u32 sbtopcie2; /* sb to pcie translation 2: 0x108 */
  158. u32 PAD[5];
  159. /* pcie core supports in direct access to config space */
  160. u32 configaddr; /* pcie config space access: Address field: 0x120 */
  161. u32 configdata; /* pcie config space access: Data field: 0x124 */
  162. /* mdio access to serdes */
  163. u32 mdiocontrol; /* controls the mdio access: 0x128 */
  164. u32 mdiodata; /* Data to the mdio access: 0x12c */
  165. /* pcie protocol phy/dllp/tlp register indirect access mechanism */
  166. u32 pcieindaddr; /* indirect access to
  167. * the internal register: 0x130
  168. */
  169. u32 pcieinddata; /* Data to/from the internal regsiter: 0x134 */
  170. u32 clkreqenctrl; /* >= rev 6, Clkreq rdma control : 0x138 */
  171. u32 PAD[177];
  172. u32 pciecfg[4][64]; /* 0x400 - 0x7FF, PCIE Cfg Space */
  173. u16 sprom[64]; /* SPROM shadow Area */
  174. };
  175. struct pcicore_info {
  176. union {
  177. struct sbpcieregs __iomem *pcieregs;
  178. struct sbpciregs __iomem *pciregs;
  179. } regs; /* Memory mapped register to the core */
  180. struct si_pub *sih; /* System interconnect handle */
  181. struct pci_dev *dev;
  182. u8 pciecap_lcreg_offset;/* PCIE capability LCreg offset
  183. * in the config space
  184. */
  185. bool pcie_pr42767;
  186. u8 pcie_polarity;
  187. u8 pcie_war_aspm_ovr; /* Override ASPM/Clkreq settings */
  188. u8 pmecap_offset; /* PM Capability offset in the config space */
  189. bool pmecap; /* Capable of generating PME */
  190. };
  191. #define PCIE_ASPM(sih) \
  192. (((sih)->buscoretype == PCIE_CORE_ID) && \
  193. (((sih)->buscorerev >= 3) && \
  194. ((sih)->buscorerev <= 5)))
  195. /* delay needed between the mdio control/ mdiodata register data access */
  196. static void pr28829_delay(void)
  197. {
  198. udelay(10);
  199. }
  200. /* Initialize the PCI core.
  201. * It's caller's responsibility to make sure that this is done only once
  202. */
  203. struct pcicore_info *pcicore_init(struct si_pub *sih, struct pci_dev *pdev,
  204. void __iomem *regs)
  205. {
  206. struct pcicore_info *pi;
  207. /* alloc struct pcicore_info */
  208. pi = kzalloc(sizeof(struct pcicore_info), GFP_ATOMIC);
  209. if (pi == NULL)
  210. return NULL;
  211. pi->sih = sih;
  212. pi->dev = pdev;
  213. if (sih->buscoretype == PCIE_CORE_ID) {
  214. u8 cap_ptr;
  215. pi->regs.pcieregs = regs;
  216. cap_ptr = pcicore_find_pci_capability(pi->dev, PCI_CAP_ID_EXP,
  217. NULL, NULL);
  218. pi->pciecap_lcreg_offset = cap_ptr + PCIE_CAP_LINKCTRL_OFFSET;
  219. } else
  220. pi->regs.pciregs = regs;
  221. return pi;
  222. }
  223. void pcicore_deinit(struct pcicore_info *pch)
  224. {
  225. kfree(pch);
  226. }
  227. /* return cap_offset if requested capability exists in the PCI config space */
  228. /* Note that it's caller's responsibility to make sure it's a pci bus */
  229. u8
  230. pcicore_find_pci_capability(struct pci_dev *dev, u8 req_cap_id,
  231. unsigned char *buf, u32 *buflen)
  232. {
  233. u8 cap_id;
  234. u8 cap_ptr = 0;
  235. u32 bufsize;
  236. u8 byte_val;
  237. /* check for Header type 0 */
  238. pci_read_config_byte(dev, PCI_HEADER_TYPE, &byte_val);
  239. if ((byte_val & 0x7f) != PCI_HEADER_TYPE_NORMAL)
  240. goto end;
  241. /* check if the capability pointer field exists */
  242. pci_read_config_byte(dev, PCI_STATUS, &byte_val);
  243. if (!(byte_val & PCI_STATUS_CAP_LIST))
  244. goto end;
  245. pci_read_config_byte(dev, PCI_CAPABILITY_LIST, &cap_ptr);
  246. /* check if the capability pointer is 0x00 */
  247. if (cap_ptr == 0x00)
  248. goto end;
  249. /* loop thru the capability list
  250. * and see if the pcie capability exists
  251. */
  252. pci_read_config_byte(dev, cap_ptr, &cap_id);
  253. while (cap_id != req_cap_id) {
  254. pci_read_config_byte(dev, cap_ptr + 1, &cap_ptr);
  255. if (cap_ptr == 0x00)
  256. break;
  257. pci_read_config_byte(dev, cap_ptr, &cap_id);
  258. }
  259. if (cap_id != req_cap_id)
  260. goto end;
  261. /* found the caller requested capability */
  262. if (buf != NULL && buflen != NULL) {
  263. u8 cap_data;
  264. bufsize = *buflen;
  265. if (!bufsize)
  266. goto end;
  267. *buflen = 0;
  268. /* copy the capability data excluding cap ID and next ptr */
  269. cap_data = cap_ptr + 2;
  270. if ((bufsize + cap_data) > PCI_SZPCR)
  271. bufsize = PCI_SZPCR - cap_data;
  272. *buflen = bufsize;
  273. while (bufsize--) {
  274. pci_read_config_byte(dev, cap_data, buf);
  275. cap_data++;
  276. buf++;
  277. }
  278. }
  279. end:
  280. return cap_ptr;
  281. }
  282. /* ***** Register Access API */
  283. static uint
  284. pcie_readreg(struct sbpcieregs __iomem *pcieregs, uint addrtype, uint offset)
  285. {
  286. uint retval = 0xFFFFFFFF;
  287. switch (addrtype) {
  288. case PCIE_CONFIGREGS:
  289. W_REG(&pcieregs->configaddr, offset);
  290. (void)R_REG((&pcieregs->configaddr));
  291. retval = R_REG(&pcieregs->configdata);
  292. break;
  293. case PCIE_PCIEREGS:
  294. W_REG(&pcieregs->pcieindaddr, offset);
  295. (void)R_REG(&pcieregs->pcieindaddr);
  296. retval = R_REG(&pcieregs->pcieinddata);
  297. break;
  298. }
  299. return retval;
  300. }
  301. static uint pcie_writereg(struct sbpcieregs __iomem *pcieregs, uint addrtype,
  302. uint offset, uint val)
  303. {
  304. switch (addrtype) {
  305. case PCIE_CONFIGREGS:
  306. W_REG((&pcieregs->configaddr), offset);
  307. W_REG((&pcieregs->configdata), val);
  308. break;
  309. case PCIE_PCIEREGS:
  310. W_REG((&pcieregs->pcieindaddr), offset);
  311. W_REG((&pcieregs->pcieinddata), val);
  312. break;
  313. default:
  314. break;
  315. }
  316. return 0;
  317. }
  318. static bool pcie_mdiosetblock(struct pcicore_info *pi, uint blk)
  319. {
  320. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  321. uint mdiodata, i = 0;
  322. uint pcie_serdes_spinwait = 200;
  323. mdiodata = (MDIODATA_START | MDIODATA_WRITE | MDIODATA_TA |
  324. (MDIODATA_DEV_ADDR << MDIODATA_DEVADDR_SHF) |
  325. (MDIODATA_BLK_ADDR << MDIODATA_REGADDR_SHF) |
  326. (blk << 4));
  327. W_REG(&pcieregs->mdiodata, mdiodata);
  328. pr28829_delay();
  329. /* retry till the transaction is complete */
  330. while (i < pcie_serdes_spinwait) {
  331. if (R_REG(&pcieregs->mdiocontrol) & MDIOCTL_ACCESS_DONE)
  332. break;
  333. udelay(1000);
  334. i++;
  335. }
  336. if (i >= pcie_serdes_spinwait)
  337. return false;
  338. return true;
  339. }
  340. static int
  341. pcie_mdioop(struct pcicore_info *pi, uint physmedia, uint regaddr, bool write,
  342. uint *val)
  343. {
  344. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  345. uint mdiodata;
  346. uint i = 0;
  347. uint pcie_serdes_spinwait = 10;
  348. /* enable mdio access to SERDES */
  349. W_REG(&pcieregs->mdiocontrol, MDIOCTL_PREAM_EN | MDIOCTL_DIVISOR_VAL);
  350. if (pi->sih->buscorerev >= 10) {
  351. /* new serdes is slower in rw,
  352. * using two layers of reg address mapping
  353. */
  354. if (!pcie_mdiosetblock(pi, physmedia))
  355. return 1;
  356. mdiodata = ((MDIODATA_DEV_ADDR << MDIODATA_DEVADDR_SHF) |
  357. (regaddr << MDIODATA_REGADDR_SHF));
  358. pcie_serdes_spinwait *= 20;
  359. } else {
  360. mdiodata = ((physmedia << MDIODATA_DEVADDR_SHF_OLD) |
  361. (regaddr << MDIODATA_REGADDR_SHF_OLD));
  362. }
  363. if (!write)
  364. mdiodata |= (MDIODATA_START | MDIODATA_READ | MDIODATA_TA);
  365. else
  366. mdiodata |= (MDIODATA_START | MDIODATA_WRITE | MDIODATA_TA |
  367. *val);
  368. W_REG(&pcieregs->mdiodata, mdiodata);
  369. pr28829_delay();
  370. /* retry till the transaction is complete */
  371. while (i < pcie_serdes_spinwait) {
  372. if (R_REG(&pcieregs->mdiocontrol) & MDIOCTL_ACCESS_DONE) {
  373. if (!write) {
  374. pr28829_delay();
  375. *val = (R_REG(&pcieregs->mdiodata) &
  376. MDIODATA_MASK);
  377. }
  378. /* Disable mdio access to SERDES */
  379. W_REG(&pcieregs->mdiocontrol, 0);
  380. return 0;
  381. }
  382. udelay(1000);
  383. i++;
  384. }
  385. /* Timed out. Disable mdio access to SERDES. */
  386. W_REG(&pcieregs->mdiocontrol, 0);
  387. return 1;
  388. }
  389. /* use the mdio interface to read from mdio slaves */
  390. static int
  391. pcie_mdioread(struct pcicore_info *pi, uint physmedia, uint regaddr,
  392. uint *regval)
  393. {
  394. return pcie_mdioop(pi, physmedia, regaddr, false, regval);
  395. }
  396. /* use the mdio interface to write to mdio slaves */
  397. static int
  398. pcie_mdiowrite(struct pcicore_info *pi, uint physmedia, uint regaddr, uint val)
  399. {
  400. return pcie_mdioop(pi, physmedia, regaddr, true, &val);
  401. }
  402. /* ***** Support functions ***** */
  403. static u8 pcie_clkreq(struct pcicore_info *pi, u32 mask, u32 val)
  404. {
  405. u32 reg_val;
  406. u8 offset;
  407. offset = pi->pciecap_lcreg_offset;
  408. if (!offset)
  409. return 0;
  410. pci_read_config_dword(pi->dev, offset, &reg_val);
  411. /* set operation */
  412. if (mask) {
  413. if (val)
  414. reg_val |= PCIE_CLKREQ_ENAB;
  415. else
  416. reg_val &= ~PCIE_CLKREQ_ENAB;
  417. pci_write_config_dword(pi->dev, offset, reg_val);
  418. pci_read_config_dword(pi->dev, offset, &reg_val);
  419. }
  420. if (reg_val & PCIE_CLKREQ_ENAB)
  421. return 1;
  422. else
  423. return 0;
  424. }
  425. static void pcie_extendL1timer(struct pcicore_info *pi, bool extend)
  426. {
  427. u32 w;
  428. struct si_pub *sih = pi->sih;
  429. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  430. if (sih->buscoretype != PCIE_CORE_ID || sih->buscorerev < 7)
  431. return;
  432. w = pcie_readreg(pcieregs, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG);
  433. if (extend)
  434. w |= PCIE_ASPMTIMER_EXTEND;
  435. else
  436. w &= ~PCIE_ASPMTIMER_EXTEND;
  437. pcie_writereg(pcieregs, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG, w);
  438. w = pcie_readreg(pcieregs, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG);
  439. }
  440. /* centralized clkreq control policy */
  441. static void pcie_clkreq_upd(struct pcicore_info *pi, uint state)
  442. {
  443. struct si_pub *sih = pi->sih;
  444. switch (state) {
  445. case SI_DOATTACH:
  446. if (PCIE_ASPM(sih))
  447. pcie_clkreq(pi, 1, 0);
  448. break;
  449. case SI_PCIDOWN:
  450. if (sih->buscorerev == 6) { /* turn on serdes PLL down */
  451. ai_corereg(sih, SI_CC_IDX,
  452. offsetof(struct chipcregs, chipcontrol_addr),
  453. ~0, 0);
  454. ai_corereg(sih, SI_CC_IDX,
  455. offsetof(struct chipcregs, chipcontrol_data),
  456. ~0x40, 0);
  457. } else if (pi->pcie_pr42767) {
  458. pcie_clkreq(pi, 1, 1);
  459. }
  460. break;
  461. case SI_PCIUP:
  462. if (sih->buscorerev == 6) { /* turn off serdes PLL down */
  463. ai_corereg(sih, SI_CC_IDX,
  464. offsetof(struct chipcregs, chipcontrol_addr),
  465. ~0, 0);
  466. ai_corereg(sih, SI_CC_IDX,
  467. offsetof(struct chipcregs, chipcontrol_data),
  468. ~0x40, 0x40);
  469. } else if (PCIE_ASPM(sih)) { /* disable clkreq */
  470. pcie_clkreq(pi, 1, 0);
  471. }
  472. break;
  473. }
  474. }
  475. /* ***** PCI core WARs ***** */
  476. /* Done only once at attach time */
  477. static void pcie_war_polarity(struct pcicore_info *pi)
  478. {
  479. u32 w;
  480. if (pi->pcie_polarity != 0)
  481. return;
  482. w = pcie_readreg(pi->regs.pcieregs, PCIE_PCIEREGS, PCIE_PLP_STATUSREG);
  483. /* Detect the current polarity at attach and force that polarity and
  484. * disable changing the polarity
  485. */
  486. if ((w & PCIE_PLP_POLARITYINV_STAT) == 0)
  487. pi->pcie_polarity = SERDES_RX_CTRL_FORCE;
  488. else
  489. pi->pcie_polarity = (SERDES_RX_CTRL_FORCE |
  490. SERDES_RX_CTRL_POLARITY);
  491. }
  492. /* enable ASPM and CLKREQ if srom doesn't have it */
  493. /* Needs to happen when update to shadow SROM is needed
  494. * : Coming out of 'standby'/'hibernate'
  495. * : If pcie_war_aspm_ovr state changed
  496. */
  497. static void pcie_war_aspm_clkreq(struct pcicore_info *pi)
  498. {
  499. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  500. struct si_pub *sih = pi->sih;
  501. u16 val16;
  502. u16 __iomem *reg16;
  503. u32 w;
  504. if (!PCIE_ASPM(sih))
  505. return;
  506. /* bypass this on QT or VSIM */
  507. reg16 = &pcieregs->sprom[SRSH_ASPM_OFFSET];
  508. val16 = R_REG(reg16);
  509. val16 &= ~SRSH_ASPM_ENB;
  510. if (pi->pcie_war_aspm_ovr == PCIE_ASPM_ENAB)
  511. val16 |= SRSH_ASPM_ENB;
  512. else if (pi->pcie_war_aspm_ovr == PCIE_ASPM_L1_ENAB)
  513. val16 |= SRSH_ASPM_L1_ENB;
  514. else if (pi->pcie_war_aspm_ovr == PCIE_ASPM_L0s_ENAB)
  515. val16 |= SRSH_ASPM_L0s_ENB;
  516. W_REG(reg16, val16);
  517. pci_read_config_dword(pi->dev, pi->pciecap_lcreg_offset, &w);
  518. w &= ~PCIE_ASPM_ENAB;
  519. w |= pi->pcie_war_aspm_ovr;
  520. pci_write_config_dword(pi->dev, pi->pciecap_lcreg_offset, w);
  521. reg16 = &pcieregs->sprom[SRSH_CLKREQ_OFFSET_REV5];
  522. val16 = R_REG(reg16);
  523. if (pi->pcie_war_aspm_ovr != PCIE_ASPM_DISAB) {
  524. val16 |= SRSH_CLKREQ_ENB;
  525. pi->pcie_pr42767 = true;
  526. } else
  527. val16 &= ~SRSH_CLKREQ_ENB;
  528. W_REG(reg16, val16);
  529. }
  530. /* Apply the polarity determined at the start */
  531. /* Needs to happen when coming out of 'standby'/'hibernate' */
  532. static void pcie_war_serdes(struct pcicore_info *pi)
  533. {
  534. u32 w = 0;
  535. if (pi->pcie_polarity != 0)
  536. pcie_mdiowrite(pi, MDIODATA_DEV_RX, SERDES_RX_CTRL,
  537. pi->pcie_polarity);
  538. pcie_mdioread(pi, MDIODATA_DEV_PLL, SERDES_PLL_CTRL, &w);
  539. if (w & PLL_CTRL_FREQDET_EN) {
  540. w &= ~PLL_CTRL_FREQDET_EN;
  541. pcie_mdiowrite(pi, MDIODATA_DEV_PLL, SERDES_PLL_CTRL, w);
  542. }
  543. }
  544. /* Fix MISC config to allow coming out of L2/L3-Ready state w/o PRST */
  545. /* Needs to happen when coming out of 'standby'/'hibernate' */
  546. static void pcie_misc_config_fixup(struct pcicore_info *pi)
  547. {
  548. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  549. u16 val16;
  550. u16 __iomem *reg16;
  551. reg16 = &pcieregs->sprom[SRSH_PCIE_MISC_CONFIG];
  552. val16 = R_REG(reg16);
  553. if ((val16 & SRSH_L23READY_EXIT_NOPERST) == 0) {
  554. val16 |= SRSH_L23READY_EXIT_NOPERST;
  555. W_REG(reg16, val16);
  556. }
  557. }
  558. /* quick hack for testing */
  559. /* Needs to happen when coming out of 'standby'/'hibernate' */
  560. static void pcie_war_noplldown(struct pcicore_info *pi)
  561. {
  562. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  563. u16 __iomem *reg16;
  564. /* turn off serdes PLL down */
  565. ai_corereg(pi->sih, SI_CC_IDX, offsetof(struct chipcregs, chipcontrol),
  566. CHIPCTRL_4321_PLL_DOWN, CHIPCTRL_4321_PLL_DOWN);
  567. /* clear srom shadow backdoor */
  568. reg16 = &pcieregs->sprom[SRSH_BD_OFFSET];
  569. W_REG(reg16, 0);
  570. }
  571. /* Needs to happen when coming out of 'standby'/'hibernate' */
  572. static void pcie_war_pci_setup(struct pcicore_info *pi)
  573. {
  574. struct si_pub *sih = pi->sih;
  575. struct sbpcieregs __iomem *pcieregs = pi->regs.pcieregs;
  576. u32 w;
  577. if (sih->buscorerev == 0 || sih->buscorerev == 1) {
  578. w = pcie_readreg(pcieregs, PCIE_PCIEREGS,
  579. PCIE_TLP_WORKAROUNDSREG);
  580. w |= 0x8;
  581. pcie_writereg(pcieregs, PCIE_PCIEREGS,
  582. PCIE_TLP_WORKAROUNDSREG, w);
  583. }
  584. if (sih->buscorerev == 1) {
  585. w = pcie_readreg(pcieregs, PCIE_PCIEREGS, PCIE_DLLP_LCREG);
  586. w |= 0x40;
  587. pcie_writereg(pcieregs, PCIE_PCIEREGS, PCIE_DLLP_LCREG, w);
  588. }
  589. if (sih->buscorerev == 0) {
  590. pcie_mdiowrite(pi, MDIODATA_DEV_RX, SERDES_RX_TIMER1, 0x8128);
  591. pcie_mdiowrite(pi, MDIODATA_DEV_RX, SERDES_RX_CDR, 0x0100);
  592. pcie_mdiowrite(pi, MDIODATA_DEV_RX, SERDES_RX_CDRBW, 0x1466);
  593. } else if (PCIE_ASPM(sih)) {
  594. /* Change the L1 threshold for better performance */
  595. w = pcie_readreg(pcieregs, PCIE_PCIEREGS,
  596. PCIE_DLLP_PMTHRESHREG);
  597. w &= ~PCIE_L1THRESHOLDTIME_MASK;
  598. w |= PCIE_L1THRESHOLD_WARVAL << PCIE_L1THRESHOLDTIME_SHIFT;
  599. pcie_writereg(pcieregs, PCIE_PCIEREGS,
  600. PCIE_DLLP_PMTHRESHREG, w);
  601. pcie_war_serdes(pi);
  602. pcie_war_aspm_clkreq(pi);
  603. } else if (pi->sih->buscorerev == 7)
  604. pcie_war_noplldown(pi);
  605. /* Note that the fix is actually in the SROM,
  606. * that's why this is open-ended
  607. */
  608. if (pi->sih->buscorerev >= 6)
  609. pcie_misc_config_fixup(pi);
  610. }
  611. /* ***** Functions called during driver state changes ***** */
  612. void pcicore_attach(struct pcicore_info *pi, int state)
  613. {
  614. struct si_pub *sih = pi->sih;
  615. u32 bfl2 = (u32)getintvar(sih, BRCMS_SROM_BOARDFLAGS2);
  616. /* Determine if this board needs override */
  617. if (PCIE_ASPM(sih)) {
  618. if (bfl2 & BFL2_PCIEWAR_OVR)
  619. pi->pcie_war_aspm_ovr = PCIE_ASPM_DISAB;
  620. else
  621. pi->pcie_war_aspm_ovr = PCIE_ASPM_ENAB;
  622. }
  623. /* These need to happen in this order only */
  624. pcie_war_polarity(pi);
  625. pcie_war_serdes(pi);
  626. pcie_war_aspm_clkreq(pi);
  627. pcie_clkreq_upd(pi, state);
  628. }
  629. void pcicore_hwup(struct pcicore_info *pi)
  630. {
  631. if (!pi || pi->sih->buscoretype != PCIE_CORE_ID)
  632. return;
  633. pcie_war_pci_setup(pi);
  634. }
  635. void pcicore_up(struct pcicore_info *pi, int state)
  636. {
  637. if (!pi || pi->sih->buscoretype != PCIE_CORE_ID)
  638. return;
  639. /* Restore L1 timer for better performance */
  640. pcie_extendL1timer(pi, true);
  641. pcie_clkreq_upd(pi, state);
  642. }
  643. /* When the device is going to enter D3 state
  644. * (or the system is going to enter S3/S4 states)
  645. */
  646. void pcicore_sleep(struct pcicore_info *pi)
  647. {
  648. u32 w;
  649. if (!pi || !PCIE_ASPM(pi->sih))
  650. return;
  651. pci_read_config_dword(pi->dev, pi->pciecap_lcreg_offset, &w);
  652. w &= ~PCIE_CAP_LCREG_ASPML1;
  653. pci_write_config_dword(pi->dev, pi->pciecap_lcreg_offset, w);
  654. pi->pcie_pr42767 = false;
  655. }
  656. void pcicore_down(struct pcicore_info *pi, int state)
  657. {
  658. if (!pi || pi->sih->buscoretype != PCIE_CORE_ID)
  659. return;
  660. pcie_clkreq_upd(pi, state);
  661. /* Reduce L1 timer for better power savings */
  662. pcie_extendL1timer(pi, false);
  663. }
  664. /* precondition: current core is sii->buscoretype */
  665. static void pcicore_fixcfg(struct pcicore_info *pi, u16 __iomem *reg16)
  666. {
  667. struct si_info *sii = (struct si_info *)(pi->sih);
  668. u16 val16;
  669. uint pciidx;
  670. pciidx = ai_coreidx(&sii->pub);
  671. val16 = R_REG(reg16);
  672. if (((val16 & SRSH_PI_MASK) >> SRSH_PI_SHIFT) != (u16)pciidx) {
  673. val16 = (u16)(pciidx << SRSH_PI_SHIFT) |
  674. (val16 & ~SRSH_PI_MASK);
  675. W_REG(reg16, val16);
  676. }
  677. }
  678. void
  679. pcicore_fixcfg_pci(struct pcicore_info *pi, struct sbpciregs __iomem *pciregs)
  680. {
  681. pcicore_fixcfg(pi, &pciregs->sprom[SRSH_PI_OFFSET]);
  682. }
  683. void pcicore_fixcfg_pcie(struct pcicore_info *pi,
  684. struct sbpcieregs __iomem *pcieregs)
  685. {
  686. pcicore_fixcfg(pi, &pcieregs->sprom[SRSH_PI_OFFSET]);
  687. }
  688. /* precondition: current core is pci core */
  689. void
  690. pcicore_pci_setup(struct pcicore_info *pi, struct sbpciregs __iomem *pciregs)
  691. {
  692. u32 w;
  693. OR_REG(&pciregs->sbtopci2, SBTOPCI_PREF | SBTOPCI_BURST);
  694. if (((struct si_info *)(pi->sih))->pub.buscorerev >= 11) {
  695. OR_REG(&pciregs->sbtopci2, SBTOPCI_RC_READMULTI);
  696. w = R_REG(&pciregs->clkrun);
  697. W_REG(&pciregs->clkrun, w | PCI_CLKRUN_DSBL);
  698. w = R_REG(&pciregs->clkrun);
  699. }
  700. }