phy_lcn.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n LCN-PHY support
  4. Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. This file incorporates work covered by the following copyright and
  18. permission notice:
  19. Copyright (c) 2010 Broadcom Corporation
  20. Permission to use, copy, modify, and/or distribute this software for any
  21. purpose with or without fee is hereby granted, provided that the above
  22. copyright notice and this permission notice appear in all copies.
  23. */
  24. #include <linux/slab.h>
  25. #include "b43.h"
  26. #include "phy_lcn.h"
  27. #include "tables_phy_lcn.h"
  28. #include "main.h"
  29. struct lcn_tx_gains {
  30. u16 gm_gain;
  31. u16 pga_gain;
  32. u16 pad_gain;
  33. u16 dac_gain;
  34. };
  35. struct lcn_tx_iir_filter {
  36. u8 type;
  37. u16 values[16];
  38. };
  39. enum lcn_sense_type {
  40. B43_SENSE_TEMP,
  41. B43_SENSE_VBAT,
  42. };
  43. /* In theory it's PHY common function, move if needed */
  44. /* brcms_b_switch_macfreq */
  45. static void b43_phy_switch_macfreq(struct b43_wldev *dev, u8 spurmode)
  46. {
  47. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  48. switch (spurmode) {
  49. case 2: /* 126 Mhz */
  50. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x2082);
  51. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  52. break;
  53. case 1: /* 123 Mhz */
  54. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x5341);
  55. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  56. break;
  57. default: /* 120 Mhz */
  58. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x8889);
  59. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  60. break;
  61. }
  62. } else if (dev->phy.type == B43_PHYTYPE_LCN) {
  63. switch (spurmode) {
  64. case 1: /* 82 Mhz */
  65. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x7CE0);
  66. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  67. break;
  68. default: /* 80 Mhz */
  69. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0xCCCD);
  70. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  71. break;
  72. }
  73. }
  74. }
  75. /**************************************************
  76. * Radio 2064.
  77. **************************************************/
  78. /* wlc_lcnphy_radio_2064_channel_tune_4313 */
  79. static void b43_radio_2064_channel_setup(struct b43_wldev *dev)
  80. {
  81. u16 save[2];
  82. b43_radio_set(dev, 0x09d, 0x4);
  83. b43_radio_write(dev, 0x09e, 0xf);
  84. /* Channel specific values in theory, in practice always the same */
  85. b43_radio_write(dev, 0x02a, 0xb);
  86. b43_radio_maskset(dev, 0x030, ~0x3, 0xa);
  87. b43_radio_maskset(dev, 0x091, ~0x3, 0);
  88. b43_radio_maskset(dev, 0x038, ~0xf, 0x7);
  89. b43_radio_maskset(dev, 0x030, ~0xc, 0x8);
  90. b43_radio_maskset(dev, 0x05e, ~0xf, 0x8);
  91. b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80);
  92. b43_radio_write(dev, 0x06c, 0x80);
  93. save[0] = b43_radio_read(dev, 0x044);
  94. save[1] = b43_radio_read(dev, 0x12b);
  95. b43_radio_set(dev, 0x044, 0x7);
  96. b43_radio_set(dev, 0x12b, 0xe);
  97. /* TODO */
  98. b43_radio_write(dev, 0x040, 0xfb);
  99. b43_radio_write(dev, 0x041, 0x9a);
  100. b43_radio_write(dev, 0x042, 0xa3);
  101. b43_radio_write(dev, 0x043, 0x0c);
  102. /* TODO */
  103. b43_radio_set(dev, 0x044, 0x0c);
  104. udelay(1);
  105. b43_radio_write(dev, 0x044, save[0]);
  106. b43_radio_write(dev, 0x12b, save[1]);
  107. if (dev->phy.rev == 1) {
  108. /* brcmsmac uses outdated 0x3 for 0x038 */
  109. b43_radio_write(dev, 0x038, 0x0);
  110. b43_radio_write(dev, 0x091, 0x7);
  111. }
  112. }
  113. /* wlc_radio_2064_init */
  114. static void b43_radio_2064_init(struct b43_wldev *dev)
  115. {
  116. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  117. b43_radio_write(dev, 0x09c, 0x0020);
  118. b43_radio_write(dev, 0x105, 0x0008);
  119. } else {
  120. /* TODO */
  121. }
  122. b43_radio_write(dev, 0x032, 0x0062);
  123. b43_radio_write(dev, 0x033, 0x0019);
  124. b43_radio_write(dev, 0x090, 0x0010);
  125. b43_radio_write(dev, 0x010, 0x0000);
  126. if (dev->phy.rev == 1) {
  127. b43_radio_write(dev, 0x060, 0x007f);
  128. b43_radio_write(dev, 0x061, 0x0072);
  129. b43_radio_write(dev, 0x062, 0x007f);
  130. }
  131. b43_radio_write(dev, 0x01d, 0x0002);
  132. b43_radio_write(dev, 0x01e, 0x0006);
  133. b43_phy_write(dev, 0x4ea, 0x4688);
  134. b43_phy_maskset(dev, 0x4eb, ~0x7, 0x2);
  135. b43_phy_mask(dev, 0x4eb, ~0x01c0);
  136. b43_phy_maskset(dev, 0x46a, 0xff00, 0x19);
  137. b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x55), 0);
  138. b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
  139. b43_radio_set(dev, 0x004, 0x40);
  140. b43_radio_set(dev, 0x120, 0x10);
  141. b43_radio_set(dev, 0x078, 0x80);
  142. b43_radio_set(dev, 0x129, 0x2);
  143. b43_radio_set(dev, 0x057, 0x1);
  144. b43_radio_set(dev, 0x05b, 0x2);
  145. /* TODO: wait for some bit to be set */
  146. b43_radio_read(dev, 0x05c);
  147. b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
  148. b43_radio_mask(dev, 0x057, (u16) ~0xff01);
  149. b43_phy_write(dev, 0x933, 0x2d6b);
  150. b43_phy_write(dev, 0x934, 0x2d6b);
  151. b43_phy_write(dev, 0x935, 0x2d6b);
  152. b43_phy_write(dev, 0x936, 0x2d6b);
  153. b43_phy_write(dev, 0x937, 0x016b);
  154. b43_radio_mask(dev, 0x057, (u16) ~0xff02);
  155. b43_radio_write(dev, 0x0c2, 0x006f);
  156. }
  157. /**************************************************
  158. * Various PHY ops
  159. **************************************************/
  160. /* wlc_lcnphy_toggle_afe_pwdn */
  161. static void b43_phy_lcn_afe_set_unset(struct b43_wldev *dev)
  162. {
  163. u16 afe_ctl2 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL2);
  164. u16 afe_ctl1 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL1);
  165. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 | 0x1);
  166. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 | 0x1);
  167. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 & ~0x1);
  168. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 & ~0x1);
  169. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2);
  170. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1);
  171. }
  172. /* wlc_lcnphy_get_pa_gain */
  173. static u16 b43_phy_lcn_get_pa_gain(struct b43_wldev *dev)
  174. {
  175. return (b43_phy_read(dev, 0x4fb) & 0x7f00) >> 8;
  176. }
  177. /* wlc_lcnphy_set_dac_gain */
  178. static void b43_phy_lcn_set_dac_gain(struct b43_wldev *dev, u16 dac_gain)
  179. {
  180. u16 dac_ctrl;
  181. dac_ctrl = b43_phy_read(dev, 0x439);
  182. dac_ctrl = dac_ctrl & 0xc7f;
  183. dac_ctrl = dac_ctrl | (dac_gain << 7);
  184. b43_phy_maskset(dev, 0x439, ~0xfff, dac_ctrl);
  185. }
  186. /* wlc_lcnphy_set_bbmult */
  187. static void b43_phy_lcn_set_bbmult(struct b43_wldev *dev, u8 m0)
  188. {
  189. b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x57), m0 << 8);
  190. }
  191. /* wlc_lcnphy_clear_tx_power_offsets */
  192. static void b43_phy_lcn_clear_tx_power_offsets(struct b43_wldev *dev)
  193. {
  194. u8 i;
  195. if (1) { /* FIXME */
  196. b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x340);
  197. for (i = 0; i < 30; i++) {
  198. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
  199. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
  200. }
  201. }
  202. b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x80);
  203. for (i = 0; i < 64; i++) {
  204. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
  205. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
  206. }
  207. }
  208. /* wlc_lcnphy_rev0_baseband_init */
  209. static void b43_phy_lcn_rev0_baseband_init(struct b43_wldev *dev)
  210. {
  211. b43_radio_write(dev, 0x11c, 0);
  212. b43_phy_write(dev, 0x43b, 0);
  213. b43_phy_write(dev, 0x43c, 0);
  214. b43_phy_write(dev, 0x44c, 0);
  215. b43_phy_write(dev, 0x4e6, 0);
  216. b43_phy_write(dev, 0x4f9, 0);
  217. b43_phy_write(dev, 0x4b0, 0);
  218. b43_phy_write(dev, 0x938, 0);
  219. b43_phy_write(dev, 0x4b0, 0);
  220. b43_phy_write(dev, 0x44e, 0);
  221. b43_phy_set(dev, 0x567, 0x03);
  222. b43_phy_set(dev, 0x44a, 0x44);
  223. b43_phy_write(dev, 0x44a, 0x80);
  224. if (!(dev->dev->bus_sprom->boardflags_lo & B43_BFL_FEM))
  225. ; /* TODO */
  226. b43_phy_maskset(dev, 0x634, ~0xff, 0xc);
  227. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_FEM) {
  228. b43_phy_maskset(dev, 0x634, ~0xff, 0xa);
  229. b43_phy_write(dev, 0x910, 0x1);
  230. }
  231. b43_phy_write(dev, 0x910, 0x1);
  232. b43_phy_maskset(dev, 0x448, ~0x300, 0x100);
  233. b43_phy_maskset(dev, 0x608, ~0xff, 0x17);
  234. b43_phy_maskset(dev, 0x604, ~0x7ff, 0x3ea);
  235. }
  236. /* wlc_lcnphy_bu_tweaks */
  237. static void b43_phy_lcn_bu_tweaks(struct b43_wldev *dev)
  238. {
  239. b43_phy_set(dev, 0x805, 0x1);
  240. b43_phy_maskset(dev, 0x42f, ~0x7, 0x3);
  241. b43_phy_maskset(dev, 0x030, ~0x7, 0x3);
  242. b43_phy_write(dev, 0x414, 0x1e10);
  243. b43_phy_write(dev, 0x415, 0x0640);
  244. b43_phy_maskset(dev, 0x4df, (u16) ~0xff00, 0xf700);
  245. b43_phy_set(dev, 0x44a, 0x44);
  246. b43_phy_write(dev, 0x44a, 0x80);
  247. b43_phy_maskset(dev, 0x434, ~0xff, 0xfd);
  248. b43_phy_maskset(dev, 0x420, ~0xff, 0x10);
  249. if (dev->dev->bus_sprom->board_rev >= 0x1204)
  250. b43_radio_set(dev, 0x09b, 0xf0);
  251. b43_phy_write(dev, 0x7d6, 0x0902);
  252. b43_phy_maskset(dev, 0x429, ~0xf, 0x9);
  253. b43_phy_maskset(dev, 0x429, ~(0x3f << 4), 0xe << 4);
  254. if (dev->phy.rev == 1) {
  255. b43_phy_maskset(dev, 0x423, ~0xff, 0x46);
  256. b43_phy_maskset(dev, 0x411, ~0xff, 1);
  257. b43_phy_set(dev, 0x434, 0xff); /* FIXME: update to wl */
  258. /* TODO: wl operates on PHY 0x416, brcmsmac is outdated here */
  259. b43_phy_maskset(dev, 0x656, ~0xf, 2);
  260. b43_phy_set(dev, 0x44d, 4);
  261. b43_radio_set(dev, 0x0f7, 0x4);
  262. b43_radio_mask(dev, 0x0f1, ~0x3);
  263. b43_radio_maskset(dev, 0x0f2, ~0xf8, 0x90);
  264. b43_radio_maskset(dev, 0x0f3, ~0x3, 0x2);
  265. b43_radio_maskset(dev, 0x0f3, ~0xf0, 0xa0);
  266. b43_radio_set(dev, 0x11f, 0x2);
  267. b43_phy_lcn_clear_tx_power_offsets(dev);
  268. /* TODO: something more? */
  269. }
  270. }
  271. /* wlc_lcnphy_vbat_temp_sense_setup */
  272. static void b43_phy_lcn_sense_setup(struct b43_wldev *dev,
  273. enum lcn_sense_type sense_type)
  274. {
  275. u8 auxpga_vmidcourse, auxpga_vmidfine, auxpga_gain;
  276. u16 auxpga_vmid;
  277. u8 tx_pwr_idx;
  278. u8 i;
  279. u16 save_radio_regs[6][2] = {
  280. { 0x007, 0 }, { 0x0ff, 0 }, { 0x11f, 0 }, { 0x005, 0 },
  281. { 0x025, 0 }, { 0x112, 0 },
  282. };
  283. u16 save_phy_regs[14][2] = {
  284. { 0x503, 0 }, { 0x4a4, 0 }, { 0x4d0, 0 }, { 0x4d9, 0 },
  285. { 0x4da, 0 }, { 0x4a6, 0 }, { 0x938, 0 }, { 0x939, 0 },
  286. { 0x4d8, 0 }, { 0x4d0, 0 }, { 0x4d7, 0 }, { 0x4a5, 0 },
  287. { 0x40d, 0 }, { 0x4a2, 0 },
  288. };
  289. u16 save_radio_4a4;
  290. msleep(1);
  291. /* Save */
  292. for (i = 0; i < 6; i++)
  293. save_radio_regs[i][1] = b43_radio_read(dev,
  294. save_radio_regs[i][0]);
  295. for (i = 0; i < 14; i++)
  296. save_phy_regs[i][1] = b43_phy_read(dev, save_phy_regs[i][0]);
  297. b43_mac_suspend(dev);
  298. save_radio_4a4 = b43_radio_read(dev, 0x4a4);
  299. /* wlc_lcnphy_set_tx_pwr_ctrl(pi, LCNPHY_TX_PWR_CTRL_OFF); */
  300. tx_pwr_idx = dev->phy.lcn->tx_pwr_curr_idx;
  301. /* Setup */
  302. /* TODO: wlc_lcnphy_set_tx_pwr_by_index(pi, 127); */
  303. b43_radio_set(dev, 0x007, 0x1);
  304. b43_radio_set(dev, 0x0ff, 0x10);
  305. b43_radio_set(dev, 0x11f, 0x4);
  306. b43_phy_mask(dev, 0x503, ~0x1);
  307. b43_phy_mask(dev, 0x503, ~0x4);
  308. b43_phy_mask(dev, 0x4a4, ~0x4000);
  309. b43_phy_mask(dev, 0x4a4, (u16) ~0x8000);
  310. b43_phy_mask(dev, 0x4d0, ~0x20);
  311. b43_phy_set(dev, 0x4a5, 0xff);
  312. b43_phy_maskset(dev, 0x4a5, ~0x7000, 0x5000);
  313. b43_phy_mask(dev, 0x4a5, ~0x700);
  314. b43_phy_maskset(dev, 0x40d, ~0xff, 64);
  315. b43_phy_maskset(dev, 0x40d, ~0x700, 0x600);
  316. b43_phy_maskset(dev, 0x4a2, ~0xff, 64);
  317. b43_phy_maskset(dev, 0x4a2, ~0x700, 0x600);
  318. b43_phy_maskset(dev, 0x4d9, ~0x70, 0x20);
  319. b43_phy_maskset(dev, 0x4d9, ~0x700, 0x300);
  320. b43_phy_maskset(dev, 0x4d9, ~0x7000, 0x1000);
  321. b43_phy_mask(dev, 0x4da, ~0x1000);
  322. b43_phy_set(dev, 0x4da, 0x2000);
  323. b43_phy_set(dev, 0x4a6, 0x8000);
  324. b43_radio_write(dev, 0x025, 0xc);
  325. b43_radio_set(dev, 0x005, 0x8);
  326. b43_phy_set(dev, 0x938, 0x4);
  327. b43_phy_set(dev, 0x939, 0x4);
  328. b43_phy_set(dev, 0x4a4, 0x1000);
  329. /* FIXME: don't hardcode */
  330. b43_lcntab_write(dev, B43_LCNTAB16(0x8, 0x6), 0x640);
  331. switch (sense_type) {
  332. case B43_SENSE_TEMP:
  333. b43_phy_set(dev, 0x4d7, 0x8);
  334. b43_phy_maskset(dev, 0x4d7, ~0x7000, 0x1000);
  335. auxpga_vmidcourse = 8;
  336. auxpga_vmidfine = 0x4;
  337. auxpga_gain = 2;
  338. b43_radio_set(dev, 0x082, 0x20);
  339. break;
  340. case B43_SENSE_VBAT:
  341. b43_phy_set(dev, 0x4d7, 0x8);
  342. b43_phy_maskset(dev, 0x4d7, ~0x7000, 0x3000);
  343. auxpga_vmidcourse = 7;
  344. auxpga_vmidfine = 0xa;
  345. auxpga_gain = 2;
  346. break;
  347. }
  348. auxpga_vmid = (0x200 | (auxpga_vmidcourse << 4) | auxpga_vmidfine);
  349. b43_phy_set(dev, 0x4d8, 0x1);
  350. b43_phy_maskset(dev, 0x4d8, ~(0x3ff << 2), auxpga_vmid << 2);
  351. b43_phy_set(dev, 0x4d8, 0x2);
  352. b43_phy_maskset(dev, 0x4d8, ~(0x7 << 12), auxpga_gain << 12);
  353. b43_phy_set(dev, 0x4d0, 0x20);
  354. b43_radio_write(dev, 0x112, 0x6);
  355. b43_dummy_transmission(dev, true, false);
  356. /* Wait if not done */
  357. if (!(b43_phy_read(dev, 0x476) & 0x8000))
  358. udelay(10);
  359. /* Restore */
  360. for (i = 0; i < 6; i++)
  361. b43_radio_write(dev, save_radio_regs[i][0],
  362. save_radio_regs[i][1]);
  363. for (i = 0; i < 14; i++)
  364. b43_phy_write(dev, save_phy_regs[i][0], save_phy_regs[i][1]);
  365. /* TODO: wlc_lcnphy_set_tx_pwr_by_index(tx_pwr_idx) */
  366. b43_radio_write(dev, 0x4a4, save_radio_4a4);
  367. b43_mac_enable(dev);
  368. msleep(1);
  369. }
  370. static bool b43_phy_lcn_load_tx_iir_cck_filter(struct b43_wldev *dev,
  371. u8 filter_type)
  372. {
  373. int i, j;
  374. u16 phy_regs[] = { 0x910, 0x91e, 0x91f, 0x924, 0x925, 0x926, 0x920,
  375. 0x921, 0x927, 0x928, 0x929, 0x922, 0x923, 0x930,
  376. 0x931, 0x932 };
  377. /* Table is from brcmsmac, values for type 25 were outdated, probably
  378. * others need updating too */
  379. struct lcn_tx_iir_filter tx_iir_filters_cck[] = {
  380. { 0, { 1, 415, 1874, 64, 128, 64, 792, 1656, 64, 128, 64, 778,
  381. 1582, 64, 128, 64 } },
  382. { 1, { 1, 402, 1847, 259, 59, 259, 671, 1794, 68, 54, 68, 608,
  383. 1863, 93, 167, 93 } },
  384. { 2, { 1, 415, 1874, 64, 128, 64, 792, 1656, 192, 384, 192,
  385. 778, 1582, 64, 128, 64 } },
  386. { 3, { 1, 302, 1841, 129, 258, 129, 658, 1720, 205, 410, 205,
  387. 754, 1760, 170, 340, 170 } },
  388. { 20, { 1, 360, 1884, 242, 1734, 242, 752, 1720, 205, 1845, 205,
  389. 767, 1760, 256, 185, 256 } },
  390. { 21, { 1, 360, 1884, 149, 1874, 149, 752, 1720, 205, 1883, 205,
  391. 767, 1760, 256, 273, 256 } },
  392. { 22, { 1, 360, 1884, 98, 1948, 98, 752, 1720, 205, 1924, 205,
  393. 767, 1760, 256, 352, 256 } },
  394. { 23, { 1, 350, 1884, 116, 1966, 116, 752, 1720, 205, 2008, 205,
  395. 767, 1760, 128, 233, 128 } },
  396. { 24, { 1, 325, 1884, 32, 40, 32, 756, 1720, 256, 471, 256, 766,
  397. 1760, 256, 1881, 256 } },
  398. { 25, { 1, 299, 1884, 51, 64, 51, 736, 1720, 256, 471, 256, 765,
  399. 1760, 262, 1878, 262 } },
  400. /* brcmsmac version { 25, { 1, 299, 1884, 51, 64, 51, 736, 1720,
  401. * 256, 471, 256, 765, 1760, 256, 1881, 256 } }, */
  402. { 26, { 1, 277, 1943, 39, 117, 88, 637, 1838, 64, 192, 144, 614,
  403. 1864, 128, 384, 288 } },
  404. { 27, { 1, 245, 1943, 49, 147, 110, 626, 1838, 256, 768, 576,
  405. 613, 1864, 128, 384, 288 } },
  406. { 30, { 1, 302, 1841, 61, 122, 61, 658, 1720, 205, 410, 205,
  407. 754, 1760, 170, 340, 170 } },
  408. };
  409. for (i = 0; i < ARRAY_SIZE(tx_iir_filters_cck); i++) {
  410. if (tx_iir_filters_cck[i].type == filter_type) {
  411. for (j = 0; j < 16; j++)
  412. b43_phy_write(dev, phy_regs[j],
  413. tx_iir_filters_cck[i].values[j]);
  414. return true;
  415. }
  416. }
  417. return false;
  418. }
  419. static bool b43_phy_lcn_load_tx_iir_ofdm_filter(struct b43_wldev *dev,
  420. u8 filter_type)
  421. {
  422. int i, j;
  423. u16 phy_regs[] = { 0x90f, 0x900, 0x901, 0x906, 0x907, 0x908, 0x902,
  424. 0x903, 0x909, 0x90a, 0x90b, 0x904, 0x905, 0x90c,
  425. 0x90d, 0x90e };
  426. struct lcn_tx_iir_filter tx_iir_filters_ofdm[] = {
  427. { 0, { 0, 0xa2, 0x0, 0x100, 0x100, 0x0, 0x0, 0x0, 0x100, 0x0,
  428. 0x0, 0x278, 0xfea0, 0x80, 0x100, 0x80 } },
  429. { 1, { 0, 374, 0xFF79, 16, 32, 16, 799, 0xFE74, 50, 32, 50, 750,
  430. 0xFE2B, 212, 0xFFCE, 212 } },
  431. { 2, { 0, 375, 0xFF16, 37, 76, 37, 799, 0xFE74, 32, 20, 32, 748,
  432. 0xFEF2, 128, 0xFFE2, 128 } },
  433. };
  434. for (i = 0; i < ARRAY_SIZE(tx_iir_filters_ofdm); i++) {
  435. if (tx_iir_filters_ofdm[i].type == filter_type) {
  436. for (j = 0; j < 16; j++)
  437. b43_phy_write(dev, phy_regs[j],
  438. tx_iir_filters_ofdm[i].values[j]);
  439. return true;
  440. }
  441. }
  442. return false;
  443. }
  444. /* wlc_lcnphy_set_tx_gain_override */
  445. static void b43_phy_lcn_set_tx_gain_override(struct b43_wldev *dev, bool enable)
  446. {
  447. b43_phy_maskset(dev, 0x4b0, ~(0x1 << 7), enable << 7);
  448. b43_phy_maskset(dev, 0x4b0, ~(0x1 << 14), enable << 14);
  449. b43_phy_maskset(dev, 0x43b, ~(0x1 << 6), enable << 6);
  450. }
  451. /* wlc_lcnphy_set_tx_gain */
  452. static void b43_phy_lcn_set_tx_gain(struct b43_wldev *dev,
  453. struct lcn_tx_gains *target_gains)
  454. {
  455. u16 pa_gain = b43_phy_lcn_get_pa_gain(dev);
  456. b43_phy_write(dev, 0x4b5,
  457. (target_gains->gm_gain | (target_gains->pga_gain << 8)));
  458. b43_phy_maskset(dev, 0x4fb, ~0x7fff,
  459. (target_gains->pad_gain | (pa_gain << 8)));
  460. b43_phy_write(dev, 0x4fc,
  461. (target_gains->gm_gain | (target_gains->pga_gain << 8)));
  462. b43_phy_maskset(dev, 0x4fd, ~0x7fff,
  463. (target_gains->pad_gain | (pa_gain << 8)));
  464. b43_phy_lcn_set_dac_gain(dev, target_gains->dac_gain);
  465. b43_phy_lcn_set_tx_gain_override(dev, true);
  466. }
  467. /* wlc_lcnphy_tx_pwr_ctrl_init */
  468. static void b43_phy_lcn_tx_pwr_ctl_init(struct b43_wldev *dev)
  469. {
  470. struct lcn_tx_gains tx_gains;
  471. u8 bbmult;
  472. b43_mac_suspend(dev);
  473. if (!dev->phy.lcn->hw_pwr_ctl_capable) {
  474. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  475. tx_gains.gm_gain = 4;
  476. tx_gains.pga_gain = 12;
  477. tx_gains.pad_gain = 12;
  478. tx_gains.dac_gain = 0;
  479. bbmult = 150;
  480. } else {
  481. tx_gains.gm_gain = 7;
  482. tx_gains.pga_gain = 15;
  483. tx_gains.pad_gain = 14;
  484. tx_gains.dac_gain = 0;
  485. bbmult = 150;
  486. }
  487. b43_phy_lcn_set_tx_gain(dev, &tx_gains);
  488. b43_phy_lcn_set_bbmult(dev, bbmult);
  489. b43_phy_lcn_sense_setup(dev, B43_SENSE_TEMP);
  490. } else {
  491. b43err(dev->wl, "TX power control not supported for this HW\n");
  492. }
  493. b43_mac_enable(dev);
  494. }
  495. /* wlc_lcnphy_txrx_spur_avoidance_mode */
  496. static void b43_phy_lcn_txrx_spur_avoidance_mode(struct b43_wldev *dev,
  497. bool enable)
  498. {
  499. if (enable) {
  500. b43_phy_write(dev, 0x942, 0x7);
  501. b43_phy_write(dev, 0x93b, ((1 << 13) + 23));
  502. b43_phy_write(dev, 0x93c, ((1 << 13) + 1989));
  503. b43_phy_write(dev, 0x44a, 0x084);
  504. b43_phy_write(dev, 0x44a, 0x080);
  505. b43_phy_write(dev, 0x6d3, 0x2222);
  506. b43_phy_write(dev, 0x6d3, 0x2220);
  507. } else {
  508. b43_phy_write(dev, 0x942, 0x0);
  509. b43_phy_write(dev, 0x93b, ((0 << 13) + 23));
  510. b43_phy_write(dev, 0x93c, ((0 << 13) + 1989));
  511. }
  512. b43_phy_switch_macfreq(dev, enable);
  513. }
  514. /**************************************************
  515. * Channel switching ops.
  516. **************************************************/
  517. /* wlc_lcnphy_set_chanspec_tweaks */
  518. static void b43_phy_lcn_set_channel_tweaks(struct b43_wldev *dev, int channel)
  519. {
  520. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  521. b43_phy_maskset(dev, 0x448, ~0x300, (channel == 14) ? 0x200 : 0x100);
  522. if (channel == 1 || channel == 2 || channel == 3 || channel == 4 ||
  523. channel == 9 || channel == 10 || channel == 11 || channel == 12) {
  524. bcma_chipco_pll_write(cc, 0x2, 0x03000c04);
  525. bcma_chipco_pll_maskset(cc, 0x3, 0x00ffffff, 0x0);
  526. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  527. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, 0x400);
  528. b43_phy_write(dev, 0x942, 0);
  529. b43_phy_lcn_txrx_spur_avoidance_mode(dev, false);
  530. b43_phy_maskset(dev, 0x424, (u16) ~0xff00, 0x1b00);
  531. b43_phy_write(dev, 0x425, 0x5907);
  532. } else {
  533. bcma_chipco_pll_write(cc, 0x2, 0x03140c04);
  534. bcma_chipco_pll_maskset(cc, 0x3, 0x00ffffff, 0x333333);
  535. bcma_chipco_pll_write(cc, 0x4, 0x202c2820);
  536. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, 0x400);
  537. b43_phy_write(dev, 0x942, 0);
  538. b43_phy_lcn_txrx_spur_avoidance_mode(dev, true);
  539. b43_phy_maskset(dev, 0x424, (u16) ~0xff00, 0x1f00);
  540. b43_phy_write(dev, 0x425, 0x590a);
  541. }
  542. b43_phy_set(dev, 0x44a, 0x44);
  543. b43_phy_write(dev, 0x44a, 0x80);
  544. }
  545. /* wlc_phy_chanspec_set_lcnphy */
  546. static int b43_phy_lcn_set_channel(struct b43_wldev *dev,
  547. struct ieee80211_channel *channel,
  548. enum nl80211_channel_type channel_type)
  549. {
  550. static const u16 sfo_cfg[14][2] = {
  551. {965, 1087}, {967, 1085}, {969, 1082}, {971, 1080}, {973, 1078},
  552. {975, 1076}, {977, 1073}, {979, 1071}, {981, 1069}, {983, 1067},
  553. {985, 1065}, {987, 1063}, {989, 1060}, {994, 1055},
  554. };
  555. b43_phy_lcn_set_channel_tweaks(dev, channel->hw_value);
  556. b43_phy_set(dev, 0x44a, 0x44);
  557. b43_phy_write(dev, 0x44a, 0x80);
  558. b43_radio_2064_channel_setup(dev);
  559. mdelay(1);
  560. b43_phy_lcn_afe_set_unset(dev);
  561. b43_phy_write(dev, 0x657, sfo_cfg[channel->hw_value - 1][0]);
  562. b43_phy_write(dev, 0x658, sfo_cfg[channel->hw_value - 1][1]);
  563. if (channel->hw_value == 14) {
  564. b43_phy_maskset(dev, 0x448, ~(0x3 << 8), (2) << 8);
  565. b43_phy_lcn_load_tx_iir_cck_filter(dev, 3);
  566. } else {
  567. b43_phy_maskset(dev, 0x448, ~(0x3 << 8), (1) << 8);
  568. /* brcmsmac uses filter_type 2, we follow wl with 25 */
  569. b43_phy_lcn_load_tx_iir_cck_filter(dev, 25);
  570. }
  571. /* brcmsmac uses filter_type 2, we follow wl with 0 */
  572. b43_phy_lcn_load_tx_iir_ofdm_filter(dev, 0);
  573. b43_phy_maskset(dev, 0x4eb, ~(0x7 << 3), 0x1 << 3);
  574. return 0;
  575. }
  576. /**************************************************
  577. * Basic PHY ops.
  578. **************************************************/
  579. static int b43_phy_lcn_op_allocate(struct b43_wldev *dev)
  580. {
  581. struct b43_phy_lcn *phy_lcn;
  582. phy_lcn = kzalloc(sizeof(*phy_lcn), GFP_KERNEL);
  583. if (!phy_lcn)
  584. return -ENOMEM;
  585. dev->phy.lcn = phy_lcn;
  586. return 0;
  587. }
  588. static void b43_phy_lcn_op_free(struct b43_wldev *dev)
  589. {
  590. struct b43_phy *phy = &dev->phy;
  591. struct b43_phy_lcn *phy_lcn = phy->lcn;
  592. kfree(phy_lcn);
  593. phy->lcn = NULL;
  594. }
  595. static void b43_phy_lcn_op_prepare_structs(struct b43_wldev *dev)
  596. {
  597. struct b43_phy *phy = &dev->phy;
  598. struct b43_phy_lcn *phy_lcn = phy->lcn;
  599. memset(phy_lcn, 0, sizeof(*phy_lcn));
  600. }
  601. /* wlc_phy_init_lcnphy */
  602. static int b43_phy_lcn_op_init(struct b43_wldev *dev)
  603. {
  604. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  605. b43_phy_set(dev, 0x44a, 0x80);
  606. b43_phy_mask(dev, 0x44a, 0x7f);
  607. b43_phy_set(dev, 0x6d1, 0x80);
  608. b43_phy_write(dev, 0x6d0, 0x7);
  609. b43_phy_lcn_afe_set_unset(dev);
  610. b43_phy_write(dev, 0x60a, 0xa0);
  611. b43_phy_write(dev, 0x46a, 0x19);
  612. b43_phy_maskset(dev, 0x663, 0xFF00, 0x64);
  613. b43_phy_lcn_tables_init(dev);
  614. b43_phy_lcn_rev0_baseband_init(dev);
  615. b43_phy_lcn_bu_tweaks(dev);
  616. if (dev->phy.radio_ver == 0x2064)
  617. b43_radio_2064_init(dev);
  618. else
  619. B43_WARN_ON(1);
  620. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  621. b43_phy_lcn_tx_pwr_ctl_init(dev);
  622. b43_switch_channel(dev, dev->phy.channel);
  623. bcma_chipco_regctl_maskset(cc, 0, 0xf, 0x9);
  624. bcma_chipco_chipctl_maskset(cc, 0, 0, 0x03cddddd);
  625. /* TODO */
  626. b43_phy_set(dev, 0x448, 0x4000);
  627. udelay(100);
  628. b43_phy_mask(dev, 0x448, ~0x4000);
  629. /* TODO */
  630. return 0;
  631. }
  632. static void b43_phy_lcn_op_software_rfkill(struct b43_wldev *dev,
  633. bool blocked)
  634. {
  635. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  636. b43err(dev->wl, "MAC not suspended\n");
  637. if (blocked) {
  638. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL2, ~0x7c00);
  639. b43_phy_set(dev, B43_PHY_LCN_RF_CTL1, 0x1f00);
  640. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL5, ~0x7f00);
  641. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL4, ~0x2);
  642. b43_phy_set(dev, B43_PHY_LCN_RF_CTL3, 0x808);
  643. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL7, ~0x8);
  644. b43_phy_set(dev, B43_PHY_LCN_RF_CTL6, 0x8);
  645. } else {
  646. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL1, ~0x1f00);
  647. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL3, ~0x808);
  648. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL6, ~0x8);
  649. }
  650. }
  651. static void b43_phy_lcn_op_switch_analog(struct b43_wldev *dev, bool on)
  652. {
  653. if (on) {
  654. b43_phy_mask(dev, B43_PHY_LCN_AFE_CTL1, ~0x7);
  655. } else {
  656. b43_phy_set(dev, B43_PHY_LCN_AFE_CTL2, 0x7);
  657. b43_phy_set(dev, B43_PHY_LCN_AFE_CTL1, 0x7);
  658. }
  659. }
  660. static int b43_phy_lcn_op_switch_channel(struct b43_wldev *dev,
  661. unsigned int new_channel)
  662. {
  663. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  664. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  665. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  666. if ((new_channel < 1) || (new_channel > 14))
  667. return -EINVAL;
  668. } else {
  669. return -EINVAL;
  670. }
  671. return b43_phy_lcn_set_channel(dev, channel, channel_type);
  672. }
  673. static unsigned int b43_phy_lcn_op_get_default_chan(struct b43_wldev *dev)
  674. {
  675. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  676. return 1;
  677. return 36;
  678. }
  679. static enum b43_txpwr_result
  680. b43_phy_lcn_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  681. {
  682. return B43_TXPWR_RES_DONE;
  683. }
  684. static void b43_phy_lcn_op_adjust_txpower(struct b43_wldev *dev)
  685. {
  686. }
  687. /**************************************************
  688. * R/W ops.
  689. **************************************************/
  690. static u16 b43_phy_lcn_op_read(struct b43_wldev *dev, u16 reg)
  691. {
  692. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  693. return b43_read16(dev, B43_MMIO_PHY_DATA);
  694. }
  695. static void b43_phy_lcn_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  696. {
  697. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  698. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  699. }
  700. static void b43_phy_lcn_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  701. u16 set)
  702. {
  703. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  704. b43_write16(dev, B43_MMIO_PHY_DATA,
  705. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  706. }
  707. static u16 b43_phy_lcn_op_radio_read(struct b43_wldev *dev, u16 reg)
  708. {
  709. /* LCN-PHY needs 0x200 for read access */
  710. reg |= 0x200;
  711. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  712. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  713. }
  714. static void b43_phy_lcn_op_radio_write(struct b43_wldev *dev, u16 reg,
  715. u16 value)
  716. {
  717. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  718. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  719. }
  720. /**************************************************
  721. * PHY ops struct.
  722. **************************************************/
  723. const struct b43_phy_operations b43_phyops_lcn = {
  724. .allocate = b43_phy_lcn_op_allocate,
  725. .free = b43_phy_lcn_op_free,
  726. .prepare_structs = b43_phy_lcn_op_prepare_structs,
  727. .init = b43_phy_lcn_op_init,
  728. .phy_read = b43_phy_lcn_op_read,
  729. .phy_write = b43_phy_lcn_op_write,
  730. .phy_maskset = b43_phy_lcn_op_maskset,
  731. .radio_read = b43_phy_lcn_op_radio_read,
  732. .radio_write = b43_phy_lcn_op_radio_write,
  733. .software_rfkill = b43_phy_lcn_op_software_rfkill,
  734. .switch_analog = b43_phy_lcn_op_switch_analog,
  735. .switch_channel = b43_phy_lcn_op_switch_channel,
  736. .get_default_chan = b43_phy_lcn_op_get_default_chan,
  737. .recalc_txpower = b43_phy_lcn_op_recalc_txpower,
  738. .adjust_txpower = b43_phy_lcn_op_adjust_txpower,
  739. };