main.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. #ifdef CONFIG_B43_BCMA
  95. static const struct bcma_device_id b43_bcma_tbl[] = {
  96. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  97. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  100. BCMA_CORETABLE_END
  101. };
  102. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  103. #endif
  104. #ifdef CONFIG_B43_SSB
  105. static const struct ssb_device_id b43_ssb_tbl[] = {
  106. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  107. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  108. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  116. SSB_DEVTABLE_END
  117. };
  118. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  119. #endif
  120. /* Channel and ratetables are shared for all devices.
  121. * They can't be const, because ieee80211 puts some precalculated
  122. * data in there. This data is the same for all devices, so we don't
  123. * get concurrency issues */
  124. #define RATETAB_ENT(_rateid, _flags) \
  125. { \
  126. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  127. .hw_value = (_rateid), \
  128. .flags = (_flags), \
  129. }
  130. /*
  131. * NOTE: When changing this, sync with xmit.c's
  132. * b43_plcp_get_bitrate_idx_* functions!
  133. */
  134. static struct ieee80211_rate __b43_ratetable[] = {
  135. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  136. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  137. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  138. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  139. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  140. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  141. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  142. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  147. };
  148. #define b43_a_ratetable (__b43_ratetable + 4)
  149. #define b43_a_ratetable_size 8
  150. #define b43_b_ratetable (__b43_ratetable + 0)
  151. #define b43_b_ratetable_size 4
  152. #define b43_g_ratetable (__b43_ratetable + 0)
  153. #define b43_g_ratetable_size 12
  154. #define CHAN4G(_channel, _freq, _flags) { \
  155. .band = IEEE80211_BAND_2GHZ, \
  156. .center_freq = (_freq), \
  157. .hw_value = (_channel), \
  158. .flags = (_flags), \
  159. .max_antenna_gain = 0, \
  160. .max_power = 30, \
  161. }
  162. static struct ieee80211_channel b43_2ghz_chantable[] = {
  163. CHAN4G(1, 2412, 0),
  164. CHAN4G(2, 2417, 0),
  165. CHAN4G(3, 2422, 0),
  166. CHAN4G(4, 2427, 0),
  167. CHAN4G(5, 2432, 0),
  168. CHAN4G(6, 2437, 0),
  169. CHAN4G(7, 2442, 0),
  170. CHAN4G(8, 2447, 0),
  171. CHAN4G(9, 2452, 0),
  172. CHAN4G(10, 2457, 0),
  173. CHAN4G(11, 2462, 0),
  174. CHAN4G(12, 2467, 0),
  175. CHAN4G(13, 2472, 0),
  176. CHAN4G(14, 2484, 0),
  177. };
  178. #undef CHAN4G
  179. #define CHAN5G(_channel, _flags) { \
  180. .band = IEEE80211_BAND_5GHZ, \
  181. .center_freq = 5000 + (5 * (_channel)), \
  182. .hw_value = (_channel), \
  183. .flags = (_flags), \
  184. .max_antenna_gain = 0, \
  185. .max_power = 30, \
  186. }
  187. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  188. CHAN5G(32, 0), CHAN5G(34, 0),
  189. CHAN5G(36, 0), CHAN5G(38, 0),
  190. CHAN5G(40, 0), CHAN5G(42, 0),
  191. CHAN5G(44, 0), CHAN5G(46, 0),
  192. CHAN5G(48, 0), CHAN5G(50, 0),
  193. CHAN5G(52, 0), CHAN5G(54, 0),
  194. CHAN5G(56, 0), CHAN5G(58, 0),
  195. CHAN5G(60, 0), CHAN5G(62, 0),
  196. CHAN5G(64, 0), CHAN5G(66, 0),
  197. CHAN5G(68, 0), CHAN5G(70, 0),
  198. CHAN5G(72, 0), CHAN5G(74, 0),
  199. CHAN5G(76, 0), CHAN5G(78, 0),
  200. CHAN5G(80, 0), CHAN5G(82, 0),
  201. CHAN5G(84, 0), CHAN5G(86, 0),
  202. CHAN5G(88, 0), CHAN5G(90, 0),
  203. CHAN5G(92, 0), CHAN5G(94, 0),
  204. CHAN5G(96, 0), CHAN5G(98, 0),
  205. CHAN5G(100, 0), CHAN5G(102, 0),
  206. CHAN5G(104, 0), CHAN5G(106, 0),
  207. CHAN5G(108, 0), CHAN5G(110, 0),
  208. CHAN5G(112, 0), CHAN5G(114, 0),
  209. CHAN5G(116, 0), CHAN5G(118, 0),
  210. CHAN5G(120, 0), CHAN5G(122, 0),
  211. CHAN5G(124, 0), CHAN5G(126, 0),
  212. CHAN5G(128, 0), CHAN5G(130, 0),
  213. CHAN5G(132, 0), CHAN5G(134, 0),
  214. CHAN5G(136, 0), CHAN5G(138, 0),
  215. CHAN5G(140, 0), CHAN5G(142, 0),
  216. CHAN5G(144, 0), CHAN5G(145, 0),
  217. CHAN5G(146, 0), CHAN5G(147, 0),
  218. CHAN5G(148, 0), CHAN5G(149, 0),
  219. CHAN5G(150, 0), CHAN5G(151, 0),
  220. CHAN5G(152, 0), CHAN5G(153, 0),
  221. CHAN5G(154, 0), CHAN5G(155, 0),
  222. CHAN5G(156, 0), CHAN5G(157, 0),
  223. CHAN5G(158, 0), CHAN5G(159, 0),
  224. CHAN5G(160, 0), CHAN5G(161, 0),
  225. CHAN5G(162, 0), CHAN5G(163, 0),
  226. CHAN5G(164, 0), CHAN5G(165, 0),
  227. CHAN5G(166, 0), CHAN5G(168, 0),
  228. CHAN5G(170, 0), CHAN5G(172, 0),
  229. CHAN5G(174, 0), CHAN5G(176, 0),
  230. CHAN5G(178, 0), CHAN5G(180, 0),
  231. CHAN5G(182, 0), CHAN5G(184, 0),
  232. CHAN5G(186, 0), CHAN5G(188, 0),
  233. CHAN5G(190, 0), CHAN5G(192, 0),
  234. CHAN5G(194, 0), CHAN5G(196, 0),
  235. CHAN5G(198, 0), CHAN5G(200, 0),
  236. CHAN5G(202, 0), CHAN5G(204, 0),
  237. CHAN5G(206, 0), CHAN5G(208, 0),
  238. CHAN5G(210, 0), CHAN5G(212, 0),
  239. CHAN5G(214, 0), CHAN5G(216, 0),
  240. CHAN5G(218, 0), CHAN5G(220, 0),
  241. CHAN5G(222, 0), CHAN5G(224, 0),
  242. CHAN5G(226, 0), CHAN5G(228, 0),
  243. };
  244. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  245. CHAN5G(34, 0), CHAN5G(36, 0),
  246. CHAN5G(38, 0), CHAN5G(40, 0),
  247. CHAN5G(42, 0), CHAN5G(44, 0),
  248. CHAN5G(46, 0), CHAN5G(48, 0),
  249. CHAN5G(52, 0), CHAN5G(56, 0),
  250. CHAN5G(60, 0), CHAN5G(64, 0),
  251. CHAN5G(100, 0), CHAN5G(104, 0),
  252. CHAN5G(108, 0), CHAN5G(112, 0),
  253. CHAN5G(116, 0), CHAN5G(120, 0),
  254. CHAN5G(124, 0), CHAN5G(128, 0),
  255. CHAN5G(132, 0), CHAN5G(136, 0),
  256. CHAN5G(140, 0), CHAN5G(149, 0),
  257. CHAN5G(153, 0), CHAN5G(157, 0),
  258. CHAN5G(161, 0), CHAN5G(165, 0),
  259. CHAN5G(184, 0), CHAN5G(188, 0),
  260. CHAN5G(192, 0), CHAN5G(196, 0),
  261. CHAN5G(200, 0), CHAN5G(204, 0),
  262. CHAN5G(208, 0), CHAN5G(212, 0),
  263. CHAN5G(216, 0),
  264. };
  265. #undef CHAN5G
  266. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  267. .band = IEEE80211_BAND_5GHZ,
  268. .channels = b43_5ghz_nphy_chantable,
  269. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  270. .bitrates = b43_a_ratetable,
  271. .n_bitrates = b43_a_ratetable_size,
  272. };
  273. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  274. .band = IEEE80211_BAND_5GHZ,
  275. .channels = b43_5ghz_aphy_chantable,
  276. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  277. .bitrates = b43_a_ratetable,
  278. .n_bitrates = b43_a_ratetable_size,
  279. };
  280. static struct ieee80211_supported_band b43_band_2GHz = {
  281. .band = IEEE80211_BAND_2GHZ,
  282. .channels = b43_2ghz_chantable,
  283. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  284. .bitrates = b43_g_ratetable,
  285. .n_bitrates = b43_g_ratetable_size,
  286. };
  287. static void b43_wireless_core_exit(struct b43_wldev *dev);
  288. static int b43_wireless_core_init(struct b43_wldev *dev);
  289. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  290. static int b43_wireless_core_start(struct b43_wldev *dev);
  291. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  292. struct ieee80211_vif *vif,
  293. struct ieee80211_bss_conf *conf,
  294. u32 changed);
  295. static int b43_ratelimit(struct b43_wl *wl)
  296. {
  297. if (!wl || !wl->current_dev)
  298. return 1;
  299. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  300. return 1;
  301. /* We are up and running.
  302. * Ratelimit the messages to avoid DoS over the net. */
  303. return net_ratelimit();
  304. }
  305. void b43info(struct b43_wl *wl, const char *fmt, ...)
  306. {
  307. struct va_format vaf;
  308. va_list args;
  309. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  310. return;
  311. if (!b43_ratelimit(wl))
  312. return;
  313. va_start(args, fmt);
  314. vaf.fmt = fmt;
  315. vaf.va = &args;
  316. printk(KERN_INFO "b43-%s: %pV",
  317. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  318. va_end(args);
  319. }
  320. void b43err(struct b43_wl *wl, const char *fmt, ...)
  321. {
  322. struct va_format vaf;
  323. va_list args;
  324. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  325. return;
  326. if (!b43_ratelimit(wl))
  327. return;
  328. va_start(args, fmt);
  329. vaf.fmt = fmt;
  330. vaf.va = &args;
  331. printk(KERN_ERR "b43-%s ERROR: %pV",
  332. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  333. va_end(args);
  334. }
  335. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  336. {
  337. struct va_format vaf;
  338. va_list args;
  339. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  340. return;
  341. if (!b43_ratelimit(wl))
  342. return;
  343. va_start(args, fmt);
  344. vaf.fmt = fmt;
  345. vaf.va = &args;
  346. printk(KERN_WARNING "b43-%s warning: %pV",
  347. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  348. va_end(args);
  349. }
  350. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  351. {
  352. struct va_format vaf;
  353. va_list args;
  354. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  355. return;
  356. va_start(args, fmt);
  357. vaf.fmt = fmt;
  358. vaf.va = &args;
  359. printk(KERN_DEBUG "b43-%s debug: %pV",
  360. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  361. va_end(args);
  362. }
  363. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  364. {
  365. u32 macctl;
  366. B43_WARN_ON(offset % 4 != 0);
  367. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  368. if (macctl & B43_MACCTL_BE)
  369. val = swab32(val);
  370. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  371. mmiowb();
  372. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  373. }
  374. static inline void b43_shm_control_word(struct b43_wldev *dev,
  375. u16 routing, u16 offset)
  376. {
  377. u32 control;
  378. /* "offset" is the WORD offset. */
  379. control = routing;
  380. control <<= 16;
  381. control |= offset;
  382. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  383. }
  384. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  385. {
  386. u32 ret;
  387. if (routing == B43_SHM_SHARED) {
  388. B43_WARN_ON(offset & 0x0001);
  389. if (offset & 0x0003) {
  390. /* Unaligned access */
  391. b43_shm_control_word(dev, routing, offset >> 2);
  392. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  393. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  394. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  395. goto out;
  396. }
  397. offset >>= 2;
  398. }
  399. b43_shm_control_word(dev, routing, offset);
  400. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  401. out:
  402. return ret;
  403. }
  404. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  405. {
  406. u16 ret;
  407. if (routing == B43_SHM_SHARED) {
  408. B43_WARN_ON(offset & 0x0001);
  409. if (offset & 0x0003) {
  410. /* Unaligned access */
  411. b43_shm_control_word(dev, routing, offset >> 2);
  412. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  413. goto out;
  414. }
  415. offset >>= 2;
  416. }
  417. b43_shm_control_word(dev, routing, offset);
  418. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  419. out:
  420. return ret;
  421. }
  422. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  423. {
  424. if (routing == B43_SHM_SHARED) {
  425. B43_WARN_ON(offset & 0x0001);
  426. if (offset & 0x0003) {
  427. /* Unaligned access */
  428. b43_shm_control_word(dev, routing, offset >> 2);
  429. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  430. value & 0xFFFF);
  431. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  432. b43_write16(dev, B43_MMIO_SHM_DATA,
  433. (value >> 16) & 0xFFFF);
  434. return;
  435. }
  436. offset >>= 2;
  437. }
  438. b43_shm_control_word(dev, routing, offset);
  439. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  440. }
  441. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  442. {
  443. if (routing == B43_SHM_SHARED) {
  444. B43_WARN_ON(offset & 0x0001);
  445. if (offset & 0x0003) {
  446. /* Unaligned access */
  447. b43_shm_control_word(dev, routing, offset >> 2);
  448. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  449. return;
  450. }
  451. offset >>= 2;
  452. }
  453. b43_shm_control_word(dev, routing, offset);
  454. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  455. }
  456. /* Read HostFlags */
  457. u64 b43_hf_read(struct b43_wldev *dev)
  458. {
  459. u64 ret;
  460. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  461. ret <<= 16;
  462. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  463. ret <<= 16;
  464. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  465. return ret;
  466. }
  467. /* Write HostFlags */
  468. void b43_hf_write(struct b43_wldev *dev, u64 value)
  469. {
  470. u16 lo, mi, hi;
  471. lo = (value & 0x00000000FFFFULL);
  472. mi = (value & 0x0000FFFF0000ULL) >> 16;
  473. hi = (value & 0xFFFF00000000ULL) >> 32;
  474. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  475. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  476. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  477. }
  478. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  479. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  480. {
  481. B43_WARN_ON(!dev->fw.opensource);
  482. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  483. }
  484. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  485. {
  486. u32 low, high;
  487. B43_WARN_ON(dev->dev->core_rev < 3);
  488. /* The hardware guarantees us an atomic read, if we
  489. * read the low register first. */
  490. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  491. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  492. *tsf = high;
  493. *tsf <<= 32;
  494. *tsf |= low;
  495. }
  496. static void b43_time_lock(struct b43_wldev *dev)
  497. {
  498. u32 macctl;
  499. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  500. macctl |= B43_MACCTL_TBTTHOLD;
  501. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  502. /* Commit the write */
  503. b43_read32(dev, B43_MMIO_MACCTL);
  504. }
  505. static void b43_time_unlock(struct b43_wldev *dev)
  506. {
  507. u32 macctl;
  508. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  509. macctl &= ~B43_MACCTL_TBTTHOLD;
  510. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  511. /* Commit the write */
  512. b43_read32(dev, B43_MMIO_MACCTL);
  513. }
  514. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  515. {
  516. u32 low, high;
  517. B43_WARN_ON(dev->dev->core_rev < 3);
  518. low = tsf;
  519. high = (tsf >> 32);
  520. /* The hardware guarantees us an atomic write, if we
  521. * write the low register first. */
  522. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  523. mmiowb();
  524. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  525. mmiowb();
  526. }
  527. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  528. {
  529. b43_time_lock(dev);
  530. b43_tsf_write_locked(dev, tsf);
  531. b43_time_unlock(dev);
  532. }
  533. static
  534. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  535. {
  536. static const u8 zero_addr[ETH_ALEN] = { 0 };
  537. u16 data;
  538. if (!mac)
  539. mac = zero_addr;
  540. offset |= 0x0020;
  541. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  542. data = mac[0];
  543. data |= mac[1] << 8;
  544. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  545. data = mac[2];
  546. data |= mac[3] << 8;
  547. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  548. data = mac[4];
  549. data |= mac[5] << 8;
  550. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  551. }
  552. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  553. {
  554. const u8 *mac;
  555. const u8 *bssid;
  556. u8 mac_bssid[ETH_ALEN * 2];
  557. int i;
  558. u32 tmp;
  559. bssid = dev->wl->bssid;
  560. mac = dev->wl->mac_addr;
  561. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  562. memcpy(mac_bssid, mac, ETH_ALEN);
  563. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  564. /* Write our MAC address and BSSID to template ram */
  565. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  566. tmp = (u32) (mac_bssid[i + 0]);
  567. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  568. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  569. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  570. b43_ram_write(dev, 0x20 + i, tmp);
  571. }
  572. }
  573. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  574. {
  575. b43_write_mac_bssid_templates(dev);
  576. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  577. }
  578. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  579. {
  580. /* slot_time is in usec. */
  581. /* This test used to exit for all but a G PHY. */
  582. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  583. return;
  584. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  585. /* Shared memory location 0x0010 is the slot time and should be
  586. * set to slot_time; however, this register is initially 0 and changing
  587. * the value adversely affects the transmit rate for BCM4311
  588. * devices. Until this behavior is unterstood, delete this step
  589. *
  590. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  591. */
  592. }
  593. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  594. {
  595. b43_set_slot_time(dev, 9);
  596. }
  597. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  598. {
  599. b43_set_slot_time(dev, 20);
  600. }
  601. /* DummyTransmission function, as documented on
  602. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  603. */
  604. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  605. {
  606. struct b43_phy *phy = &dev->phy;
  607. unsigned int i, max_loop;
  608. u16 value;
  609. u32 buffer[5] = {
  610. 0x00000000,
  611. 0x00D40000,
  612. 0x00000000,
  613. 0x01000000,
  614. 0x00000000,
  615. };
  616. if (ofdm) {
  617. max_loop = 0x1E;
  618. buffer[0] = 0x000201CC;
  619. } else {
  620. max_loop = 0xFA;
  621. buffer[0] = 0x000B846E;
  622. }
  623. for (i = 0; i < 5; i++)
  624. b43_ram_write(dev, i * 4, buffer[i]);
  625. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  626. if (dev->dev->core_rev < 11)
  627. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  628. else
  629. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  630. value = (ofdm ? 0x41 : 0x40);
  631. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  632. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  633. phy->type == B43_PHYTYPE_LCN)
  634. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  635. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  636. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  637. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  638. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  639. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  640. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  641. if (!pa_on && phy->type == B43_PHYTYPE_N)
  642. ; /*b43_nphy_pa_override(dev, false) */
  643. switch (phy->type) {
  644. case B43_PHYTYPE_N:
  645. case B43_PHYTYPE_LCN:
  646. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  647. break;
  648. case B43_PHYTYPE_LP:
  649. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  650. break;
  651. default:
  652. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  653. }
  654. b43_read16(dev, B43_MMIO_TXE0_AUX);
  655. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  656. b43_radio_write16(dev, 0x0051, 0x0017);
  657. for (i = 0x00; i < max_loop; i++) {
  658. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  659. if (value & 0x0080)
  660. break;
  661. udelay(10);
  662. }
  663. for (i = 0x00; i < 0x0A; i++) {
  664. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  665. if (value & 0x0400)
  666. break;
  667. udelay(10);
  668. }
  669. for (i = 0x00; i < 0x19; i++) {
  670. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  671. if (!(value & 0x0100))
  672. break;
  673. udelay(10);
  674. }
  675. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  676. b43_radio_write16(dev, 0x0051, 0x0037);
  677. }
  678. static void key_write(struct b43_wldev *dev,
  679. u8 index, u8 algorithm, const u8 *key)
  680. {
  681. unsigned int i;
  682. u32 offset;
  683. u16 value;
  684. u16 kidx;
  685. /* Key index/algo block */
  686. kidx = b43_kidx_to_fw(dev, index);
  687. value = ((kidx << 4) | algorithm);
  688. b43_shm_write16(dev, B43_SHM_SHARED,
  689. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  690. /* Write the key to the Key Table Pointer offset */
  691. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  692. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  693. value = key[i];
  694. value |= (u16) (key[i + 1]) << 8;
  695. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  696. }
  697. }
  698. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  699. {
  700. u32 addrtmp[2] = { 0, 0, };
  701. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  702. if (b43_new_kidx_api(dev))
  703. pairwise_keys_start = B43_NR_GROUP_KEYS;
  704. B43_WARN_ON(index < pairwise_keys_start);
  705. /* We have four default TX keys and possibly four default RX keys.
  706. * Physical mac 0 is mapped to physical key 4 or 8, depending
  707. * on the firmware version.
  708. * So we must adjust the index here.
  709. */
  710. index -= pairwise_keys_start;
  711. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  712. if (addr) {
  713. addrtmp[0] = addr[0];
  714. addrtmp[0] |= ((u32) (addr[1]) << 8);
  715. addrtmp[0] |= ((u32) (addr[2]) << 16);
  716. addrtmp[0] |= ((u32) (addr[3]) << 24);
  717. addrtmp[1] = addr[4];
  718. addrtmp[1] |= ((u32) (addr[5]) << 8);
  719. }
  720. /* Receive match transmitter address (RCMTA) mechanism */
  721. b43_shm_write32(dev, B43_SHM_RCMTA,
  722. (index * 2) + 0, addrtmp[0]);
  723. b43_shm_write16(dev, B43_SHM_RCMTA,
  724. (index * 2) + 1, addrtmp[1]);
  725. }
  726. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  727. * When a packet is received, the iv32 is checked.
  728. * - if it doesn't the packet is returned without modification (and software
  729. * decryption can be done). That's what happen when iv16 wrap.
  730. * - if it does, the rc4 key is computed, and decryption is tried.
  731. * Either it will success and B43_RX_MAC_DEC is returned,
  732. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  733. * and the packet is not usable (it got modified by the ucode).
  734. * So in order to never have B43_RX_MAC_DECERR, we should provide
  735. * a iv32 and phase1key that match. Because we drop packets in case of
  736. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  737. * packets will be lost without higher layer knowing (ie no resync possible
  738. * until next wrap).
  739. *
  740. * NOTE : this should support 50 key like RCMTA because
  741. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  742. */
  743. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  744. u16 *phase1key)
  745. {
  746. unsigned int i;
  747. u32 offset;
  748. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  749. if (!modparam_hwtkip)
  750. return;
  751. if (b43_new_kidx_api(dev))
  752. pairwise_keys_start = B43_NR_GROUP_KEYS;
  753. B43_WARN_ON(index < pairwise_keys_start);
  754. /* We have four default TX keys and possibly four default RX keys.
  755. * Physical mac 0 is mapped to physical key 4 or 8, depending
  756. * on the firmware version.
  757. * So we must adjust the index here.
  758. */
  759. index -= pairwise_keys_start;
  760. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  761. if (b43_debug(dev, B43_DBG_KEYS)) {
  762. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  763. index, iv32);
  764. }
  765. /* Write the key to the RX tkip shared mem */
  766. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  767. for (i = 0; i < 10; i += 2) {
  768. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  769. phase1key ? phase1key[i / 2] : 0);
  770. }
  771. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  772. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  773. }
  774. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  775. struct ieee80211_vif *vif,
  776. struct ieee80211_key_conf *keyconf,
  777. struct ieee80211_sta *sta,
  778. u32 iv32, u16 *phase1key)
  779. {
  780. struct b43_wl *wl = hw_to_b43_wl(hw);
  781. struct b43_wldev *dev;
  782. int index = keyconf->hw_key_idx;
  783. if (B43_WARN_ON(!modparam_hwtkip))
  784. return;
  785. /* This is only called from the RX path through mac80211, where
  786. * our mutex is already locked. */
  787. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  788. dev = wl->current_dev;
  789. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  790. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  791. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  792. /* only pairwise TKIP keys are supported right now */
  793. if (WARN_ON(!sta))
  794. return;
  795. keymac_write(dev, index, sta->addr);
  796. }
  797. static void do_key_write(struct b43_wldev *dev,
  798. u8 index, u8 algorithm,
  799. const u8 *key, size_t key_len, const u8 *mac_addr)
  800. {
  801. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  802. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  803. if (b43_new_kidx_api(dev))
  804. pairwise_keys_start = B43_NR_GROUP_KEYS;
  805. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  806. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  807. if (index >= pairwise_keys_start)
  808. keymac_write(dev, index, NULL); /* First zero out mac. */
  809. if (algorithm == B43_SEC_ALGO_TKIP) {
  810. /*
  811. * We should provide an initial iv32, phase1key pair.
  812. * We could start with iv32=0 and compute the corresponding
  813. * phase1key, but this means calling ieee80211_get_tkip_key
  814. * with a fake skb (or export other tkip function).
  815. * Because we are lazy we hope iv32 won't start with
  816. * 0xffffffff and let's b43_op_update_tkip_key provide a
  817. * correct pair.
  818. */
  819. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  820. } else if (index >= pairwise_keys_start) /* clear it */
  821. rx_tkip_phase1_write(dev, index, 0, NULL);
  822. if (key)
  823. memcpy(buf, key, key_len);
  824. key_write(dev, index, algorithm, buf);
  825. if (index >= pairwise_keys_start)
  826. keymac_write(dev, index, mac_addr);
  827. dev->key[index].algorithm = algorithm;
  828. }
  829. static int b43_key_write(struct b43_wldev *dev,
  830. int index, u8 algorithm,
  831. const u8 *key, size_t key_len,
  832. const u8 *mac_addr,
  833. struct ieee80211_key_conf *keyconf)
  834. {
  835. int i;
  836. int pairwise_keys_start;
  837. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  838. * - Temporal Encryption Key (128 bits)
  839. * - Temporal Authenticator Tx MIC Key (64 bits)
  840. * - Temporal Authenticator Rx MIC Key (64 bits)
  841. *
  842. * Hardware only store TEK
  843. */
  844. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  845. key_len = 16;
  846. if (key_len > B43_SEC_KEYSIZE)
  847. return -EINVAL;
  848. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  849. /* Check that we don't already have this key. */
  850. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  851. }
  852. if (index < 0) {
  853. /* Pairwise key. Get an empty slot for the key. */
  854. if (b43_new_kidx_api(dev))
  855. pairwise_keys_start = B43_NR_GROUP_KEYS;
  856. else
  857. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  858. for (i = pairwise_keys_start;
  859. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  860. i++) {
  861. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  862. if (!dev->key[i].keyconf) {
  863. /* found empty */
  864. index = i;
  865. break;
  866. }
  867. }
  868. if (index < 0) {
  869. b43warn(dev->wl, "Out of hardware key memory\n");
  870. return -ENOSPC;
  871. }
  872. } else
  873. B43_WARN_ON(index > 3);
  874. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  875. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  876. /* Default RX key */
  877. B43_WARN_ON(mac_addr);
  878. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  879. }
  880. keyconf->hw_key_idx = index;
  881. dev->key[index].keyconf = keyconf;
  882. return 0;
  883. }
  884. static int b43_key_clear(struct b43_wldev *dev, int index)
  885. {
  886. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  887. return -EINVAL;
  888. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  889. NULL, B43_SEC_KEYSIZE, NULL);
  890. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  891. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  892. NULL, B43_SEC_KEYSIZE, NULL);
  893. }
  894. dev->key[index].keyconf = NULL;
  895. return 0;
  896. }
  897. static void b43_clear_keys(struct b43_wldev *dev)
  898. {
  899. int i, count;
  900. if (b43_new_kidx_api(dev))
  901. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  902. else
  903. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  904. for (i = 0; i < count; i++)
  905. b43_key_clear(dev, i);
  906. }
  907. static void b43_dump_keymemory(struct b43_wldev *dev)
  908. {
  909. unsigned int i, index, count, offset, pairwise_keys_start;
  910. u8 mac[ETH_ALEN];
  911. u16 algo;
  912. u32 rcmta0;
  913. u16 rcmta1;
  914. u64 hf;
  915. struct b43_key *key;
  916. if (!b43_debug(dev, B43_DBG_KEYS))
  917. return;
  918. hf = b43_hf_read(dev);
  919. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  920. !!(hf & B43_HF_USEDEFKEYS));
  921. if (b43_new_kidx_api(dev)) {
  922. pairwise_keys_start = B43_NR_GROUP_KEYS;
  923. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  924. } else {
  925. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  926. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  927. }
  928. for (index = 0; index < count; index++) {
  929. key = &(dev->key[index]);
  930. printk(KERN_DEBUG "Key slot %02u: %s",
  931. index, (key->keyconf == NULL) ? " " : "*");
  932. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  933. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  934. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  935. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  936. }
  937. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  938. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  939. printk(" Algo: %04X/%02X", algo, key->algorithm);
  940. if (index >= pairwise_keys_start) {
  941. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  942. printk(" TKIP: ");
  943. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  944. for (i = 0; i < 14; i += 2) {
  945. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  946. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  947. }
  948. }
  949. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  950. ((index - pairwise_keys_start) * 2) + 0);
  951. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  952. ((index - pairwise_keys_start) * 2) + 1);
  953. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  954. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  955. printk(" MAC: %pM", mac);
  956. } else
  957. printk(" DEFAULT KEY");
  958. printk("\n");
  959. }
  960. }
  961. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  962. {
  963. u32 macctl;
  964. u16 ucstat;
  965. bool hwps;
  966. bool awake;
  967. int i;
  968. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  969. (ps_flags & B43_PS_DISABLED));
  970. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  971. if (ps_flags & B43_PS_ENABLED) {
  972. hwps = 1;
  973. } else if (ps_flags & B43_PS_DISABLED) {
  974. hwps = 0;
  975. } else {
  976. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  977. // and thus is not an AP and we are associated, set bit 25
  978. }
  979. if (ps_flags & B43_PS_AWAKE) {
  980. awake = 1;
  981. } else if (ps_flags & B43_PS_ASLEEP) {
  982. awake = 0;
  983. } else {
  984. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  985. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  986. // successful, set bit26
  987. }
  988. /* FIXME: For now we force awake-on and hwps-off */
  989. hwps = 0;
  990. awake = 1;
  991. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  992. if (hwps)
  993. macctl |= B43_MACCTL_HWPS;
  994. else
  995. macctl &= ~B43_MACCTL_HWPS;
  996. if (awake)
  997. macctl |= B43_MACCTL_AWAKE;
  998. else
  999. macctl &= ~B43_MACCTL_AWAKE;
  1000. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1001. /* Commit write */
  1002. b43_read32(dev, B43_MMIO_MACCTL);
  1003. if (awake && dev->dev->core_rev >= 5) {
  1004. /* Wait for the microcode to wake up. */
  1005. for (i = 0; i < 100; i++) {
  1006. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1007. B43_SHM_SH_UCODESTAT);
  1008. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1009. break;
  1010. udelay(10);
  1011. }
  1012. }
  1013. }
  1014. #ifdef CONFIG_B43_BCMA
  1015. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1016. {
  1017. u32 flags;
  1018. /* Put PHY into reset */
  1019. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1020. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1021. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1022. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1023. udelay(2);
  1024. /* Take PHY out of reset */
  1025. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1026. flags &= ~B43_BCMA_IOCTL_PHY_RESET;
  1027. flags |= BCMA_IOCTL_FGC;
  1028. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1029. udelay(1);
  1030. /* Do not force clock anymore */
  1031. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1032. flags &= ~BCMA_IOCTL_FGC;
  1033. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1034. udelay(1);
  1035. }
  1036. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1037. {
  1038. b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
  1039. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1040. b43_bcma_phy_reset(dev);
  1041. bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
  1042. }
  1043. #endif
  1044. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1045. {
  1046. struct ssb_device *sdev = dev->dev->sdev;
  1047. u32 tmslow;
  1048. u32 flags = 0;
  1049. if (gmode)
  1050. flags |= B43_TMSLOW_GMODE;
  1051. flags |= B43_TMSLOW_PHYCLKEN;
  1052. flags |= B43_TMSLOW_PHYRESET;
  1053. if (dev->phy.type == B43_PHYTYPE_N)
  1054. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1055. b43_device_enable(dev, flags);
  1056. msleep(2); /* Wait for the PLL to turn on. */
  1057. /* Now take the PHY out of Reset again */
  1058. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  1059. tmslow |= SSB_TMSLOW_FGC;
  1060. tmslow &= ~B43_TMSLOW_PHYRESET;
  1061. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1062. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1063. msleep(1);
  1064. tmslow &= ~SSB_TMSLOW_FGC;
  1065. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  1066. ssb_read32(sdev, SSB_TMSLOW); /* flush */
  1067. msleep(1);
  1068. }
  1069. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1070. {
  1071. u32 macctl;
  1072. switch (dev->dev->bus_type) {
  1073. #ifdef CONFIG_B43_BCMA
  1074. case B43_BUS_BCMA:
  1075. b43_bcma_wireless_core_reset(dev, gmode);
  1076. break;
  1077. #endif
  1078. #ifdef CONFIG_B43_SSB
  1079. case B43_BUS_SSB:
  1080. b43_ssb_wireless_core_reset(dev, gmode);
  1081. break;
  1082. #endif
  1083. }
  1084. /* Turn Analog ON, but only if we already know the PHY-type.
  1085. * This protects against very early setup where we don't know the
  1086. * PHY-type, yet. wireless_core_reset will be called once again later,
  1087. * when we know the PHY-type. */
  1088. if (dev->phy.ops)
  1089. dev->phy.ops->switch_analog(dev, 1);
  1090. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1091. macctl &= ~B43_MACCTL_GMODE;
  1092. if (gmode)
  1093. macctl |= B43_MACCTL_GMODE;
  1094. macctl |= B43_MACCTL_IHR_ENABLED;
  1095. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1096. }
  1097. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1098. {
  1099. u32 v0, v1;
  1100. u16 tmp;
  1101. struct b43_txstatus stat;
  1102. while (1) {
  1103. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1104. if (!(v0 & 0x00000001))
  1105. break;
  1106. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1107. stat.cookie = (v0 >> 16);
  1108. stat.seq = (v1 & 0x0000FFFF);
  1109. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1110. tmp = (v0 & 0x0000FFFF);
  1111. stat.frame_count = ((tmp & 0xF000) >> 12);
  1112. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1113. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1114. stat.pm_indicated = !!(tmp & 0x0080);
  1115. stat.intermediate = !!(tmp & 0x0040);
  1116. stat.for_ampdu = !!(tmp & 0x0020);
  1117. stat.acked = !!(tmp & 0x0002);
  1118. b43_handle_txstatus(dev, &stat);
  1119. }
  1120. }
  1121. static void drain_txstatus_queue(struct b43_wldev *dev)
  1122. {
  1123. u32 dummy;
  1124. if (dev->dev->core_rev < 5)
  1125. return;
  1126. /* Read all entries from the microcode TXstatus FIFO
  1127. * and throw them away.
  1128. */
  1129. while (1) {
  1130. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1131. if (!(dummy & 0x00000001))
  1132. break;
  1133. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1134. }
  1135. }
  1136. static u32 b43_jssi_read(struct b43_wldev *dev)
  1137. {
  1138. u32 val = 0;
  1139. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  1140. val <<= 16;
  1141. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  1142. return val;
  1143. }
  1144. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1145. {
  1146. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  1147. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1148. }
  1149. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1150. {
  1151. b43_jssi_write(dev, 0x7F7F7F7F);
  1152. b43_write32(dev, B43_MMIO_MACCMD,
  1153. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1154. }
  1155. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1156. {
  1157. /* Top half of Link Quality calculation. */
  1158. if (dev->phy.type != B43_PHYTYPE_G)
  1159. return;
  1160. if (dev->noisecalc.calculation_running)
  1161. return;
  1162. dev->noisecalc.calculation_running = 1;
  1163. dev->noisecalc.nr_samples = 0;
  1164. b43_generate_noise_sample(dev);
  1165. }
  1166. static void handle_irq_noise(struct b43_wldev *dev)
  1167. {
  1168. struct b43_phy_g *phy = dev->phy.g;
  1169. u16 tmp;
  1170. u8 noise[4];
  1171. u8 i, j;
  1172. s32 average;
  1173. /* Bottom half of Link Quality calculation. */
  1174. if (dev->phy.type != B43_PHYTYPE_G)
  1175. return;
  1176. /* Possible race condition: It might be possible that the user
  1177. * changed to a different channel in the meantime since we
  1178. * started the calculation. We ignore that fact, since it's
  1179. * not really that much of a problem. The background noise is
  1180. * an estimation only anyway. Slightly wrong results will get damped
  1181. * by the averaging of the 8 sample rounds. Additionally the
  1182. * value is shortlived. So it will be replaced by the next noise
  1183. * calculation round soon. */
  1184. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1185. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1186. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1187. noise[2] == 0x7F || noise[3] == 0x7F)
  1188. goto generate_new;
  1189. /* Get the noise samples. */
  1190. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1191. i = dev->noisecalc.nr_samples;
  1192. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1193. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1194. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1195. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1196. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1197. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1198. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1199. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1200. dev->noisecalc.nr_samples++;
  1201. if (dev->noisecalc.nr_samples == 8) {
  1202. /* Calculate the Link Quality by the noise samples. */
  1203. average = 0;
  1204. for (i = 0; i < 8; i++) {
  1205. for (j = 0; j < 4; j++)
  1206. average += dev->noisecalc.samples[i][j];
  1207. }
  1208. average /= (8 * 4);
  1209. average *= 125;
  1210. average += 64;
  1211. average /= 128;
  1212. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1213. tmp = (tmp / 128) & 0x1F;
  1214. if (tmp >= 8)
  1215. average += 2;
  1216. else
  1217. average -= 25;
  1218. if (tmp == 8)
  1219. average -= 72;
  1220. else
  1221. average -= 48;
  1222. dev->stats.link_noise = average;
  1223. dev->noisecalc.calculation_running = 0;
  1224. return;
  1225. }
  1226. generate_new:
  1227. b43_generate_noise_sample(dev);
  1228. }
  1229. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1230. {
  1231. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1232. ///TODO: PS TBTT
  1233. } else {
  1234. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1235. b43_power_saving_ctl_bits(dev, 0);
  1236. }
  1237. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1238. dev->dfq_valid = 1;
  1239. }
  1240. static void handle_irq_atim_end(struct b43_wldev *dev)
  1241. {
  1242. if (dev->dfq_valid) {
  1243. b43_write32(dev, B43_MMIO_MACCMD,
  1244. b43_read32(dev, B43_MMIO_MACCMD)
  1245. | B43_MACCMD_DFQ_VALID);
  1246. dev->dfq_valid = 0;
  1247. }
  1248. }
  1249. static void handle_irq_pmq(struct b43_wldev *dev)
  1250. {
  1251. u32 tmp;
  1252. //TODO: AP mode.
  1253. while (1) {
  1254. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1255. if (!(tmp & 0x00000008))
  1256. break;
  1257. }
  1258. /* 16bit write is odd, but correct. */
  1259. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1260. }
  1261. static void b43_write_template_common(struct b43_wldev *dev,
  1262. const u8 *data, u16 size,
  1263. u16 ram_offset,
  1264. u16 shm_size_offset, u8 rate)
  1265. {
  1266. u32 i, tmp;
  1267. struct b43_plcp_hdr4 plcp;
  1268. plcp.data = 0;
  1269. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1270. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1271. ram_offset += sizeof(u32);
  1272. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1273. * So leave the first two bytes of the next write blank.
  1274. */
  1275. tmp = (u32) (data[0]) << 16;
  1276. tmp |= (u32) (data[1]) << 24;
  1277. b43_ram_write(dev, ram_offset, tmp);
  1278. ram_offset += sizeof(u32);
  1279. for (i = 2; i < size; i += sizeof(u32)) {
  1280. tmp = (u32) (data[i + 0]);
  1281. if (i + 1 < size)
  1282. tmp |= (u32) (data[i + 1]) << 8;
  1283. if (i + 2 < size)
  1284. tmp |= (u32) (data[i + 2]) << 16;
  1285. if (i + 3 < size)
  1286. tmp |= (u32) (data[i + 3]) << 24;
  1287. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1288. }
  1289. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1290. size + sizeof(struct b43_plcp_hdr6));
  1291. }
  1292. /* Check if the use of the antenna that ieee80211 told us to
  1293. * use is possible. This will fall back to DEFAULT.
  1294. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1295. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1296. u8 antenna_nr)
  1297. {
  1298. u8 antenna_mask;
  1299. if (antenna_nr == 0) {
  1300. /* Zero means "use default antenna". That's always OK. */
  1301. return 0;
  1302. }
  1303. /* Get the mask of available antennas. */
  1304. if (dev->phy.gmode)
  1305. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1306. else
  1307. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1308. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1309. /* This antenna is not available. Fall back to default. */
  1310. return 0;
  1311. }
  1312. return antenna_nr;
  1313. }
  1314. /* Convert a b43 antenna number value to the PHY TX control value. */
  1315. static u16 b43_antenna_to_phyctl(int antenna)
  1316. {
  1317. switch (antenna) {
  1318. case B43_ANTENNA0:
  1319. return B43_TXH_PHY_ANT0;
  1320. case B43_ANTENNA1:
  1321. return B43_TXH_PHY_ANT1;
  1322. case B43_ANTENNA2:
  1323. return B43_TXH_PHY_ANT2;
  1324. case B43_ANTENNA3:
  1325. return B43_TXH_PHY_ANT3;
  1326. case B43_ANTENNA_AUTO0:
  1327. case B43_ANTENNA_AUTO1:
  1328. return B43_TXH_PHY_ANT01AUTO;
  1329. }
  1330. B43_WARN_ON(1);
  1331. return 0;
  1332. }
  1333. static void b43_write_beacon_template(struct b43_wldev *dev,
  1334. u16 ram_offset,
  1335. u16 shm_size_offset)
  1336. {
  1337. unsigned int i, len, variable_len;
  1338. const struct ieee80211_mgmt *bcn;
  1339. const u8 *ie;
  1340. bool tim_found = 0;
  1341. unsigned int rate;
  1342. u16 ctl;
  1343. int antenna;
  1344. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1345. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1346. len = min((size_t) dev->wl->current_beacon->len,
  1347. 0x200 - sizeof(struct b43_plcp_hdr6));
  1348. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1349. b43_write_template_common(dev, (const u8 *)bcn,
  1350. len, ram_offset, shm_size_offset, rate);
  1351. /* Write the PHY TX control parameters. */
  1352. antenna = B43_ANTENNA_DEFAULT;
  1353. antenna = b43_antenna_to_phyctl(antenna);
  1354. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1355. /* We can't send beacons with short preamble. Would get PHY errors. */
  1356. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1357. ctl &= ~B43_TXH_PHY_ANT;
  1358. ctl &= ~B43_TXH_PHY_ENC;
  1359. ctl |= antenna;
  1360. if (b43_is_cck_rate(rate))
  1361. ctl |= B43_TXH_PHY_ENC_CCK;
  1362. else
  1363. ctl |= B43_TXH_PHY_ENC_OFDM;
  1364. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1365. /* Find the position of the TIM and the DTIM_period value
  1366. * and write them to SHM. */
  1367. ie = bcn->u.beacon.variable;
  1368. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1369. for (i = 0; i < variable_len - 2; ) {
  1370. uint8_t ie_id, ie_len;
  1371. ie_id = ie[i];
  1372. ie_len = ie[i + 1];
  1373. if (ie_id == 5) {
  1374. u16 tim_position;
  1375. u16 dtim_period;
  1376. /* This is the TIM Information Element */
  1377. /* Check whether the ie_len is in the beacon data range. */
  1378. if (variable_len < ie_len + 2 + i)
  1379. break;
  1380. /* A valid TIM is at least 4 bytes long. */
  1381. if (ie_len < 4)
  1382. break;
  1383. tim_found = 1;
  1384. tim_position = sizeof(struct b43_plcp_hdr6);
  1385. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1386. tim_position += i;
  1387. dtim_period = ie[i + 3];
  1388. b43_shm_write16(dev, B43_SHM_SHARED,
  1389. B43_SHM_SH_TIMBPOS, tim_position);
  1390. b43_shm_write16(dev, B43_SHM_SHARED,
  1391. B43_SHM_SH_DTIMPER, dtim_period);
  1392. break;
  1393. }
  1394. i += ie_len + 2;
  1395. }
  1396. if (!tim_found) {
  1397. /*
  1398. * If ucode wants to modify TIM do it behind the beacon, this
  1399. * will happen, for example, when doing mesh networking.
  1400. */
  1401. b43_shm_write16(dev, B43_SHM_SHARED,
  1402. B43_SHM_SH_TIMBPOS,
  1403. len + sizeof(struct b43_plcp_hdr6));
  1404. b43_shm_write16(dev, B43_SHM_SHARED,
  1405. B43_SHM_SH_DTIMPER, 0);
  1406. }
  1407. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1408. }
  1409. static void b43_upload_beacon0(struct b43_wldev *dev)
  1410. {
  1411. struct b43_wl *wl = dev->wl;
  1412. if (wl->beacon0_uploaded)
  1413. return;
  1414. b43_write_beacon_template(dev, 0x68, 0x18);
  1415. wl->beacon0_uploaded = 1;
  1416. }
  1417. static void b43_upload_beacon1(struct b43_wldev *dev)
  1418. {
  1419. struct b43_wl *wl = dev->wl;
  1420. if (wl->beacon1_uploaded)
  1421. return;
  1422. b43_write_beacon_template(dev, 0x468, 0x1A);
  1423. wl->beacon1_uploaded = 1;
  1424. }
  1425. static void handle_irq_beacon(struct b43_wldev *dev)
  1426. {
  1427. struct b43_wl *wl = dev->wl;
  1428. u32 cmd, beacon0_valid, beacon1_valid;
  1429. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1430. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1431. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1432. return;
  1433. /* This is the bottom half of the asynchronous beacon update. */
  1434. /* Ignore interrupt in the future. */
  1435. dev->irq_mask &= ~B43_IRQ_BEACON;
  1436. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1437. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1438. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1439. /* Schedule interrupt manually, if busy. */
  1440. if (beacon0_valid && beacon1_valid) {
  1441. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1442. dev->irq_mask |= B43_IRQ_BEACON;
  1443. return;
  1444. }
  1445. if (unlikely(wl->beacon_templates_virgin)) {
  1446. /* We never uploaded a beacon before.
  1447. * Upload both templates now, but only mark one valid. */
  1448. wl->beacon_templates_virgin = 0;
  1449. b43_upload_beacon0(dev);
  1450. b43_upload_beacon1(dev);
  1451. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1452. cmd |= B43_MACCMD_BEACON0_VALID;
  1453. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1454. } else {
  1455. if (!beacon0_valid) {
  1456. b43_upload_beacon0(dev);
  1457. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1458. cmd |= B43_MACCMD_BEACON0_VALID;
  1459. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1460. } else if (!beacon1_valid) {
  1461. b43_upload_beacon1(dev);
  1462. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1463. cmd |= B43_MACCMD_BEACON1_VALID;
  1464. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1465. }
  1466. }
  1467. }
  1468. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1469. {
  1470. u32 old_irq_mask = dev->irq_mask;
  1471. /* update beacon right away or defer to irq */
  1472. handle_irq_beacon(dev);
  1473. if (old_irq_mask != dev->irq_mask) {
  1474. /* The handler updated the IRQ mask. */
  1475. B43_WARN_ON(!dev->irq_mask);
  1476. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1477. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1478. } else {
  1479. /* Device interrupts are currently disabled. That means
  1480. * we just ran the hardirq handler and scheduled the
  1481. * IRQ thread. The thread will write the IRQ mask when
  1482. * it finished, so there's nothing to do here. Writing
  1483. * the mask _here_ would incorrectly re-enable IRQs. */
  1484. }
  1485. }
  1486. }
  1487. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1488. {
  1489. struct b43_wl *wl = container_of(work, struct b43_wl,
  1490. beacon_update_trigger);
  1491. struct b43_wldev *dev;
  1492. mutex_lock(&wl->mutex);
  1493. dev = wl->current_dev;
  1494. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1495. if (b43_bus_host_is_sdio(dev->dev)) {
  1496. /* wl->mutex is enough. */
  1497. b43_do_beacon_update_trigger_work(dev);
  1498. mmiowb();
  1499. } else {
  1500. spin_lock_irq(&wl->hardirq_lock);
  1501. b43_do_beacon_update_trigger_work(dev);
  1502. mmiowb();
  1503. spin_unlock_irq(&wl->hardirq_lock);
  1504. }
  1505. }
  1506. mutex_unlock(&wl->mutex);
  1507. }
  1508. /* Asynchronously update the packet templates in template RAM.
  1509. * Locking: Requires wl->mutex to be locked. */
  1510. static void b43_update_templates(struct b43_wl *wl)
  1511. {
  1512. struct sk_buff *beacon;
  1513. /* This is the top half of the ansynchronous beacon update.
  1514. * The bottom half is the beacon IRQ.
  1515. * Beacon update must be asynchronous to avoid sending an
  1516. * invalid beacon. This can happen for example, if the firmware
  1517. * transmits a beacon while we are updating it. */
  1518. /* We could modify the existing beacon and set the aid bit in
  1519. * the TIM field, but that would probably require resizing and
  1520. * moving of data within the beacon template.
  1521. * Simply request a new beacon and let mac80211 do the hard work. */
  1522. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1523. if (unlikely(!beacon))
  1524. return;
  1525. if (wl->current_beacon)
  1526. dev_kfree_skb_any(wl->current_beacon);
  1527. wl->current_beacon = beacon;
  1528. wl->beacon0_uploaded = 0;
  1529. wl->beacon1_uploaded = 0;
  1530. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1531. }
  1532. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1533. {
  1534. b43_time_lock(dev);
  1535. if (dev->dev->core_rev >= 3) {
  1536. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1537. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1538. } else {
  1539. b43_write16(dev, 0x606, (beacon_int >> 6));
  1540. b43_write16(dev, 0x610, beacon_int);
  1541. }
  1542. b43_time_unlock(dev);
  1543. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1544. }
  1545. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1546. {
  1547. u16 reason;
  1548. /* Read the register that contains the reason code for the panic. */
  1549. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1550. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1551. switch (reason) {
  1552. default:
  1553. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1554. /* fallthrough */
  1555. case B43_FWPANIC_DIE:
  1556. /* Do not restart the controller or firmware.
  1557. * The device is nonfunctional from now on.
  1558. * Restarting would result in this panic to trigger again,
  1559. * so we avoid that recursion. */
  1560. break;
  1561. case B43_FWPANIC_RESTART:
  1562. b43_controller_restart(dev, "Microcode panic");
  1563. break;
  1564. }
  1565. }
  1566. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1567. {
  1568. unsigned int i, cnt;
  1569. u16 reason, marker_id, marker_line;
  1570. __le16 *buf;
  1571. /* The proprietary firmware doesn't have this IRQ. */
  1572. if (!dev->fw.opensource)
  1573. return;
  1574. /* Read the register that contains the reason code for this IRQ. */
  1575. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1576. switch (reason) {
  1577. case B43_DEBUGIRQ_PANIC:
  1578. b43_handle_firmware_panic(dev);
  1579. break;
  1580. case B43_DEBUGIRQ_DUMP_SHM:
  1581. if (!B43_DEBUG)
  1582. break; /* Only with driver debugging enabled. */
  1583. buf = kmalloc(4096, GFP_ATOMIC);
  1584. if (!buf) {
  1585. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1586. goto out;
  1587. }
  1588. for (i = 0; i < 4096; i += 2) {
  1589. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1590. buf[i / 2] = cpu_to_le16(tmp);
  1591. }
  1592. b43info(dev->wl, "Shared memory dump:\n");
  1593. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1594. 16, 2, buf, 4096, 1);
  1595. kfree(buf);
  1596. break;
  1597. case B43_DEBUGIRQ_DUMP_REGS:
  1598. if (!B43_DEBUG)
  1599. break; /* Only with driver debugging enabled. */
  1600. b43info(dev->wl, "Microcode register dump:\n");
  1601. for (i = 0, cnt = 0; i < 64; i++) {
  1602. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1603. if (cnt == 0)
  1604. printk(KERN_INFO);
  1605. printk("r%02u: 0x%04X ", i, tmp);
  1606. cnt++;
  1607. if (cnt == 6) {
  1608. printk("\n");
  1609. cnt = 0;
  1610. }
  1611. }
  1612. printk("\n");
  1613. break;
  1614. case B43_DEBUGIRQ_MARKER:
  1615. if (!B43_DEBUG)
  1616. break; /* Only with driver debugging enabled. */
  1617. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1618. B43_MARKER_ID_REG);
  1619. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1620. B43_MARKER_LINE_REG);
  1621. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1622. "at line number %u\n",
  1623. marker_id, marker_line);
  1624. break;
  1625. default:
  1626. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1627. reason);
  1628. }
  1629. out:
  1630. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1631. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1632. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1633. }
  1634. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1635. {
  1636. u32 reason;
  1637. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1638. u32 merged_dma_reason = 0;
  1639. int i;
  1640. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1641. return;
  1642. reason = dev->irq_reason;
  1643. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1644. dma_reason[i] = dev->dma_reason[i];
  1645. merged_dma_reason |= dma_reason[i];
  1646. }
  1647. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1648. b43err(dev->wl, "MAC transmission error\n");
  1649. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1650. b43err(dev->wl, "PHY transmission error\n");
  1651. rmb();
  1652. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1653. atomic_set(&dev->phy.txerr_cnt,
  1654. B43_PHY_TX_BADNESS_LIMIT);
  1655. b43err(dev->wl, "Too many PHY TX errors, "
  1656. "restarting the controller\n");
  1657. b43_controller_restart(dev, "PHY TX errors");
  1658. }
  1659. }
  1660. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1661. B43_DMAIRQ_NONFATALMASK))) {
  1662. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1663. b43err(dev->wl, "Fatal DMA error: "
  1664. "0x%08X, 0x%08X, 0x%08X, "
  1665. "0x%08X, 0x%08X, 0x%08X\n",
  1666. dma_reason[0], dma_reason[1],
  1667. dma_reason[2], dma_reason[3],
  1668. dma_reason[4], dma_reason[5]);
  1669. b43err(dev->wl, "This device does not support DMA "
  1670. "on your system. It will now be switched to PIO.\n");
  1671. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1672. dev->use_pio = 1;
  1673. b43_controller_restart(dev, "DMA error");
  1674. return;
  1675. }
  1676. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1677. b43err(dev->wl, "DMA error: "
  1678. "0x%08X, 0x%08X, 0x%08X, "
  1679. "0x%08X, 0x%08X, 0x%08X\n",
  1680. dma_reason[0], dma_reason[1],
  1681. dma_reason[2], dma_reason[3],
  1682. dma_reason[4], dma_reason[5]);
  1683. }
  1684. }
  1685. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1686. handle_irq_ucode_debug(dev);
  1687. if (reason & B43_IRQ_TBTT_INDI)
  1688. handle_irq_tbtt_indication(dev);
  1689. if (reason & B43_IRQ_ATIM_END)
  1690. handle_irq_atim_end(dev);
  1691. if (reason & B43_IRQ_BEACON)
  1692. handle_irq_beacon(dev);
  1693. if (reason & B43_IRQ_PMQ)
  1694. handle_irq_pmq(dev);
  1695. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1696. ;/* TODO */
  1697. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1698. handle_irq_noise(dev);
  1699. /* Check the DMA reason registers for received data. */
  1700. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1701. if (b43_using_pio_transfers(dev))
  1702. b43_pio_rx(dev->pio.rx_queue);
  1703. else
  1704. b43_dma_rx(dev->dma.rx_ring);
  1705. }
  1706. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1707. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1708. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1709. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1710. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1711. if (reason & B43_IRQ_TX_OK)
  1712. handle_irq_transmit_status(dev);
  1713. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1714. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1715. #if B43_DEBUG
  1716. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1717. dev->irq_count++;
  1718. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1719. if (reason & (1 << i))
  1720. dev->irq_bit_count[i]++;
  1721. }
  1722. }
  1723. #endif
  1724. }
  1725. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1726. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1727. {
  1728. struct b43_wldev *dev = dev_id;
  1729. mutex_lock(&dev->wl->mutex);
  1730. b43_do_interrupt_thread(dev);
  1731. mmiowb();
  1732. mutex_unlock(&dev->wl->mutex);
  1733. return IRQ_HANDLED;
  1734. }
  1735. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1736. {
  1737. u32 reason;
  1738. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1739. * On SDIO, this runs under wl->mutex. */
  1740. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1741. if (reason == 0xffffffff) /* shared IRQ */
  1742. return IRQ_NONE;
  1743. reason &= dev->irq_mask;
  1744. if (!reason)
  1745. return IRQ_NONE;
  1746. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1747. & 0x0001DC00;
  1748. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1749. & 0x0000DC00;
  1750. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1751. & 0x0000DC00;
  1752. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1753. & 0x0001DC00;
  1754. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1755. & 0x0000DC00;
  1756. /* Unused ring
  1757. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1758. & 0x0000DC00;
  1759. */
  1760. /* ACK the interrupt. */
  1761. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1762. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1763. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1764. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1765. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1766. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1767. /* Unused ring
  1768. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1769. */
  1770. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1771. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1772. /* Save the reason bitmasks for the IRQ thread handler. */
  1773. dev->irq_reason = reason;
  1774. return IRQ_WAKE_THREAD;
  1775. }
  1776. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1777. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1778. {
  1779. struct b43_wldev *dev = dev_id;
  1780. irqreturn_t ret;
  1781. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1782. return IRQ_NONE;
  1783. spin_lock(&dev->wl->hardirq_lock);
  1784. ret = b43_do_interrupt(dev);
  1785. mmiowb();
  1786. spin_unlock(&dev->wl->hardirq_lock);
  1787. return ret;
  1788. }
  1789. /* SDIO interrupt handler. This runs in process context. */
  1790. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1791. {
  1792. struct b43_wl *wl = dev->wl;
  1793. irqreturn_t ret;
  1794. mutex_lock(&wl->mutex);
  1795. ret = b43_do_interrupt(dev);
  1796. if (ret == IRQ_WAKE_THREAD)
  1797. b43_do_interrupt_thread(dev);
  1798. mutex_unlock(&wl->mutex);
  1799. }
  1800. void b43_do_release_fw(struct b43_firmware_file *fw)
  1801. {
  1802. release_firmware(fw->data);
  1803. fw->data = NULL;
  1804. fw->filename = NULL;
  1805. }
  1806. static void b43_release_firmware(struct b43_wldev *dev)
  1807. {
  1808. b43_do_release_fw(&dev->fw.ucode);
  1809. b43_do_release_fw(&dev->fw.pcm);
  1810. b43_do_release_fw(&dev->fw.initvals);
  1811. b43_do_release_fw(&dev->fw.initvals_band);
  1812. }
  1813. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1814. {
  1815. const char text[] =
  1816. "You must go to " \
  1817. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1818. "and download the correct firmware for this driver version. " \
  1819. "Please carefully read all instructions on this website.\n";
  1820. if (error)
  1821. b43err(wl, text);
  1822. else
  1823. b43warn(wl, text);
  1824. }
  1825. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1826. const char *name,
  1827. struct b43_firmware_file *fw)
  1828. {
  1829. const struct firmware *blob;
  1830. struct b43_fw_header *hdr;
  1831. u32 size;
  1832. int err;
  1833. if (!name) {
  1834. /* Don't fetch anything. Free possibly cached firmware. */
  1835. /* FIXME: We should probably keep it anyway, to save some headache
  1836. * on suspend/resume with multiband devices. */
  1837. b43_do_release_fw(fw);
  1838. return 0;
  1839. }
  1840. if (fw->filename) {
  1841. if ((fw->type == ctx->req_type) &&
  1842. (strcmp(fw->filename, name) == 0))
  1843. return 0; /* Already have this fw. */
  1844. /* Free the cached firmware first. */
  1845. /* FIXME: We should probably do this later after we successfully
  1846. * got the new fw. This could reduce headache with multiband devices.
  1847. * We could also redesign this to cache the firmware for all possible
  1848. * bands all the time. */
  1849. b43_do_release_fw(fw);
  1850. }
  1851. switch (ctx->req_type) {
  1852. case B43_FWTYPE_PROPRIETARY:
  1853. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1854. "b43%s/%s.fw",
  1855. modparam_fwpostfix, name);
  1856. break;
  1857. case B43_FWTYPE_OPENSOURCE:
  1858. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1859. "b43-open%s/%s.fw",
  1860. modparam_fwpostfix, name);
  1861. break;
  1862. default:
  1863. B43_WARN_ON(1);
  1864. return -ENOSYS;
  1865. }
  1866. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1867. if (err == -ENOENT) {
  1868. snprintf(ctx->errors[ctx->req_type],
  1869. sizeof(ctx->errors[ctx->req_type]),
  1870. "Firmware file \"%s\" not found\n", ctx->fwname);
  1871. return err;
  1872. } else if (err) {
  1873. snprintf(ctx->errors[ctx->req_type],
  1874. sizeof(ctx->errors[ctx->req_type]),
  1875. "Firmware file \"%s\" request failed (err=%d)\n",
  1876. ctx->fwname, err);
  1877. return err;
  1878. }
  1879. if (blob->size < sizeof(struct b43_fw_header))
  1880. goto err_format;
  1881. hdr = (struct b43_fw_header *)(blob->data);
  1882. switch (hdr->type) {
  1883. case B43_FW_TYPE_UCODE:
  1884. case B43_FW_TYPE_PCM:
  1885. size = be32_to_cpu(hdr->size);
  1886. if (size != blob->size - sizeof(struct b43_fw_header))
  1887. goto err_format;
  1888. /* fallthrough */
  1889. case B43_FW_TYPE_IV:
  1890. if (hdr->ver != 1)
  1891. goto err_format;
  1892. break;
  1893. default:
  1894. goto err_format;
  1895. }
  1896. fw->data = blob;
  1897. fw->filename = name;
  1898. fw->type = ctx->req_type;
  1899. return 0;
  1900. err_format:
  1901. snprintf(ctx->errors[ctx->req_type],
  1902. sizeof(ctx->errors[ctx->req_type]),
  1903. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1904. release_firmware(blob);
  1905. return -EPROTO;
  1906. }
  1907. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1908. {
  1909. struct b43_wldev *dev = ctx->dev;
  1910. struct b43_firmware *fw = &ctx->dev->fw;
  1911. const u8 rev = ctx->dev->dev->core_rev;
  1912. const char *filename;
  1913. u32 tmshigh;
  1914. int err;
  1915. /* Files for HT and LCN were found by trying one by one */
  1916. /* Get microcode */
  1917. if ((rev >= 5) && (rev <= 10)) {
  1918. filename = "ucode5";
  1919. } else if ((rev >= 11) && (rev <= 12)) {
  1920. filename = "ucode11";
  1921. } else if (rev == 13) {
  1922. filename = "ucode13";
  1923. } else if (rev == 14) {
  1924. filename = "ucode14";
  1925. } else if (rev == 15) {
  1926. filename = "ucode15";
  1927. } else {
  1928. switch (dev->phy.type) {
  1929. case B43_PHYTYPE_N:
  1930. if (rev >= 16)
  1931. filename = "ucode16_mimo";
  1932. else
  1933. goto err_no_ucode;
  1934. break;
  1935. case B43_PHYTYPE_HT:
  1936. if (rev == 29)
  1937. filename = "ucode29_mimo";
  1938. else
  1939. goto err_no_ucode;
  1940. break;
  1941. case B43_PHYTYPE_LCN:
  1942. if (rev == 24)
  1943. filename = "ucode24_mimo";
  1944. else
  1945. goto err_no_ucode;
  1946. break;
  1947. default:
  1948. goto err_no_ucode;
  1949. }
  1950. }
  1951. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1952. if (err)
  1953. goto err_load;
  1954. /* Get PCM code */
  1955. if ((rev >= 5) && (rev <= 10))
  1956. filename = "pcm5";
  1957. else if (rev >= 11)
  1958. filename = NULL;
  1959. else
  1960. goto err_no_pcm;
  1961. fw->pcm_request_failed = 0;
  1962. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1963. if (err == -ENOENT) {
  1964. /* We did not find a PCM file? Not fatal, but
  1965. * core rev <= 10 must do without hwcrypto then. */
  1966. fw->pcm_request_failed = 1;
  1967. } else if (err)
  1968. goto err_load;
  1969. /* Get initvals */
  1970. switch (dev->phy.type) {
  1971. case B43_PHYTYPE_A:
  1972. if ((rev >= 5) && (rev <= 10)) {
  1973. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1974. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1975. filename = "a0g1initvals5";
  1976. else
  1977. filename = "a0g0initvals5";
  1978. } else
  1979. goto err_no_initvals;
  1980. break;
  1981. case B43_PHYTYPE_G:
  1982. if ((rev >= 5) && (rev <= 10))
  1983. filename = "b0g0initvals5";
  1984. else if (rev >= 13)
  1985. filename = "b0g0initvals13";
  1986. else
  1987. goto err_no_initvals;
  1988. break;
  1989. case B43_PHYTYPE_N:
  1990. if (rev >= 16)
  1991. filename = "n0initvals16";
  1992. else if ((rev >= 11) && (rev <= 12))
  1993. filename = "n0initvals11";
  1994. else
  1995. goto err_no_initvals;
  1996. break;
  1997. case B43_PHYTYPE_LP:
  1998. if (rev == 13)
  1999. filename = "lp0initvals13";
  2000. else if (rev == 14)
  2001. filename = "lp0initvals14";
  2002. else if (rev >= 15)
  2003. filename = "lp0initvals15";
  2004. else
  2005. goto err_no_initvals;
  2006. break;
  2007. case B43_PHYTYPE_HT:
  2008. if (rev == 29)
  2009. filename = "ht0initvals29";
  2010. else
  2011. goto err_no_initvals;
  2012. break;
  2013. case B43_PHYTYPE_LCN:
  2014. if (rev == 24)
  2015. filename = "lcn0initvals24";
  2016. else
  2017. goto err_no_initvals;
  2018. break;
  2019. default:
  2020. goto err_no_initvals;
  2021. }
  2022. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  2023. if (err)
  2024. goto err_load;
  2025. /* Get bandswitch initvals */
  2026. switch (dev->phy.type) {
  2027. case B43_PHYTYPE_A:
  2028. if ((rev >= 5) && (rev <= 10)) {
  2029. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2030. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2031. filename = "a0g1bsinitvals5";
  2032. else
  2033. filename = "a0g0bsinitvals5";
  2034. } else if (rev >= 11)
  2035. filename = NULL;
  2036. else
  2037. goto err_no_initvals;
  2038. break;
  2039. case B43_PHYTYPE_G:
  2040. if ((rev >= 5) && (rev <= 10))
  2041. filename = "b0g0bsinitvals5";
  2042. else if (rev >= 11)
  2043. filename = NULL;
  2044. else
  2045. goto err_no_initvals;
  2046. break;
  2047. case B43_PHYTYPE_N:
  2048. if (rev >= 16)
  2049. filename = "n0bsinitvals16";
  2050. else if ((rev >= 11) && (rev <= 12))
  2051. filename = "n0bsinitvals11";
  2052. else
  2053. goto err_no_initvals;
  2054. break;
  2055. case B43_PHYTYPE_LP:
  2056. if (rev == 13)
  2057. filename = "lp0bsinitvals13";
  2058. else if (rev == 14)
  2059. filename = "lp0bsinitvals14";
  2060. else if (rev >= 15)
  2061. filename = "lp0bsinitvals15";
  2062. else
  2063. goto err_no_initvals;
  2064. break;
  2065. case B43_PHYTYPE_HT:
  2066. if (rev == 29)
  2067. filename = "ht0bsinitvals29";
  2068. else
  2069. goto err_no_initvals;
  2070. break;
  2071. case B43_PHYTYPE_LCN:
  2072. if (rev == 24)
  2073. filename = "lcn0bsinitvals24";
  2074. else
  2075. goto err_no_initvals;
  2076. break;
  2077. default:
  2078. goto err_no_initvals;
  2079. }
  2080. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  2081. if (err)
  2082. goto err_load;
  2083. return 0;
  2084. err_no_ucode:
  2085. err = ctx->fatal_failure = -EOPNOTSUPP;
  2086. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2087. "is required for your device (wl-core rev %u)\n", rev);
  2088. goto error;
  2089. err_no_pcm:
  2090. err = ctx->fatal_failure = -EOPNOTSUPP;
  2091. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2092. "is required for your device (wl-core rev %u)\n", rev);
  2093. goto error;
  2094. err_no_initvals:
  2095. err = ctx->fatal_failure = -EOPNOTSUPP;
  2096. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2097. "is required for your device (wl-core rev %u)\n", rev);
  2098. goto error;
  2099. err_load:
  2100. /* We failed to load this firmware image. The error message
  2101. * already is in ctx->errors. Return and let our caller decide
  2102. * what to do. */
  2103. goto error;
  2104. error:
  2105. b43_release_firmware(dev);
  2106. return err;
  2107. }
  2108. static int b43_request_firmware(struct b43_wldev *dev)
  2109. {
  2110. struct b43_request_fw_context *ctx;
  2111. unsigned int i;
  2112. int err;
  2113. const char *errmsg;
  2114. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2115. if (!ctx)
  2116. return -ENOMEM;
  2117. ctx->dev = dev;
  2118. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2119. err = b43_try_request_fw(ctx);
  2120. if (!err)
  2121. goto out; /* Successfully loaded it. */
  2122. err = ctx->fatal_failure;
  2123. if (err)
  2124. goto out;
  2125. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2126. err = b43_try_request_fw(ctx);
  2127. if (!err)
  2128. goto out; /* Successfully loaded it. */
  2129. err = ctx->fatal_failure;
  2130. if (err)
  2131. goto out;
  2132. /* Could not find a usable firmware. Print the errors. */
  2133. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2134. errmsg = ctx->errors[i];
  2135. if (strlen(errmsg))
  2136. b43err(dev->wl, errmsg);
  2137. }
  2138. b43_print_fw_helptext(dev->wl, 1);
  2139. err = -ENOENT;
  2140. out:
  2141. kfree(ctx);
  2142. return err;
  2143. }
  2144. static int b43_upload_microcode(struct b43_wldev *dev)
  2145. {
  2146. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2147. const size_t hdr_len = sizeof(struct b43_fw_header);
  2148. const __be32 *data;
  2149. unsigned int i, len;
  2150. u16 fwrev, fwpatch, fwdate, fwtime;
  2151. u32 tmp, macctl;
  2152. int err = 0;
  2153. /* Jump the microcode PSM to offset 0 */
  2154. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2155. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2156. macctl |= B43_MACCTL_PSM_JMP0;
  2157. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2158. /* Zero out all microcode PSM registers and shared memory. */
  2159. for (i = 0; i < 64; i++)
  2160. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2161. for (i = 0; i < 4096; i += 2)
  2162. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2163. /* Upload Microcode. */
  2164. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2165. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2166. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2167. for (i = 0; i < len; i++) {
  2168. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2169. udelay(10);
  2170. }
  2171. if (dev->fw.pcm.data) {
  2172. /* Upload PCM data. */
  2173. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2174. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2175. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2176. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2177. /* No need for autoinc bit in SHM_HW */
  2178. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2179. for (i = 0; i < len; i++) {
  2180. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2181. udelay(10);
  2182. }
  2183. }
  2184. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2185. /* Start the microcode PSM */
  2186. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2187. macctl &= ~B43_MACCTL_PSM_JMP0;
  2188. macctl |= B43_MACCTL_PSM_RUN;
  2189. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2190. /* Wait for the microcode to load and respond */
  2191. i = 0;
  2192. while (1) {
  2193. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2194. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2195. break;
  2196. i++;
  2197. if (i >= 20) {
  2198. b43err(dev->wl, "Microcode not responding\n");
  2199. b43_print_fw_helptext(dev->wl, 1);
  2200. err = -ENODEV;
  2201. goto error;
  2202. }
  2203. msleep(50);
  2204. }
  2205. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2206. /* Get and check the revisions. */
  2207. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2208. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2209. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2210. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2211. if (fwrev <= 0x128) {
  2212. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2213. "binary drivers older than version 4.x is unsupported. "
  2214. "You must upgrade your firmware files.\n");
  2215. b43_print_fw_helptext(dev->wl, 1);
  2216. err = -EOPNOTSUPP;
  2217. goto error;
  2218. }
  2219. dev->fw.rev = fwrev;
  2220. dev->fw.patch = fwpatch;
  2221. if (dev->fw.rev >= 598)
  2222. dev->fw.hdr_format = B43_FW_HDR_598;
  2223. else if (dev->fw.rev >= 410)
  2224. dev->fw.hdr_format = B43_FW_HDR_410;
  2225. else
  2226. dev->fw.hdr_format = B43_FW_HDR_351;
  2227. dev->fw.opensource = (fwdate == 0xFFFF);
  2228. /* Default to use-all-queues. */
  2229. dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
  2230. dev->qos_enabled = !!modparam_qos;
  2231. /* Default to firmware/hardware crypto acceleration. */
  2232. dev->hwcrypto_enabled = 1;
  2233. if (dev->fw.opensource) {
  2234. u16 fwcapa;
  2235. /* Patchlevel info is encoded in the "time" field. */
  2236. dev->fw.patch = fwtime;
  2237. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2238. dev->fw.rev, dev->fw.patch);
  2239. fwcapa = b43_fwcapa_read(dev);
  2240. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2241. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2242. /* Disable hardware crypto and fall back to software crypto. */
  2243. dev->hwcrypto_enabled = 0;
  2244. }
  2245. if (!(fwcapa & B43_FWCAPA_QOS)) {
  2246. b43info(dev->wl, "QoS not supported by firmware\n");
  2247. /* Disable QoS. Tweak hw->queues to 1. It will be restored before
  2248. * ieee80211_unregister to make sure the networking core can
  2249. * properly free possible resources. */
  2250. dev->wl->hw->queues = 1;
  2251. dev->qos_enabled = 0;
  2252. }
  2253. } else {
  2254. b43info(dev->wl, "Loading firmware version %u.%u "
  2255. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2256. fwrev, fwpatch,
  2257. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2258. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2259. if (dev->fw.pcm_request_failed) {
  2260. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2261. "Hardware accelerated cryptography is disabled.\n");
  2262. b43_print_fw_helptext(dev->wl, 0);
  2263. }
  2264. }
  2265. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2266. dev->fw.rev, dev->fw.patch);
  2267. wiphy->hw_version = dev->dev->core_id;
  2268. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2269. /* We're over the deadline, but we keep support for old fw
  2270. * until it turns out to be in major conflict with something new. */
  2271. b43warn(dev->wl, "You are using an old firmware image. "
  2272. "Support for old firmware will be removed soon "
  2273. "(official deadline was July 2008).\n");
  2274. b43_print_fw_helptext(dev->wl, 0);
  2275. }
  2276. return 0;
  2277. error:
  2278. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2279. macctl &= ~B43_MACCTL_PSM_RUN;
  2280. macctl |= B43_MACCTL_PSM_JMP0;
  2281. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2282. return err;
  2283. }
  2284. static int b43_write_initvals(struct b43_wldev *dev,
  2285. const struct b43_iv *ivals,
  2286. size_t count,
  2287. size_t array_size)
  2288. {
  2289. const struct b43_iv *iv;
  2290. u16 offset;
  2291. size_t i;
  2292. bool bit32;
  2293. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2294. iv = ivals;
  2295. for (i = 0; i < count; i++) {
  2296. if (array_size < sizeof(iv->offset_size))
  2297. goto err_format;
  2298. array_size -= sizeof(iv->offset_size);
  2299. offset = be16_to_cpu(iv->offset_size);
  2300. bit32 = !!(offset & B43_IV_32BIT);
  2301. offset &= B43_IV_OFFSET_MASK;
  2302. if (offset >= 0x1000)
  2303. goto err_format;
  2304. if (bit32) {
  2305. u32 value;
  2306. if (array_size < sizeof(iv->data.d32))
  2307. goto err_format;
  2308. array_size -= sizeof(iv->data.d32);
  2309. value = get_unaligned_be32(&iv->data.d32);
  2310. b43_write32(dev, offset, value);
  2311. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2312. sizeof(__be16) +
  2313. sizeof(__be32));
  2314. } else {
  2315. u16 value;
  2316. if (array_size < sizeof(iv->data.d16))
  2317. goto err_format;
  2318. array_size -= sizeof(iv->data.d16);
  2319. value = be16_to_cpu(iv->data.d16);
  2320. b43_write16(dev, offset, value);
  2321. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2322. sizeof(__be16) +
  2323. sizeof(__be16));
  2324. }
  2325. }
  2326. if (array_size)
  2327. goto err_format;
  2328. return 0;
  2329. err_format:
  2330. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2331. b43_print_fw_helptext(dev->wl, 1);
  2332. return -EPROTO;
  2333. }
  2334. static int b43_upload_initvals(struct b43_wldev *dev)
  2335. {
  2336. const size_t hdr_len = sizeof(struct b43_fw_header);
  2337. const struct b43_fw_header *hdr;
  2338. struct b43_firmware *fw = &dev->fw;
  2339. const struct b43_iv *ivals;
  2340. size_t count;
  2341. int err;
  2342. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2343. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2344. count = be32_to_cpu(hdr->size);
  2345. err = b43_write_initvals(dev, ivals, count,
  2346. fw->initvals.data->size - hdr_len);
  2347. if (err)
  2348. goto out;
  2349. if (fw->initvals_band.data) {
  2350. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2351. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2352. count = be32_to_cpu(hdr->size);
  2353. err = b43_write_initvals(dev, ivals, count,
  2354. fw->initvals_band.data->size - hdr_len);
  2355. if (err)
  2356. goto out;
  2357. }
  2358. out:
  2359. return err;
  2360. }
  2361. /* Initialize the GPIOs
  2362. * http://bcm-specs.sipsolutions.net/GPIO
  2363. */
  2364. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2365. {
  2366. struct ssb_bus *bus = dev->dev->sdev->bus;
  2367. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2368. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2369. #else
  2370. return bus->chipco.dev;
  2371. #endif
  2372. }
  2373. static int b43_gpio_init(struct b43_wldev *dev)
  2374. {
  2375. struct ssb_device *gpiodev;
  2376. u32 mask, set;
  2377. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2378. & ~B43_MACCTL_GPOUTSMSK);
  2379. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2380. | 0x000F);
  2381. mask = 0x0000001F;
  2382. set = 0x0000000F;
  2383. if (dev->dev->chip_id == 0x4301) {
  2384. mask |= 0x0060;
  2385. set |= 0x0060;
  2386. }
  2387. if (0 /* FIXME: conditional unknown */ ) {
  2388. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2389. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2390. | 0x0100);
  2391. mask |= 0x0180;
  2392. set |= 0x0180;
  2393. }
  2394. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2395. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2396. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2397. | 0x0200);
  2398. mask |= 0x0200;
  2399. set |= 0x0200;
  2400. }
  2401. if (dev->dev->core_rev >= 2)
  2402. mask |= 0x0010; /* FIXME: This is redundant. */
  2403. switch (dev->dev->bus_type) {
  2404. #ifdef CONFIG_B43_BCMA
  2405. case B43_BUS_BCMA:
  2406. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2407. (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
  2408. BCMA_CC_GPIOCTL) & mask) | set);
  2409. break;
  2410. #endif
  2411. #ifdef CONFIG_B43_SSB
  2412. case B43_BUS_SSB:
  2413. gpiodev = b43_ssb_gpio_dev(dev);
  2414. if (gpiodev)
  2415. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2416. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2417. & mask) | set);
  2418. break;
  2419. #endif
  2420. }
  2421. return 0;
  2422. }
  2423. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2424. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2425. {
  2426. struct ssb_device *gpiodev;
  2427. switch (dev->dev->bus_type) {
  2428. #ifdef CONFIG_B43_BCMA
  2429. case B43_BUS_BCMA:
  2430. bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
  2431. 0);
  2432. break;
  2433. #endif
  2434. #ifdef CONFIG_B43_SSB
  2435. case B43_BUS_SSB:
  2436. gpiodev = b43_ssb_gpio_dev(dev);
  2437. if (gpiodev)
  2438. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2439. break;
  2440. #endif
  2441. }
  2442. }
  2443. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2444. void b43_mac_enable(struct b43_wldev *dev)
  2445. {
  2446. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2447. u16 fwstate;
  2448. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2449. B43_SHM_SH_UCODESTAT);
  2450. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2451. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2452. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2453. "should be suspended, but current state is %u\n",
  2454. fwstate);
  2455. }
  2456. }
  2457. dev->mac_suspended--;
  2458. B43_WARN_ON(dev->mac_suspended < 0);
  2459. if (dev->mac_suspended == 0) {
  2460. b43_write32(dev, B43_MMIO_MACCTL,
  2461. b43_read32(dev, B43_MMIO_MACCTL)
  2462. | B43_MACCTL_ENABLED);
  2463. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2464. B43_IRQ_MAC_SUSPENDED);
  2465. /* Commit writes */
  2466. b43_read32(dev, B43_MMIO_MACCTL);
  2467. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2468. b43_power_saving_ctl_bits(dev, 0);
  2469. }
  2470. }
  2471. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2472. void b43_mac_suspend(struct b43_wldev *dev)
  2473. {
  2474. int i;
  2475. u32 tmp;
  2476. might_sleep();
  2477. B43_WARN_ON(dev->mac_suspended < 0);
  2478. if (dev->mac_suspended == 0) {
  2479. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2480. b43_write32(dev, B43_MMIO_MACCTL,
  2481. b43_read32(dev, B43_MMIO_MACCTL)
  2482. & ~B43_MACCTL_ENABLED);
  2483. /* force pci to flush the write */
  2484. b43_read32(dev, B43_MMIO_MACCTL);
  2485. for (i = 35; i; i--) {
  2486. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2487. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2488. goto out;
  2489. udelay(10);
  2490. }
  2491. /* Hm, it seems this will take some time. Use msleep(). */
  2492. for (i = 40; i; i--) {
  2493. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2494. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2495. goto out;
  2496. msleep(1);
  2497. }
  2498. b43err(dev->wl, "MAC suspend failed\n");
  2499. }
  2500. out:
  2501. dev->mac_suspended++;
  2502. }
  2503. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2504. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2505. {
  2506. u32 tmp;
  2507. switch (dev->dev->bus_type) {
  2508. #ifdef CONFIG_B43_BCMA
  2509. case B43_BUS_BCMA:
  2510. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2511. if (on)
  2512. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2513. else
  2514. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2515. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2516. break;
  2517. #endif
  2518. #ifdef CONFIG_B43_SSB
  2519. case B43_BUS_SSB:
  2520. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2521. if (on)
  2522. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2523. else
  2524. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2525. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2526. break;
  2527. #endif
  2528. }
  2529. }
  2530. static void b43_adjust_opmode(struct b43_wldev *dev)
  2531. {
  2532. struct b43_wl *wl = dev->wl;
  2533. u32 ctl;
  2534. u16 cfp_pretbtt;
  2535. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2536. /* Reset status to STA infrastructure mode. */
  2537. ctl &= ~B43_MACCTL_AP;
  2538. ctl &= ~B43_MACCTL_KEEP_CTL;
  2539. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2540. ctl &= ~B43_MACCTL_KEEP_BAD;
  2541. ctl &= ~B43_MACCTL_PROMISC;
  2542. ctl &= ~B43_MACCTL_BEACPROMISC;
  2543. ctl |= B43_MACCTL_INFRA;
  2544. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2545. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2546. ctl |= B43_MACCTL_AP;
  2547. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2548. ctl &= ~B43_MACCTL_INFRA;
  2549. if (wl->filter_flags & FIF_CONTROL)
  2550. ctl |= B43_MACCTL_KEEP_CTL;
  2551. if (wl->filter_flags & FIF_FCSFAIL)
  2552. ctl |= B43_MACCTL_KEEP_BAD;
  2553. if (wl->filter_flags & FIF_PLCPFAIL)
  2554. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2555. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2556. ctl |= B43_MACCTL_PROMISC;
  2557. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2558. ctl |= B43_MACCTL_BEACPROMISC;
  2559. /* Workaround: On old hardware the HW-MAC-address-filter
  2560. * doesn't work properly, so always run promisc in filter
  2561. * it in software. */
  2562. if (dev->dev->core_rev <= 4)
  2563. ctl |= B43_MACCTL_PROMISC;
  2564. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2565. cfp_pretbtt = 2;
  2566. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2567. if (dev->dev->chip_id == 0x4306 &&
  2568. dev->dev->chip_rev == 3)
  2569. cfp_pretbtt = 100;
  2570. else
  2571. cfp_pretbtt = 50;
  2572. }
  2573. b43_write16(dev, 0x612, cfp_pretbtt);
  2574. /* FIXME: We don't currently implement the PMQ mechanism,
  2575. * so always disable it. If we want to implement PMQ,
  2576. * we need to enable it here (clear DISCPMQ) in AP mode.
  2577. */
  2578. if (0 /* ctl & B43_MACCTL_AP */) {
  2579. b43_write32(dev, B43_MMIO_MACCTL,
  2580. b43_read32(dev, B43_MMIO_MACCTL)
  2581. & ~B43_MACCTL_DISCPMQ);
  2582. } else {
  2583. b43_write32(dev, B43_MMIO_MACCTL,
  2584. b43_read32(dev, B43_MMIO_MACCTL)
  2585. | B43_MACCTL_DISCPMQ);
  2586. }
  2587. }
  2588. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2589. {
  2590. u16 offset;
  2591. if (is_ofdm) {
  2592. offset = 0x480;
  2593. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2594. } else {
  2595. offset = 0x4C0;
  2596. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2597. }
  2598. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2599. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2600. }
  2601. static void b43_rate_memory_init(struct b43_wldev *dev)
  2602. {
  2603. switch (dev->phy.type) {
  2604. case B43_PHYTYPE_A:
  2605. case B43_PHYTYPE_G:
  2606. case B43_PHYTYPE_N:
  2607. case B43_PHYTYPE_LP:
  2608. case B43_PHYTYPE_HT:
  2609. case B43_PHYTYPE_LCN:
  2610. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2611. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2612. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2613. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2614. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2615. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2616. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2617. if (dev->phy.type == B43_PHYTYPE_A)
  2618. break;
  2619. /* fallthrough */
  2620. case B43_PHYTYPE_B:
  2621. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2622. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2623. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2624. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2625. break;
  2626. default:
  2627. B43_WARN_ON(1);
  2628. }
  2629. }
  2630. /* Set the default values for the PHY TX Control Words. */
  2631. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2632. {
  2633. u16 ctl = 0;
  2634. ctl |= B43_TXH_PHY_ENC_CCK;
  2635. ctl |= B43_TXH_PHY_ANT01AUTO;
  2636. ctl |= B43_TXH_PHY_TXPWR;
  2637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2638. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2639. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2640. }
  2641. /* Set the TX-Antenna for management frames sent by firmware. */
  2642. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2643. {
  2644. u16 ant;
  2645. u16 tmp;
  2646. ant = b43_antenna_to_phyctl(antenna);
  2647. /* For ACK/CTS */
  2648. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2649. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2650. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2651. /* For Probe Resposes */
  2652. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2653. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2654. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2655. }
  2656. /* This is the opposite of b43_chip_init() */
  2657. static void b43_chip_exit(struct b43_wldev *dev)
  2658. {
  2659. b43_phy_exit(dev);
  2660. b43_gpio_cleanup(dev);
  2661. /* firmware is released later */
  2662. }
  2663. /* Initialize the chip
  2664. * http://bcm-specs.sipsolutions.net/ChipInit
  2665. */
  2666. static int b43_chip_init(struct b43_wldev *dev)
  2667. {
  2668. struct b43_phy *phy = &dev->phy;
  2669. int err;
  2670. u32 macctl;
  2671. u16 value16;
  2672. /* Initialize the MAC control */
  2673. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2674. if (dev->phy.gmode)
  2675. macctl |= B43_MACCTL_GMODE;
  2676. macctl |= B43_MACCTL_INFRA;
  2677. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2678. err = b43_request_firmware(dev);
  2679. if (err)
  2680. goto out;
  2681. err = b43_upload_microcode(dev);
  2682. if (err)
  2683. goto out; /* firmware is released later */
  2684. err = b43_gpio_init(dev);
  2685. if (err)
  2686. goto out; /* firmware is released later */
  2687. err = b43_upload_initvals(dev);
  2688. if (err)
  2689. goto err_gpio_clean;
  2690. /* Turn the Analog on and initialize the PHY. */
  2691. phy->ops->switch_analog(dev, 1);
  2692. err = b43_phy_init(dev);
  2693. if (err)
  2694. goto err_gpio_clean;
  2695. /* Disable Interference Mitigation. */
  2696. if (phy->ops->interf_mitigation)
  2697. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2698. /* Select the antennae */
  2699. if (phy->ops->set_rx_antenna)
  2700. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2701. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2702. if (phy->type == B43_PHYTYPE_B) {
  2703. value16 = b43_read16(dev, 0x005E);
  2704. value16 |= 0x0004;
  2705. b43_write16(dev, 0x005E, value16);
  2706. }
  2707. b43_write32(dev, 0x0100, 0x01000000);
  2708. if (dev->dev->core_rev < 5)
  2709. b43_write32(dev, 0x010C, 0x01000000);
  2710. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2711. & ~B43_MACCTL_INFRA);
  2712. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2713. | B43_MACCTL_INFRA);
  2714. /* Probe Response Timeout value */
  2715. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2716. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2717. /* Initially set the wireless operation mode. */
  2718. b43_adjust_opmode(dev);
  2719. if (dev->dev->core_rev < 3) {
  2720. b43_write16(dev, 0x060E, 0x0000);
  2721. b43_write16(dev, 0x0610, 0x8000);
  2722. b43_write16(dev, 0x0604, 0x0000);
  2723. b43_write16(dev, 0x0606, 0x0200);
  2724. } else {
  2725. b43_write32(dev, 0x0188, 0x80000000);
  2726. b43_write32(dev, 0x018C, 0x02000000);
  2727. }
  2728. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2729. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2730. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2731. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2732. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2733. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2734. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2735. b43_mac_phy_clock_set(dev, true);
  2736. switch (dev->dev->bus_type) {
  2737. #ifdef CONFIG_B43_BCMA
  2738. case B43_BUS_BCMA:
  2739. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2740. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2741. break;
  2742. #endif
  2743. #ifdef CONFIG_B43_SSB
  2744. case B43_BUS_SSB:
  2745. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2746. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2747. break;
  2748. #endif
  2749. }
  2750. err = 0;
  2751. b43dbg(dev->wl, "Chip initialized\n");
  2752. out:
  2753. return err;
  2754. err_gpio_clean:
  2755. b43_gpio_cleanup(dev);
  2756. return err;
  2757. }
  2758. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2759. {
  2760. const struct b43_phy_operations *ops = dev->phy.ops;
  2761. if (ops->pwork_60sec)
  2762. ops->pwork_60sec(dev);
  2763. /* Force check the TX power emission now. */
  2764. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2765. }
  2766. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2767. {
  2768. /* Update device statistics. */
  2769. b43_calculate_link_quality(dev);
  2770. }
  2771. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2772. {
  2773. struct b43_phy *phy = &dev->phy;
  2774. u16 wdr;
  2775. if (dev->fw.opensource) {
  2776. /* Check if the firmware is still alive.
  2777. * It will reset the watchdog counter to 0 in its idle loop. */
  2778. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2779. if (unlikely(wdr)) {
  2780. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2781. b43_controller_restart(dev, "Firmware watchdog");
  2782. return;
  2783. } else {
  2784. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2785. B43_WATCHDOG_REG, 1);
  2786. }
  2787. }
  2788. if (phy->ops->pwork_15sec)
  2789. phy->ops->pwork_15sec(dev);
  2790. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2791. wmb();
  2792. #if B43_DEBUG
  2793. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2794. unsigned int i;
  2795. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2796. dev->irq_count / 15,
  2797. dev->tx_count / 15,
  2798. dev->rx_count / 15);
  2799. dev->irq_count = 0;
  2800. dev->tx_count = 0;
  2801. dev->rx_count = 0;
  2802. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2803. if (dev->irq_bit_count[i]) {
  2804. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2805. dev->irq_bit_count[i] / 15, i, (1 << i));
  2806. dev->irq_bit_count[i] = 0;
  2807. }
  2808. }
  2809. }
  2810. #endif
  2811. }
  2812. static void do_periodic_work(struct b43_wldev *dev)
  2813. {
  2814. unsigned int state;
  2815. state = dev->periodic_state;
  2816. if (state % 4 == 0)
  2817. b43_periodic_every60sec(dev);
  2818. if (state % 2 == 0)
  2819. b43_periodic_every30sec(dev);
  2820. b43_periodic_every15sec(dev);
  2821. }
  2822. /* Periodic work locking policy:
  2823. * The whole periodic work handler is protected by
  2824. * wl->mutex. If another lock is needed somewhere in the
  2825. * pwork callchain, it's acquired in-place, where it's needed.
  2826. */
  2827. static void b43_periodic_work_handler(struct work_struct *work)
  2828. {
  2829. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2830. periodic_work.work);
  2831. struct b43_wl *wl = dev->wl;
  2832. unsigned long delay;
  2833. mutex_lock(&wl->mutex);
  2834. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2835. goto out;
  2836. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2837. goto out_requeue;
  2838. do_periodic_work(dev);
  2839. dev->periodic_state++;
  2840. out_requeue:
  2841. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2842. delay = msecs_to_jiffies(50);
  2843. else
  2844. delay = round_jiffies_relative(HZ * 15);
  2845. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2846. out:
  2847. mutex_unlock(&wl->mutex);
  2848. }
  2849. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2850. {
  2851. struct delayed_work *work = &dev->periodic_work;
  2852. dev->periodic_state = 0;
  2853. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2854. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2855. }
  2856. /* Check if communication with the device works correctly. */
  2857. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2858. {
  2859. u32 v, backup0, backup4;
  2860. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2861. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2862. /* Check for read/write and endianness problems. */
  2863. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2864. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2865. goto error;
  2866. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2867. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2868. goto error;
  2869. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2870. * However, don't bail out on failure, because it's noncritical. */
  2871. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2872. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2873. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2874. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2875. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2876. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2877. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2878. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2879. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2880. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2881. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2882. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2883. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2884. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2885. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2886. /* The 32bit register shadows the two 16bit registers
  2887. * with update sideeffects. Validate this. */
  2888. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2889. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2890. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2891. goto error;
  2892. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2893. goto error;
  2894. }
  2895. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2896. v = b43_read32(dev, B43_MMIO_MACCTL);
  2897. v |= B43_MACCTL_GMODE;
  2898. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2899. goto error;
  2900. return 0;
  2901. error:
  2902. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2903. return -ENODEV;
  2904. }
  2905. static void b43_security_init(struct b43_wldev *dev)
  2906. {
  2907. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2908. /* KTP is a word address, but we address SHM bytewise.
  2909. * So multiply by two.
  2910. */
  2911. dev->ktp *= 2;
  2912. /* Number of RCMTA address slots */
  2913. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2914. /* Clear the key memory. */
  2915. b43_clear_keys(dev);
  2916. }
  2917. #ifdef CONFIG_B43_HWRNG
  2918. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2919. {
  2920. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2921. struct b43_wldev *dev;
  2922. int count = -ENODEV;
  2923. mutex_lock(&wl->mutex);
  2924. dev = wl->current_dev;
  2925. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2926. *data = b43_read16(dev, B43_MMIO_RNG);
  2927. count = sizeof(u16);
  2928. }
  2929. mutex_unlock(&wl->mutex);
  2930. return count;
  2931. }
  2932. #endif /* CONFIG_B43_HWRNG */
  2933. static void b43_rng_exit(struct b43_wl *wl)
  2934. {
  2935. #ifdef CONFIG_B43_HWRNG
  2936. if (wl->rng_initialized)
  2937. hwrng_unregister(&wl->rng);
  2938. #endif /* CONFIG_B43_HWRNG */
  2939. }
  2940. static int b43_rng_init(struct b43_wl *wl)
  2941. {
  2942. int err = 0;
  2943. #ifdef CONFIG_B43_HWRNG
  2944. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2945. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2946. wl->rng.name = wl->rng_name;
  2947. wl->rng.data_read = b43_rng_read;
  2948. wl->rng.priv = (unsigned long)wl;
  2949. wl->rng_initialized = 1;
  2950. err = hwrng_register(&wl->rng);
  2951. if (err) {
  2952. wl->rng_initialized = 0;
  2953. b43err(wl, "Failed to register the random "
  2954. "number generator (%d)\n", err);
  2955. }
  2956. #endif /* CONFIG_B43_HWRNG */
  2957. return err;
  2958. }
  2959. static void b43_tx_work(struct work_struct *work)
  2960. {
  2961. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2962. struct b43_wldev *dev;
  2963. struct sk_buff *skb;
  2964. int err = 0;
  2965. mutex_lock(&wl->mutex);
  2966. dev = wl->current_dev;
  2967. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2968. mutex_unlock(&wl->mutex);
  2969. return;
  2970. }
  2971. while (skb_queue_len(&wl->tx_queue)) {
  2972. skb = skb_dequeue(&wl->tx_queue);
  2973. if (b43_using_pio_transfers(dev))
  2974. err = b43_pio_tx(dev, skb);
  2975. else
  2976. err = b43_dma_tx(dev, skb);
  2977. if (unlikely(err))
  2978. dev_kfree_skb(skb); /* Drop it */
  2979. }
  2980. #if B43_DEBUG
  2981. dev->tx_count++;
  2982. #endif
  2983. mutex_unlock(&wl->mutex);
  2984. }
  2985. static void b43_op_tx(struct ieee80211_hw *hw,
  2986. struct sk_buff *skb)
  2987. {
  2988. struct b43_wl *wl = hw_to_b43_wl(hw);
  2989. if (unlikely(skb->len < 2 + 2 + 6)) {
  2990. /* Too short, this can't be a valid frame. */
  2991. dev_kfree_skb_any(skb);
  2992. return;
  2993. }
  2994. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2995. skb_queue_tail(&wl->tx_queue, skb);
  2996. ieee80211_queue_work(wl->hw, &wl->tx_work);
  2997. }
  2998. static void b43_qos_params_upload(struct b43_wldev *dev,
  2999. const struct ieee80211_tx_queue_params *p,
  3000. u16 shm_offset)
  3001. {
  3002. u16 params[B43_NR_QOSPARAMS];
  3003. int bslots, tmp;
  3004. unsigned int i;
  3005. if (!dev->qos_enabled)
  3006. return;
  3007. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3008. memset(&params, 0, sizeof(params));
  3009. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3010. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3011. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3012. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3013. params[B43_QOSPARAM_AIFS] = p->aifs;
  3014. params[B43_QOSPARAM_BSLOTS] = bslots;
  3015. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3016. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3017. if (i == B43_QOSPARAM_STATUS) {
  3018. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3019. shm_offset + (i * 2));
  3020. /* Mark the parameters as updated. */
  3021. tmp |= 0x100;
  3022. b43_shm_write16(dev, B43_SHM_SHARED,
  3023. shm_offset + (i * 2),
  3024. tmp);
  3025. } else {
  3026. b43_shm_write16(dev, B43_SHM_SHARED,
  3027. shm_offset + (i * 2),
  3028. params[i]);
  3029. }
  3030. }
  3031. }
  3032. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3033. static const u16 b43_qos_shm_offsets[] = {
  3034. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3035. [0] = B43_QOS_VOICE,
  3036. [1] = B43_QOS_VIDEO,
  3037. [2] = B43_QOS_BESTEFFORT,
  3038. [3] = B43_QOS_BACKGROUND,
  3039. };
  3040. /* Update all QOS parameters in hardware. */
  3041. static void b43_qos_upload_all(struct b43_wldev *dev)
  3042. {
  3043. struct b43_wl *wl = dev->wl;
  3044. struct b43_qos_params *params;
  3045. unsigned int i;
  3046. if (!dev->qos_enabled)
  3047. return;
  3048. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3049. ARRAY_SIZE(wl->qos_params));
  3050. b43_mac_suspend(dev);
  3051. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3052. params = &(wl->qos_params[i]);
  3053. b43_qos_params_upload(dev, &(params->p),
  3054. b43_qos_shm_offsets[i]);
  3055. }
  3056. b43_mac_enable(dev);
  3057. }
  3058. static void b43_qos_clear(struct b43_wl *wl)
  3059. {
  3060. struct b43_qos_params *params;
  3061. unsigned int i;
  3062. /* Initialize QoS parameters to sane defaults. */
  3063. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3064. ARRAY_SIZE(wl->qos_params));
  3065. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3066. params = &(wl->qos_params[i]);
  3067. switch (b43_qos_shm_offsets[i]) {
  3068. case B43_QOS_VOICE:
  3069. params->p.txop = 0;
  3070. params->p.aifs = 2;
  3071. params->p.cw_min = 0x0001;
  3072. params->p.cw_max = 0x0001;
  3073. break;
  3074. case B43_QOS_VIDEO:
  3075. params->p.txop = 0;
  3076. params->p.aifs = 2;
  3077. params->p.cw_min = 0x0001;
  3078. params->p.cw_max = 0x0001;
  3079. break;
  3080. case B43_QOS_BESTEFFORT:
  3081. params->p.txop = 0;
  3082. params->p.aifs = 3;
  3083. params->p.cw_min = 0x0001;
  3084. params->p.cw_max = 0x03FF;
  3085. break;
  3086. case B43_QOS_BACKGROUND:
  3087. params->p.txop = 0;
  3088. params->p.aifs = 7;
  3089. params->p.cw_min = 0x0001;
  3090. params->p.cw_max = 0x03FF;
  3091. break;
  3092. default:
  3093. B43_WARN_ON(1);
  3094. }
  3095. }
  3096. }
  3097. /* Initialize the core's QOS capabilities */
  3098. static void b43_qos_init(struct b43_wldev *dev)
  3099. {
  3100. if (!dev->qos_enabled) {
  3101. /* Disable QOS support. */
  3102. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3103. b43_write16(dev, B43_MMIO_IFSCTL,
  3104. b43_read16(dev, B43_MMIO_IFSCTL)
  3105. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3106. b43dbg(dev->wl, "QoS disabled\n");
  3107. return;
  3108. }
  3109. /* Upload the current QOS parameters. */
  3110. b43_qos_upload_all(dev);
  3111. /* Enable QOS support. */
  3112. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3113. b43_write16(dev, B43_MMIO_IFSCTL,
  3114. b43_read16(dev, B43_MMIO_IFSCTL)
  3115. | B43_MMIO_IFSCTL_USE_EDCF);
  3116. b43dbg(dev->wl, "QoS enabled\n");
  3117. }
  3118. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3119. struct ieee80211_vif *vif, u16 _queue,
  3120. const struct ieee80211_tx_queue_params *params)
  3121. {
  3122. struct b43_wl *wl = hw_to_b43_wl(hw);
  3123. struct b43_wldev *dev;
  3124. unsigned int queue = (unsigned int)_queue;
  3125. int err = -ENODEV;
  3126. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3127. /* Queue not available or don't support setting
  3128. * params on this queue. Return success to not
  3129. * confuse mac80211. */
  3130. return 0;
  3131. }
  3132. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3133. ARRAY_SIZE(wl->qos_params));
  3134. mutex_lock(&wl->mutex);
  3135. dev = wl->current_dev;
  3136. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3137. goto out_unlock;
  3138. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3139. b43_mac_suspend(dev);
  3140. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3141. b43_qos_shm_offsets[queue]);
  3142. b43_mac_enable(dev);
  3143. err = 0;
  3144. out_unlock:
  3145. mutex_unlock(&wl->mutex);
  3146. return err;
  3147. }
  3148. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3149. struct ieee80211_low_level_stats *stats)
  3150. {
  3151. struct b43_wl *wl = hw_to_b43_wl(hw);
  3152. mutex_lock(&wl->mutex);
  3153. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3154. mutex_unlock(&wl->mutex);
  3155. return 0;
  3156. }
  3157. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3158. {
  3159. struct b43_wl *wl = hw_to_b43_wl(hw);
  3160. struct b43_wldev *dev;
  3161. u64 tsf;
  3162. mutex_lock(&wl->mutex);
  3163. dev = wl->current_dev;
  3164. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3165. b43_tsf_read(dev, &tsf);
  3166. else
  3167. tsf = 0;
  3168. mutex_unlock(&wl->mutex);
  3169. return tsf;
  3170. }
  3171. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3172. struct ieee80211_vif *vif, u64 tsf)
  3173. {
  3174. struct b43_wl *wl = hw_to_b43_wl(hw);
  3175. struct b43_wldev *dev;
  3176. mutex_lock(&wl->mutex);
  3177. dev = wl->current_dev;
  3178. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3179. b43_tsf_write(dev, tsf);
  3180. mutex_unlock(&wl->mutex);
  3181. }
  3182. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  3183. {
  3184. u32 tmp;
  3185. switch (dev->dev->bus_type) {
  3186. #ifdef CONFIG_B43_BCMA
  3187. case B43_BUS_BCMA:
  3188. b43err(dev->wl,
  3189. "Putting PHY into reset not supported on BCMA\n");
  3190. break;
  3191. #endif
  3192. #ifdef CONFIG_B43_SSB
  3193. case B43_BUS_SSB:
  3194. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3195. tmp &= ~B43_TMSLOW_GMODE;
  3196. tmp |= B43_TMSLOW_PHYRESET;
  3197. tmp |= SSB_TMSLOW_FGC;
  3198. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3199. msleep(1);
  3200. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3201. tmp &= ~SSB_TMSLOW_FGC;
  3202. tmp |= B43_TMSLOW_PHYRESET;
  3203. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3204. msleep(1);
  3205. break;
  3206. #endif
  3207. }
  3208. }
  3209. static const char *band_to_string(enum ieee80211_band band)
  3210. {
  3211. switch (band) {
  3212. case IEEE80211_BAND_5GHZ:
  3213. return "5";
  3214. case IEEE80211_BAND_2GHZ:
  3215. return "2.4";
  3216. default:
  3217. break;
  3218. }
  3219. B43_WARN_ON(1);
  3220. return "";
  3221. }
  3222. /* Expects wl->mutex locked */
  3223. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  3224. {
  3225. struct b43_wldev *up_dev = NULL;
  3226. struct b43_wldev *down_dev;
  3227. struct b43_wldev *d;
  3228. int err;
  3229. bool uninitialized_var(gmode);
  3230. int prev_status;
  3231. /* Find a device and PHY which supports the band. */
  3232. list_for_each_entry(d, &wl->devlist, list) {
  3233. switch (chan->band) {
  3234. case IEEE80211_BAND_5GHZ:
  3235. if (d->phy.supports_5ghz) {
  3236. up_dev = d;
  3237. gmode = 0;
  3238. }
  3239. break;
  3240. case IEEE80211_BAND_2GHZ:
  3241. if (d->phy.supports_2ghz) {
  3242. up_dev = d;
  3243. gmode = 1;
  3244. }
  3245. break;
  3246. default:
  3247. B43_WARN_ON(1);
  3248. return -EINVAL;
  3249. }
  3250. if (up_dev)
  3251. break;
  3252. }
  3253. if (!up_dev) {
  3254. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  3255. band_to_string(chan->band));
  3256. return -ENODEV;
  3257. }
  3258. if ((up_dev == wl->current_dev) &&
  3259. (!!wl->current_dev->phy.gmode == !!gmode)) {
  3260. /* This device is already running. */
  3261. return 0;
  3262. }
  3263. b43dbg(wl, "Switching to %s-GHz band\n",
  3264. band_to_string(chan->band));
  3265. down_dev = wl->current_dev;
  3266. prev_status = b43_status(down_dev);
  3267. /* Shutdown the currently running core. */
  3268. if (prev_status >= B43_STAT_STARTED)
  3269. down_dev = b43_wireless_core_stop(down_dev);
  3270. if (prev_status >= B43_STAT_INITIALIZED)
  3271. b43_wireless_core_exit(down_dev);
  3272. if (down_dev != up_dev) {
  3273. /* We switch to a different core, so we put PHY into
  3274. * RESET on the old core. */
  3275. b43_put_phy_into_reset(down_dev);
  3276. }
  3277. /* Now start the new core. */
  3278. up_dev->phy.gmode = gmode;
  3279. if (prev_status >= B43_STAT_INITIALIZED) {
  3280. err = b43_wireless_core_init(up_dev);
  3281. if (err) {
  3282. b43err(wl, "Fatal: Could not initialize device for "
  3283. "selected %s-GHz band\n",
  3284. band_to_string(chan->band));
  3285. goto init_failure;
  3286. }
  3287. }
  3288. if (prev_status >= B43_STAT_STARTED) {
  3289. err = b43_wireless_core_start(up_dev);
  3290. if (err) {
  3291. b43err(wl, "Fatal: Coult not start device for "
  3292. "selected %s-GHz band\n",
  3293. band_to_string(chan->band));
  3294. b43_wireless_core_exit(up_dev);
  3295. goto init_failure;
  3296. }
  3297. }
  3298. B43_WARN_ON(b43_status(up_dev) != prev_status);
  3299. wl->current_dev = up_dev;
  3300. return 0;
  3301. init_failure:
  3302. /* Whoops, failed to init the new core. No core is operating now. */
  3303. wl->current_dev = NULL;
  3304. return err;
  3305. }
  3306. /* Write the short and long frame retry limit values. */
  3307. static void b43_set_retry_limits(struct b43_wldev *dev,
  3308. unsigned int short_retry,
  3309. unsigned int long_retry)
  3310. {
  3311. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3312. * the chip-internal counter. */
  3313. short_retry = min(short_retry, (unsigned int)0xF);
  3314. long_retry = min(long_retry, (unsigned int)0xF);
  3315. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3316. short_retry);
  3317. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3318. long_retry);
  3319. }
  3320. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3321. {
  3322. struct b43_wl *wl = hw_to_b43_wl(hw);
  3323. struct b43_wldev *dev;
  3324. struct b43_phy *phy;
  3325. struct ieee80211_conf *conf = &hw->conf;
  3326. int antenna;
  3327. int err = 0;
  3328. bool reload_bss = false;
  3329. mutex_lock(&wl->mutex);
  3330. dev = wl->current_dev;
  3331. /* Switch the band (if necessary). This might change the active core. */
  3332. err = b43_switch_band(wl, conf->channel);
  3333. if (err)
  3334. goto out_unlock_mutex;
  3335. /* Need to reload all settings if the core changed */
  3336. if (dev != wl->current_dev) {
  3337. dev = wl->current_dev;
  3338. changed = ~0;
  3339. reload_bss = true;
  3340. }
  3341. phy = &dev->phy;
  3342. if (conf_is_ht(conf))
  3343. phy->is_40mhz =
  3344. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3345. else
  3346. phy->is_40mhz = false;
  3347. b43_mac_suspend(dev);
  3348. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3349. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3350. conf->long_frame_max_tx_count);
  3351. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3352. if (!changed)
  3353. goto out_mac_enable;
  3354. /* Switch to the requested channel.
  3355. * The firmware takes care of races with the TX handler. */
  3356. if (conf->channel->hw_value != phy->channel)
  3357. b43_switch_channel(dev, conf->channel->hw_value);
  3358. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3359. /* Adjust the desired TX power level. */
  3360. if (conf->power_level != 0) {
  3361. if (conf->power_level != phy->desired_txpower) {
  3362. phy->desired_txpower = conf->power_level;
  3363. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3364. B43_TXPWR_IGNORE_TSSI);
  3365. }
  3366. }
  3367. /* Antennas for RX and management frame TX. */
  3368. antenna = B43_ANTENNA_DEFAULT;
  3369. b43_mgmtframe_txantenna(dev, antenna);
  3370. antenna = B43_ANTENNA_DEFAULT;
  3371. if (phy->ops->set_rx_antenna)
  3372. phy->ops->set_rx_antenna(dev, antenna);
  3373. if (wl->radio_enabled != phy->radio_on) {
  3374. if (wl->radio_enabled) {
  3375. b43_software_rfkill(dev, false);
  3376. b43info(dev->wl, "Radio turned on by software\n");
  3377. if (!dev->radio_hw_enable) {
  3378. b43info(dev->wl, "The hardware RF-kill button "
  3379. "still turns the radio physically off. "
  3380. "Press the button to turn it on.\n");
  3381. }
  3382. } else {
  3383. b43_software_rfkill(dev, true);
  3384. b43info(dev->wl, "Radio turned off by software\n");
  3385. }
  3386. }
  3387. out_mac_enable:
  3388. b43_mac_enable(dev);
  3389. out_unlock_mutex:
  3390. mutex_unlock(&wl->mutex);
  3391. if (wl->vif && reload_bss)
  3392. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3393. return err;
  3394. }
  3395. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3396. {
  3397. struct ieee80211_supported_band *sband =
  3398. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3399. struct ieee80211_rate *rate;
  3400. int i;
  3401. u16 basic, direct, offset, basic_offset, rateptr;
  3402. for (i = 0; i < sband->n_bitrates; i++) {
  3403. rate = &sband->bitrates[i];
  3404. if (b43_is_cck_rate(rate->hw_value)) {
  3405. direct = B43_SHM_SH_CCKDIRECT;
  3406. basic = B43_SHM_SH_CCKBASIC;
  3407. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3408. offset &= 0xF;
  3409. } else {
  3410. direct = B43_SHM_SH_OFDMDIRECT;
  3411. basic = B43_SHM_SH_OFDMBASIC;
  3412. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3413. offset &= 0xF;
  3414. }
  3415. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3416. if (b43_is_cck_rate(rate->hw_value)) {
  3417. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3418. basic_offset &= 0xF;
  3419. } else {
  3420. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3421. basic_offset &= 0xF;
  3422. }
  3423. /*
  3424. * Get the pointer that we need to point to
  3425. * from the direct map
  3426. */
  3427. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3428. direct + 2 * basic_offset);
  3429. /* and write it to the basic map */
  3430. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3431. rateptr);
  3432. }
  3433. }
  3434. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3435. struct ieee80211_vif *vif,
  3436. struct ieee80211_bss_conf *conf,
  3437. u32 changed)
  3438. {
  3439. struct b43_wl *wl = hw_to_b43_wl(hw);
  3440. struct b43_wldev *dev;
  3441. mutex_lock(&wl->mutex);
  3442. dev = wl->current_dev;
  3443. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3444. goto out_unlock_mutex;
  3445. B43_WARN_ON(wl->vif != vif);
  3446. if (changed & BSS_CHANGED_BSSID) {
  3447. if (conf->bssid)
  3448. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3449. else
  3450. memset(wl->bssid, 0, ETH_ALEN);
  3451. }
  3452. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3453. if (changed & BSS_CHANGED_BEACON &&
  3454. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3455. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3456. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3457. b43_update_templates(wl);
  3458. if (changed & BSS_CHANGED_BSSID)
  3459. b43_write_mac_bssid_templates(dev);
  3460. }
  3461. b43_mac_suspend(dev);
  3462. /* Update templates for AP/mesh mode. */
  3463. if (changed & BSS_CHANGED_BEACON_INT &&
  3464. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3465. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3466. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3467. conf->beacon_int)
  3468. b43_set_beacon_int(dev, conf->beacon_int);
  3469. if (changed & BSS_CHANGED_BASIC_RATES)
  3470. b43_update_basic_rates(dev, conf->basic_rates);
  3471. if (changed & BSS_CHANGED_ERP_SLOT) {
  3472. if (conf->use_short_slot)
  3473. b43_short_slot_timing_enable(dev);
  3474. else
  3475. b43_short_slot_timing_disable(dev);
  3476. }
  3477. b43_mac_enable(dev);
  3478. out_unlock_mutex:
  3479. mutex_unlock(&wl->mutex);
  3480. }
  3481. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3482. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3483. struct ieee80211_key_conf *key)
  3484. {
  3485. struct b43_wl *wl = hw_to_b43_wl(hw);
  3486. struct b43_wldev *dev;
  3487. u8 algorithm;
  3488. u8 index;
  3489. int err;
  3490. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3491. if (modparam_nohwcrypt)
  3492. return -ENOSPC; /* User disabled HW-crypto */
  3493. mutex_lock(&wl->mutex);
  3494. dev = wl->current_dev;
  3495. err = -ENODEV;
  3496. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3497. goto out_unlock;
  3498. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3499. /* We don't have firmware for the crypto engine.
  3500. * Must use software-crypto. */
  3501. err = -EOPNOTSUPP;
  3502. goto out_unlock;
  3503. }
  3504. err = -EINVAL;
  3505. switch (key->cipher) {
  3506. case WLAN_CIPHER_SUITE_WEP40:
  3507. algorithm = B43_SEC_ALGO_WEP40;
  3508. break;
  3509. case WLAN_CIPHER_SUITE_WEP104:
  3510. algorithm = B43_SEC_ALGO_WEP104;
  3511. break;
  3512. case WLAN_CIPHER_SUITE_TKIP:
  3513. algorithm = B43_SEC_ALGO_TKIP;
  3514. break;
  3515. case WLAN_CIPHER_SUITE_CCMP:
  3516. algorithm = B43_SEC_ALGO_AES;
  3517. break;
  3518. default:
  3519. B43_WARN_ON(1);
  3520. goto out_unlock;
  3521. }
  3522. index = (u8) (key->keyidx);
  3523. if (index > 3)
  3524. goto out_unlock;
  3525. switch (cmd) {
  3526. case SET_KEY:
  3527. if (algorithm == B43_SEC_ALGO_TKIP &&
  3528. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3529. !modparam_hwtkip)) {
  3530. /* We support only pairwise key */
  3531. err = -EOPNOTSUPP;
  3532. goto out_unlock;
  3533. }
  3534. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3535. if (WARN_ON(!sta)) {
  3536. err = -EOPNOTSUPP;
  3537. goto out_unlock;
  3538. }
  3539. /* Pairwise key with an assigned MAC address. */
  3540. err = b43_key_write(dev, -1, algorithm,
  3541. key->key, key->keylen,
  3542. sta->addr, key);
  3543. } else {
  3544. /* Group key */
  3545. err = b43_key_write(dev, index, algorithm,
  3546. key->key, key->keylen, NULL, key);
  3547. }
  3548. if (err)
  3549. goto out_unlock;
  3550. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3551. algorithm == B43_SEC_ALGO_WEP104) {
  3552. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3553. } else {
  3554. b43_hf_write(dev,
  3555. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3556. }
  3557. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3558. if (algorithm == B43_SEC_ALGO_TKIP)
  3559. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3560. break;
  3561. case DISABLE_KEY: {
  3562. err = b43_key_clear(dev, key->hw_key_idx);
  3563. if (err)
  3564. goto out_unlock;
  3565. break;
  3566. }
  3567. default:
  3568. B43_WARN_ON(1);
  3569. }
  3570. out_unlock:
  3571. if (!err) {
  3572. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3573. "mac: %pM\n",
  3574. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3575. sta ? sta->addr : bcast_addr);
  3576. b43_dump_keymemory(dev);
  3577. }
  3578. mutex_unlock(&wl->mutex);
  3579. return err;
  3580. }
  3581. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3582. unsigned int changed, unsigned int *fflags,
  3583. u64 multicast)
  3584. {
  3585. struct b43_wl *wl = hw_to_b43_wl(hw);
  3586. struct b43_wldev *dev;
  3587. mutex_lock(&wl->mutex);
  3588. dev = wl->current_dev;
  3589. if (!dev) {
  3590. *fflags = 0;
  3591. goto out_unlock;
  3592. }
  3593. *fflags &= FIF_PROMISC_IN_BSS |
  3594. FIF_ALLMULTI |
  3595. FIF_FCSFAIL |
  3596. FIF_PLCPFAIL |
  3597. FIF_CONTROL |
  3598. FIF_OTHER_BSS |
  3599. FIF_BCN_PRBRESP_PROMISC;
  3600. changed &= FIF_PROMISC_IN_BSS |
  3601. FIF_ALLMULTI |
  3602. FIF_FCSFAIL |
  3603. FIF_PLCPFAIL |
  3604. FIF_CONTROL |
  3605. FIF_OTHER_BSS |
  3606. FIF_BCN_PRBRESP_PROMISC;
  3607. wl->filter_flags = *fflags;
  3608. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3609. b43_adjust_opmode(dev);
  3610. out_unlock:
  3611. mutex_unlock(&wl->mutex);
  3612. }
  3613. /* Locking: wl->mutex
  3614. * Returns the current dev. This might be different from the passed in dev,
  3615. * because the core might be gone away while we unlocked the mutex. */
  3616. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3617. {
  3618. struct b43_wl *wl;
  3619. struct b43_wldev *orig_dev;
  3620. u32 mask;
  3621. if (!dev)
  3622. return NULL;
  3623. wl = dev->wl;
  3624. redo:
  3625. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3626. return dev;
  3627. /* Cancel work. Unlock to avoid deadlocks. */
  3628. mutex_unlock(&wl->mutex);
  3629. cancel_delayed_work_sync(&dev->periodic_work);
  3630. cancel_work_sync(&wl->tx_work);
  3631. mutex_lock(&wl->mutex);
  3632. dev = wl->current_dev;
  3633. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3634. /* Whoops, aliens ate up the device while we were unlocked. */
  3635. return dev;
  3636. }
  3637. /* Disable interrupts on the device. */
  3638. b43_set_status(dev, B43_STAT_INITIALIZED);
  3639. if (b43_bus_host_is_sdio(dev->dev)) {
  3640. /* wl->mutex is locked. That is enough. */
  3641. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3642. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3643. } else {
  3644. spin_lock_irq(&wl->hardirq_lock);
  3645. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3646. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3647. spin_unlock_irq(&wl->hardirq_lock);
  3648. }
  3649. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3650. orig_dev = dev;
  3651. mutex_unlock(&wl->mutex);
  3652. if (b43_bus_host_is_sdio(dev->dev)) {
  3653. b43_sdio_free_irq(dev);
  3654. } else {
  3655. synchronize_irq(dev->dev->irq);
  3656. free_irq(dev->dev->irq, dev);
  3657. }
  3658. mutex_lock(&wl->mutex);
  3659. dev = wl->current_dev;
  3660. if (!dev)
  3661. return dev;
  3662. if (dev != orig_dev) {
  3663. if (b43_status(dev) >= B43_STAT_STARTED)
  3664. goto redo;
  3665. return dev;
  3666. }
  3667. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3668. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3669. /* Drain the TX queue */
  3670. while (skb_queue_len(&wl->tx_queue))
  3671. dev_kfree_skb(skb_dequeue(&wl->tx_queue));
  3672. b43_mac_suspend(dev);
  3673. b43_leds_exit(dev);
  3674. b43dbg(wl, "Wireless interface stopped\n");
  3675. return dev;
  3676. }
  3677. /* Locking: wl->mutex */
  3678. static int b43_wireless_core_start(struct b43_wldev *dev)
  3679. {
  3680. int err;
  3681. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3682. drain_txstatus_queue(dev);
  3683. if (b43_bus_host_is_sdio(dev->dev)) {
  3684. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3685. if (err) {
  3686. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3687. goto out;
  3688. }
  3689. } else {
  3690. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3691. b43_interrupt_thread_handler,
  3692. IRQF_SHARED, KBUILD_MODNAME, dev);
  3693. if (err) {
  3694. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3695. dev->dev->irq);
  3696. goto out;
  3697. }
  3698. }
  3699. /* We are ready to run. */
  3700. ieee80211_wake_queues(dev->wl->hw);
  3701. b43_set_status(dev, B43_STAT_STARTED);
  3702. /* Start data flow (TX/RX). */
  3703. b43_mac_enable(dev);
  3704. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3705. /* Start maintenance work */
  3706. b43_periodic_tasks_setup(dev);
  3707. b43_leds_init(dev);
  3708. b43dbg(dev->wl, "Wireless interface started\n");
  3709. out:
  3710. return err;
  3711. }
  3712. /* Get PHY and RADIO versioning numbers */
  3713. static int b43_phy_versioning(struct b43_wldev *dev)
  3714. {
  3715. struct b43_phy *phy = &dev->phy;
  3716. u32 tmp;
  3717. u8 analog_type;
  3718. u8 phy_type;
  3719. u8 phy_rev;
  3720. u16 radio_manuf;
  3721. u16 radio_ver;
  3722. u16 radio_rev;
  3723. int unsupported = 0;
  3724. /* Get PHY versioning */
  3725. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3726. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3727. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3728. phy_rev = (tmp & B43_PHYVER_VERSION);
  3729. switch (phy_type) {
  3730. case B43_PHYTYPE_A:
  3731. if (phy_rev >= 4)
  3732. unsupported = 1;
  3733. break;
  3734. case B43_PHYTYPE_B:
  3735. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3736. && phy_rev != 7)
  3737. unsupported = 1;
  3738. break;
  3739. case B43_PHYTYPE_G:
  3740. if (phy_rev > 9)
  3741. unsupported = 1;
  3742. break;
  3743. #ifdef CONFIG_B43_PHY_N
  3744. case B43_PHYTYPE_N:
  3745. if (phy_rev > 9)
  3746. unsupported = 1;
  3747. break;
  3748. #endif
  3749. #ifdef CONFIG_B43_PHY_LP
  3750. case B43_PHYTYPE_LP:
  3751. if (phy_rev > 2)
  3752. unsupported = 1;
  3753. break;
  3754. #endif
  3755. #ifdef CONFIG_B43_PHY_HT
  3756. case B43_PHYTYPE_HT:
  3757. if (phy_rev > 1)
  3758. unsupported = 1;
  3759. break;
  3760. #endif
  3761. #ifdef CONFIG_B43_PHY_LCN
  3762. case B43_PHYTYPE_LCN:
  3763. if (phy_rev > 1)
  3764. unsupported = 1;
  3765. break;
  3766. #endif
  3767. default:
  3768. unsupported = 1;
  3769. }
  3770. if (unsupported) {
  3771. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3772. "(Analog %u, Type %u, Revision %u)\n",
  3773. analog_type, phy_type, phy_rev);
  3774. return -EOPNOTSUPP;
  3775. }
  3776. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3777. analog_type, phy_type, phy_rev);
  3778. /* Get RADIO versioning */
  3779. if (dev->dev->core_rev >= 24) {
  3780. u16 radio24[3];
  3781. for (tmp = 0; tmp < 3; tmp++) {
  3782. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3783. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3784. }
  3785. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3786. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3787. radio_manuf = 0x17F;
  3788. radio_ver = (radio24[2] << 8) | radio24[1];
  3789. radio_rev = (radio24[0] & 0xF);
  3790. } else {
  3791. if (dev->dev->chip_id == 0x4317) {
  3792. if (dev->dev->chip_rev == 0)
  3793. tmp = 0x3205017F;
  3794. else if (dev->dev->chip_rev == 1)
  3795. tmp = 0x4205017F;
  3796. else
  3797. tmp = 0x5205017F;
  3798. } else {
  3799. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3800. B43_RADIOCTL_ID);
  3801. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3802. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3803. B43_RADIOCTL_ID);
  3804. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3805. << 16;
  3806. }
  3807. radio_manuf = (tmp & 0x00000FFF);
  3808. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3809. radio_rev = (tmp & 0xF0000000) >> 28;
  3810. }
  3811. if (radio_manuf != 0x17F /* Broadcom */)
  3812. unsupported = 1;
  3813. switch (phy_type) {
  3814. case B43_PHYTYPE_A:
  3815. if (radio_ver != 0x2060)
  3816. unsupported = 1;
  3817. if (radio_rev != 1)
  3818. unsupported = 1;
  3819. if (radio_manuf != 0x17F)
  3820. unsupported = 1;
  3821. break;
  3822. case B43_PHYTYPE_B:
  3823. if ((radio_ver & 0xFFF0) != 0x2050)
  3824. unsupported = 1;
  3825. break;
  3826. case B43_PHYTYPE_G:
  3827. if (radio_ver != 0x2050)
  3828. unsupported = 1;
  3829. break;
  3830. case B43_PHYTYPE_N:
  3831. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3832. unsupported = 1;
  3833. break;
  3834. case B43_PHYTYPE_LP:
  3835. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3836. unsupported = 1;
  3837. break;
  3838. case B43_PHYTYPE_HT:
  3839. if (radio_ver != 0x2059)
  3840. unsupported = 1;
  3841. break;
  3842. case B43_PHYTYPE_LCN:
  3843. if (radio_ver != 0x2064)
  3844. unsupported = 1;
  3845. break;
  3846. default:
  3847. B43_WARN_ON(1);
  3848. }
  3849. if (unsupported) {
  3850. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3851. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3852. radio_manuf, radio_ver, radio_rev);
  3853. return -EOPNOTSUPP;
  3854. }
  3855. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3856. radio_manuf, radio_ver, radio_rev);
  3857. phy->radio_manuf = radio_manuf;
  3858. phy->radio_ver = radio_ver;
  3859. phy->radio_rev = radio_rev;
  3860. phy->analog = analog_type;
  3861. phy->type = phy_type;
  3862. phy->rev = phy_rev;
  3863. return 0;
  3864. }
  3865. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3866. struct b43_phy *phy)
  3867. {
  3868. phy->hardware_power_control = !!modparam_hwpctl;
  3869. phy->next_txpwr_check_time = jiffies;
  3870. /* PHY TX errors counter. */
  3871. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3872. #if B43_DEBUG
  3873. phy->phy_locked = 0;
  3874. phy->radio_locked = 0;
  3875. #endif
  3876. }
  3877. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3878. {
  3879. dev->dfq_valid = 0;
  3880. /* Assume the radio is enabled. If it's not enabled, the state will
  3881. * immediately get fixed on the first periodic work run. */
  3882. dev->radio_hw_enable = 1;
  3883. /* Stats */
  3884. memset(&dev->stats, 0, sizeof(dev->stats));
  3885. setup_struct_phy_for_init(dev, &dev->phy);
  3886. /* IRQ related flags */
  3887. dev->irq_reason = 0;
  3888. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3889. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3890. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3891. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3892. dev->mac_suspended = 1;
  3893. /* Noise calculation context */
  3894. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3895. }
  3896. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3897. {
  3898. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3899. u64 hf;
  3900. if (!modparam_btcoex)
  3901. return;
  3902. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3903. return;
  3904. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3905. return;
  3906. hf = b43_hf_read(dev);
  3907. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3908. hf |= B43_HF_BTCOEXALT;
  3909. else
  3910. hf |= B43_HF_BTCOEX;
  3911. b43_hf_write(dev, hf);
  3912. }
  3913. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3914. {
  3915. if (!modparam_btcoex)
  3916. return;
  3917. //TODO
  3918. }
  3919. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3920. {
  3921. struct ssb_bus *bus;
  3922. u32 tmp;
  3923. if (dev->dev->bus_type != B43_BUS_SSB)
  3924. return;
  3925. bus = dev->dev->sdev->bus;
  3926. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3927. (bus->chip_id == 0x4312)) {
  3928. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3929. tmp &= ~SSB_IMCFGLO_REQTO;
  3930. tmp &= ~SSB_IMCFGLO_SERTO;
  3931. tmp |= 0x3;
  3932. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3933. ssb_commit_settings(bus);
  3934. }
  3935. }
  3936. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3937. {
  3938. u16 pu_delay;
  3939. /* The time value is in microseconds. */
  3940. if (dev->phy.type == B43_PHYTYPE_A)
  3941. pu_delay = 3700;
  3942. else
  3943. pu_delay = 1050;
  3944. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3945. pu_delay = 500;
  3946. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3947. pu_delay = max(pu_delay, (u16)2400);
  3948. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3949. }
  3950. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3951. static void b43_set_pretbtt(struct b43_wldev *dev)
  3952. {
  3953. u16 pretbtt;
  3954. /* The time value is in microseconds. */
  3955. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3956. pretbtt = 2;
  3957. } else {
  3958. if (dev->phy.type == B43_PHYTYPE_A)
  3959. pretbtt = 120;
  3960. else
  3961. pretbtt = 250;
  3962. }
  3963. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3964. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3965. }
  3966. /* Shutdown a wireless core */
  3967. /* Locking: wl->mutex */
  3968. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3969. {
  3970. u32 macctl;
  3971. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  3972. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  3973. return;
  3974. /* Unregister HW RNG driver */
  3975. b43_rng_exit(dev->wl);
  3976. b43_set_status(dev, B43_STAT_UNINIT);
  3977. /* Stop the microcode PSM. */
  3978. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3979. macctl &= ~B43_MACCTL_PSM_RUN;
  3980. macctl |= B43_MACCTL_PSM_JMP0;
  3981. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3982. b43_dma_free(dev);
  3983. b43_pio_free(dev);
  3984. b43_chip_exit(dev);
  3985. dev->phy.ops->switch_analog(dev, 0);
  3986. if (dev->wl->current_beacon) {
  3987. dev_kfree_skb_any(dev->wl->current_beacon);
  3988. dev->wl->current_beacon = NULL;
  3989. }
  3990. b43_device_disable(dev, 0);
  3991. b43_bus_may_powerdown(dev);
  3992. }
  3993. /* Initialize a wireless core */
  3994. static int b43_wireless_core_init(struct b43_wldev *dev)
  3995. {
  3996. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3997. struct b43_phy *phy = &dev->phy;
  3998. int err;
  3999. u64 hf;
  4000. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4001. err = b43_bus_powerup(dev, 0);
  4002. if (err)
  4003. goto out;
  4004. if (!b43_device_is_enabled(dev))
  4005. b43_wireless_core_reset(dev, phy->gmode);
  4006. /* Reset all data structures. */
  4007. setup_struct_wldev_for_init(dev);
  4008. phy->ops->prepare_structs(dev);
  4009. /* Enable IRQ routing to this device. */
  4010. switch (dev->dev->bus_type) {
  4011. #ifdef CONFIG_B43_BCMA
  4012. case B43_BUS_BCMA:
  4013. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
  4014. dev->dev->bdev, true);
  4015. break;
  4016. #endif
  4017. #ifdef CONFIG_B43_SSB
  4018. case B43_BUS_SSB:
  4019. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4020. dev->dev->sdev);
  4021. break;
  4022. #endif
  4023. }
  4024. b43_imcfglo_timeouts_workaround(dev);
  4025. b43_bluetooth_coext_disable(dev);
  4026. if (phy->ops->prepare_hardware) {
  4027. err = phy->ops->prepare_hardware(dev);
  4028. if (err)
  4029. goto err_busdown;
  4030. }
  4031. err = b43_chip_init(dev);
  4032. if (err)
  4033. goto err_busdown;
  4034. b43_shm_write16(dev, B43_SHM_SHARED,
  4035. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4036. hf = b43_hf_read(dev);
  4037. if (phy->type == B43_PHYTYPE_G) {
  4038. hf |= B43_HF_SYMW;
  4039. if (phy->rev == 1)
  4040. hf |= B43_HF_GDCW;
  4041. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4042. hf |= B43_HF_OFDMPABOOST;
  4043. }
  4044. if (phy->radio_ver == 0x2050) {
  4045. if (phy->radio_rev == 6)
  4046. hf |= B43_HF_4318TSSI;
  4047. if (phy->radio_rev < 6)
  4048. hf |= B43_HF_VCORECALC;
  4049. }
  4050. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4051. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4052. #ifdef CONFIG_SSB_DRIVER_PCICORE
  4053. if (dev->dev->bus_type == B43_BUS_SSB &&
  4054. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4055. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4056. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4057. #endif
  4058. hf &= ~B43_HF_SKCFPUP;
  4059. b43_hf_write(dev, hf);
  4060. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4061. B43_DEFAULT_LONG_RETRY_LIMIT);
  4062. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4063. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4064. /* Disable sending probe responses from firmware.
  4065. * Setting the MaxTime to one usec will always trigger
  4066. * a timeout, so we never send any probe resp.
  4067. * A timeout of zero is infinite. */
  4068. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4069. b43_rate_memory_init(dev);
  4070. b43_set_phytxctl_defaults(dev);
  4071. /* Minimum Contention Window */
  4072. if (phy->type == B43_PHYTYPE_B)
  4073. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4074. else
  4075. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4076. /* Maximum Contention Window */
  4077. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4078. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4079. b43_bus_host_is_sdio(dev->dev)) {
  4080. dev->__using_pio_transfers = 1;
  4081. err = b43_pio_init(dev);
  4082. } else if (dev->use_pio) {
  4083. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4084. "This should not be needed and will result in lower "
  4085. "performance.\n");
  4086. dev->__using_pio_transfers = 1;
  4087. err = b43_pio_init(dev);
  4088. } else {
  4089. dev->__using_pio_transfers = 0;
  4090. err = b43_dma_init(dev);
  4091. }
  4092. if (err)
  4093. goto err_chip_exit;
  4094. b43_qos_init(dev);
  4095. b43_set_synth_pu_delay(dev, 1);
  4096. b43_bluetooth_coext_enable(dev);
  4097. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4098. b43_upload_card_macaddress(dev);
  4099. b43_security_init(dev);
  4100. ieee80211_wake_queues(dev->wl->hw);
  4101. b43_set_status(dev, B43_STAT_INITIALIZED);
  4102. /* Register HW RNG driver */
  4103. b43_rng_init(dev->wl);
  4104. out:
  4105. return err;
  4106. err_chip_exit:
  4107. b43_chip_exit(dev);
  4108. err_busdown:
  4109. b43_bus_may_powerdown(dev);
  4110. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4111. return err;
  4112. }
  4113. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4114. struct ieee80211_vif *vif)
  4115. {
  4116. struct b43_wl *wl = hw_to_b43_wl(hw);
  4117. struct b43_wldev *dev;
  4118. int err = -EOPNOTSUPP;
  4119. /* TODO: allow WDS/AP devices to coexist */
  4120. if (vif->type != NL80211_IFTYPE_AP &&
  4121. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4122. vif->type != NL80211_IFTYPE_STATION &&
  4123. vif->type != NL80211_IFTYPE_WDS &&
  4124. vif->type != NL80211_IFTYPE_ADHOC)
  4125. return -EOPNOTSUPP;
  4126. mutex_lock(&wl->mutex);
  4127. if (wl->operating)
  4128. goto out_mutex_unlock;
  4129. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4130. dev = wl->current_dev;
  4131. wl->operating = 1;
  4132. wl->vif = vif;
  4133. wl->if_type = vif->type;
  4134. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4135. b43_adjust_opmode(dev);
  4136. b43_set_pretbtt(dev);
  4137. b43_set_synth_pu_delay(dev, 0);
  4138. b43_upload_card_macaddress(dev);
  4139. err = 0;
  4140. out_mutex_unlock:
  4141. mutex_unlock(&wl->mutex);
  4142. if (err == 0)
  4143. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4144. return err;
  4145. }
  4146. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4147. struct ieee80211_vif *vif)
  4148. {
  4149. struct b43_wl *wl = hw_to_b43_wl(hw);
  4150. struct b43_wldev *dev = wl->current_dev;
  4151. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4152. mutex_lock(&wl->mutex);
  4153. B43_WARN_ON(!wl->operating);
  4154. B43_WARN_ON(wl->vif != vif);
  4155. wl->vif = NULL;
  4156. wl->operating = 0;
  4157. b43_adjust_opmode(dev);
  4158. memset(wl->mac_addr, 0, ETH_ALEN);
  4159. b43_upload_card_macaddress(dev);
  4160. mutex_unlock(&wl->mutex);
  4161. }
  4162. static int b43_op_start(struct ieee80211_hw *hw)
  4163. {
  4164. struct b43_wl *wl = hw_to_b43_wl(hw);
  4165. struct b43_wldev *dev = wl->current_dev;
  4166. int did_init = 0;
  4167. int err = 0;
  4168. /* Kill all old instance specific information to make sure
  4169. * the card won't use it in the short timeframe between start
  4170. * and mac80211 reconfiguring it. */
  4171. memset(wl->bssid, 0, ETH_ALEN);
  4172. memset(wl->mac_addr, 0, ETH_ALEN);
  4173. wl->filter_flags = 0;
  4174. wl->radiotap_enabled = 0;
  4175. b43_qos_clear(wl);
  4176. wl->beacon0_uploaded = 0;
  4177. wl->beacon1_uploaded = 0;
  4178. wl->beacon_templates_virgin = 1;
  4179. wl->radio_enabled = 1;
  4180. mutex_lock(&wl->mutex);
  4181. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4182. err = b43_wireless_core_init(dev);
  4183. if (err)
  4184. goto out_mutex_unlock;
  4185. did_init = 1;
  4186. }
  4187. if (b43_status(dev) < B43_STAT_STARTED) {
  4188. err = b43_wireless_core_start(dev);
  4189. if (err) {
  4190. if (did_init)
  4191. b43_wireless_core_exit(dev);
  4192. goto out_mutex_unlock;
  4193. }
  4194. }
  4195. /* XXX: only do if device doesn't support rfkill irq */
  4196. wiphy_rfkill_start_polling(hw->wiphy);
  4197. out_mutex_unlock:
  4198. mutex_unlock(&wl->mutex);
  4199. /* reload configuration */
  4200. b43_op_config(hw, ~0);
  4201. return err;
  4202. }
  4203. static void b43_op_stop(struct ieee80211_hw *hw)
  4204. {
  4205. struct b43_wl *wl = hw_to_b43_wl(hw);
  4206. struct b43_wldev *dev = wl->current_dev;
  4207. cancel_work_sync(&(wl->beacon_update_trigger));
  4208. mutex_lock(&wl->mutex);
  4209. if (b43_status(dev) >= B43_STAT_STARTED) {
  4210. dev = b43_wireless_core_stop(dev);
  4211. if (!dev)
  4212. goto out_unlock;
  4213. }
  4214. b43_wireless_core_exit(dev);
  4215. wl->radio_enabled = 0;
  4216. out_unlock:
  4217. mutex_unlock(&wl->mutex);
  4218. cancel_work_sync(&(wl->txpower_adjust_work));
  4219. }
  4220. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4221. struct ieee80211_sta *sta, bool set)
  4222. {
  4223. struct b43_wl *wl = hw_to_b43_wl(hw);
  4224. /* FIXME: add locking */
  4225. b43_update_templates(wl);
  4226. return 0;
  4227. }
  4228. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4229. struct ieee80211_vif *vif,
  4230. enum sta_notify_cmd notify_cmd,
  4231. struct ieee80211_sta *sta)
  4232. {
  4233. struct b43_wl *wl = hw_to_b43_wl(hw);
  4234. B43_WARN_ON(!vif || wl->vif != vif);
  4235. }
  4236. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4237. {
  4238. struct b43_wl *wl = hw_to_b43_wl(hw);
  4239. struct b43_wldev *dev;
  4240. mutex_lock(&wl->mutex);
  4241. dev = wl->current_dev;
  4242. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4243. /* Disable CFP update during scan on other channels. */
  4244. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4245. }
  4246. mutex_unlock(&wl->mutex);
  4247. }
  4248. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4249. {
  4250. struct b43_wl *wl = hw_to_b43_wl(hw);
  4251. struct b43_wldev *dev;
  4252. mutex_lock(&wl->mutex);
  4253. dev = wl->current_dev;
  4254. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4255. /* Re-enable CFP update. */
  4256. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4257. }
  4258. mutex_unlock(&wl->mutex);
  4259. }
  4260. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4261. struct survey_info *survey)
  4262. {
  4263. struct b43_wl *wl = hw_to_b43_wl(hw);
  4264. struct b43_wldev *dev = wl->current_dev;
  4265. struct ieee80211_conf *conf = &hw->conf;
  4266. if (idx != 0)
  4267. return -ENOENT;
  4268. survey->channel = conf->channel;
  4269. survey->filled = SURVEY_INFO_NOISE_DBM;
  4270. survey->noise = dev->stats.link_noise;
  4271. return 0;
  4272. }
  4273. static const struct ieee80211_ops b43_hw_ops = {
  4274. .tx = b43_op_tx,
  4275. .conf_tx = b43_op_conf_tx,
  4276. .add_interface = b43_op_add_interface,
  4277. .remove_interface = b43_op_remove_interface,
  4278. .config = b43_op_config,
  4279. .bss_info_changed = b43_op_bss_info_changed,
  4280. .configure_filter = b43_op_configure_filter,
  4281. .set_key = b43_op_set_key,
  4282. .update_tkip_key = b43_op_update_tkip_key,
  4283. .get_stats = b43_op_get_stats,
  4284. .get_tsf = b43_op_get_tsf,
  4285. .set_tsf = b43_op_set_tsf,
  4286. .start = b43_op_start,
  4287. .stop = b43_op_stop,
  4288. .set_tim = b43_op_beacon_set_tim,
  4289. .sta_notify = b43_op_sta_notify,
  4290. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4291. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4292. .get_survey = b43_op_get_survey,
  4293. .rfkill_poll = b43_rfkill_poll,
  4294. };
  4295. /* Hard-reset the chip. Do not call this directly.
  4296. * Use b43_controller_restart()
  4297. */
  4298. static void b43_chip_reset(struct work_struct *work)
  4299. {
  4300. struct b43_wldev *dev =
  4301. container_of(work, struct b43_wldev, restart_work);
  4302. struct b43_wl *wl = dev->wl;
  4303. int err = 0;
  4304. int prev_status;
  4305. mutex_lock(&wl->mutex);
  4306. prev_status = b43_status(dev);
  4307. /* Bring the device down... */
  4308. if (prev_status >= B43_STAT_STARTED) {
  4309. dev = b43_wireless_core_stop(dev);
  4310. if (!dev) {
  4311. err = -ENODEV;
  4312. goto out;
  4313. }
  4314. }
  4315. if (prev_status >= B43_STAT_INITIALIZED)
  4316. b43_wireless_core_exit(dev);
  4317. /* ...and up again. */
  4318. if (prev_status >= B43_STAT_INITIALIZED) {
  4319. err = b43_wireless_core_init(dev);
  4320. if (err)
  4321. goto out;
  4322. }
  4323. if (prev_status >= B43_STAT_STARTED) {
  4324. err = b43_wireless_core_start(dev);
  4325. if (err) {
  4326. b43_wireless_core_exit(dev);
  4327. goto out;
  4328. }
  4329. }
  4330. out:
  4331. if (err)
  4332. wl->current_dev = NULL; /* Failed to init the dev. */
  4333. mutex_unlock(&wl->mutex);
  4334. if (err) {
  4335. b43err(wl, "Controller restart FAILED\n");
  4336. return;
  4337. }
  4338. /* reload configuration */
  4339. b43_op_config(wl->hw, ~0);
  4340. if (wl->vif)
  4341. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4342. b43info(wl, "Controller restarted\n");
  4343. }
  4344. static int b43_setup_bands(struct b43_wldev *dev,
  4345. bool have_2ghz_phy, bool have_5ghz_phy)
  4346. {
  4347. struct ieee80211_hw *hw = dev->wl->hw;
  4348. if (have_2ghz_phy)
  4349. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4350. if (dev->phy.type == B43_PHYTYPE_N) {
  4351. if (have_5ghz_phy)
  4352. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4353. } else {
  4354. if (have_5ghz_phy)
  4355. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4356. }
  4357. dev->phy.supports_2ghz = have_2ghz_phy;
  4358. dev->phy.supports_5ghz = have_5ghz_phy;
  4359. return 0;
  4360. }
  4361. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4362. {
  4363. /* We release firmware that late to not be required to re-request
  4364. * is all the time when we reinit the core. */
  4365. b43_release_firmware(dev);
  4366. b43_phy_free(dev);
  4367. }
  4368. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4369. {
  4370. struct b43_wl *wl = dev->wl;
  4371. struct pci_dev *pdev = NULL;
  4372. int err;
  4373. u32 tmp;
  4374. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  4375. /* Do NOT do any device initialization here.
  4376. * Do it in wireless_core_init() instead.
  4377. * This function is for gathering basic information about the HW, only.
  4378. * Also some structs may be set up here. But most likely you want to have
  4379. * that in core_init(), too.
  4380. */
  4381. #ifdef CONFIG_B43_SSB
  4382. if (dev->dev->bus_type == B43_BUS_SSB &&
  4383. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4384. pdev = dev->dev->sdev->bus->host_pci;
  4385. #endif
  4386. err = b43_bus_powerup(dev, 0);
  4387. if (err) {
  4388. b43err(wl, "Bus powerup failed\n");
  4389. goto out;
  4390. }
  4391. /* Get the PHY type. */
  4392. switch (dev->dev->bus_type) {
  4393. #ifdef CONFIG_B43_BCMA
  4394. case B43_BUS_BCMA:
  4395. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4396. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4397. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4398. break;
  4399. #endif
  4400. #ifdef CONFIG_B43_SSB
  4401. case B43_BUS_SSB:
  4402. if (dev->dev->core_rev >= 5) {
  4403. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4404. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4405. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4406. } else
  4407. B43_WARN_ON(1);
  4408. break;
  4409. #endif
  4410. }
  4411. dev->phy.gmode = have_2ghz_phy;
  4412. dev->phy.radio_on = 1;
  4413. b43_wireless_core_reset(dev, dev->phy.gmode);
  4414. err = b43_phy_versioning(dev);
  4415. if (err)
  4416. goto err_powerdown;
  4417. /* Check if this device supports multiband. */
  4418. if (!pdev ||
  4419. (pdev->device != 0x4312 &&
  4420. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  4421. /* No multiband support. */
  4422. have_2ghz_phy = 0;
  4423. have_5ghz_phy = 0;
  4424. switch (dev->phy.type) {
  4425. case B43_PHYTYPE_A:
  4426. have_5ghz_phy = 1;
  4427. break;
  4428. case B43_PHYTYPE_LP: //FIXME not always!
  4429. #if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
  4430. have_5ghz_phy = 1;
  4431. #endif
  4432. case B43_PHYTYPE_G:
  4433. case B43_PHYTYPE_N:
  4434. case B43_PHYTYPE_HT:
  4435. case B43_PHYTYPE_LCN:
  4436. have_2ghz_phy = 1;
  4437. break;
  4438. default:
  4439. B43_WARN_ON(1);
  4440. }
  4441. }
  4442. if (dev->phy.type == B43_PHYTYPE_A) {
  4443. /* FIXME */
  4444. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  4445. err = -EOPNOTSUPP;
  4446. goto err_powerdown;
  4447. }
  4448. if (1 /* disable A-PHY */) {
  4449. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  4450. if (dev->phy.type != B43_PHYTYPE_N &&
  4451. dev->phy.type != B43_PHYTYPE_LP) {
  4452. have_2ghz_phy = 1;
  4453. have_5ghz_phy = 0;
  4454. }
  4455. }
  4456. err = b43_phy_allocate(dev);
  4457. if (err)
  4458. goto err_powerdown;
  4459. dev->phy.gmode = have_2ghz_phy;
  4460. b43_wireless_core_reset(dev, dev->phy.gmode);
  4461. err = b43_validate_chipaccess(dev);
  4462. if (err)
  4463. goto err_phy_free;
  4464. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4465. if (err)
  4466. goto err_phy_free;
  4467. /* Now set some default "current_dev" */
  4468. if (!wl->current_dev)
  4469. wl->current_dev = dev;
  4470. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4471. dev->phy.ops->switch_analog(dev, 0);
  4472. b43_device_disable(dev, 0);
  4473. b43_bus_may_powerdown(dev);
  4474. out:
  4475. return err;
  4476. err_phy_free:
  4477. b43_phy_free(dev);
  4478. err_powerdown:
  4479. b43_bus_may_powerdown(dev);
  4480. return err;
  4481. }
  4482. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4483. {
  4484. struct b43_wldev *wldev;
  4485. struct b43_wl *wl;
  4486. /* Do not cancel ieee80211-workqueue based work here.
  4487. * See comment in b43_remove(). */
  4488. wldev = b43_bus_get_wldev(dev);
  4489. wl = wldev->wl;
  4490. b43_debugfs_remove_device(wldev);
  4491. b43_wireless_core_detach(wldev);
  4492. list_del(&wldev->list);
  4493. wl->nr_devs--;
  4494. b43_bus_set_wldev(dev, NULL);
  4495. kfree(wldev);
  4496. }
  4497. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4498. {
  4499. struct b43_wldev *wldev;
  4500. int err = -ENOMEM;
  4501. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4502. if (!wldev)
  4503. goto out;
  4504. wldev->use_pio = b43_modparam_pio;
  4505. wldev->dev = dev;
  4506. wldev->wl = wl;
  4507. b43_set_status(wldev, B43_STAT_UNINIT);
  4508. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4509. INIT_LIST_HEAD(&wldev->list);
  4510. err = b43_wireless_core_attach(wldev);
  4511. if (err)
  4512. goto err_kfree_wldev;
  4513. list_add(&wldev->list, &wl->devlist);
  4514. wl->nr_devs++;
  4515. b43_bus_set_wldev(dev, wldev);
  4516. b43_debugfs_add_device(wldev);
  4517. out:
  4518. return err;
  4519. err_kfree_wldev:
  4520. kfree(wldev);
  4521. return err;
  4522. }
  4523. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4524. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4525. (pdev->device == _device) && \
  4526. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4527. (pdev->subsystem_device == _subdevice) )
  4528. static void b43_sprom_fixup(struct ssb_bus *bus)
  4529. {
  4530. struct pci_dev *pdev;
  4531. /* boardflags workarounds */
  4532. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4533. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4534. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4535. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4536. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4537. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4538. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4539. pdev = bus->host_pci;
  4540. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4541. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4542. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4543. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4544. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4545. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4546. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4547. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4548. }
  4549. }
  4550. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4551. {
  4552. struct ieee80211_hw *hw = wl->hw;
  4553. ssb_set_devtypedata(dev->sdev, NULL);
  4554. ieee80211_free_hw(hw);
  4555. }
  4556. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4557. {
  4558. struct ssb_sprom *sprom = dev->bus_sprom;
  4559. struct ieee80211_hw *hw;
  4560. struct b43_wl *wl;
  4561. char chip_name[6];
  4562. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4563. if (!hw) {
  4564. b43err(NULL, "Could not allocate ieee80211 device\n");
  4565. return ERR_PTR(-ENOMEM);
  4566. }
  4567. wl = hw_to_b43_wl(hw);
  4568. /* fill hw info */
  4569. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4570. IEEE80211_HW_SIGNAL_DBM;
  4571. hw->wiphy->interface_modes =
  4572. BIT(NL80211_IFTYPE_AP) |
  4573. BIT(NL80211_IFTYPE_MESH_POINT) |
  4574. BIT(NL80211_IFTYPE_STATION) |
  4575. BIT(NL80211_IFTYPE_WDS) |
  4576. BIT(NL80211_IFTYPE_ADHOC);
  4577. hw->queues = modparam_qos ? 4 : 1;
  4578. wl->mac80211_initially_registered_queues = hw->queues;
  4579. hw->max_rates = 2;
  4580. SET_IEEE80211_DEV(hw, dev->dev);
  4581. if (is_valid_ether_addr(sprom->et1mac))
  4582. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4583. else
  4584. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4585. /* Initialize struct b43_wl */
  4586. wl->hw = hw;
  4587. mutex_init(&wl->mutex);
  4588. spin_lock_init(&wl->hardirq_lock);
  4589. INIT_LIST_HEAD(&wl->devlist);
  4590. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4591. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4592. INIT_WORK(&wl->tx_work, b43_tx_work);
  4593. skb_queue_head_init(&wl->tx_queue);
  4594. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4595. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4596. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4597. dev->core_rev);
  4598. return wl;
  4599. }
  4600. #ifdef CONFIG_B43_BCMA
  4601. static int b43_bcma_probe(struct bcma_device *core)
  4602. {
  4603. struct b43_bus_dev *dev;
  4604. struct b43_wl *wl;
  4605. int err;
  4606. dev = b43_bus_dev_bcma_init(core);
  4607. if (!dev)
  4608. return -ENODEV;
  4609. wl = b43_wireless_init(dev);
  4610. if (IS_ERR(wl)) {
  4611. err = PTR_ERR(wl);
  4612. goto bcma_out;
  4613. }
  4614. err = b43_one_core_attach(dev, wl);
  4615. if (err)
  4616. goto bcma_err_wireless_exit;
  4617. err = ieee80211_register_hw(wl->hw);
  4618. if (err)
  4619. goto bcma_err_one_core_detach;
  4620. b43_leds_register(wl->current_dev);
  4621. bcma_out:
  4622. return err;
  4623. bcma_err_one_core_detach:
  4624. b43_one_core_detach(dev);
  4625. bcma_err_wireless_exit:
  4626. ieee80211_free_hw(wl->hw);
  4627. return err;
  4628. }
  4629. static void b43_bcma_remove(struct bcma_device *core)
  4630. {
  4631. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4632. struct b43_wl *wl = wldev->wl;
  4633. /* We must cancel any work here before unregistering from ieee80211,
  4634. * as the ieee80211 unreg will destroy the workqueue. */
  4635. cancel_work_sync(&wldev->restart_work);
  4636. /* Restore the queues count before unregistering, because firmware detect
  4637. * might have modified it. Restoring is important, so the networking
  4638. * stack can properly free resources. */
  4639. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4640. b43_leds_stop(wldev);
  4641. ieee80211_unregister_hw(wl->hw);
  4642. b43_one_core_detach(wldev->dev);
  4643. b43_leds_unregister(wl);
  4644. ieee80211_free_hw(wl->hw);
  4645. }
  4646. static struct bcma_driver b43_bcma_driver = {
  4647. .name = KBUILD_MODNAME,
  4648. .id_table = b43_bcma_tbl,
  4649. .probe = b43_bcma_probe,
  4650. .remove = b43_bcma_remove,
  4651. };
  4652. #endif
  4653. #ifdef CONFIG_B43_SSB
  4654. static
  4655. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4656. {
  4657. struct b43_bus_dev *dev;
  4658. struct b43_wl *wl;
  4659. int err;
  4660. int first = 0;
  4661. dev = b43_bus_dev_ssb_init(sdev);
  4662. if (!dev)
  4663. return -ENOMEM;
  4664. wl = ssb_get_devtypedata(sdev);
  4665. if (!wl) {
  4666. /* Probing the first core. Must setup common struct b43_wl */
  4667. first = 1;
  4668. b43_sprom_fixup(sdev->bus);
  4669. wl = b43_wireless_init(dev);
  4670. if (IS_ERR(wl)) {
  4671. err = PTR_ERR(wl);
  4672. goto out;
  4673. }
  4674. ssb_set_devtypedata(sdev, wl);
  4675. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4676. }
  4677. err = b43_one_core_attach(dev, wl);
  4678. if (err)
  4679. goto err_wireless_exit;
  4680. if (first) {
  4681. err = ieee80211_register_hw(wl->hw);
  4682. if (err)
  4683. goto err_one_core_detach;
  4684. b43_leds_register(wl->current_dev);
  4685. }
  4686. out:
  4687. return err;
  4688. err_one_core_detach:
  4689. b43_one_core_detach(dev);
  4690. err_wireless_exit:
  4691. if (first)
  4692. b43_wireless_exit(dev, wl);
  4693. return err;
  4694. }
  4695. static void b43_ssb_remove(struct ssb_device *sdev)
  4696. {
  4697. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4698. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4699. struct b43_bus_dev *dev = wldev->dev;
  4700. /* We must cancel any work here before unregistering from ieee80211,
  4701. * as the ieee80211 unreg will destroy the workqueue. */
  4702. cancel_work_sync(&wldev->restart_work);
  4703. B43_WARN_ON(!wl);
  4704. if (wl->current_dev == wldev) {
  4705. /* Restore the queues count before unregistering, because firmware detect
  4706. * might have modified it. Restoring is important, so the networking
  4707. * stack can properly free resources. */
  4708. wl->hw->queues = wl->mac80211_initially_registered_queues;
  4709. b43_leds_stop(wldev);
  4710. ieee80211_unregister_hw(wl->hw);
  4711. }
  4712. b43_one_core_detach(dev);
  4713. if (list_empty(&wl->devlist)) {
  4714. b43_leds_unregister(wl);
  4715. /* Last core on the chip unregistered.
  4716. * We can destroy common struct b43_wl.
  4717. */
  4718. b43_wireless_exit(dev, wl);
  4719. }
  4720. }
  4721. static struct ssb_driver b43_ssb_driver = {
  4722. .name = KBUILD_MODNAME,
  4723. .id_table = b43_ssb_tbl,
  4724. .probe = b43_ssb_probe,
  4725. .remove = b43_ssb_remove,
  4726. };
  4727. #endif /* CONFIG_B43_SSB */
  4728. /* Perform a hardware reset. This can be called from any context. */
  4729. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4730. {
  4731. /* Must avoid requeueing, if we are in shutdown. */
  4732. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4733. return;
  4734. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4735. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4736. }
  4737. static void b43_print_driverinfo(void)
  4738. {
  4739. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4740. *feat_leds = "", *feat_sdio = "";
  4741. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4742. feat_pci = "P";
  4743. #endif
  4744. #ifdef CONFIG_B43_PCMCIA
  4745. feat_pcmcia = "M";
  4746. #endif
  4747. #ifdef CONFIG_B43_PHY_N
  4748. feat_nphy = "N";
  4749. #endif
  4750. #ifdef CONFIG_B43_LEDS
  4751. feat_leds = "L";
  4752. #endif
  4753. #ifdef CONFIG_B43_SDIO
  4754. feat_sdio = "S";
  4755. #endif
  4756. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4757. "[ Features: %s%s%s%s%s ]\n",
  4758. feat_pci, feat_pcmcia, feat_nphy,
  4759. feat_leds, feat_sdio);
  4760. }
  4761. static int __init b43_init(void)
  4762. {
  4763. int err;
  4764. b43_debugfs_init();
  4765. err = b43_pcmcia_init();
  4766. if (err)
  4767. goto err_dfs_exit;
  4768. err = b43_sdio_init();
  4769. if (err)
  4770. goto err_pcmcia_exit;
  4771. #ifdef CONFIG_B43_BCMA
  4772. err = bcma_driver_register(&b43_bcma_driver);
  4773. if (err)
  4774. goto err_sdio_exit;
  4775. #endif
  4776. #ifdef CONFIG_B43_SSB
  4777. err = ssb_driver_register(&b43_ssb_driver);
  4778. if (err)
  4779. goto err_bcma_driver_exit;
  4780. #endif
  4781. b43_print_driverinfo();
  4782. return err;
  4783. #ifdef CONFIG_B43_SSB
  4784. err_bcma_driver_exit:
  4785. #endif
  4786. #ifdef CONFIG_B43_BCMA
  4787. bcma_driver_unregister(&b43_bcma_driver);
  4788. err_sdio_exit:
  4789. #endif
  4790. b43_sdio_exit();
  4791. err_pcmcia_exit:
  4792. b43_pcmcia_exit();
  4793. err_dfs_exit:
  4794. b43_debugfs_exit();
  4795. return err;
  4796. }
  4797. static void __exit b43_exit(void)
  4798. {
  4799. #ifdef CONFIG_B43_SSB
  4800. ssb_driver_unregister(&b43_ssb_driver);
  4801. #endif
  4802. #ifdef CONFIG_B43_BCMA
  4803. bcma_driver_unregister(&b43_bcma_driver);
  4804. #endif
  4805. b43_sdio_exit();
  4806. b43_pcmcia_exit();
  4807. b43_debugfs_exit();
  4808. }
  4809. module_init(b43_init)
  4810. module_exit(b43_exit)