hw.h 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #define ATHEROS_VENDOR_ID 0x168c
  30. #define AR5416_DEVID_PCI 0x0023
  31. #define AR5416_DEVID_PCIE 0x0024
  32. #define AR9160_DEVID_PCI 0x0027
  33. #define AR9280_DEVID_PCI 0x0029
  34. #define AR9280_DEVID_PCIE 0x002a
  35. #define AR9285_DEVID_PCIE 0x002b
  36. #define AR2427_DEVID_PCIE 0x002c
  37. #define AR9287_DEVID_PCI 0x002d
  38. #define AR9287_DEVID_PCIE 0x002e
  39. #define AR9300_DEVID_PCIE 0x0030
  40. #define AR9300_DEVID_AR9340 0x0031
  41. #define AR9300_DEVID_AR9485_PCIE 0x0032
  42. #define AR9300_DEVID_AR9580 0x0033
  43. #define AR9300_DEVID_AR9462 0x0034
  44. #define AR9300_DEVID_AR9330 0x0035
  45. #define AR5416_AR9100_DEVID 0x000b
  46. #define AR_SUBVENDOR_ID_NOG 0x0e11
  47. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  48. #define AR5416_MAGIC 0x19641014
  49. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  50. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  51. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  52. #define AR9300_NUM_BT_WEIGHTS 4
  53. #define AR9300_NUM_WLAN_WEIGHTS 4
  54. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  55. #define ATH_DEFAULT_NOISE_FLOOR -95
  56. #define ATH9K_RSSI_BAD -128
  57. #define ATH9K_NUM_CHANNELS 38
  58. /* Register read/write primitives */
  59. #define REG_WRITE(_ah, _reg, _val) \
  60. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  61. #define REG_READ(_ah, _reg) \
  62. (_ah)->reg_ops.read((_ah), (_reg))
  63. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  64. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  65. #define REG_RMW(_ah, _reg, _set, _clr) \
  66. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  67. #define ENABLE_REGWRITE_BUFFER(_ah) \
  68. do { \
  69. if ((_ah)->reg_ops.enable_write_buffer) \
  70. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  71. } while (0)
  72. #define REGWRITE_BUFFER_FLUSH(_ah) \
  73. do { \
  74. if ((_ah)->reg_ops.write_flush) \
  75. (_ah)->reg_ops.write_flush((_ah)); \
  76. } while (0)
  77. #define PR_EEP(_s, _val) \
  78. do { \
  79. len += snprintf(buf + len, size - len, "%20s : %10d\n", \
  80. _s, (_val)); \
  81. } while (0)
  82. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  83. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  84. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  85. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  86. #define REG_READ_FIELD(_a, _r, _f) \
  87. (((REG_READ(_a, _r) & _f) >> _f##_S))
  88. #define REG_SET_BIT(_a, _r, _f) \
  89. REG_RMW(_a, _r, (_f), 0)
  90. #define REG_CLR_BIT(_a, _r, _f) \
  91. REG_RMW(_a, _r, 0, (_f))
  92. #define DO_DELAY(x) do { \
  93. if (((++(x) % 64) == 0) && \
  94. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  95. != ATH_USB)) \
  96. udelay(1); \
  97. } while (0)
  98. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  99. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  100. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  101. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  102. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  103. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  104. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  105. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  106. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  107. #define AR_GPIOD_MASK 0x00001FFF
  108. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  109. #define BASE_ACTIVATE_DELAY 100
  110. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  111. #define COEF_SCALE_S 24
  112. #define HT40_CHANNEL_CENTER_SHIFT 10
  113. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  114. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  115. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  116. #define ATH9K_NUM_QUEUES 10
  117. #define MAX_RATE_POWER 63
  118. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  119. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  120. #define AH_TIME_QUANTUM 10
  121. #define AR_KEYTABLE_SIZE 128
  122. #define POWER_UP_TIME 10000
  123. #define SPUR_RSSI_THRESH 40
  124. #define UPPER_5G_SUB_BAND_START 5700
  125. #define MID_5G_SUB_BAND_START 5400
  126. #define CAB_TIMEOUT_VAL 10
  127. #define BEACON_TIMEOUT_VAL 10
  128. #define MIN_BEACON_TIMEOUT_VAL 1
  129. #define SLEEP_SLOP 3
  130. #define INIT_CONFIG_STATUS 0x00000000
  131. #define INIT_RSSI_THR 0x00000700
  132. #define INIT_BCON_CNTRL_REG 0x00000000
  133. #define TU_TO_USEC(_tu) ((_tu) << 10)
  134. #define ATH9K_HW_RX_HP_QDEPTH 16
  135. #define ATH9K_HW_RX_LP_QDEPTH 128
  136. #define PAPRD_GAIN_TABLE_ENTRIES 32
  137. #define PAPRD_TABLE_SZ 24
  138. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  139. enum ath_hw_txq_subtype {
  140. ATH_TXQ_AC_BE = 0,
  141. ATH_TXQ_AC_BK = 1,
  142. ATH_TXQ_AC_VI = 2,
  143. ATH_TXQ_AC_VO = 3,
  144. };
  145. enum ath_ini_subsys {
  146. ATH_INI_PRE = 0,
  147. ATH_INI_CORE,
  148. ATH_INI_POST,
  149. ATH_INI_NUM_SPLIT,
  150. };
  151. enum ath9k_hw_caps {
  152. ATH9K_HW_CAP_HT = BIT(0),
  153. ATH9K_HW_CAP_RFSILENT = BIT(1),
  154. ATH9K_HW_CAP_CST = BIT(2),
  155. ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
  156. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
  157. ATH9K_HW_CAP_EDMA = BIT(6),
  158. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
  159. ATH9K_HW_CAP_LDPC = BIT(8),
  160. ATH9K_HW_CAP_FASTCLOCK = BIT(9),
  161. ATH9K_HW_CAP_SGI_20 = BIT(10),
  162. ATH9K_HW_CAP_PAPRD = BIT(11),
  163. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
  164. ATH9K_HW_CAP_2GHZ = BIT(13),
  165. ATH9K_HW_CAP_5GHZ = BIT(14),
  166. ATH9K_HW_CAP_APM = BIT(15),
  167. ATH9K_HW_CAP_RTT = BIT(16),
  168. };
  169. struct ath9k_hw_capabilities {
  170. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  171. u16 rts_aggr_limit;
  172. u8 tx_chainmask;
  173. u8 rx_chainmask;
  174. u8 max_txchains;
  175. u8 max_rxchains;
  176. u8 num_gpio_pins;
  177. u8 rx_hp_qdepth;
  178. u8 rx_lp_qdepth;
  179. u8 rx_status_len;
  180. u8 tx_desc_len;
  181. u8 txs_len;
  182. u16 pcie_lcr_offset;
  183. bool pcie_lcr_extsync_en;
  184. };
  185. struct ath9k_ops_config {
  186. int dma_beacon_response_time;
  187. int sw_beacon_response_time;
  188. int additional_swba_backoff;
  189. int ack_6mb;
  190. u32 cwm_ignore_extcca;
  191. bool pcieSerDesWrite;
  192. u8 pcie_clock_req;
  193. u32 pcie_waen;
  194. u8 analog_shiftreg;
  195. u8 paprd_disable;
  196. u32 ofdm_trig_low;
  197. u32 ofdm_trig_high;
  198. u32 cck_trig_high;
  199. u32 cck_trig_low;
  200. u32 enable_ani;
  201. int serialize_regmode;
  202. bool rx_intr_mitigation;
  203. bool tx_intr_mitigation;
  204. #define SPUR_DISABLE 0
  205. #define SPUR_ENABLE_IOCTL 1
  206. #define SPUR_ENABLE_EEPROM 2
  207. #define AR_SPUR_5413_1 1640
  208. #define AR_SPUR_5413_2 1200
  209. #define AR_NO_SPUR 0x8000
  210. #define AR_BASE_FREQ_2GHZ 2300
  211. #define AR_BASE_FREQ_5GHZ 4900
  212. #define AR_SPUR_FEEQ_BOUND_HT40 19
  213. #define AR_SPUR_FEEQ_BOUND_HT20 10
  214. int spurmode;
  215. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  216. u8 max_txtrig_level;
  217. u16 ani_poll_interval; /* ANI poll interval in ms */
  218. };
  219. enum ath9k_int {
  220. ATH9K_INT_RX = 0x00000001,
  221. ATH9K_INT_RXDESC = 0x00000002,
  222. ATH9K_INT_RXHP = 0x00000001,
  223. ATH9K_INT_RXLP = 0x00000002,
  224. ATH9K_INT_RXNOFRM = 0x00000008,
  225. ATH9K_INT_RXEOL = 0x00000010,
  226. ATH9K_INT_RXORN = 0x00000020,
  227. ATH9K_INT_TX = 0x00000040,
  228. ATH9K_INT_TXDESC = 0x00000080,
  229. ATH9K_INT_TIM_TIMER = 0x00000100,
  230. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  231. ATH9K_INT_TXURN = 0x00000800,
  232. ATH9K_INT_MIB = 0x00001000,
  233. ATH9K_INT_RXPHY = 0x00004000,
  234. ATH9K_INT_RXKCM = 0x00008000,
  235. ATH9K_INT_SWBA = 0x00010000,
  236. ATH9K_INT_BMISS = 0x00040000,
  237. ATH9K_INT_BNR = 0x00100000,
  238. ATH9K_INT_TIM = 0x00200000,
  239. ATH9K_INT_DTIM = 0x00400000,
  240. ATH9K_INT_DTIMSYNC = 0x00800000,
  241. ATH9K_INT_GPIO = 0x01000000,
  242. ATH9K_INT_CABEND = 0x02000000,
  243. ATH9K_INT_TSFOOR = 0x04000000,
  244. ATH9K_INT_GENTIMER = 0x08000000,
  245. ATH9K_INT_CST = 0x10000000,
  246. ATH9K_INT_GTT = 0x20000000,
  247. ATH9K_INT_FATAL = 0x40000000,
  248. ATH9K_INT_GLOBAL = 0x80000000,
  249. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  250. ATH9K_INT_DTIM |
  251. ATH9K_INT_DTIMSYNC |
  252. ATH9K_INT_TSFOOR |
  253. ATH9K_INT_CABEND,
  254. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  255. ATH9K_INT_RXDESC |
  256. ATH9K_INT_RXEOL |
  257. ATH9K_INT_RXORN |
  258. ATH9K_INT_TXURN |
  259. ATH9K_INT_TXDESC |
  260. ATH9K_INT_MIB |
  261. ATH9K_INT_RXPHY |
  262. ATH9K_INT_RXKCM |
  263. ATH9K_INT_SWBA |
  264. ATH9K_INT_BMISS |
  265. ATH9K_INT_GPIO,
  266. ATH9K_INT_NOCARD = 0xffffffff
  267. };
  268. #define CHANNEL_CW_INT 0x00002
  269. #define CHANNEL_CCK 0x00020
  270. #define CHANNEL_OFDM 0x00040
  271. #define CHANNEL_2GHZ 0x00080
  272. #define CHANNEL_5GHZ 0x00100
  273. #define CHANNEL_PASSIVE 0x00200
  274. #define CHANNEL_DYN 0x00400
  275. #define CHANNEL_HALF 0x04000
  276. #define CHANNEL_QUARTER 0x08000
  277. #define CHANNEL_HT20 0x10000
  278. #define CHANNEL_HT40PLUS 0x20000
  279. #define CHANNEL_HT40MINUS 0x40000
  280. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  281. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  282. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  283. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  284. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  285. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  286. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  287. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  288. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  289. #define CHANNEL_ALL \
  290. (CHANNEL_OFDM| \
  291. CHANNEL_CCK| \
  292. CHANNEL_2GHZ | \
  293. CHANNEL_5GHZ | \
  294. CHANNEL_HT20 | \
  295. CHANNEL_HT40PLUS | \
  296. CHANNEL_HT40MINUS)
  297. #define MAX_RTT_TABLE_ENTRY 6
  298. #define RTT_HIST_MAX 3
  299. struct ath9k_rtt_hist {
  300. u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY];
  301. u8 num_readings;
  302. };
  303. #define MAX_IQCAL_MEASUREMENT 8
  304. #define MAX_CL_TAB_ENTRY 16
  305. struct ath9k_hw_cal_data {
  306. u16 channel;
  307. u32 channelFlags;
  308. int32_t CalValid;
  309. int8_t iCoff;
  310. int8_t qCoff;
  311. bool paprd_done;
  312. bool nfcal_pending;
  313. bool nfcal_interference;
  314. bool done_txiqcal_once;
  315. bool done_txclcal_once;
  316. u16 small_signal_gain[AR9300_MAX_CHAINS];
  317. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  318. u32 num_measures[AR9300_MAX_CHAINS];
  319. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  320. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  321. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  322. struct ath9k_rtt_hist rtt_hist;
  323. };
  324. struct ath9k_channel {
  325. struct ieee80211_channel *chan;
  326. struct ar5416AniState ani;
  327. u16 channel;
  328. u32 channelFlags;
  329. u32 chanmode;
  330. s16 noisefloor;
  331. };
  332. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  333. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  334. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  335. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  336. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  337. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  338. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  339. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  340. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  341. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  342. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  343. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  344. /* These macros check chanmode and not channelFlags */
  345. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  346. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  347. ((_c)->chanmode == CHANNEL_G_HT20))
  348. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  349. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  350. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  351. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  352. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  353. enum ath9k_power_mode {
  354. ATH9K_PM_AWAKE = 0,
  355. ATH9K_PM_FULL_SLEEP,
  356. ATH9K_PM_NETWORK_SLEEP,
  357. ATH9K_PM_UNDEFINED
  358. };
  359. enum ser_reg_mode {
  360. SER_REG_MODE_OFF = 0,
  361. SER_REG_MODE_ON = 1,
  362. SER_REG_MODE_AUTO = 2,
  363. };
  364. enum ath9k_rx_qtype {
  365. ATH9K_RX_QUEUE_HP,
  366. ATH9K_RX_QUEUE_LP,
  367. ATH9K_RX_QUEUE_MAX,
  368. };
  369. struct ath9k_beacon_state {
  370. u32 bs_nexttbtt;
  371. u32 bs_nextdtim;
  372. u32 bs_intval;
  373. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  374. u32 bs_dtimperiod;
  375. u16 bs_cfpperiod;
  376. u16 bs_cfpmaxduration;
  377. u32 bs_cfpnext;
  378. u16 bs_timoffset;
  379. u16 bs_bmissthreshold;
  380. u32 bs_sleepduration;
  381. u32 bs_tsfoor_threshold;
  382. };
  383. struct chan_centers {
  384. u16 synth_center;
  385. u16 ctl_center;
  386. u16 ext_center;
  387. };
  388. enum {
  389. ATH9K_RESET_POWER_ON,
  390. ATH9K_RESET_WARM,
  391. ATH9K_RESET_COLD,
  392. };
  393. struct ath9k_hw_version {
  394. u32 magic;
  395. u16 devid;
  396. u16 subvendorid;
  397. u32 macVersion;
  398. u16 macRev;
  399. u16 phyRev;
  400. u16 analog5GhzRev;
  401. u16 analog2GhzRev;
  402. enum ath_usb_dev usbdev;
  403. };
  404. /* Generic TSF timer definitions */
  405. #define ATH_MAX_GEN_TIMER 16
  406. #define AR_GENTMR_BIT(_index) (1 << (_index))
  407. /*
  408. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  409. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  410. */
  411. #define debruijn32 0x077CB531U
  412. struct ath_gen_timer_configuration {
  413. u32 next_addr;
  414. u32 period_addr;
  415. u32 mode_addr;
  416. u32 mode_mask;
  417. };
  418. struct ath_gen_timer {
  419. void (*trigger)(void *arg);
  420. void (*overflow)(void *arg);
  421. void *arg;
  422. u8 index;
  423. };
  424. struct ath_gen_timer_table {
  425. u32 gen_timer_index[32];
  426. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  427. union {
  428. unsigned long timer_bits;
  429. u16 val;
  430. } timer_mask;
  431. };
  432. struct ath_hw_antcomb_conf {
  433. u8 main_lna_conf;
  434. u8 alt_lna_conf;
  435. u8 fast_div_bias;
  436. u8 main_gaintb;
  437. u8 alt_gaintb;
  438. int lna1_lna2_delta;
  439. u8 div_group;
  440. };
  441. /**
  442. * struct ath_hw_radar_conf - radar detection initialization parameters
  443. *
  444. * @pulse_inband: threshold for checking the ratio of in-band power
  445. * to total power for short radar pulses (half dB steps)
  446. * @pulse_inband_step: threshold for checking an in-band power to total
  447. * power ratio increase for short radar pulses (half dB steps)
  448. * @pulse_height: threshold for detecting the beginning of a short
  449. * radar pulse (dB step)
  450. * @pulse_rssi: threshold for detecting if a short radar pulse is
  451. * gone (dB step)
  452. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  453. *
  454. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  455. * @radar_inband: threshold for checking the ratio of in-band power
  456. * to total power for long radar pulses (half dB steps)
  457. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  458. *
  459. * @ext_channel: enable extension channel radar detection
  460. */
  461. struct ath_hw_radar_conf {
  462. unsigned int pulse_inband;
  463. unsigned int pulse_inband_step;
  464. unsigned int pulse_height;
  465. unsigned int pulse_rssi;
  466. unsigned int pulse_maxlen;
  467. unsigned int radar_rssi;
  468. unsigned int radar_inband;
  469. int fir_power;
  470. bool ext_channel;
  471. };
  472. /**
  473. * struct ath_hw_private_ops - callbacks used internally by hardware code
  474. *
  475. * This structure contains private callbacks designed to only be used internally
  476. * by the hardware core.
  477. *
  478. * @init_cal_settings: setup types of calibrations supported
  479. * @init_cal: starts actual calibration
  480. *
  481. * @init_mode_regs: Initializes mode registers
  482. * @init_mode_gain_regs: Initialize TX/RX gain registers
  483. *
  484. * @rf_set_freq: change frequency
  485. * @spur_mitigate_freq: spur mitigation
  486. * @rf_alloc_ext_banks:
  487. * @rf_free_ext_banks:
  488. * @set_rf_regs:
  489. * @compute_pll_control: compute the PLL control value to use for
  490. * AR_RTC_PLL_CONTROL for a given channel
  491. * @setup_calibration: set up calibration
  492. * @iscal_supported: used to query if a type of calibration is supported
  493. *
  494. * @ani_cache_ini_regs: cache the values for ANI from the initial
  495. * register settings through the register initialization.
  496. */
  497. struct ath_hw_private_ops {
  498. /* Calibration ops */
  499. void (*init_cal_settings)(struct ath_hw *ah);
  500. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  501. void (*init_mode_regs)(struct ath_hw *ah);
  502. void (*init_mode_gain_regs)(struct ath_hw *ah);
  503. void (*setup_calibration)(struct ath_hw *ah,
  504. struct ath9k_cal_list *currCal);
  505. /* PHY ops */
  506. int (*rf_set_freq)(struct ath_hw *ah,
  507. struct ath9k_channel *chan);
  508. void (*spur_mitigate_freq)(struct ath_hw *ah,
  509. struct ath9k_channel *chan);
  510. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  511. void (*rf_free_ext_banks)(struct ath_hw *ah);
  512. bool (*set_rf_regs)(struct ath_hw *ah,
  513. struct ath9k_channel *chan,
  514. u16 modesIndex);
  515. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  516. void (*init_bb)(struct ath_hw *ah,
  517. struct ath9k_channel *chan);
  518. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  519. void (*olc_init)(struct ath_hw *ah);
  520. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  521. void (*mark_phy_inactive)(struct ath_hw *ah);
  522. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  523. bool (*rfbus_req)(struct ath_hw *ah);
  524. void (*rfbus_done)(struct ath_hw *ah);
  525. void (*restore_chainmask)(struct ath_hw *ah);
  526. u32 (*compute_pll_control)(struct ath_hw *ah,
  527. struct ath9k_channel *chan);
  528. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  529. int param);
  530. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  531. void (*set_radar_params)(struct ath_hw *ah,
  532. struct ath_hw_radar_conf *conf);
  533. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  534. u8 *ini_reloaded);
  535. /* ANI */
  536. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  537. };
  538. /**
  539. * struct ath_hw_ops - callbacks used by hardware code and driver code
  540. *
  541. * This structure contains callbacks designed to to be used internally by
  542. * hardware code and also by the lower level driver.
  543. *
  544. * @config_pci_powersave:
  545. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  546. */
  547. struct ath_hw_ops {
  548. void (*config_pci_powersave)(struct ath_hw *ah,
  549. bool power_off);
  550. void (*rx_enable)(struct ath_hw *ah);
  551. void (*set_desc_link)(void *ds, u32 link);
  552. bool (*calibrate)(struct ath_hw *ah,
  553. struct ath9k_channel *chan,
  554. u8 rxchainmask,
  555. bool longcal);
  556. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  557. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  558. struct ath_tx_info *i);
  559. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  560. struct ath_tx_status *ts);
  561. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  562. struct ath_hw_antcomb_conf *antconf);
  563. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  564. struct ath_hw_antcomb_conf *antconf);
  565. };
  566. struct ath_nf_limits {
  567. s16 max;
  568. s16 min;
  569. s16 nominal;
  570. };
  571. enum ath_cal_list {
  572. TX_IQ_CAL = BIT(0),
  573. TX_IQ_ON_AGC_CAL = BIT(1),
  574. TX_CL_CAL = BIT(2),
  575. };
  576. /* ah_flags */
  577. #define AH_USE_EEPROM 0x1
  578. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  579. #define AH_FASTCC 0x4
  580. struct ath_hw {
  581. struct ath_ops reg_ops;
  582. struct ieee80211_hw *hw;
  583. struct ath_common common;
  584. struct ath9k_hw_version hw_version;
  585. struct ath9k_ops_config config;
  586. struct ath9k_hw_capabilities caps;
  587. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  588. struct ath9k_channel *curchan;
  589. union {
  590. struct ar5416_eeprom_def def;
  591. struct ar5416_eeprom_4k map4k;
  592. struct ar9287_eeprom map9287;
  593. struct ar9300_eeprom ar9300_eep;
  594. } eeprom;
  595. const struct eeprom_ops *eep_ops;
  596. bool sw_mgmt_crypto;
  597. bool is_pciexpress;
  598. bool aspm_enabled;
  599. bool is_monitoring;
  600. bool need_an_top2_fixup;
  601. u16 tx_trig_level;
  602. u32 nf_regs[6];
  603. struct ath_nf_limits nf_2g;
  604. struct ath_nf_limits nf_5g;
  605. u16 rfsilent;
  606. u32 rfkill_gpio;
  607. u32 rfkill_polarity;
  608. u32 ah_flags;
  609. bool htc_reset_init;
  610. enum nl80211_iftype opmode;
  611. enum ath9k_power_mode power_mode;
  612. s8 noise;
  613. struct ath9k_hw_cal_data *caldata;
  614. struct ath9k_pacal_info pacal_info;
  615. struct ar5416Stats stats;
  616. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  617. int16_t curchan_rad_index;
  618. enum ath9k_int imask;
  619. u32 imrs2_reg;
  620. u32 txok_interrupt_mask;
  621. u32 txerr_interrupt_mask;
  622. u32 txdesc_interrupt_mask;
  623. u32 txeol_interrupt_mask;
  624. u32 txurn_interrupt_mask;
  625. atomic_t intr_ref_cnt;
  626. bool chip_fullsleep;
  627. u32 atim_window;
  628. u32 modes_index;
  629. /* Calibration */
  630. u32 supp_cals;
  631. struct ath9k_cal_list iq_caldata;
  632. struct ath9k_cal_list adcgain_caldata;
  633. struct ath9k_cal_list adcdc_caldata;
  634. struct ath9k_cal_list tempCompCalData;
  635. struct ath9k_cal_list *cal_list;
  636. struct ath9k_cal_list *cal_list_last;
  637. struct ath9k_cal_list *cal_list_curr;
  638. #define totalPowerMeasI meas0.unsign
  639. #define totalPowerMeasQ meas1.unsign
  640. #define totalIqCorrMeas meas2.sign
  641. #define totalAdcIOddPhase meas0.unsign
  642. #define totalAdcIEvenPhase meas1.unsign
  643. #define totalAdcQOddPhase meas2.unsign
  644. #define totalAdcQEvenPhase meas3.unsign
  645. #define totalAdcDcOffsetIOddPhase meas0.sign
  646. #define totalAdcDcOffsetIEvenPhase meas1.sign
  647. #define totalAdcDcOffsetQOddPhase meas2.sign
  648. #define totalAdcDcOffsetQEvenPhase meas3.sign
  649. union {
  650. u32 unsign[AR5416_MAX_CHAINS];
  651. int32_t sign[AR5416_MAX_CHAINS];
  652. } meas0;
  653. union {
  654. u32 unsign[AR5416_MAX_CHAINS];
  655. int32_t sign[AR5416_MAX_CHAINS];
  656. } meas1;
  657. union {
  658. u32 unsign[AR5416_MAX_CHAINS];
  659. int32_t sign[AR5416_MAX_CHAINS];
  660. } meas2;
  661. union {
  662. u32 unsign[AR5416_MAX_CHAINS];
  663. int32_t sign[AR5416_MAX_CHAINS];
  664. } meas3;
  665. u16 cal_samples;
  666. u8 enabled_cals;
  667. u32 sta_id1_defaults;
  668. u32 misc_mode;
  669. enum {
  670. AUTO_32KHZ,
  671. USE_32KHZ,
  672. DONT_USE_32KHZ,
  673. } enable_32kHz_clock;
  674. /* Private to hardware code */
  675. struct ath_hw_private_ops private_ops;
  676. /* Accessed by the lower level driver */
  677. struct ath_hw_ops ops;
  678. /* Used to program the radio on non single-chip devices */
  679. u32 *analogBank0Data;
  680. u32 *analogBank1Data;
  681. u32 *analogBank2Data;
  682. u32 *analogBank3Data;
  683. u32 *analogBank6Data;
  684. u32 *analogBank6TPCData;
  685. u32 *analogBank7Data;
  686. u32 *addac5416_21;
  687. u32 *bank6Temp;
  688. u8 txpower_limit;
  689. int coverage_class;
  690. u32 slottime;
  691. u32 globaltxtimeout;
  692. /* ANI */
  693. u32 proc_phyerr;
  694. u32 aniperiod;
  695. int totalSizeDesired[5];
  696. int coarse_high[5];
  697. int coarse_low[5];
  698. int firpwr[5];
  699. enum ath9k_ani_cmd ani_function;
  700. /* Bluetooth coexistance */
  701. struct ath_btcoex_hw btcoex_hw;
  702. u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
  703. u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
  704. u32 intr_txqs;
  705. u8 txchainmask;
  706. u8 rxchainmask;
  707. struct ath_hw_radar_conf radar_conf;
  708. u32 originalGain[22];
  709. int initPDADC;
  710. int PDADCdelta;
  711. int led_pin;
  712. u32 gpio_mask;
  713. u32 gpio_val;
  714. struct ar5416IniArray iniModes;
  715. struct ar5416IniArray iniCommon;
  716. struct ar5416IniArray iniBank0;
  717. struct ar5416IniArray iniBB_RfGain;
  718. struct ar5416IniArray iniBank1;
  719. struct ar5416IniArray iniBank2;
  720. struct ar5416IniArray iniBank3;
  721. struct ar5416IniArray iniBank6;
  722. struct ar5416IniArray iniBank6TPC;
  723. struct ar5416IniArray iniBank7;
  724. struct ar5416IniArray iniAddac;
  725. struct ar5416IniArray iniPcieSerdes;
  726. struct ar5416IniArray iniPcieSerdesLowPower;
  727. struct ar5416IniArray iniModesAdditional;
  728. struct ar5416IniArray iniModesAdditional_40M;
  729. struct ar5416IniArray iniModesRxGain;
  730. struct ar5416IniArray iniModesTxGain;
  731. struct ar5416IniArray iniModes_9271_1_0_only;
  732. struct ar5416IniArray iniCckfirNormal;
  733. struct ar5416IniArray iniCckfirJapan2484;
  734. struct ar5416IniArray ini_japan2484;
  735. struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
  736. struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
  737. struct ar5416IniArray iniModes_9271_ANI_reg;
  738. struct ar5416IniArray iniModes_high_power_tx_gain_9271;
  739. struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
  740. struct ar5416IniArray ini_radio_post_sys2ant;
  741. struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
  742. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  743. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  744. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  745. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  746. u32 intr_gen_timer_trigger;
  747. u32 intr_gen_timer_thresh;
  748. struct ath_gen_timer_table hw_gen_timers;
  749. struct ar9003_txs *ts_ring;
  750. void *ts_start;
  751. u32 ts_paddr_start;
  752. u32 ts_paddr_end;
  753. u16 ts_tail;
  754. u8 ts_size;
  755. u32 bb_watchdog_last_status;
  756. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  757. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  758. unsigned int paprd_target_power;
  759. unsigned int paprd_training_power;
  760. unsigned int paprd_ratemask;
  761. unsigned int paprd_ratemask_ht40;
  762. bool paprd_table_write_done;
  763. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  764. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  765. /*
  766. * Store the permanent value of Reg 0x4004in WARegVal
  767. * so we dont have to R/M/W. We should not be reading
  768. * this register when in sleep states.
  769. */
  770. u32 WARegVal;
  771. /* Enterprise mode cap */
  772. u32 ent_mode;
  773. bool is_clk_25mhz;
  774. int (*get_mac_revision)(void);
  775. int (*external_reset)(void);
  776. };
  777. struct ath_bus_ops {
  778. enum ath_bus_type ath_bus_type;
  779. void (*read_cachesize)(struct ath_common *common, int *csz);
  780. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  781. void (*bt_coex_prep)(struct ath_common *common);
  782. void (*extn_synch_en)(struct ath_common *common);
  783. void (*aspm_init)(struct ath_common *common);
  784. };
  785. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  786. {
  787. return &ah->common;
  788. }
  789. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  790. {
  791. return &(ath9k_hw_common(ah)->regulatory);
  792. }
  793. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  794. {
  795. return &ah->private_ops;
  796. }
  797. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  798. {
  799. return &ah->ops;
  800. }
  801. static inline u8 get_streams(int mask)
  802. {
  803. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  804. }
  805. /* Initialization, Detach, Reset */
  806. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  807. void ath9k_hw_deinit(struct ath_hw *ah);
  808. int ath9k_hw_init(struct ath_hw *ah);
  809. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  810. struct ath9k_hw_cal_data *caldata, bool bChannelChange);
  811. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  812. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  813. /* GPIO / RFKILL / Antennae */
  814. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  815. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  816. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  817. u32 ah_signal_type);
  818. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  819. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  820. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  821. /* General Operation */
  822. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  823. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  824. int column, unsigned int *writecnt);
  825. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  826. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  827. u8 phy, int kbps,
  828. u32 frameLen, u16 rateix, bool shortPreamble);
  829. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  830. struct ath9k_channel *chan,
  831. struct chan_centers *centers);
  832. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  833. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  834. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  835. bool ath9k_hw_disable(struct ath_hw *ah);
  836. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  837. void ath9k_hw_setopmode(struct ath_hw *ah);
  838. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  839. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  840. void ath9k_hw_write_associd(struct ath_hw *ah);
  841. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  842. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  843. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  844. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  845. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  846. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  847. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  848. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  849. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  850. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  851. const struct ath9k_beacon_state *bs);
  852. bool ath9k_hw_check_alive(struct ath_hw *ah);
  853. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  854. /* Generic hw timer primitives */
  855. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  856. void (*trigger)(void *),
  857. void (*overflow)(void *),
  858. void *arg,
  859. u8 timer_index);
  860. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  861. struct ath_gen_timer *timer,
  862. u32 timer_next,
  863. u32 timer_period);
  864. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  865. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  866. void ath_gen_timer_isr(struct ath_hw *hw);
  867. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  868. /* HTC */
  869. void ath9k_hw_htc_resetinit(struct ath_hw *ah);
  870. /* PHY */
  871. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  872. u32 *coef_mantissa, u32 *coef_exponent);
  873. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan);
  874. /*
  875. * Code Specific to AR5008, AR9001 or AR9002,
  876. * we stuff these here to avoid callbacks for AR9003.
  877. */
  878. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
  879. int ar9002_hw_rf_claim(struct ath_hw *ah);
  880. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  881. /*
  882. * Code specific to AR9003, we stuff these here to avoid callbacks
  883. * for older families
  884. */
  885. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  886. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  887. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  888. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  889. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  890. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  891. struct ath9k_hw_cal_data *caldata,
  892. int chain);
  893. int ar9003_paprd_create_curve(struct ath_hw *ah,
  894. struct ath9k_hw_cal_data *caldata, int chain);
  895. int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  896. int ar9003_paprd_init_table(struct ath_hw *ah);
  897. bool ar9003_paprd_is_done(struct ath_hw *ah);
  898. void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
  899. /* Hardware family op attach helpers */
  900. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  901. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  902. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  903. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  904. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  905. void ar9002_hw_attach_ops(struct ath_hw *ah);
  906. void ar9003_hw_attach_ops(struct ath_hw *ah);
  907. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  908. /*
  909. * ANI work can be shared between all families but a next
  910. * generation implementation of ANI will be used only for AR9003 only
  911. * for now as the other families still need to be tested with the same
  912. * next generation ANI. Feel free to start testing it though for the
  913. * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
  914. */
  915. extern int modparam_force_new_ani;
  916. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  917. void ath9k_hw_proc_mib_event(struct ath_hw *ah);
  918. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  919. #define ATH9K_CLOCK_RATE_CCK 22
  920. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  921. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  922. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  923. #endif