ar9003_phy.h 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef AR9003_PHY_H
  17. #define AR9003_PHY_H
  18. /*
  19. * Channel Register Map
  20. */
  21. #define AR_CHAN_BASE 0x9800
  22. #define AR_PHY_TIMING1 (AR_CHAN_BASE + 0x0)
  23. #define AR_PHY_TIMING2 (AR_CHAN_BASE + 0x4)
  24. #define AR_PHY_TIMING3 (AR_CHAN_BASE + 0x8)
  25. #define AR_PHY_TIMING4 (AR_CHAN_BASE + 0xc)
  26. #define AR_PHY_TIMING5 (AR_CHAN_BASE + 0x10)
  27. #define AR_PHY_TIMING6 (AR_CHAN_BASE + 0x14)
  28. #define AR_PHY_TIMING11 (AR_CHAN_BASE + 0x18)
  29. #define AR_PHY_SPUR_REG (AR_CHAN_BASE + 0x1c)
  30. #define AR_PHY_RX_IQCAL_CORR_B0 (AR_CHAN_BASE + 0xdc)
  31. #define AR_PHY_TX_IQCAL_CONTROL_3 (AR_CHAN_BASE + 0xb0)
  32. #define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF00000
  33. #define AR_PHY_TIMING11_SPUR_FREQ_SD_S 20
  34. #define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF
  35. #define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 0
  36. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC 0x40000000
  37. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC_S 30
  38. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR 0x80000000
  39. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR_S 31
  40. #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT 0x4000000
  41. #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT_S 26
  42. #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000 /* bins move with freq offset */
  43. #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM_S 17
  44. #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x000000FF
  45. #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 0
  46. #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI 0x00000100
  47. #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI_S 8
  48. #define AR_PHY_SPUR_REG_MASK_RATE_CNTL 0x03FC0000
  49. #define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S 18
  50. #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN 0x20000000
  51. #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN_S 29
  52. #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN 0x80000000
  53. #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN_S 31
  54. #define AR_PHY_FIND_SIG_LOW (AR_CHAN_BASE + 0x20)
  55. #define AR_PHY_SFCORR (AR_CHAN_BASE + 0x24)
  56. #define AR_PHY_SFCORR_LOW (AR_CHAN_BASE + 0x28)
  57. #define AR_PHY_SFCORR_EXT (AR_CHAN_BASE + 0x2c)
  58. #define AR_PHY_EXT_CCA (AR_CHAN_BASE + 0x30)
  59. #define AR_PHY_RADAR_0 (AR_CHAN_BASE + 0x34)
  60. #define AR_PHY_RADAR_1 (AR_CHAN_BASE + 0x38)
  61. #define AR_PHY_RADAR_EXT (AR_CHAN_BASE + 0x3c)
  62. #define AR_PHY_MULTICHAIN_CTRL (AR_CHAN_BASE + 0x80)
  63. #define AR_PHY_PERCHAIN_CSD (AR_CHAN_BASE + 0x84)
  64. #define AR_PHY_TX_PHASE_RAMP_0 (AR_CHAN_BASE + 0xd0)
  65. #define AR_PHY_ADC_GAIN_DC_CORR_0 (AR_CHAN_BASE + 0xd4)
  66. #define AR_PHY_IQ_ADC_MEAS_0_B0 (AR_CHAN_BASE + 0xc0)
  67. #define AR_PHY_IQ_ADC_MEAS_1_B0 (AR_CHAN_BASE + 0xc4)
  68. #define AR_PHY_IQ_ADC_MEAS_2_B0 (AR_CHAN_BASE + 0xc8)
  69. #define AR_PHY_IQ_ADC_MEAS_3_B0 (AR_CHAN_BASE + 0xcc)
  70. /* The following registers changed position from AR9300 1.0 to AR9300 2.0 */
  71. #define AR_PHY_TX_PHASE_RAMP_0_9300_10 (AR_CHAN_BASE + 0xd0 - 0x10)
  72. #define AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 (AR_CHAN_BASE + 0xd4 - 0x10)
  73. #define AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 (AR_CHAN_BASE + 0xc0 + 0x8)
  74. #define AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 (AR_CHAN_BASE + 0xc4 + 0x8)
  75. #define AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 (AR_CHAN_BASE + 0xc8 + 0x8)
  76. #define AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 (AR_CHAN_BASE + 0xcc + 0x8)
  77. #define AR_PHY_TX_CRC (AR_CHAN_BASE + 0xa0)
  78. #define AR_PHY_TST_DAC_CONST (AR_CHAN_BASE + 0xa4)
  79. #define AR_PHY_SPUR_REPORT_0 (AR_CHAN_BASE + 0xa8)
  80. #define AR_PHY_CHAN_INFO_TAB_0 (AR_CHAN_BASE + 0x300)
  81. /*
  82. * Channel Field Definitions
  83. */
  84. #define AR_PHY_TIMING2_USE_FORCE_PPM 0x00001000
  85. #define AR_PHY_TIMING2_FORCE_PPM_VAL 0x00000fff
  86. #define AR_PHY_TIMING3_DSC_MAN 0xFFFE0000
  87. #define AR_PHY_TIMING3_DSC_MAN_S 17
  88. #define AR_PHY_TIMING3_DSC_EXP 0x0001E000
  89. #define AR_PHY_TIMING3_DSC_EXP_S 13
  90. #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX 0xF000
  91. #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX_S 12
  92. #define AR_PHY_TIMING4_DO_CAL 0x10000
  93. #define AR_PHY_TIMING4_ENABLE_PILOT_MASK 0x10000000
  94. #define AR_PHY_TIMING4_ENABLE_PILOT_MASK_S 28
  95. #define AR_PHY_TIMING4_ENABLE_CHAN_MASK 0x20000000
  96. #define AR_PHY_TIMING4_ENABLE_CHAN_MASK_S 29
  97. #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER 0x40000000
  98. #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER_S 30
  99. #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI 0x80000000
  100. #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI_S 31
  101. #define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000
  102. #define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000
  103. #define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001
  104. #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003F00
  105. #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8
  106. #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001FC000
  107. #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14
  108. #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0FE00000
  109. #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21
  110. #define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F
  111. #define AR_PHY_SFCORR_M2COUNT_THR_S 0
  112. #define AR_PHY_SFCORR_M1_THRESH 0x00FE0000
  113. #define AR_PHY_SFCORR_M1_THRESH_S 17
  114. #define AR_PHY_SFCORR_M2_THRESH 0x7F000000
  115. #define AR_PHY_SFCORR_M2_THRESH_S 24
  116. #define AR_PHY_SFCORR_EXT_M1_THRESH 0x0000007F
  117. #define AR_PHY_SFCORR_EXT_M1_THRESH_S 0
  118. #define AR_PHY_SFCORR_EXT_M2_THRESH 0x00003F80
  119. #define AR_PHY_SFCORR_EXT_M2_THRESH_S 7
  120. #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001FC000
  121. #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14
  122. #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0FE00000
  123. #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21
  124. #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD 0x10000000
  125. #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD_S 28
  126. #define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28
  127. #define AR_PHY_EXT_CCA_THRESH62 0x007F0000
  128. #define AR_PHY_EXT_CCA_THRESH62_S 16
  129. #define AR_PHY_EXT_MINCCA_PWR 0x01FF0000
  130. #define AR_PHY_EXT_MINCCA_PWR_S 16
  131. #define AR_PHY_EXT_CYCPWR_THR1 0x0000FE00L
  132. #define AR_PHY_EXT_CYCPWR_THR1_S 9
  133. #define AR_PHY_TIMING5_CYCPWR_THR1 0x000000FE
  134. #define AR_PHY_TIMING5_CYCPWR_THR1_S 1
  135. #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE 0x00000001
  136. #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE_S 0
  137. #define AR_PHY_TIMING5_CYCPWR_THR1A 0x007F0000
  138. #define AR_PHY_TIMING5_CYCPWR_THR1A_S 16
  139. #define AR_PHY_TIMING5_RSSI_THR1A (0x7F << 16)
  140. #define AR_PHY_TIMING5_RSSI_THR1A_S 16
  141. #define AR_PHY_TIMING5_RSSI_THR1A_ENA (0x1 << 15)
  142. #define AR_PHY_RADAR_0_ENA 0x00000001
  143. #define AR_PHY_RADAR_0_FFT_ENA 0x80000000
  144. #define AR_PHY_RADAR_0_INBAND 0x0000003e
  145. #define AR_PHY_RADAR_0_INBAND_S 1
  146. #define AR_PHY_RADAR_0_PRSSI 0x00000FC0
  147. #define AR_PHY_RADAR_0_PRSSI_S 6
  148. #define AR_PHY_RADAR_0_HEIGHT 0x0003F000
  149. #define AR_PHY_RADAR_0_HEIGHT_S 12
  150. #define AR_PHY_RADAR_0_RRSSI 0x00FC0000
  151. #define AR_PHY_RADAR_0_RRSSI_S 18
  152. #define AR_PHY_RADAR_0_FIRPWR 0x7F000000
  153. #define AR_PHY_RADAR_0_FIRPWR_S 24
  154. #define AR_PHY_RADAR_1_RELPWR_ENA 0x00800000
  155. #define AR_PHY_RADAR_1_USE_FIR128 0x00400000
  156. #define AR_PHY_RADAR_1_RELPWR_THRESH 0x003F0000
  157. #define AR_PHY_RADAR_1_RELPWR_THRESH_S 16
  158. #define AR_PHY_RADAR_1_BLOCK_CHECK 0x00008000
  159. #define AR_PHY_RADAR_1_MAX_RRSSI 0x00004000
  160. #define AR_PHY_RADAR_1_RELSTEP_CHECK 0x00002000
  161. #define AR_PHY_RADAR_1_RELSTEP_THRESH 0x00001F00
  162. #define AR_PHY_RADAR_1_RELSTEP_THRESH_S 8
  163. #define AR_PHY_RADAR_1_MAXLEN 0x000000FF
  164. #define AR_PHY_RADAR_1_MAXLEN_S 0
  165. #define AR_PHY_RADAR_EXT_ENA 0x00004000
  166. #define AR_PHY_RADAR_DC_PWR_THRESH 0x007f8000
  167. #define AR_PHY_RADAR_DC_PWR_THRESH_S 15
  168. #define AR_PHY_RADAR_LB_DC_CAP 0x7f800000
  169. #define AR_PHY_RADAR_LB_DC_CAP_S 23
  170. #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW (0x3f << 6)
  171. #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW_S 6
  172. #define AR_PHY_FIND_SIG_LOW_FIRPWR (0x7f << 12)
  173. #define AR_PHY_FIND_SIG_LOW_FIRPWR_S 12
  174. #define AR_PHY_FIND_SIG_LOW_FIRPWR_SIGN_BIT 19
  175. #define AR_PHY_FIND_SIG_LOW_RELSTEP 0x1f
  176. #define AR_PHY_FIND_SIG_LOW_RELSTEP_S 0
  177. #define AR_PHY_FIND_SIG_LOW_RELSTEP_SIGN_BIT 5
  178. #define AR_PHY_CHAN_INFO_TAB_S2_READ 0x00000008
  179. #define AR_PHY_CHAN_INFO_TAB_S2_READ_S 3
  180. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF 0x0000007F
  181. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF_S 0
  182. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF 0x00003F80
  183. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF_S 7
  184. #define AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE 0x00004000
  185. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF 0x003f8000
  186. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF_S 15
  187. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF 0x1fc00000
  188. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF_S 22
  189. /*
  190. * MRC Register Map
  191. */
  192. #define AR_MRC_BASE 0x9c00
  193. #define AR_PHY_TIMING_3A (AR_MRC_BASE + 0x0)
  194. #define AR_PHY_LDPC_CNTL1 (AR_MRC_BASE + 0x4)
  195. #define AR_PHY_LDPC_CNTL2 (AR_MRC_BASE + 0x8)
  196. #define AR_PHY_PILOT_SPUR_MASK (AR_MRC_BASE + 0xc)
  197. #define AR_PHY_CHAN_SPUR_MASK (AR_MRC_BASE + 0x10)
  198. #define AR_PHY_SGI_DELTA (AR_MRC_BASE + 0x14)
  199. #define AR_PHY_ML_CNTL_1 (AR_MRC_BASE + 0x18)
  200. #define AR_PHY_ML_CNTL_2 (AR_MRC_BASE + 0x1c)
  201. #define AR_PHY_TST_ADC (AR_MRC_BASE + 0x20)
  202. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A 0x00000FE0
  203. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A_S 5
  204. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A 0x1F
  205. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A_S 0
  206. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A 0x00000FE0
  207. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A_S 5
  208. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A 0x1F
  209. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A_S 0
  210. /*
  211. * MRC Feild Definitions
  212. */
  213. #define AR_PHY_SGI_DSC_MAN 0x0007FFF0
  214. #define AR_PHY_SGI_DSC_MAN_S 4
  215. #define AR_PHY_SGI_DSC_EXP 0x0000000F
  216. #define AR_PHY_SGI_DSC_EXP_S 0
  217. /*
  218. * BBB Register Map
  219. */
  220. #define AR_BBB_BASE 0x9d00
  221. /*
  222. * AGC Register Map
  223. */
  224. #define AR_AGC_BASE 0x9e00
  225. #define AR_PHY_SETTLING (AR_AGC_BASE + 0x0)
  226. #define AR_PHY_FORCEMAX_GAINS_0 (AR_AGC_BASE + 0x4)
  227. #define AR_PHY_GAINS_MINOFF0 (AR_AGC_BASE + 0x8)
  228. #define AR_PHY_DESIRED_SZ (AR_AGC_BASE + 0xc)
  229. #define AR_PHY_FIND_SIG (AR_AGC_BASE + 0x10)
  230. #define AR_PHY_AGC (AR_AGC_BASE + 0x14)
  231. #define AR_PHY_EXT_ATTEN_CTL_0 (AR_AGC_BASE + 0x18)
  232. #define AR_PHY_CCA_0 (AR_AGC_BASE + 0x1c)
  233. #define AR_PHY_EXT_CCA0 (AR_AGC_BASE + 0x20)
  234. #define AR_PHY_RESTART (AR_AGC_BASE + 0x24)
  235. /*
  236. * Antenna Diversity settings
  237. */
  238. #define AR_PHY_MC_GAIN_CTRL (AR_AGC_BASE + 0x28)
  239. #define AR_ANT_DIV_CTRL_ALL 0x7e000000
  240. #define AR_ANT_DIV_CTRL_ALL_S 25
  241. #define AR_ANT_DIV_ENABLE 0x1000000
  242. #define AR_ANT_DIV_ENABLE_S 24
  243. #define AR_PHY_9485_ANT_FAST_DIV_BIAS 0x00007e00
  244. #define AR_PHY_9485_ANT_FAST_DIV_BIAS_S 9
  245. #define AR_PHY_9485_ANT_DIV_LNADIV 0x01000000
  246. #define AR_PHY_9485_ANT_DIV_LNADIV_S 24
  247. #define AR_PHY_9485_ANT_DIV_ALT_LNACONF 0x06000000
  248. #define AR_PHY_9485_ANT_DIV_ALT_LNACONF_S 25
  249. #define AR_PHY_9485_ANT_DIV_MAIN_LNACONF 0x18000000
  250. #define AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S 27
  251. #define AR_PHY_9485_ANT_DIV_ALT_GAINTB 0x20000000
  252. #define AR_PHY_9485_ANT_DIV_ALT_GAINTB_S 29
  253. #define AR_PHY_9485_ANT_DIV_MAIN_GAINTB 0x40000000
  254. #define AR_PHY_9485_ANT_DIV_MAIN_GAINTB_S 30
  255. #define AR_PHY_9485_ANT_DIV_LNA1_MINUS_LNA2 0x0
  256. #define AR_PHY_9485_ANT_DIV_LNA2 0x1
  257. #define AR_PHY_9485_ANT_DIV_LNA1 0x2
  258. #define AR_PHY_9485_ANT_DIV_LNA1_PLUS_LNA2 0x3
  259. #define AR_PHY_EXTCHN_PWRTHR1 (AR_AGC_BASE + 0x2c)
  260. #define AR_PHY_EXT_CHN_WIN (AR_AGC_BASE + 0x30)
  261. #define AR_PHY_20_40_DET_THR (AR_AGC_BASE + 0x34)
  262. #define AR_PHY_RIFS_SRCH (AR_AGC_BASE + 0x38)
  263. #define AR_PHY_PEAK_DET_CTRL_1 (AR_AGC_BASE + 0x3c)
  264. #define AR_PHY_PEAK_DET_CTRL_2 (AR_AGC_BASE + 0x40)
  265. #define AR_PHY_RX_GAIN_BOUNDS_1 (AR_AGC_BASE + 0x44)
  266. #define AR_PHY_RX_GAIN_BOUNDS_2 (AR_AGC_BASE + 0x48)
  267. #define AR_PHY_RSSI_0 (AR_AGC_BASE + 0x180)
  268. #define AR_PHY_SPUR_CCK_REP0 (AR_AGC_BASE + 0x184)
  269. #define AR_PHY_CCK_DETECT (AR_AGC_BASE + 0x1c0)
  270. #define AR_FAST_DIV_ENABLE 0x2000
  271. #define AR_FAST_DIV_ENABLE_S 13
  272. #define AR_PHY_DAG_CTRLCCK (AR_AGC_BASE + 0x1c4)
  273. #define AR_PHY_IQCORR_CTRL_CCK (AR_AGC_BASE + 0x1c8)
  274. #define AR_PHY_CCK_SPUR_MIT (AR_AGC_BASE + 0x1cc)
  275. #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR 0x000001fe
  276. #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR_S 1
  277. #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE 0x60000000
  278. #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE_S 29
  279. #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT 0x00000001
  280. #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT_S 0
  281. #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ 0x1ffffe00
  282. #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ_S 9
  283. #define AR_PHY_MRC_CCK_CTRL (AR_AGC_BASE + 0x1d0)
  284. #define AR_PHY_MRC_CCK_ENABLE 0x00000001
  285. #define AR_PHY_MRC_CCK_ENABLE_S 0
  286. #define AR_PHY_MRC_CCK_MUX_REG 0x00000002
  287. #define AR_PHY_MRC_CCK_MUX_REG_S 1
  288. #define AR_PHY_RX_OCGAIN (AR_AGC_BASE + 0x200)
  289. #define AR_PHY_CCA_NOM_VAL_9300_2GHZ (AR_SREV_9462(ah) ? -127 : -110)
  290. #define AR_PHY_CCA_NOM_VAL_9300_5GHZ (AR_SREV_9462(ah) ? -127 : -115)
  291. #define AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ (AR_SREV_9462(ah) ? -127 : -125)
  292. #define AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ (AR_SREV_9462(ah) ? -127 : -125)
  293. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ -95
  294. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ -100
  295. #define AR_PHY_CCA_NOM_VAL_9330_2GHZ -118
  296. /*
  297. * AGC Field Definitions
  298. */
  299. #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN 0x00FC0000
  300. #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN_S 18
  301. #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN 0x00003C00
  302. #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN_S 10
  303. #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN 0x0000001F
  304. #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN_S 0
  305. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN 0x003E0000
  306. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN_S 17
  307. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN 0x0001F000
  308. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN_S 12
  309. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB 0x00000FC0
  310. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB_S 6
  311. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB 0x0000003F
  312. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB_S 0
  313. #define AR_PHY_RXGAIN_TXRX_ATTEN 0x0003F000
  314. #define AR_PHY_RXGAIN_TXRX_ATTEN_S 12
  315. #define AR_PHY_RXGAIN_TXRX_RF_MAX 0x007C0000
  316. #define AR_PHY_RXGAIN_TXRX_RF_MAX_S 18
  317. #define AR9280_PHY_RXGAIN_TXRX_ATTEN 0x00003F80
  318. #define AR9280_PHY_RXGAIN_TXRX_ATTEN_S 7
  319. #define AR9280_PHY_RXGAIN_TXRX_MARGIN 0x001FC000
  320. #define AR9280_PHY_RXGAIN_TXRX_MARGIN_S 14
  321. #define AR_PHY_SETTLING_SWITCH 0x00003F80
  322. #define AR_PHY_SETTLING_SWITCH_S 7
  323. #define AR_PHY_DESIRED_SZ_ADC 0x000000FF
  324. #define AR_PHY_DESIRED_SZ_ADC_S 0
  325. #define AR_PHY_DESIRED_SZ_PGA 0x0000FF00
  326. #define AR_PHY_DESIRED_SZ_PGA_S 8
  327. #define AR_PHY_DESIRED_SZ_TOT_DES 0x0FF00000
  328. #define AR_PHY_DESIRED_SZ_TOT_DES_S 20
  329. #define AR_PHY_MINCCA_PWR 0x1FF00000
  330. #define AR_PHY_MINCCA_PWR_S 20
  331. #define AR_PHY_CCA_THRESH62 0x0007F000
  332. #define AR_PHY_CCA_THRESH62_S 12
  333. #define AR9280_PHY_MINCCA_PWR 0x1FF00000
  334. #define AR9280_PHY_MINCCA_PWR_S 20
  335. #define AR9280_PHY_CCA_THRESH62 0x000FF000
  336. #define AR9280_PHY_CCA_THRESH62_S 12
  337. #define AR_PHY_EXT_CCA0_THRESH62 0x000000FF
  338. #define AR_PHY_EXT_CCA0_THRESH62_S 0
  339. #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003F
  340. #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0
  341. #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME 0x00001FC0
  342. #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S 6
  343. #define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000
  344. #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR 0x00000200
  345. #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR_S 9
  346. #define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00
  347. #define AR_PHY_DAG_CTRLCCK_RSSI_THR_S 10
  348. #define AR_PHY_RIFS_INIT_DELAY 0x3ff0000
  349. #define AR_PHY_AGC_COARSE_LOW 0x00007F80
  350. #define AR_PHY_AGC_COARSE_LOW_S 7
  351. #define AR_PHY_AGC_COARSE_HIGH 0x003F8000
  352. #define AR_PHY_AGC_COARSE_HIGH_S 15
  353. #define AR_PHY_AGC_COARSE_PWR_CONST 0x0000007F
  354. #define AR_PHY_AGC_COARSE_PWR_CONST_S 0
  355. #define AR_PHY_FIND_SIG_FIRSTEP 0x0003F000
  356. #define AR_PHY_FIND_SIG_FIRSTEP_S 12
  357. #define AR_PHY_FIND_SIG_FIRPWR 0x03FC0000
  358. #define AR_PHY_FIND_SIG_FIRPWR_S 18
  359. #define AR_PHY_FIND_SIG_FIRPWR_SIGN_BIT 25
  360. #define AR_PHY_FIND_SIG_RELPWR (0x1f << 6)
  361. #define AR_PHY_FIND_SIG_RELPWR_S 6
  362. #define AR_PHY_FIND_SIG_RELPWR_SIGN_BIT 11
  363. #define AR_PHY_FIND_SIG_RELSTEP 0x1f
  364. #define AR_PHY_FIND_SIG_RELSTEP_S 0
  365. #define AR_PHY_FIND_SIG_RELSTEP_SIGN_BIT 5
  366. #define AR_PHY_RESTART_DIV_GC 0x001C0000
  367. #define AR_PHY_RESTART_DIV_GC_S 18
  368. #define AR_PHY_RESTART_ENA 0x01
  369. #define AR_PHY_DC_RESTART_DIS 0x40000000
  370. #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON 0xFF000000
  371. #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON_S 24
  372. #define AR_PHY_TPC_OLPC_GAIN_DELTA 0x00FF0000
  373. #define AR_PHY_TPC_OLPC_GAIN_DELTA_S 16
  374. #define AR_PHY_TPC_6_ERROR_EST_MODE 0x03000000
  375. #define AR_PHY_TPC_6_ERROR_EST_MODE_S 24
  376. /*
  377. * SM Register Map
  378. */
  379. #define AR_SM_BASE 0xa200
  380. #define AR_PHY_D2_CHIP_ID (AR_SM_BASE + 0x0)
  381. #define AR_PHY_GEN_CTRL (AR_SM_BASE + 0x4)
  382. #define AR_PHY_MODE (AR_SM_BASE + 0x8)
  383. #define AR_PHY_ACTIVE (AR_SM_BASE + 0xc)
  384. #define AR_PHY_SPUR_MASK_A (AR_SM_BASE + 0x20)
  385. #define AR_PHY_SPUR_MASK_B (AR_SM_BASE + 0x24)
  386. #define AR_PHY_SPECTRAL_SCAN (AR_SM_BASE + 0x28)
  387. #define AR_PHY_RADAR_BW_FILTER (AR_SM_BASE + 0x2c)
  388. #define AR_PHY_SEARCH_START_DELAY (AR_SM_BASE + 0x30)
  389. #define AR_PHY_MAX_RX_LEN (AR_SM_BASE + 0x34)
  390. #define AR_PHY_FRAME_CTL (AR_SM_BASE + 0x38)
  391. #define AR_PHY_RFBUS_REQ (AR_SM_BASE + 0x3c)
  392. #define AR_PHY_RFBUS_GRANT (AR_SM_BASE + 0x40)
  393. #define AR_PHY_RIFS (AR_SM_BASE + 0x44)
  394. #define AR_PHY_RX_CLR_DELAY (AR_SM_BASE + 0x50)
  395. #define AR_PHY_RX_DELAY (AR_SM_BASE + 0x54)
  396. #define AR_PHY_XPA_TIMING_CTL (AR_SM_BASE + 0x64)
  397. #define AR_PHY_MISC_PA_CTL (AR_SM_BASE + 0x80)
  398. #define AR_PHY_SWITCH_CHAIN_0 (AR_SM_BASE + 0x84)
  399. #define AR_PHY_SWITCH_COM (AR_SM_BASE + 0x88)
  400. #define AR_PHY_SWITCH_COM_2 (AR_SM_BASE + 0x8c)
  401. #define AR_PHY_RX_CHAINMASK (AR_SM_BASE + 0xa0)
  402. #define AR_PHY_CAL_CHAINMASK (AR_SM_BASE + 0xc0)
  403. #define AR_PHY_CALMODE (AR_SM_BASE + 0xc8)
  404. #define AR_PHY_FCAL_1 (AR_SM_BASE + 0xcc)
  405. #define AR_PHY_FCAL_2_0 (AR_SM_BASE + 0xd0)
  406. #define AR_PHY_DFT_TONE_CTL_0 (AR_SM_BASE + 0xd4)
  407. #define AR_PHY_CL_CAL_CTL (AR_SM_BASE + 0xd8)
  408. #define AR_PHY_CL_TAB_0 (AR_SM_BASE + 0x100)
  409. #define AR_PHY_SYNTH_CONTROL (AR_SM_BASE + 0x140)
  410. #define AR_PHY_ADDAC_CLK_SEL (AR_SM_BASE + 0x144)
  411. #define AR_PHY_PLL_CTL (AR_SM_BASE + 0x148)
  412. #define AR_PHY_ANALOG_SWAP (AR_SM_BASE + 0x14c)
  413. #define AR_PHY_ADDAC_PARA_CTL (AR_SM_BASE + 0x150)
  414. #define AR_PHY_XPA_CFG (AR_SM_BASE + 0x158)
  415. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A 0x0001FC00
  416. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A_S 10
  417. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A 0x3FF
  418. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A_S 0
  419. #define AR_PHY_TEST (AR_SM_BASE + 0x160)
  420. #define AR_PHY_TEST_BBB_OBS_SEL 0x780000
  421. #define AR_PHY_TEST_BBB_OBS_SEL_S 19
  422. #define AR_PHY_TEST_RX_OBS_SEL_BIT5_S 23
  423. #define AR_PHY_TEST_RX_OBS_SEL_BIT5 (1 << AR_PHY_TEST_RX_OBS_SEL_BIT5_S)
  424. #define AR_PHY_TEST_CHAIN_SEL 0xC0000000
  425. #define AR_PHY_TEST_CHAIN_SEL_S 30
  426. #define AR_PHY_TEST_CTL_STATUS (AR_SM_BASE + 0x164)
  427. #define AR_PHY_TEST_CTL_TSTDAC_EN 0x1
  428. #define AR_PHY_TEST_CTL_TSTDAC_EN_S 0
  429. #define AR_PHY_TEST_CTL_TX_OBS_SEL 0x1C
  430. #define AR_PHY_TEST_CTL_TX_OBS_SEL_S 2
  431. #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL 0x60
  432. #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL_S 5
  433. #define AR_PHY_TEST_CTL_TSTADC_EN 0x100
  434. #define AR_PHY_TEST_CTL_TSTADC_EN_S 8
  435. #define AR_PHY_TEST_CTL_RX_OBS_SEL 0x3C00
  436. #define AR_PHY_TEST_CTL_RX_OBS_SEL_S 10
  437. #define AR_PHY_TSTDAC (AR_SM_BASE + 0x168)
  438. #define AR_PHY_CHAN_STATUS (AR_SM_BASE + 0x16c)
  439. #define AR_PHY_CHAN_INFO_MEMORY (AR_SM_BASE + 0x170)
  440. #define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ 0x00000008
  441. #define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ_S 3
  442. #define AR_PHY_CHNINFO_NOISEPWR (AR_SM_BASE + 0x174)
  443. #define AR_PHY_CHNINFO_GAINDIFF (AR_SM_BASE + 0x178)
  444. #define AR_PHY_CHNINFO_FINETIM (AR_SM_BASE + 0x17c)
  445. #define AR_PHY_CHAN_INFO_GAIN_0 (AR_SM_BASE + 0x180)
  446. #define AR_PHY_SCRAMBLER_SEED (AR_SM_BASE + 0x190)
  447. #define AR_PHY_CCK_TX_CTRL (AR_SM_BASE + 0x194)
  448. #define AR_PHY_HEAVYCLIP_CTL (AR_SM_BASE + 0x1a4)
  449. #define AR_PHY_HEAVYCLIP_20 (AR_SM_BASE + 0x1a8)
  450. #define AR_PHY_HEAVYCLIP_40 (AR_SM_BASE + 0x1ac)
  451. #define AR_PHY_ILLEGAL_TXRATE (AR_SM_BASE + 0x1b0)
  452. #define AR_PHY_POWER_TX_RATE(_d) (AR_SM_BASE + 0x1c0 + ((_d) << 2))
  453. #define AR_PHY_PWRTX_MAX (AR_SM_BASE + 0x1f0)
  454. #define AR_PHY_POWER_TX_SUB (AR_SM_BASE + 0x1f4)
  455. #define AR_PHY_TPC_1 (AR_SM_BASE + 0x1f8)
  456. #define AR_PHY_TPC_1_FORCED_DAC_GAIN 0x0000003e
  457. #define AR_PHY_TPC_1_FORCED_DAC_GAIN_S 1
  458. #define AR_PHY_TPC_1_FORCE_DAC_GAIN 0x00000001
  459. #define AR_PHY_TPC_1_FORCE_DAC_GAIN_S 0
  460. #define AR_PHY_TPC_4_B0 (AR_SM_BASE + 0x204)
  461. #define AR_PHY_TPC_5_B0 (AR_SM_BASE + 0x208)
  462. #define AR_PHY_TPC_6_B0 (AR_SM_BASE + 0x20c)
  463. #define AR_PHY_TPC_11_B0 (AR_SM_BASE + 0x220)
  464. #define AR_PHY_TPC_11_B1 (AR_SM1_BASE + 0x220)
  465. #define AR_PHY_TPC_11_B2 (AR_SM2_BASE + 0x220)
  466. #define AR_PHY_TPC_11_OLPC_GAIN_DELTA 0x00ff0000
  467. #define AR_PHY_TPC_11_OLPC_GAIN_DELTA_S 16
  468. #define AR_PHY_TPC_12 (AR_SM_BASE + 0x224)
  469. #define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5 0x3e000000
  470. #define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5_S 25
  471. #define AR_PHY_TPC_18 (AR_SM_BASE + 0x23c)
  472. #define AR_PHY_TPC_18_THERM_CAL_VALUE 0x000000ff
  473. #define AR_PHY_TPC_18_THERM_CAL_VALUE_S 0
  474. #define AR_PHY_TPC_18_VOLT_CAL_VALUE 0x0000ff00
  475. #define AR_PHY_TPC_18_VOLT_CAL_VALUE_S 8
  476. #define AR_PHY_TPC_19 (AR_SM_BASE + 0x240)
  477. #define AR_PHY_TPC_19_ALPHA_VOLT 0x001f0000
  478. #define AR_PHY_TPC_19_ALPHA_VOLT_S 16
  479. #define AR_PHY_TPC_19_ALPHA_THERM 0xff
  480. #define AR_PHY_TPC_19_ALPHA_THERM_S 0
  481. #define AR_PHY_TX_FORCED_GAIN (AR_SM_BASE + 0x258)
  482. #define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN 0x00000001
  483. #define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN_S 0
  484. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN 0x0000000e
  485. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN_S 1
  486. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN 0x00000030
  487. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN_S 4
  488. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN 0x000003c0
  489. #define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN_S 6
  490. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA 0x00003c00
  491. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA_S 10
  492. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB 0x0003c000
  493. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB_S 14
  494. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC 0x003c0000
  495. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC_S 18
  496. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND 0x00c00000
  497. #define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND_S 22
  498. #define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL 0x01000000
  499. #define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL_S 24
  500. #define AR_PHY_PDADC_TAB_0 (AR_SM_BASE + 0x280)
  501. #define AR_PHY_TXGAIN_TABLE (AR_SM_BASE + 0x300)
  502. #define AR_PHY_TX_IQCAL_CONTROL_0 (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  503. 0x3c4 : 0x444))
  504. #define AR_PHY_TX_IQCAL_CONTROL_1 (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  505. 0x3c8 : 0x448))
  506. #define AR_PHY_TX_IQCAL_START (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  507. 0x3c4 : 0x440))
  508. #define AR_PHY_TX_IQCAL_STATUS_B0 (AR_SM_BASE + (AR_SREV_9485(ah) ? \
  509. 0x3f0 : 0x48c))
  510. #define AR_PHY_TX_IQCAL_CORR_COEFF_B0(_i) (AR_SM_BASE + \
  511. (AR_SREV_9485(ah) ? \
  512. 0x3d0 : 0x450) + ((_i) << 2))
  513. #define AR_PHY_RTT_CTRL (AR_SM_BASE + 0x380)
  514. #define AR_PHY_WATCHDOG_STATUS (AR_SM_BASE + 0x5c0)
  515. #define AR_PHY_WATCHDOG_CTL_1 (AR_SM_BASE + 0x5c4)
  516. #define AR_PHY_WATCHDOG_CTL_2 (AR_SM_BASE + 0x5c8)
  517. #define AR_PHY_WATCHDOG_CTL (AR_SM_BASE + 0x5cc)
  518. #define AR_PHY_ONLY_WARMRESET (AR_SM_BASE + 0x5d0)
  519. #define AR_PHY_ONLY_CTL (AR_SM_BASE + 0x5d4)
  520. #define AR_PHY_ECO_CTRL (AR_SM_BASE + 0x5dc)
  521. #define AR_PHY_BB_THERM_ADC_1 (AR_SM_BASE + 0x248)
  522. #define AR_PHY_BB_THERM_ADC_1_INIT_THERM 0x000000ff
  523. #define AR_PHY_BB_THERM_ADC_1_INIT_THERM_S 0
  524. #define AR_PHY_BB_THERM_ADC_4 (AR_SM_BASE + 0x254)
  525. #define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_VALUE 0x000000ff
  526. #define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_VALUE_S 0
  527. #define AR_PHY_BB_THERM_ADC_4_LATEST_VOLT_VALUE 0x0000ff00
  528. #define AR_PHY_BB_THERM_ADC_4_LATEST_VOLT_VALUE_S 8
  529. /* AIC Registers */
  530. #define AR_PHY_AIC_CTRL_0_B0 (AR_SM_BASE + 0x4b0)
  531. #define AR_PHY_AIC_CTRL_1_B0 (AR_SM_BASE + 0x4b4)
  532. #define AR_PHY_AIC_CTRL_2_B0 (AR_SM_BASE + 0x4b8)
  533. #define AR_PHY_AIC_CTRL_3_B0 (AR_SM_BASE + 0x4bc)
  534. #define AR_PHY_AIC_STAT_0_B0 (AR_SM_BASE + (AR_SREV_9462_10(ah) ? \
  535. 0x4c0 : 0x4c4))
  536. #define AR_PHY_AIC_STAT_1_B0 (AR_SM_BASE + (AR_SREV_9462_10(ah) ? \
  537. 0x4c4 : 0x4c8))
  538. #define AR_PHY_AIC_CTRL_4_B0 (AR_SM_BASE + 0x4c0)
  539. #define AR_PHY_AIC_STAT_2_B0 (AR_SM_BASE + 0x4cc)
  540. #define AR_PHY_65NM_CH0_SYNTH4 0x1608c
  541. #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT 0x00000002
  542. #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT_S 1
  543. #define AR_PHY_65NM_CH0_SYNTH7 0x16098
  544. #define AR_PHY_65NM_CH0_BIAS1 0x160c0
  545. #define AR_PHY_65NM_CH0_BIAS2 0x160c4
  546. #define AR_PHY_65NM_CH0_BIAS4 0x160cc
  547. #define AR_PHY_65NM_CH0_RXTX4 0x1610c
  548. #define AR_CH0_TOP (AR_SREV_9300(ah) ? 0x16288 : \
  549. ((AR_SREV_9462(ah) ? 0x1628c : 0x16280)))
  550. #define AR_CH0_TOP_XPABIASLVL (0x300)
  551. #define AR_CH0_TOP_XPABIASLVL_S (8)
  552. #define AR_CH0_THERM (AR_SREV_9300(ah) ? 0x16290 : \
  553. ((AR_SREV_9485(ah) ? 0x1628c : 0x16294)))
  554. #define AR_CH0_THERM_XPABIASLVL_MSB 0x3
  555. #define AR_CH0_THERM_XPABIASLVL_MSB_S 0
  556. #define AR_CH0_THERM_XPASHORT2GND 0x4
  557. #define AR_CH0_THERM_XPASHORT2GND_S 2
  558. #define AR_SWITCH_TABLE_COM_ALL (0xffff)
  559. #define AR_SWITCH_TABLE_COM_ALL_S (0)
  560. #define AR_SWITCH_TABLE_COM_AR9462_ALL (0xffffff)
  561. #define AR_SWITCH_TABLE_COM_AR9462_ALL_S (0)
  562. #define AR_SWITCH_TABLE_COM_SPDT (0x00f00000)
  563. #define AR_SWITCH_TABLE_COM_SPDT_ALL (0x0000fff0)
  564. #define AR_SWITCH_TABLE_COM_SPDT_ALL_S (4)
  565. #define AR_SWITCH_TABLE_COM2_ALL (0xffffff)
  566. #define AR_SWITCH_TABLE_COM2_ALL_S (0)
  567. #define AR_SWITCH_TABLE_ALL (0xfff)
  568. #define AR_SWITCH_TABLE_ALL_S (0)
  569. #define AR_PHY_65NM_CH0_THERM (AR_SREV_9300(ah) ? 0x16290 :\
  570. (AR_SREV_9462(ah) ? 0x16294 : 0x1628c))
  571. #define AR_PHY_65NM_CH0_THERM_LOCAL 0x80000000
  572. #define AR_PHY_65NM_CH0_THERM_LOCAL_S 31
  573. #define AR_PHY_65NM_CH0_THERM_START 0x20000000
  574. #define AR_PHY_65NM_CH0_THERM_START_S 29
  575. #define AR_PHY_65NM_CH0_THERM_SAR_ADC_OUT 0x0000ff00
  576. #define AR_PHY_65NM_CH0_THERM_SAR_ADC_OUT_S 8
  577. #define AR_PHY_65NM_CH0_RXTX1 0x16100
  578. #define AR_PHY_65NM_CH0_RXTX2 0x16104
  579. #define AR_PHY_65NM_CH1_RXTX1 0x16500
  580. #define AR_PHY_65NM_CH1_RXTX2 0x16504
  581. #define AR_PHY_65NM_CH2_RXTX1 0x16900
  582. #define AR_PHY_65NM_CH2_RXTX2 0x16904
  583. #define AR_CH0_TOP2 (AR_SREV_9300(ah) ? 0x1628c : \
  584. (AR_SREV_9462(ah) ? 0x16290 : 0x16284))
  585. #define AR_CH0_TOP2_XPABIASLVL 0xf000
  586. #define AR_CH0_TOP2_XPABIASLVL_S 12
  587. #define AR_CH0_XTAL (AR_SREV_9300(ah) ? 0x16294 : \
  588. (AR_SREV_9462(ah) ? 0x16298 : 0x16290))
  589. #define AR_CH0_XTAL_CAPINDAC 0x7f000000
  590. #define AR_CH0_XTAL_CAPINDAC_S 24
  591. #define AR_CH0_XTAL_CAPOUTDAC 0x00fe0000
  592. #define AR_CH0_XTAL_CAPOUTDAC_S 17
  593. #define AR_PHY_PMU1 (AR_SREV_9462(ah) ? 0x16340 : 0x16c40)
  594. #define AR_PHY_PMU1_PWD 0x1
  595. #define AR_PHY_PMU1_PWD_S 0
  596. #define AR_PHY_PMU2 (AR_SREV_9462(ah) ? 0x16344 : 0x16c44)
  597. #define AR_PHY_PMU2_PGM 0x00200000
  598. #define AR_PHY_PMU2_PGM_S 21
  599. #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT 0x00380000
  600. #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT_S 19
  601. #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT 0x00c00000
  602. #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT_S 22
  603. #define AR_PHY_LNAGAIN_LONG_SHIFT 0xe0000000
  604. #define AR_PHY_LNAGAIN_LONG_SHIFT_S 29
  605. #define AR_PHY_MXRGAIN_LONG_SHIFT 0x03000000
  606. #define AR_PHY_MXRGAIN_LONG_SHIFT_S 24
  607. #define AR_PHY_VGAGAIN_LONG_SHIFT 0x1c000000
  608. #define AR_PHY_VGAGAIN_LONG_SHIFT_S 26
  609. #define AR_PHY_SCFIR_GAIN_LONG_SHIFT 0x00000001
  610. #define AR_PHY_SCFIR_GAIN_LONG_SHIFT_S 0
  611. #define AR_PHY_MANRXGAIN_LONG_SHIFT 0x00000002
  612. #define AR_PHY_MANRXGAIN_LONG_SHIFT_S 1
  613. /*
  614. * SM Field Definitions
  615. */
  616. #define AR_PHY_CL_CAL_ENABLE 0x00000002
  617. #define AR_PHY_PARALLEL_CAL_ENABLE 0x00000001
  618. #define AR_PHY_TPCRG1_PD_CAL_ENABLE 0x00400000
  619. #define AR_PHY_TPCRG1_PD_CAL_ENABLE_S 22
  620. #define AR_PHY_ADDAC_PARACTL_OFF_PWDADC 0x00008000
  621. #define AR_PHY_FCAL20_CAP_STATUS_0 0x01f00000
  622. #define AR_PHY_FCAL20_CAP_STATUS_0_S 20
  623. #define AR_PHY_RFBUS_REQ_EN 0x00000001 /* request for RF bus */
  624. #define AR_PHY_RFBUS_GRANT_EN 0x00000001 /* RF bus granted */
  625. #define AR_PHY_GC_TURBO_MODE 0x00000001 /* set turbo mode bits */
  626. #define AR_PHY_GC_TURBO_SHORT 0x00000002 /* set short symbols to turbo mode setting */
  627. #define AR_PHY_GC_DYN2040_EN 0x00000004 /* enable dyn 20/40 mode */
  628. #define AR_PHY_GC_DYN2040_PRI_ONLY 0x00000008 /* dyn 20/40 - primary only */
  629. #define AR_PHY_GC_DYN2040_PRI_CH 0x00000010 /* dyn 20/40 - primary ch offset (0=+10MHz, 1=-10MHz)*/
  630. #define AR_PHY_GC_DYN2040_PRI_CH_S 4
  631. #define AR_PHY_GC_DYN2040_EXT_CH 0x00000020 /* dyn 20/40 - ext ch spacing (0=20MHz/ 1=25MHz) */
  632. #define AR_PHY_GC_HT_EN 0x00000040 /* ht enable */
  633. #define AR_PHY_GC_SHORT_GI_40 0x00000080 /* allow short GI for HT 40 */
  634. #define AR_PHY_GC_WALSH 0x00000100 /* walsh spatial spreading for 2 chains,2 streams TX */
  635. #define AR_PHY_GC_SINGLE_HT_LTF1 0x00000200 /* single length (4us) 1st HT long training symbol */
  636. #define AR_PHY_GC_GF_DETECT_EN 0x00000400 /* enable Green Field detection. Only affects rx, not tx */
  637. #define AR_PHY_GC_ENABLE_DAC_FIFO 0x00000800 /* fifo between bb and dac */
  638. #define AR_PHY_RX_DELAY_DELAY 0x00003FFF /* delay from wakeup to rx ena */
  639. #define AR_PHY_CALMODE_IQ 0x00000000
  640. #define AR_PHY_CALMODE_ADC_GAIN 0x00000001
  641. #define AR_PHY_CALMODE_ADC_DC_PER 0x00000002
  642. #define AR_PHY_CALMODE_ADC_DC_INIT 0x00000003
  643. #define AR_PHY_SWAP_ALT_CHAIN 0x00000040
  644. #define AR_PHY_MODE_OFDM 0x00000000
  645. #define AR_PHY_MODE_CCK 0x00000001
  646. #define AR_PHY_MODE_DYNAMIC 0x00000004
  647. #define AR_PHY_MODE_DYNAMIC_S 2
  648. #define AR_PHY_MODE_HALF 0x00000020
  649. #define AR_PHY_MODE_QUARTER 0x00000040
  650. #define AR_PHY_MAC_CLK_MODE 0x00000080
  651. #define AR_PHY_MODE_DYN_CCK_DISABLE 0x00000100
  652. #define AR_PHY_MODE_SVD_HALF 0x00000200
  653. #define AR_PHY_ACTIVE_EN 0x00000001
  654. #define AR_PHY_ACTIVE_DIS 0x00000000
  655. #define AR_PHY_FORCE_XPA_CFG 0x000000001
  656. #define AR_PHY_FORCE_XPA_CFG_S 0
  657. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF 0xFF000000
  658. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF_S 24
  659. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF 0x00FF0000
  660. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF_S 16
  661. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON 0x0000FF00
  662. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON_S 8
  663. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON 0x000000FF
  664. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON_S 0
  665. #define AR_PHY_TX_END_TO_A2_RX_ON 0x00FF0000
  666. #define AR_PHY_TX_END_TO_A2_RX_ON_S 16
  667. #define AR_PHY_TX_END_DATA_START 0x000000FF
  668. #define AR_PHY_TX_END_DATA_START_S 0
  669. #define AR_PHY_TX_END_PA_ON 0x0000FF00
  670. #define AR_PHY_TX_END_PA_ON_S 8
  671. #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000F
  672. #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S 0
  673. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003F0
  674. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 4
  675. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000FC00
  676. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 10
  677. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003F0000
  678. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 16
  679. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0FC00000
  680. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 22
  681. #define AR_PHY_TPCRG1_NUM_PD_GAIN 0x0000c000
  682. #define AR_PHY_TPCRG1_NUM_PD_GAIN_S 14
  683. #define AR_PHY_TPCRG1_PD_GAIN_1 0x00030000
  684. #define AR_PHY_TPCRG1_PD_GAIN_1_S 16
  685. #define AR_PHY_TPCRG1_PD_GAIN_2 0x000C0000
  686. #define AR_PHY_TPCRG1_PD_GAIN_2_S 18
  687. #define AR_PHY_TPCRG1_PD_GAIN_3 0x00300000
  688. #define AR_PHY_TPCRG1_PD_GAIN_3_S 20
  689. #define AR_PHY_TPCGR1_FORCED_DAC_GAIN 0x0000003e
  690. #define AR_PHY_TPCGR1_FORCED_DAC_GAIN_S 1
  691. #define AR_PHY_TPCGR1_FORCE_DAC_GAIN 0x00000001
  692. #define AR_PHY_TXGAIN_FORCE 0x00000001
  693. #define AR_PHY_TXGAIN_FORCE_S 0
  694. #define AR_PHY_TXGAIN_FORCED_PADVGNRA 0x00003c00
  695. #define AR_PHY_TXGAIN_FORCED_PADVGNRA_S 10
  696. #define AR_PHY_TXGAIN_FORCED_PADVGNRB 0x0003c000
  697. #define AR_PHY_TXGAIN_FORCED_PADVGNRB_S 14
  698. #define AR_PHY_TXGAIN_FORCED_PADVGNRD 0x00c00000
  699. #define AR_PHY_TXGAIN_FORCED_PADVGNRD_S 22
  700. #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN 0x000003c0
  701. #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN_S 6
  702. #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN 0x0000000e
  703. #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN_S 1
  704. #define AR_PHY_POWER_TX_RATE1 0x9934
  705. #define AR_PHY_POWER_TX_RATE2 0x9938
  706. #define AR_PHY_POWER_TX_RATE_MAX 0x993c
  707. #define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040
  708. #define PHY_AGC_CLR 0x10000000
  709. #define RFSILENT_BB 0x00002000
  710. #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_MASK 0xFFF
  711. #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_SIGNED_BIT 0x800
  712. #define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT 320
  713. #define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK 0x0001
  714. #define AR_PHY_RX_DELAY_DELAY 0x00003FFF
  715. #define AR_PHY_CCK_TX_CTRL_JAPAN 0x00000010
  716. #define AR_PHY_SPECTRAL_SCAN_ENABLE 0x00000001
  717. #define AR_PHY_SPECTRAL_SCAN_ENABLE_S 0
  718. #define AR_PHY_SPECTRAL_SCAN_ACTIVE 0x00000002
  719. #define AR_PHY_SPECTRAL_SCAN_ACTIVE_S 1
  720. #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD 0x000000F0
  721. #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S 4
  722. #define AR_PHY_SPECTRAL_SCAN_PERIOD 0x0000FF00
  723. #define AR_PHY_SPECTRAL_SCAN_PERIOD_S 8
  724. #define AR_PHY_SPECTRAL_SCAN_COUNT 0x00FF0000
  725. #define AR_PHY_SPECTRAL_SCAN_COUNT_S 16
  726. #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT 0x01000000
  727. #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S 24
  728. #define AR_PHY_CHANNEL_STATUS_RX_CLEAR 0x00000004
  729. #define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION 0x00000001
  730. #define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION_S 0
  731. #define AR_PHY_RTT_CTRL_RESTORE_MASK 0x0000007E
  732. #define AR_PHY_RTT_CTRL_RESTORE_MASK_S 1
  733. #define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE 0x00000080
  734. #define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE_S 7
  735. #define AR_PHY_RTT_SW_RTT_TABLE_ACCESS 0x00000001
  736. #define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_S 0
  737. #define AR_PHY_RTT_SW_RTT_TABLE_WRITE 0x00000002
  738. #define AR_PHY_RTT_SW_RTT_TABLE_WRITE_S 1
  739. #define AR_PHY_RTT_SW_RTT_TABLE_ADDR 0x0000001C
  740. #define AR_PHY_RTT_SW_RTT_TABLE_ADDR_S 2
  741. #define AR_PHY_RTT_SW_RTT_TABLE_DATA 0xFFFFFFF0
  742. #define AR_PHY_RTT_SW_RTT_TABLE_DATA_S 4
  743. #define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL 0x80000000
  744. #define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL_S 31
  745. #define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT 0x01fc0000
  746. #define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT_S 18
  747. #define AR_PHY_TX_IQCAL_START_DO_CAL 0x00000001
  748. #define AR_PHY_TX_IQCAL_START_DO_CAL_S 0
  749. #define AR_PHY_TX_IQCAL_STATUS_FAILED 0x00000001
  750. #define AR_PHY_CALIBRATED_GAINS_0 0x3e
  751. #define AR_PHY_CALIBRATED_GAINS_0_S 1
  752. #define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE 0x00003fff
  753. #define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE_S 0
  754. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE 0x0fffc000
  755. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE_S 14
  756. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON 0x10000000
  757. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_S 28
  758. /*
  759. * Channel 1 Register Map
  760. */
  761. #define AR_CHAN1_BASE 0xa800
  762. #define AR_PHY_EXT_CCA_1 (AR_CHAN1_BASE + 0x30)
  763. #define AR_PHY_TX_PHASE_RAMP_1 (AR_CHAN1_BASE + 0xd0)
  764. #define AR_PHY_ADC_GAIN_DC_CORR_1 (AR_CHAN1_BASE + 0xd4)
  765. #define AR_PHY_SPUR_REPORT_1 (AR_CHAN1_BASE + 0xa8)
  766. #define AR_PHY_CHAN_INFO_TAB_1 (AR_CHAN1_BASE + 0x300)
  767. #define AR_PHY_RX_IQCAL_CORR_B1 (AR_CHAN1_BASE + 0xdc)
  768. /*
  769. * Channel 1 Field Definitions
  770. */
  771. #define AR_PHY_CH1_EXT_MINCCA_PWR 0x01FF0000
  772. #define AR_PHY_CH1_EXT_MINCCA_PWR_S 16
  773. /*
  774. * AGC 1 Register Map
  775. */
  776. #define AR_AGC1_BASE 0xae00
  777. #define AR_PHY_FORCEMAX_GAINS_1 (AR_AGC1_BASE + 0x4)
  778. #define AR_PHY_EXT_ATTEN_CTL_1 (AR_AGC1_BASE + 0x18)
  779. #define AR_PHY_CCA_1 (AR_AGC1_BASE + 0x1c)
  780. #define AR_PHY_CCA_CTRL_1 (AR_AGC1_BASE + 0x20)
  781. #define AR_PHY_RSSI_1 (AR_AGC1_BASE + 0x180)
  782. #define AR_PHY_SPUR_CCK_REP_1 (AR_AGC1_BASE + 0x184)
  783. #define AR_PHY_RX_OCGAIN_2 (AR_AGC1_BASE + 0x200)
  784. /*
  785. * AGC 1 Field Definitions
  786. */
  787. #define AR_PHY_CH1_MINCCA_PWR 0x1FF00000
  788. #define AR_PHY_CH1_MINCCA_PWR_S 20
  789. /*
  790. * SM 1 Register Map
  791. */
  792. #define AR_SM1_BASE 0xb200
  793. #define AR_PHY_SWITCH_CHAIN_1 (AR_SM1_BASE + 0x84)
  794. #define AR_PHY_FCAL_2_1 (AR_SM1_BASE + 0xd0)
  795. #define AR_PHY_DFT_TONE_CTL_1 (AR_SM1_BASE + 0xd4)
  796. #define AR_PHY_CL_TAB_1 (AR_SM1_BASE + 0x100)
  797. #define AR_PHY_CHAN_INFO_GAIN_1 (AR_SM1_BASE + 0x180)
  798. #define AR_PHY_TPC_4_B1 (AR_SM1_BASE + 0x204)
  799. #define AR_PHY_TPC_5_B1 (AR_SM1_BASE + 0x208)
  800. #define AR_PHY_TPC_6_B1 (AR_SM1_BASE + 0x20c)
  801. #define AR_PHY_TPC_11_B1 (AR_SM1_BASE + 0x220)
  802. #define AR_PHY_PDADC_TAB_1 (AR_SM1_BASE + (AR_SREV_AR9462(ah) ? \
  803. 0x280 : 0x240))
  804. #define AR_PHY_TPC_19_B1 (AR_SM1_BASE + 0x240)
  805. #define AR_PHY_TPC_19_B1_ALPHA_THERM 0xff
  806. #define AR_PHY_TPC_19_B1_ALPHA_THERM_S 0
  807. #define AR_PHY_TX_IQCAL_STATUS_B1 (AR_SM1_BASE + 0x48c)
  808. #define AR_PHY_TX_IQCAL_CORR_COEFF_B1(_i) (AR_SM1_BASE + 0x450 + ((_i) << 2))
  809. /* SM 1 AIC Registers */
  810. #define AR_PHY_AIC_CTRL_0_B1 (AR_SM1_BASE + 0x4b0)
  811. #define AR_PHY_AIC_CTRL_1_B1 (AR_SM1_BASE + 0x4b4)
  812. #define AR_PHY_AIC_CTRL_2_B1 (AR_SM1_BASE + 0x4b8)
  813. #define AR_PHY_AIC_STAT_0_B1 (AR_SM1_BASE + (AR_SREV_9462_10(ah) ? \
  814. 0x4c0 : 0x4c4))
  815. #define AR_PHY_AIC_STAT_1_B1 (AR_SM1_BASE + (AR_SREV_9462_10(ah) ? \
  816. 0x4c4 : 0x4c8))
  817. #define AR_PHY_AIC_CTRL_4_B1 (AR_SM1_BASE + 0x4c0)
  818. #define AR_PHY_AIC_STAT_2_B1 (AR_SM1_BASE + 0x4cc)
  819. #define AR_PHY_AIC_SRAM_ADDR_B1 (AR_SM1_BASE + 0x5f0)
  820. #define AR_PHY_AIC_SRAM_DATA_B1 (AR_SM1_BASE + 0x5f4)
  821. #define AR_PHY_RTT_TABLE_SW_INTF_B(i) (0x384 + ((i) ? \
  822. AR_SM1_BASE : AR_SM_BASE))
  823. #define AR_PHY_RTT_TABLE_SW_INTF_1_B(i) (0x388 + ((i) ? \
  824. AR_SM1_BASE : AR_SM_BASE))
  825. /*
  826. * Channel 2 Register Map
  827. */
  828. #define AR_CHAN2_BASE 0xb800
  829. #define AR_PHY_EXT_CCA_2 (AR_CHAN2_BASE + 0x30)
  830. #define AR_PHY_TX_PHASE_RAMP_2 (AR_CHAN2_BASE + 0xd0)
  831. #define AR_PHY_ADC_GAIN_DC_CORR_2 (AR_CHAN2_BASE + 0xd4)
  832. #define AR_PHY_SPUR_REPORT_2 (AR_CHAN2_BASE + 0xa8)
  833. #define AR_PHY_CHAN_INFO_TAB_2 (AR_CHAN2_BASE + 0x300)
  834. #define AR_PHY_RX_IQCAL_CORR_B2 (AR_CHAN2_BASE + 0xdc)
  835. /*
  836. * Channel 2 Field Definitions
  837. */
  838. #define AR_PHY_CH2_EXT_MINCCA_PWR 0x01FF0000
  839. #define AR_PHY_CH2_EXT_MINCCA_PWR_S 16
  840. /*
  841. * AGC 2 Register Map
  842. */
  843. #define AR_AGC2_BASE 0xbe00
  844. #define AR_PHY_FORCEMAX_GAINS_2 (AR_AGC2_BASE + 0x4)
  845. #define AR_PHY_EXT_ATTEN_CTL_2 (AR_AGC2_BASE + 0x18)
  846. #define AR_PHY_CCA_2 (AR_AGC2_BASE + 0x1c)
  847. #define AR_PHY_CCA_CTRL_2 (AR_AGC2_BASE + 0x20)
  848. #define AR_PHY_RSSI_2 (AR_AGC2_BASE + 0x180)
  849. /*
  850. * AGC 2 Field Definitions
  851. */
  852. #define AR_PHY_CH2_MINCCA_PWR 0x1FF00000
  853. #define AR_PHY_CH2_MINCCA_PWR_S 20
  854. /*
  855. * SM 2 Register Map
  856. */
  857. #define AR_SM2_BASE 0xc200
  858. #define AR_PHY_SWITCH_CHAIN_2 (AR_SM2_BASE + 0x84)
  859. #define AR_PHY_FCAL_2_2 (AR_SM2_BASE + 0xd0)
  860. #define AR_PHY_DFT_TONE_CTL_2 (AR_SM2_BASE + 0xd4)
  861. #define AR_PHY_CL_TAB_2 (AR_SM2_BASE + 0x100)
  862. #define AR_PHY_CHAN_INFO_GAIN_2 (AR_SM2_BASE + 0x180)
  863. #define AR_PHY_TPC_4_B2 (AR_SM2_BASE + 0x204)
  864. #define AR_PHY_TPC_5_B2 (AR_SM2_BASE + 0x208)
  865. #define AR_PHY_TPC_6_B2 (AR_SM2_BASE + 0x20c)
  866. #define AR_PHY_TPC_11_B2 (AR_SM2_BASE + 0x220)
  867. #define AR_PHY_PDADC_TAB_2 (AR_SM2_BASE + 0x240)
  868. #define AR_PHY_TX_IQCAL_STATUS_B2 (AR_SM2_BASE + 0x48c)
  869. #define AR_PHY_TX_IQCAL_CORR_COEFF_B2(_i) (AR_SM2_BASE + 0x450 + ((_i) << 2))
  870. #define AR_PHY_TX_IQCAL_STATUS_B2_FAILED 0x00000001
  871. /*
  872. * AGC 3 Register Map
  873. */
  874. #define AR_AGC3_BASE 0xce00
  875. #define AR_PHY_RSSI_3 (AR_AGC3_BASE + 0x180)
  876. /* GLB Registers */
  877. #define AR_GLB_BASE 0x20000
  878. #define AR_PHY_GLB_CONTROL (AR_GLB_BASE + 0x44)
  879. #define AR_GLB_SCRATCH(_ah) (AR_GLB_BASE + \
  880. (AR_SREV_9462_20(_ah) ? 0x4c : 0x50))
  881. #define AR_GLB_STATUS (AR_GLB_BASE + 0x48)
  882. /*
  883. * Misc helper defines
  884. */
  885. #define AR_PHY_CHAIN_OFFSET (AR_CHAN1_BASE - AR_CHAN_BASE)
  886. #define AR_PHY_NEW_ADC_DC_GAIN_CORR(_i) (AR_PHY_ADC_GAIN_DC_CORR_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  887. #define AR_PHY_NEW_ADC_DC_GAIN_CORR_9300_10(_i) (AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  888. #define AR_PHY_SWITCH_CHAIN(_i) (AR_PHY_SWITCH_CHAIN_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  889. #define AR_PHY_EXT_ATTEN_CTL(_i) (AR_PHY_EXT_ATTEN_CTL_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  890. #define AR_PHY_RXGAIN(_i) (AR_PHY_FORCEMAX_GAINS_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  891. #define AR_PHY_TPCRG5(_i) (AR_PHY_TPC_5_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  892. #define AR_PHY_PDADC_TAB(_i) (AR_PHY_PDADC_TAB_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  893. #define AR_PHY_CAL_MEAS_0(_i) (AR_PHY_IQ_ADC_MEAS_0_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  894. #define AR_PHY_CAL_MEAS_1(_i) (AR_PHY_IQ_ADC_MEAS_1_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  895. #define AR_PHY_CAL_MEAS_2(_i) (AR_PHY_IQ_ADC_MEAS_2_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  896. #define AR_PHY_CAL_MEAS_3(_i) (AR_PHY_IQ_ADC_MEAS_3_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  897. #define AR_PHY_CAL_MEAS_0_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  898. #define AR_PHY_CAL_MEAS_1_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  899. #define AR_PHY_CAL_MEAS_2_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  900. #define AR_PHY_CAL_MEAS_3_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  901. #define AR_PHY_WATCHDOG_NON_IDLE_ENABLE 0x00000001
  902. #define AR_PHY_WATCHDOG_IDLE_ENABLE 0x00000002
  903. #define AR_PHY_WATCHDOG_IDLE_MASK 0xFFFF0000
  904. #define AR_PHY_WATCHDOG_NON_IDLE_MASK 0x0000FFFC
  905. #define AR_PHY_WATCHDOG_RST_ENABLE 0x00000002
  906. #define AR_PHY_WATCHDOG_IRQ_ENABLE 0x00000004
  907. #define AR_PHY_WATCHDOG_CNTL2_MASK 0xFFFFFFF9
  908. #define AR_PHY_WATCHDOG_INFO 0x00000007
  909. #define AR_PHY_WATCHDOG_INFO_S 0
  910. #define AR_PHY_WATCHDOG_DET_HANG 0x00000008
  911. #define AR_PHY_WATCHDOG_DET_HANG_S 3
  912. #define AR_PHY_WATCHDOG_RADAR_SM 0x000000F0
  913. #define AR_PHY_WATCHDOG_RADAR_SM_S 4
  914. #define AR_PHY_WATCHDOG_RX_OFDM_SM 0x00000F00
  915. #define AR_PHY_WATCHDOG_RX_OFDM_SM_S 8
  916. #define AR_PHY_WATCHDOG_RX_CCK_SM 0x0000F000
  917. #define AR_PHY_WATCHDOG_RX_CCK_SM_S 12
  918. #define AR_PHY_WATCHDOG_TX_OFDM_SM 0x000F0000
  919. #define AR_PHY_WATCHDOG_TX_OFDM_SM_S 16
  920. #define AR_PHY_WATCHDOG_TX_CCK_SM 0x00F00000
  921. #define AR_PHY_WATCHDOG_TX_CCK_SM_S 20
  922. #define AR_PHY_WATCHDOG_AGC_SM 0x0F000000
  923. #define AR_PHY_WATCHDOG_AGC_SM_S 24
  924. #define AR_PHY_WATCHDOG_SRCH_SM 0xF0000000
  925. #define AR_PHY_WATCHDOG_SRCH_SM_S 28
  926. #define AR_PHY_WATCHDOG_STATUS_CLR 0x00000008
  927. /*
  928. * PAPRD registers
  929. */
  930. #define AR_PHY_XPA_TIMING_CTL (AR_SM_BASE + 0x64)
  931. #define AR_PHY_PAPRD_AM2AM (AR_CHAN_BASE + 0xe4)
  932. #define AR_PHY_PAPRD_AM2AM_MASK 0x01ffffff
  933. #define AR_PHY_PAPRD_AM2AM_MASK_S 0
  934. #define AR_PHY_PAPRD_AM2PM (AR_CHAN_BASE + 0xe8)
  935. #define AR_PHY_PAPRD_AM2PM_MASK 0x01ffffff
  936. #define AR_PHY_PAPRD_AM2PM_MASK_S 0
  937. #define AR_PHY_PAPRD_HT40 (AR_CHAN_BASE + 0xec)
  938. #define AR_PHY_PAPRD_HT40_MASK 0x01ffffff
  939. #define AR_PHY_PAPRD_HT40_MASK_S 0
  940. #define AR_PHY_PAPRD_CTRL0_B0 (AR_CHAN_BASE + 0xf0)
  941. #define AR_PHY_PAPRD_CTRL0_B1 (AR_CHAN1_BASE + 0xf0)
  942. #define AR_PHY_PAPRD_CTRL0_B2 (AR_CHAN2_BASE + 0xf0)
  943. #define AR_PHY_PAPRD_CTRL0_PAPRD_ENABLE 0x00000001
  944. #define AR_PHY_PAPRD_CTRL0_PAPRD_ENABLE_S 0
  945. #define AR_PHY_PAPRD_CTRL0_USE_SINGLE_TABLE_MASK 0x00000002
  946. #define AR_PHY_PAPRD_CTRL0_USE_SINGLE_TABLE_MASK_S 1
  947. #define AR_PHY_PAPRD_CTRL0_PAPRD_MAG_THRSH 0xf8000000
  948. #define AR_PHY_PAPRD_CTRL0_PAPRD_MAG_THRSH_S 27
  949. #define AR_PHY_PAPRD_CTRL1_B0 (AR_CHAN_BASE + 0xf4)
  950. #define AR_PHY_PAPRD_CTRL1_B1 (AR_CHAN1_BASE + 0xf4)
  951. #define AR_PHY_PAPRD_CTRL1_B2 (AR_CHAN2_BASE + 0xf4)
  952. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_SCALING_ENA 0x00000001
  953. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_SCALING_ENA_S 0
  954. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2AM_ENABLE 0x00000002
  955. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2AM_ENABLE_S 1
  956. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2PM_ENABLE 0x00000004
  957. #define AR_PHY_PAPRD_CTRL1_ADAPTIVE_AM2PM_ENABLE_S 2
  958. #define AR_PHY_PAPRD_CTRL1_PAPRD_POWER_AT_AM2AM_CAL 0x000001f8
  959. #define AR_PHY_PAPRD_CTRL1_PAPRD_POWER_AT_AM2AM_CAL_S 3
  960. #define AR_PHY_PAPRD_CTRL1_PA_GAIN_SCALE_FACT_MASK 0x0001fe00
  961. #define AR_PHY_PAPRD_CTRL1_PA_GAIN_SCALE_FACT_MASK_S 9
  962. #define AR_PHY_PAPRD_CTRL1_PAPRD_MAG_SCALE_FACT 0x0ffe0000
  963. #define AR_PHY_PAPRD_CTRL1_PAPRD_MAG_SCALE_FACT_S 17
  964. #define AR_PHY_PAPRD_TRAINER_CNTL1 (AR_SM_BASE + \
  965. (AR_SREV_9485(ah) ? \
  966. 0x580 : 0x490))
  967. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE 0x00000001
  968. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE_S 0
  969. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING 0x0000007e
  970. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING_S 1
  971. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE 0x00000100
  972. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE_S 8
  973. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE 0x00000200
  974. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE_S 9
  975. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE 0x00000400
  976. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE_S 10
  977. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE 0x00000800
  978. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE_S 11
  979. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP 0x0003f000
  980. #define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP_S 12
  981. #define AR_PHY_PAPRD_TRAINER_CNTL2 (AR_SM_BASE + \
  982. (AR_SREV_9485(ah) ? \
  983. 0x584 : 0x494))
  984. #define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN 0xFFFFFFFF
  985. #define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN_S 0
  986. #define AR_PHY_PAPRD_TRAINER_CNTL3 (AR_SM_BASE + \
  987. (AR_SREV_9485(ah) ? \
  988. 0x588 : 0x498))
  989. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE 0x0000003f
  990. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE_S 0
  991. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP 0x00000fc0
  992. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP_S 6
  993. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL 0x0001f000
  994. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL_S 12
  995. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES 0x000e0000
  996. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES_S 17
  997. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN 0x00f00000
  998. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN_S 20
  999. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN 0x0f000000
  1000. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN_S 24
  1001. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE 0x20000000
  1002. #define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE_S 29
  1003. #define AR_PHY_PAPRD_TRAINER_CNTL4 (AR_SM_BASE + \
  1004. (AR_SREV_9485(ah) ? \
  1005. 0x58c : 0x49c))
  1006. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES 0x03ff0000
  1007. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES_S 16
  1008. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA 0x0000f000
  1009. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA_S 12
  1010. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR 0x00000fff
  1011. #define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR_S 0
  1012. #define AR_PHY_PAPRD_PRE_POST_SCALE_0_B0 (AR_CHAN_BASE + 0x100)
  1013. #define AR_PHY_PAPRD_PRE_POST_SCALE_1_B0 (AR_CHAN_BASE + 0x104)
  1014. #define AR_PHY_PAPRD_PRE_POST_SCALE_2_B0 (AR_CHAN_BASE + 0x108)
  1015. #define AR_PHY_PAPRD_PRE_POST_SCALE_3_B0 (AR_CHAN_BASE + 0x10c)
  1016. #define AR_PHY_PAPRD_PRE_POST_SCALE_4_B0 (AR_CHAN_BASE + 0x110)
  1017. #define AR_PHY_PAPRD_PRE_POST_SCALE_5_B0 (AR_CHAN_BASE + 0x114)
  1018. #define AR_PHY_PAPRD_PRE_POST_SCALE_6_B0 (AR_CHAN_BASE + 0x118)
  1019. #define AR_PHY_PAPRD_PRE_POST_SCALE_7_B0 (AR_CHAN_BASE + 0x11c)
  1020. #define AR_PHY_PAPRD_PRE_POST_SCALING 0x3FFFF
  1021. #define AR_PHY_PAPRD_PRE_POST_SCALING_S 0
  1022. #define AR_PHY_PAPRD_TRAINER_STAT1 (AR_SM_BASE + 0x4a0)
  1023. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE 0x00000001
  1024. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE_S 0
  1025. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE 0x00000002
  1026. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE_S 1
  1027. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR 0x00000004
  1028. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR_S 2
  1029. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE 0x00000008
  1030. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE_S 3
  1031. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX 0x000001f0
  1032. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX_S 4
  1033. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR 0x0001fe00
  1034. #define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR_S 9
  1035. #define AR_PHY_PAPRD_TRAINER_STAT2 (AR_SM_BASE + 0x4a4)
  1036. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL 0x0000ffff
  1037. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL_S 0
  1038. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX 0x001f0000
  1039. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX_S 16
  1040. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX 0x00600000
  1041. #define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX_S 21
  1042. #define AR_PHY_PAPRD_TRAINER_STAT3 (AR_SM_BASE + 0x4a8)
  1043. #define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT 0x000fffff
  1044. #define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT_S 0
  1045. #define AR_PHY_PAPRD_MEM_TAB_B0 (AR_CHAN_BASE + 0x120)
  1046. #define AR_PHY_PAPRD_MEM_TAB_B1 (AR_CHAN1_BASE + 0x120)
  1047. #define AR_PHY_PAPRD_MEM_TAB_B2 (AR_CHAN2_BASE + 0x120)
  1048. #define AR_PHY_PA_GAIN123_B0 (AR_CHAN_BASE + 0xf8)
  1049. #define AR_PHY_PA_GAIN123_B1 (AR_CHAN1_BASE + 0xf8)
  1050. #define AR_PHY_PA_GAIN123_B2 (AR_CHAN2_BASE + 0xf8)
  1051. #define AR_PHY_PA_GAIN123_PA_GAIN1 0x3FF
  1052. #define AR_PHY_PA_GAIN123_PA_GAIN1_S 0
  1053. #define AR_PHY_POWERTX_RATE5 (AR_SM_BASE + 0x1d0)
  1054. #define AR_PHY_POWERTX_RATE5_POWERTXHT20_0 0x3F
  1055. #define AR_PHY_POWERTX_RATE5_POWERTXHT20_0_S 0
  1056. #define AR_PHY_POWERTX_RATE6 (AR_SM_BASE + 0x1d4)
  1057. #define AR_PHY_POWERTX_RATE6_POWERTXHT20_5 0x3F00
  1058. #define AR_PHY_POWERTX_RATE6_POWERTXHT20_5_S 8
  1059. #define AR_PHY_POWERTX_RATE8 (AR_SM_BASE + 0x1dc)
  1060. #define AR_PHY_POWERTX_RATE8_POWERTXHT40_5 0x3F00
  1061. #define AR_PHY_POWERTX_RATE8_POWERTXHT40_5_S 8
  1062. #define AR_PHY_CL_TAB_CL_GAIN_MOD 0x1f
  1063. #define AR_PHY_CL_TAB_CL_GAIN_MOD_S 0
  1064. #endif /* AR9003_PHY_H */