ar9003_mac.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/export.h>
  17. #include "hw.h"
  18. #include "ar9003_mac.h"
  19. static void ar9003_hw_rx_enable(struct ath_hw *hw)
  20. {
  21. REG_WRITE(hw, AR_CR, 0);
  22. }
  23. static void
  24. ar9003_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
  25. {
  26. struct ar9003_txc *ads = ds;
  27. int checksum = 0;
  28. u32 val, ctl12, ctl17;
  29. val = (ATHEROS_VENDOR_ID << AR_DescId_S) |
  30. (1 << AR_TxRxDesc_S) |
  31. (1 << AR_CtrlStat_S) |
  32. (i->qcu << AR_TxQcuNum_S) | 0x17;
  33. checksum += val;
  34. ACCESS_ONCE(ads->info) = val;
  35. checksum += i->link;
  36. ACCESS_ONCE(ads->link) = i->link;
  37. checksum += i->buf_addr[0];
  38. ACCESS_ONCE(ads->data0) = i->buf_addr[0];
  39. checksum += i->buf_addr[1];
  40. ACCESS_ONCE(ads->data1) = i->buf_addr[1];
  41. checksum += i->buf_addr[2];
  42. ACCESS_ONCE(ads->data2) = i->buf_addr[2];
  43. checksum += i->buf_addr[3];
  44. ACCESS_ONCE(ads->data3) = i->buf_addr[3];
  45. checksum += (val = (i->buf_len[0] << AR_BufLen_S) & AR_BufLen);
  46. ACCESS_ONCE(ads->ctl3) = val;
  47. checksum += (val = (i->buf_len[1] << AR_BufLen_S) & AR_BufLen);
  48. ACCESS_ONCE(ads->ctl5) = val;
  49. checksum += (val = (i->buf_len[2] << AR_BufLen_S) & AR_BufLen);
  50. ACCESS_ONCE(ads->ctl7) = val;
  51. checksum += (val = (i->buf_len[3] << AR_BufLen_S) & AR_BufLen);
  52. ACCESS_ONCE(ads->ctl9) = val;
  53. checksum = (u16) (((checksum & 0xffff) + (checksum >> 16)) & 0xffff);
  54. ACCESS_ONCE(ads->ctl10) = checksum;
  55. if (i->is_first || i->is_last) {
  56. ACCESS_ONCE(ads->ctl13) = set11nTries(i->rates, 0)
  57. | set11nTries(i->rates, 1)
  58. | set11nTries(i->rates, 2)
  59. | set11nTries(i->rates, 3)
  60. | (i->dur_update ? AR_DurUpdateEna : 0)
  61. | SM(0, AR_BurstDur);
  62. ACCESS_ONCE(ads->ctl14) = set11nRate(i->rates, 0)
  63. | set11nRate(i->rates, 1)
  64. | set11nRate(i->rates, 2)
  65. | set11nRate(i->rates, 3);
  66. } else {
  67. ACCESS_ONCE(ads->ctl13) = 0;
  68. ACCESS_ONCE(ads->ctl14) = 0;
  69. }
  70. ads->ctl20 = 0;
  71. ads->ctl21 = 0;
  72. ads->ctl22 = 0;
  73. ctl17 = SM(i->keytype, AR_EncrType);
  74. if (!i->is_first) {
  75. ACCESS_ONCE(ads->ctl11) = 0;
  76. ACCESS_ONCE(ads->ctl12) = i->is_last ? 0 : AR_TxMore;
  77. ACCESS_ONCE(ads->ctl15) = 0;
  78. ACCESS_ONCE(ads->ctl16) = 0;
  79. ACCESS_ONCE(ads->ctl17) = ctl17;
  80. ACCESS_ONCE(ads->ctl18) = 0;
  81. ACCESS_ONCE(ads->ctl19) = 0;
  82. return;
  83. }
  84. ACCESS_ONCE(ads->ctl11) = (i->pkt_len & AR_FrameLen)
  85. | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
  86. | SM(i->txpower, AR_XmitPower)
  87. | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
  88. | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
  89. | (i->flags & ATH9K_TXDESC_LOWRXCHAIN ? AR_LowRxChain : 0)
  90. | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
  91. | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
  92. (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0));
  93. ctl12 = (i->keyix != ATH9K_TXKEYIX_INVALID ?
  94. SM(i->keyix, AR_DestIdx) : 0)
  95. | SM(i->type, AR_FrameType)
  96. | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
  97. | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
  98. | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
  99. ctl17 |= (i->flags & ATH9K_TXDESC_LDPC ? AR_LDPC : 0);
  100. switch (i->aggr) {
  101. case AGGR_BUF_FIRST:
  102. ctl17 |= SM(i->aggr_len, AR_AggrLen);
  103. /* fall through */
  104. case AGGR_BUF_MIDDLE:
  105. ctl12 |= AR_IsAggr | AR_MoreAggr;
  106. ctl17 |= SM(i->ndelim, AR_PadDelim);
  107. break;
  108. case AGGR_BUF_LAST:
  109. ctl12 |= AR_IsAggr;
  110. break;
  111. case AGGR_BUF_NONE:
  112. break;
  113. }
  114. val = (i->flags & ATH9K_TXDESC_PAPRD) >> ATH9K_TXDESC_PAPRD_S;
  115. ctl12 |= SM(val, AR_PAPRDChainMask);
  116. ACCESS_ONCE(ads->ctl12) = ctl12;
  117. ACCESS_ONCE(ads->ctl17) = ctl17;
  118. ACCESS_ONCE(ads->ctl15) = set11nPktDurRTSCTS(i->rates, 0)
  119. | set11nPktDurRTSCTS(i->rates, 1);
  120. ACCESS_ONCE(ads->ctl16) = set11nPktDurRTSCTS(i->rates, 2)
  121. | set11nPktDurRTSCTS(i->rates, 3);
  122. ACCESS_ONCE(ads->ctl18) = set11nRateFlags(i->rates, 0)
  123. | set11nRateFlags(i->rates, 1)
  124. | set11nRateFlags(i->rates, 2)
  125. | set11nRateFlags(i->rates, 3)
  126. | SM(i->rtscts_rate, AR_RTSCTSRate);
  127. ACCESS_ONCE(ads->ctl19) = AR_Not_Sounding;
  128. }
  129. static u16 ar9003_calc_ptr_chksum(struct ar9003_txc *ads)
  130. {
  131. int checksum;
  132. checksum = ads->info + ads->link
  133. + ads->data0 + ads->ctl3
  134. + ads->data1 + ads->ctl5
  135. + ads->data2 + ads->ctl7
  136. + ads->data3 + ads->ctl9;
  137. return ((checksum & 0xffff) + (checksum >> 16)) & AR_TxPtrChkSum;
  138. }
  139. static void ar9003_hw_set_desc_link(void *ds, u32 ds_link)
  140. {
  141. struct ar9003_txc *ads = ds;
  142. ads->link = ds_link;
  143. ads->ctl10 &= ~AR_TxPtrChkSum;
  144. ads->ctl10 |= ar9003_calc_ptr_chksum(ads);
  145. }
  146. static bool ar9003_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
  147. {
  148. u32 isr = 0;
  149. u32 mask2 = 0;
  150. struct ath9k_hw_capabilities *pCap = &ah->caps;
  151. u32 sync_cause = 0;
  152. struct ath_common *common = ath9k_hw_common(ah);
  153. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  154. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  155. == AR_RTC_STATUS_ON)
  156. isr = REG_READ(ah, AR_ISR);
  157. }
  158. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) & AR_INTR_SYNC_DEFAULT;
  159. *masked = 0;
  160. if (!isr && !sync_cause)
  161. return false;
  162. if (isr) {
  163. if (isr & AR_ISR_BCNMISC) {
  164. u32 isr2;
  165. isr2 = REG_READ(ah, AR_ISR_S2);
  166. mask2 |= ((isr2 & AR_ISR_S2_TIM) >>
  167. MAP_ISR_S2_TIM);
  168. mask2 |= ((isr2 & AR_ISR_S2_DTIM) >>
  169. MAP_ISR_S2_DTIM);
  170. mask2 |= ((isr2 & AR_ISR_S2_DTIMSYNC) >>
  171. MAP_ISR_S2_DTIMSYNC);
  172. mask2 |= ((isr2 & AR_ISR_S2_CABEND) >>
  173. MAP_ISR_S2_CABEND);
  174. mask2 |= ((isr2 & AR_ISR_S2_GTT) <<
  175. MAP_ISR_S2_GTT);
  176. mask2 |= ((isr2 & AR_ISR_S2_CST) <<
  177. MAP_ISR_S2_CST);
  178. mask2 |= ((isr2 & AR_ISR_S2_TSFOOR) >>
  179. MAP_ISR_S2_TSFOOR);
  180. mask2 |= ((isr2 & AR_ISR_S2_BB_WATCHDOG) >>
  181. MAP_ISR_S2_BB_WATCHDOG);
  182. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  183. REG_WRITE(ah, AR_ISR_S2, isr2);
  184. isr &= ~AR_ISR_BCNMISC;
  185. }
  186. }
  187. if ((pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED))
  188. isr = REG_READ(ah, AR_ISR_RAC);
  189. if (isr == 0xffffffff) {
  190. *masked = 0;
  191. return false;
  192. }
  193. *masked = isr & ATH9K_INT_COMMON;
  194. if (ah->config.rx_intr_mitigation)
  195. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  196. *masked |= ATH9K_INT_RXLP;
  197. if (ah->config.tx_intr_mitigation)
  198. if (isr & (AR_ISR_TXMINTR | AR_ISR_TXINTM))
  199. *masked |= ATH9K_INT_TX;
  200. if (isr & (AR_ISR_LP_RXOK | AR_ISR_RXERR))
  201. *masked |= ATH9K_INT_RXLP;
  202. if (isr & AR_ISR_HP_RXOK)
  203. *masked |= ATH9K_INT_RXHP;
  204. if (isr & (AR_ISR_TXOK | AR_ISR_TXERR | AR_ISR_TXEOL)) {
  205. *masked |= ATH9K_INT_TX;
  206. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  207. u32 s0, s1;
  208. s0 = REG_READ(ah, AR_ISR_S0);
  209. REG_WRITE(ah, AR_ISR_S0, s0);
  210. s1 = REG_READ(ah, AR_ISR_S1);
  211. REG_WRITE(ah, AR_ISR_S1, s1);
  212. isr &= ~(AR_ISR_TXOK | AR_ISR_TXERR |
  213. AR_ISR_TXEOL);
  214. }
  215. }
  216. if (isr & AR_ISR_GENTMR) {
  217. u32 s5;
  218. if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
  219. s5 = REG_READ(ah, AR_ISR_S5_S);
  220. else
  221. s5 = REG_READ(ah, AR_ISR_S5);
  222. ah->intr_gen_timer_trigger =
  223. MS(s5, AR_ISR_S5_GENTIMER_TRIG);
  224. ah->intr_gen_timer_thresh =
  225. MS(s5, AR_ISR_S5_GENTIMER_THRESH);
  226. if (ah->intr_gen_timer_trigger)
  227. *masked |= ATH9K_INT_GENTIMER;
  228. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  229. REG_WRITE(ah, AR_ISR_S5, s5);
  230. isr &= ~AR_ISR_GENTMR;
  231. }
  232. }
  233. *masked |= mask2;
  234. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  235. REG_WRITE(ah, AR_ISR, isr);
  236. (void) REG_READ(ah, AR_ISR);
  237. }
  238. if (*masked & ATH9K_INT_BB_WATCHDOG)
  239. ar9003_hw_bb_watchdog_read(ah);
  240. }
  241. if (sync_cause) {
  242. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  243. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  244. REG_WRITE(ah, AR_RC, 0);
  245. *masked |= ATH9K_INT_FATAL;
  246. }
  247. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
  248. ath_dbg(common, ATH_DBG_INTERRUPT,
  249. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  250. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  251. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  252. }
  253. return true;
  254. }
  255. static int ar9003_hw_proc_txdesc(struct ath_hw *ah, void *ds,
  256. struct ath_tx_status *ts)
  257. {
  258. struct ar9003_txc *txc = (struct ar9003_txc *) ds;
  259. struct ar9003_txs *ads;
  260. u32 status;
  261. ads = &ah->ts_ring[ah->ts_tail];
  262. status = ACCESS_ONCE(ads->status8);
  263. if ((status & AR_TxDone) == 0)
  264. return -EINPROGRESS;
  265. ts->qid = MS(ads->ds_info, AR_TxQcuNum);
  266. if (!txc || (MS(txc->info, AR_TxQcuNum) == ts->qid))
  267. ah->ts_tail = (ah->ts_tail + 1) % ah->ts_size;
  268. else
  269. return -ENOENT;
  270. if ((MS(ads->ds_info, AR_DescId) != ATHEROS_VENDOR_ID) ||
  271. (MS(ads->ds_info, AR_TxRxDesc) != 1)) {
  272. ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
  273. "Tx Descriptor error %x\n", ads->ds_info);
  274. memset(ads, 0, sizeof(*ads));
  275. return -EIO;
  276. }
  277. ts->ts_rateindex = MS(status, AR_FinalTxIdx);
  278. ts->ts_seqnum = MS(status, AR_SeqNum);
  279. ts->tid = MS(status, AR_TxTid);
  280. ts->desc_id = MS(ads->status1, AR_TxDescId);
  281. ts->ts_tstamp = ads->status4;
  282. ts->ts_status = 0;
  283. ts->ts_flags = 0;
  284. if (status & AR_TxOpExceeded)
  285. ts->ts_status |= ATH9K_TXERR_XTXOP;
  286. status = ACCESS_ONCE(ads->status2);
  287. ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
  288. ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
  289. ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
  290. if (status & AR_TxBaStatus) {
  291. ts->ts_flags |= ATH9K_TX_BA;
  292. ts->ba_low = ads->status5;
  293. ts->ba_high = ads->status6;
  294. }
  295. status = ACCESS_ONCE(ads->status3);
  296. if (status & AR_ExcessiveRetries)
  297. ts->ts_status |= ATH9K_TXERR_XRETRY;
  298. if (status & AR_Filtered)
  299. ts->ts_status |= ATH9K_TXERR_FILT;
  300. if (status & AR_FIFOUnderrun) {
  301. ts->ts_status |= ATH9K_TXERR_FIFO;
  302. ath9k_hw_updatetxtriglevel(ah, true);
  303. }
  304. if (status & AR_TxTimerExpired)
  305. ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
  306. if (status & AR_DescCfgErr)
  307. ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
  308. if (status & AR_TxDataUnderrun) {
  309. ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
  310. ath9k_hw_updatetxtriglevel(ah, true);
  311. }
  312. if (status & AR_TxDelimUnderrun) {
  313. ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
  314. ath9k_hw_updatetxtriglevel(ah, true);
  315. }
  316. ts->ts_shortretry = MS(status, AR_RTSFailCnt);
  317. ts->ts_longretry = MS(status, AR_DataFailCnt);
  318. ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
  319. status = ACCESS_ONCE(ads->status7);
  320. ts->ts_rssi = MS(status, AR_TxRSSICombined);
  321. ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
  322. ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
  323. ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
  324. memset(ads, 0, sizeof(*ads));
  325. return 0;
  326. }
  327. void ar9003_hw_attach_mac_ops(struct ath_hw *hw)
  328. {
  329. struct ath_hw_ops *ops = ath9k_hw_ops(hw);
  330. ops->rx_enable = ar9003_hw_rx_enable;
  331. ops->set_desc_link = ar9003_hw_set_desc_link;
  332. ops->get_isr = ar9003_hw_get_isr;
  333. ops->set_txdesc = ar9003_set_txdesc;
  334. ops->proc_txdesc = ar9003_hw_proc_txdesc;
  335. }
  336. void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size)
  337. {
  338. REG_WRITE(ah, AR_DATABUF_SIZE, buf_size & AR_DATABUF_SIZE_MASK);
  339. }
  340. EXPORT_SYMBOL(ath9k_hw_set_rx_bufsize);
  341. void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
  342. enum ath9k_rx_qtype qtype)
  343. {
  344. if (qtype == ATH9K_RX_QUEUE_HP)
  345. REG_WRITE(ah, AR_HP_RXDP, rxdp);
  346. else
  347. REG_WRITE(ah, AR_LP_RXDP, rxdp);
  348. }
  349. EXPORT_SYMBOL(ath9k_hw_addrxbuf_edma);
  350. int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah, struct ath_rx_status *rxs,
  351. void *buf_addr)
  352. {
  353. struct ar9003_rxs *rxsp = (struct ar9003_rxs *) buf_addr;
  354. unsigned int phyerr;
  355. /* TODO: byte swap on big endian for ar9300_10 */
  356. if (!rxs) {
  357. if ((rxsp->status11 & AR_RxDone) == 0)
  358. return -EINPROGRESS;
  359. if (MS(rxsp->ds_info, AR_DescId) != 0x168c)
  360. return -EINVAL;
  361. if ((rxsp->ds_info & (AR_TxRxDesc | AR_CtrlStat)) != 0)
  362. return -EINPROGRESS;
  363. return 0;
  364. }
  365. rxs->rs_status = 0;
  366. rxs->rs_flags = 0;
  367. rxs->rs_datalen = rxsp->status2 & AR_DataLen;
  368. rxs->rs_tstamp = rxsp->status3;
  369. /* XXX: Keycache */
  370. rxs->rs_rssi = MS(rxsp->status5, AR_RxRSSICombined);
  371. rxs->rs_rssi_ctl0 = MS(rxsp->status1, AR_RxRSSIAnt00);
  372. rxs->rs_rssi_ctl1 = MS(rxsp->status1, AR_RxRSSIAnt01);
  373. rxs->rs_rssi_ctl2 = MS(rxsp->status1, AR_RxRSSIAnt02);
  374. rxs->rs_rssi_ext0 = MS(rxsp->status5, AR_RxRSSIAnt10);
  375. rxs->rs_rssi_ext1 = MS(rxsp->status5, AR_RxRSSIAnt11);
  376. rxs->rs_rssi_ext2 = MS(rxsp->status5, AR_RxRSSIAnt12);
  377. if (rxsp->status11 & AR_RxKeyIdxValid)
  378. rxs->rs_keyix = MS(rxsp->status11, AR_KeyIdx);
  379. else
  380. rxs->rs_keyix = ATH9K_RXKEYIX_INVALID;
  381. rxs->rs_rate = MS(rxsp->status1, AR_RxRate);
  382. rxs->rs_more = (rxsp->status2 & AR_RxMore) ? 1 : 0;
  383. rxs->rs_isaggr = (rxsp->status11 & AR_RxAggr) ? 1 : 0;
  384. rxs->rs_moreaggr = (rxsp->status11 & AR_RxMoreAggr) ? 1 : 0;
  385. rxs->rs_antenna = (MS(rxsp->status4, AR_RxAntenna) & 0x7);
  386. rxs->rs_flags = (rxsp->status4 & AR_GI) ? ATH9K_RX_GI : 0;
  387. rxs->rs_flags |= (rxsp->status4 & AR_2040) ? ATH9K_RX_2040 : 0;
  388. rxs->evm0 = rxsp->status6;
  389. rxs->evm1 = rxsp->status7;
  390. rxs->evm2 = rxsp->status8;
  391. rxs->evm3 = rxsp->status9;
  392. rxs->evm4 = (rxsp->status10 & 0xffff);
  393. if (rxsp->status11 & AR_PreDelimCRCErr)
  394. rxs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
  395. if (rxsp->status11 & AR_PostDelimCRCErr)
  396. rxs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
  397. if (rxsp->status11 & AR_DecryptBusyErr)
  398. rxs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
  399. if ((rxsp->status11 & AR_RxFrameOK) == 0) {
  400. /*
  401. * AR_CRCErr will bet set to true if we're on the last
  402. * subframe and the AR_PostDelimCRCErr is caught.
  403. * In a way this also gives us a guarantee that when
  404. * (!(AR_CRCErr) && (AR_PostDelimCRCErr)) we cannot
  405. * possibly be reviewing the last subframe. AR_CRCErr
  406. * is the CRC of the actual data.
  407. */
  408. if (rxsp->status11 & AR_CRCErr)
  409. rxs->rs_status |= ATH9K_RXERR_CRC;
  410. else if (rxsp->status11 & AR_PHYErr) {
  411. phyerr = MS(rxsp->status11, AR_PHYErrCode);
  412. /*
  413. * If we reach a point here where AR_PostDelimCRCErr is
  414. * true it implies we're *not* on the last subframe. In
  415. * in that case that we know already that the CRC of
  416. * the frame was OK, and MAC would send an ACK for that
  417. * subframe, even if we did get a phy error of type
  418. * ATH9K_PHYERR_OFDM_RESTART. This is only applicable
  419. * to frame that are prior to the last subframe.
  420. * The AR_PostDelimCRCErr is the CRC for the MPDU
  421. * delimiter, which contains the 4 reserved bits,
  422. * the MPDU length (12 bits), and follows the MPDU
  423. * delimiter for an A-MPDU subframe (0x4E = 'N' ASCII).
  424. */
  425. if ((phyerr == ATH9K_PHYERR_OFDM_RESTART) &&
  426. (rxsp->status11 & AR_PostDelimCRCErr)) {
  427. rxs->rs_phyerr = 0;
  428. } else {
  429. rxs->rs_status |= ATH9K_RXERR_PHY;
  430. rxs->rs_phyerr = phyerr;
  431. }
  432. } else if (rxsp->status11 & AR_DecryptCRCErr)
  433. rxs->rs_status |= ATH9K_RXERR_DECRYPT;
  434. else if (rxsp->status11 & AR_MichaelErr)
  435. rxs->rs_status |= ATH9K_RXERR_MIC;
  436. if (rxsp->status11 & AR_KeyMiss)
  437. rxs->rs_status |= ATH9K_RXERR_KEYMISS;
  438. }
  439. return 0;
  440. }
  441. EXPORT_SYMBOL(ath9k_hw_process_rxdesc_edma);
  442. void ath9k_hw_reset_txstatus_ring(struct ath_hw *ah)
  443. {
  444. ah->ts_tail = 0;
  445. memset((void *) ah->ts_ring, 0,
  446. ah->ts_size * sizeof(struct ar9003_txs));
  447. ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
  448. "TS Start 0x%x End 0x%x Virt %p, Size %d\n",
  449. ah->ts_paddr_start, ah->ts_paddr_end,
  450. ah->ts_ring, ah->ts_size);
  451. REG_WRITE(ah, AR_Q_STATUS_RING_START, ah->ts_paddr_start);
  452. REG_WRITE(ah, AR_Q_STATUS_RING_END, ah->ts_paddr_end);
  453. }
  454. void ath9k_hw_setup_statusring(struct ath_hw *ah, void *ts_start,
  455. u32 ts_paddr_start,
  456. u8 size)
  457. {
  458. ah->ts_paddr_start = ts_paddr_start;
  459. ah->ts_paddr_end = ts_paddr_start + (size * sizeof(struct ar9003_txs));
  460. ah->ts_size = size;
  461. ah->ts_ring = (struct ar9003_txs *) ts_start;
  462. ath9k_hw_reset_txstatus_ring(ah);
  463. }
  464. EXPORT_SYMBOL(ath9k_hw_setup_statusring);