hif.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * Copyright (c) 2004-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HIF_H
  17. #define HIF_H
  18. #include "common.h"
  19. #include "core.h"
  20. #include <linux/scatterlist.h>
  21. #define BUS_REQUEST_MAX_NUM 64
  22. #define HIF_MBOX_BLOCK_SIZE 128
  23. #define HIF_MBOX0_BLOCK_SIZE 1
  24. #define HIF_DMA_BUFFER_SIZE (32 * 1024)
  25. #define CMD53_FIXED_ADDRESS 1
  26. #define CMD53_INCR_ADDRESS 2
  27. #define MAX_SCATTER_REQUESTS 4
  28. #define MAX_SCATTER_ENTRIES_PER_REQ 16
  29. #define MAX_SCATTER_REQ_TRANSFER_SIZE (32 * 1024)
  30. #define MANUFACTURER_ID_AR6003_BASE 0x300
  31. /* SDIO manufacturer ID and Codes */
  32. #define MANUFACTURER_ID_ATH6KL_BASE_MASK 0xFF00
  33. #define MANUFACTURER_CODE 0x271 /* Atheros */
  34. /* Mailbox address in SDIO address space */
  35. #define HIF_MBOX_BASE_ADDR 0x800
  36. #define HIF_MBOX_WIDTH 0x800
  37. #define HIF_MBOX_END_ADDR (HTC_MAILBOX_NUM_MAX * HIF_MBOX_WIDTH - 1)
  38. /* version 1 of the chip has only a 12K extended mbox range */
  39. #define HIF_MBOX0_EXT_BASE_ADDR 0x4000
  40. #define HIF_MBOX0_EXT_WIDTH (12*1024)
  41. /* GMBOX addresses */
  42. #define HIF_GMBOX_BASE_ADDR 0x7000
  43. #define HIF_GMBOX_WIDTH 0x4000
  44. /* interrupt mode register */
  45. #define CCCR_SDIO_IRQ_MODE_REG 0xF0
  46. /* mode to enable special 4-bit interrupt assertion without clock */
  47. #define SDIO_IRQ_MODE_ASYNC_4BIT_IRQ (1 << 0)
  48. struct bus_request {
  49. struct list_head list;
  50. /* request data */
  51. u32 address;
  52. u8 *buffer;
  53. u32 length;
  54. u32 request;
  55. struct htc_packet *packet;
  56. int status;
  57. /* this is a scatter request */
  58. struct hif_scatter_req *scat_req;
  59. };
  60. /* direction of transfer (read/write) */
  61. #define HIF_READ 0x00000001
  62. #define HIF_WRITE 0x00000002
  63. #define HIF_DIR_MASK (HIF_READ | HIF_WRITE)
  64. /*
  65. * emode - This indicates the whether the command is to be executed in a
  66. * blocking or non-blocking fashion (HIF_SYNCHRONOUS/
  67. * HIF_ASYNCHRONOUS). The read/write data paths in HTC have been
  68. * implemented using the asynchronous mode allowing the the bus
  69. * driver to indicate the completion of operation through the
  70. * registered callback routine. The requirement primarily comes
  71. * from the contexts these operations get called from (a driver's
  72. * transmit context or the ISR context in case of receive).
  73. * Support for both of these modes is essential.
  74. */
  75. #define HIF_SYNCHRONOUS 0x00000010
  76. #define HIF_ASYNCHRONOUS 0x00000020
  77. #define HIF_EMODE_MASK (HIF_SYNCHRONOUS | HIF_ASYNCHRONOUS)
  78. /*
  79. * dmode - An interface may support different kinds of commands based on
  80. * the tradeoff between the amount of data it can carry and the
  81. * setup time. Byte and Block modes are supported (HIF_BYTE_BASIS/
  82. * HIF_BLOCK_BASIS). In case of latter, the data is rounded off
  83. * to the nearest block size by padding. The size of the block is
  84. * configurable at compile time using the HIF_BLOCK_SIZE and is
  85. * negotiated with the target during initialization after the
  86. * ATH6KL interrupts are enabled.
  87. */
  88. #define HIF_BYTE_BASIS 0x00000040
  89. #define HIF_BLOCK_BASIS 0x00000080
  90. #define HIF_DMODE_MASK (HIF_BYTE_BASIS | HIF_BLOCK_BASIS)
  91. /*
  92. * amode - This indicates if the address has to be incremented on ATH6KL
  93. * after every read/write operation (HIF?FIXED_ADDRESS/
  94. * HIF_INCREMENTAL_ADDRESS).
  95. */
  96. #define HIF_FIXED_ADDRESS 0x00000100
  97. #define HIF_INCREMENTAL_ADDRESS 0x00000200
  98. #define HIF_AMODE_MASK (HIF_FIXED_ADDRESS | HIF_INCREMENTAL_ADDRESS)
  99. #define HIF_WR_ASYNC_BYTE_INC \
  100. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  101. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  102. #define HIF_WR_ASYNC_BLOCK_INC \
  103. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  104. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  105. #define HIF_WR_SYNC_BYTE_FIX \
  106. (HIF_WRITE | HIF_SYNCHRONOUS | \
  107. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  108. #define HIF_WR_SYNC_BYTE_INC \
  109. (HIF_WRITE | HIF_SYNCHRONOUS | \
  110. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  111. #define HIF_WR_SYNC_BLOCK_INC \
  112. (HIF_WRITE | HIF_SYNCHRONOUS | \
  113. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  114. #define HIF_RD_SYNC_BYTE_INC \
  115. (HIF_READ | HIF_SYNCHRONOUS | \
  116. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  117. #define HIF_RD_SYNC_BYTE_FIX \
  118. (HIF_READ | HIF_SYNCHRONOUS | \
  119. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  120. #define HIF_RD_ASYNC_BLOCK_FIX \
  121. (HIF_READ | HIF_ASYNCHRONOUS | \
  122. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  123. #define HIF_RD_SYNC_BLOCK_FIX \
  124. (HIF_READ | HIF_SYNCHRONOUS | \
  125. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  126. struct hif_scatter_item {
  127. u8 *buf;
  128. int len;
  129. struct htc_packet *packet;
  130. };
  131. struct hif_scatter_req {
  132. struct list_head list;
  133. /* address for the read/write operation */
  134. u32 addr;
  135. /* request flags */
  136. u32 req;
  137. /* total length of entire transfer */
  138. u32 len;
  139. bool virt_scat;
  140. void (*complete) (struct htc_target *, struct hif_scatter_req *);
  141. int status;
  142. int scat_entries;
  143. struct bus_request *busrequest;
  144. struct scatterlist *sgentries;
  145. /* bounce buffer for upper layers to copy to/from */
  146. u8 *virt_dma_buf;
  147. struct hif_scatter_item scat_list[1];
  148. };
  149. struct ath6kl_hif_ops {
  150. int (*read_write_sync)(struct ath6kl *ar, u32 addr, u8 *buf,
  151. u32 len, u32 request);
  152. int (*write_async)(struct ath6kl *ar, u32 address, u8 *buffer,
  153. u32 length, u32 request, struct htc_packet *packet);
  154. void (*irq_enable)(struct ath6kl *ar);
  155. void (*irq_disable)(struct ath6kl *ar);
  156. struct hif_scatter_req *(*scatter_req_get)(struct ath6kl *ar);
  157. void (*scatter_req_add)(struct ath6kl *ar,
  158. struct hif_scatter_req *s_req);
  159. int (*enable_scatter)(struct ath6kl *ar);
  160. int (*scat_req_rw) (struct ath6kl *ar,
  161. struct hif_scatter_req *scat_req);
  162. void (*cleanup_scatter)(struct ath6kl *ar);
  163. int (*suspend)(struct ath6kl *ar);
  164. };
  165. #endif