forcedeth.c 178 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/io.h>
  66. #include <asm/irq.h>
  67. #include <asm/system.h>
  68. #define TX_WORK_PER_LOOP 64
  69. #define RX_WORK_PER_LOOP 64
  70. /*
  71. * Hardware access:
  72. */
  73. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  74. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  75. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  76. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  77. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  78. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  79. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  80. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  81. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  82. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  83. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  84. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  85. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  86. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  87. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  88. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  89. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  90. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  91. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  94. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  95. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  96. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  97. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  98. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  99. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  100. enum {
  101. NvRegIrqStatus = 0x000,
  102. #define NVREG_IRQSTAT_MIIEVENT 0x040
  103. #define NVREG_IRQSTAT_MASK 0x83ff
  104. NvRegIrqMask = 0x004,
  105. #define NVREG_IRQ_RX_ERROR 0x0001
  106. #define NVREG_IRQ_RX 0x0002
  107. #define NVREG_IRQ_RX_NOBUF 0x0004
  108. #define NVREG_IRQ_TX_ERR 0x0008
  109. #define NVREG_IRQ_TX_OK 0x0010
  110. #define NVREG_IRQ_TIMER 0x0020
  111. #define NVREG_IRQ_LINK 0x0040
  112. #define NVREG_IRQ_RX_FORCED 0x0080
  113. #define NVREG_IRQ_TX_FORCED 0x0100
  114. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  115. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  116. #define NVREG_IRQMASK_CPU 0x0060
  117. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  118. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  119. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  120. NvRegUnknownSetupReg6 = 0x008,
  121. #define NVREG_UNKSETUP6_VAL 3
  122. /*
  123. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  124. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  125. */
  126. NvRegPollingInterval = 0x00c,
  127. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  128. #define NVREG_POLL_DEFAULT_CPU 13
  129. NvRegMSIMap0 = 0x020,
  130. NvRegMSIMap1 = 0x024,
  131. NvRegMSIIrqMask = 0x030,
  132. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  133. NvRegMisc1 = 0x080,
  134. #define NVREG_MISC1_PAUSE_TX 0x01
  135. #define NVREG_MISC1_HD 0x02
  136. #define NVREG_MISC1_FORCE 0x3b0f3c
  137. NvRegMacReset = 0x34,
  138. #define NVREG_MAC_RESET_ASSERT 0x0F3
  139. NvRegTransmitterControl = 0x084,
  140. #define NVREG_XMITCTL_START 0x01
  141. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  142. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  143. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  144. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  145. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  146. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  147. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  148. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  149. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  150. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  151. #define NVREG_XMITCTL_DATA_START 0x00100000
  152. #define NVREG_XMITCTL_DATA_READY 0x00010000
  153. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  154. NvRegTransmitterStatus = 0x088,
  155. #define NVREG_XMITSTAT_BUSY 0x01
  156. NvRegPacketFilterFlags = 0x8c,
  157. #define NVREG_PFF_PAUSE_RX 0x08
  158. #define NVREG_PFF_ALWAYS 0x7F0000
  159. #define NVREG_PFF_PROMISC 0x80
  160. #define NVREG_PFF_MYADDR 0x20
  161. #define NVREG_PFF_LOOPBACK 0x10
  162. NvRegOffloadConfig = 0x90,
  163. #define NVREG_OFFLOAD_HOMEPHY 0x601
  164. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  165. NvRegReceiverControl = 0x094,
  166. #define NVREG_RCVCTL_START 0x01
  167. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  168. NvRegReceiverStatus = 0x98,
  169. #define NVREG_RCVSTAT_BUSY 0x01
  170. NvRegSlotTime = 0x9c,
  171. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  172. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  173. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  174. #define NVREG_SLOTTIME_HALF 0x0000ff00
  175. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  176. #define NVREG_SLOTTIME_MASK 0x000000ff
  177. NvRegTxDeferral = 0xA0,
  178. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  179. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  180. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  181. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  183. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  184. NvRegRxDeferral = 0xA4,
  185. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  186. NvRegMacAddrA = 0xA8,
  187. NvRegMacAddrB = 0xAC,
  188. NvRegMulticastAddrA = 0xB0,
  189. #define NVREG_MCASTADDRA_FORCE 0x01
  190. NvRegMulticastAddrB = 0xB4,
  191. NvRegMulticastMaskA = 0xB8,
  192. #define NVREG_MCASTMASKA_NONE 0xffffffff
  193. NvRegMulticastMaskB = 0xBC,
  194. #define NVREG_MCASTMASKB_NONE 0xffff
  195. NvRegPhyInterface = 0xC0,
  196. #define PHY_RGMII 0x10000000
  197. NvRegBackOffControl = 0xC4,
  198. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  199. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  200. #define NVREG_BKOFFCTRL_SELECT 24
  201. #define NVREG_BKOFFCTRL_GEAR 12
  202. NvRegTxRingPhysAddr = 0x100,
  203. NvRegRxRingPhysAddr = 0x104,
  204. NvRegRingSizes = 0x108,
  205. #define NVREG_RINGSZ_TXSHIFT 0
  206. #define NVREG_RINGSZ_RXSHIFT 16
  207. NvRegTransmitPoll = 0x10c,
  208. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  209. NvRegLinkSpeed = 0x110,
  210. #define NVREG_LINKSPEED_FORCE 0x10000
  211. #define NVREG_LINKSPEED_10 1000
  212. #define NVREG_LINKSPEED_100 100
  213. #define NVREG_LINKSPEED_1000 50
  214. #define NVREG_LINKSPEED_MASK (0xFFF)
  215. NvRegUnknownSetupReg5 = 0x130,
  216. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  217. NvRegTxWatermark = 0x13c,
  218. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  219. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  220. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  221. NvRegTxRxControl = 0x144,
  222. #define NVREG_TXRXCTL_KICK 0x0001
  223. #define NVREG_TXRXCTL_BIT1 0x0002
  224. #define NVREG_TXRXCTL_BIT2 0x0004
  225. #define NVREG_TXRXCTL_IDLE 0x0008
  226. #define NVREG_TXRXCTL_RESET 0x0010
  227. #define NVREG_TXRXCTL_RXCHECK 0x0400
  228. #define NVREG_TXRXCTL_DESC_1 0
  229. #define NVREG_TXRXCTL_DESC_2 0x002100
  230. #define NVREG_TXRXCTL_DESC_3 0xc02200
  231. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  232. #define NVREG_TXRXCTL_VLANINS 0x00080
  233. NvRegTxRingPhysAddrHigh = 0x148,
  234. NvRegRxRingPhysAddrHigh = 0x14C,
  235. NvRegTxPauseFrame = 0x170,
  236. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  240. NvRegTxPauseFrameLimit = 0x174,
  241. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  242. NvRegMIIStatus = 0x180,
  243. #define NVREG_MIISTAT_ERROR 0x0001
  244. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  245. #define NVREG_MIISTAT_MASK_RW 0x0007
  246. #define NVREG_MIISTAT_MASK_ALL 0x000f
  247. NvRegMIIMask = 0x184,
  248. #define NVREG_MII_LINKCHANGE 0x0008
  249. NvRegAdapterControl = 0x188,
  250. #define NVREG_ADAPTCTL_START 0x02
  251. #define NVREG_ADAPTCTL_LINKUP 0x04
  252. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  253. #define NVREG_ADAPTCTL_RUNNING 0x100000
  254. #define NVREG_ADAPTCTL_PHYSHIFT 24
  255. NvRegMIISpeed = 0x18c,
  256. #define NVREG_MIISPEED_BIT8 (1<<8)
  257. #define NVREG_MIIDELAY 5
  258. NvRegMIIControl = 0x190,
  259. #define NVREG_MIICTL_INUSE 0x08000
  260. #define NVREG_MIICTL_WRITE 0x00400
  261. #define NVREG_MIICTL_ADDRSHIFT 5
  262. NvRegMIIData = 0x194,
  263. NvRegTxUnicast = 0x1a0,
  264. NvRegTxMulticast = 0x1a4,
  265. NvRegTxBroadcast = 0x1a8,
  266. NvRegWakeUpFlags = 0x200,
  267. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  268. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  269. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  270. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  271. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  272. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  273. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  277. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  278. NvRegMgmtUnitGetVersion = 0x204,
  279. #define NVREG_MGMTUNITGETVERSION 0x01
  280. NvRegMgmtUnitVersion = 0x208,
  281. #define NVREG_MGMTUNITVERSION 0x08
  282. NvRegPowerCap = 0x268,
  283. #define NVREG_POWERCAP_D3SUPP (1<<30)
  284. #define NVREG_POWERCAP_D2SUPP (1<<26)
  285. #define NVREG_POWERCAP_D1SUPP (1<<25)
  286. NvRegPowerState = 0x26c,
  287. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  288. #define NVREG_POWERSTATE_VALID 0x0100
  289. #define NVREG_POWERSTATE_MASK 0x0003
  290. #define NVREG_POWERSTATE_D0 0x0000
  291. #define NVREG_POWERSTATE_D1 0x0001
  292. #define NVREG_POWERSTATE_D2 0x0002
  293. #define NVREG_POWERSTATE_D3 0x0003
  294. NvRegMgmtUnitControl = 0x278,
  295. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  296. NvRegTxCnt = 0x280,
  297. NvRegTxZeroReXmt = 0x284,
  298. NvRegTxOneReXmt = 0x288,
  299. NvRegTxManyReXmt = 0x28c,
  300. NvRegTxLateCol = 0x290,
  301. NvRegTxUnderflow = 0x294,
  302. NvRegTxLossCarrier = 0x298,
  303. NvRegTxExcessDef = 0x29c,
  304. NvRegTxRetryErr = 0x2a0,
  305. NvRegRxFrameErr = 0x2a4,
  306. NvRegRxExtraByte = 0x2a8,
  307. NvRegRxLateCol = 0x2ac,
  308. NvRegRxRunt = 0x2b0,
  309. NvRegRxFrameTooLong = 0x2b4,
  310. NvRegRxOverflow = 0x2b8,
  311. NvRegRxFCSErr = 0x2bc,
  312. NvRegRxFrameAlignErr = 0x2c0,
  313. NvRegRxLenErr = 0x2c4,
  314. NvRegRxUnicast = 0x2c8,
  315. NvRegRxMulticast = 0x2cc,
  316. NvRegRxBroadcast = 0x2d0,
  317. NvRegTxDef = 0x2d4,
  318. NvRegTxFrame = 0x2d8,
  319. NvRegRxCnt = 0x2dc,
  320. NvRegTxPause = 0x2e0,
  321. NvRegRxPause = 0x2e4,
  322. NvRegRxDropFrame = 0x2e8,
  323. NvRegVlanControl = 0x300,
  324. #define NVREG_VLANCONTROL_ENABLE 0x2000
  325. NvRegMSIXMap0 = 0x3e0,
  326. NvRegMSIXMap1 = 0x3e4,
  327. NvRegMSIXIrqStatus = 0x3f0,
  328. NvRegPowerState2 = 0x600,
  329. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  330. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  331. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  332. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  333. };
  334. /* Big endian: should work, but is untested */
  335. struct ring_desc {
  336. __le32 buf;
  337. __le32 flaglen;
  338. };
  339. struct ring_desc_ex {
  340. __le32 bufhigh;
  341. __le32 buflow;
  342. __le32 txvlan;
  343. __le32 flaglen;
  344. };
  345. union ring_type {
  346. struct ring_desc *orig;
  347. struct ring_desc_ex *ex;
  348. };
  349. #define FLAG_MASK_V1 0xffff0000
  350. #define FLAG_MASK_V2 0xffffc000
  351. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  352. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  353. #define NV_TX_LASTPACKET (1<<16)
  354. #define NV_TX_RETRYERROR (1<<19)
  355. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  356. #define NV_TX_FORCED_INTERRUPT (1<<24)
  357. #define NV_TX_DEFERRED (1<<26)
  358. #define NV_TX_CARRIERLOST (1<<27)
  359. #define NV_TX_LATECOLLISION (1<<28)
  360. #define NV_TX_UNDERFLOW (1<<29)
  361. #define NV_TX_ERROR (1<<30)
  362. #define NV_TX_VALID (1<<31)
  363. #define NV_TX2_LASTPACKET (1<<29)
  364. #define NV_TX2_RETRYERROR (1<<18)
  365. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  366. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  367. #define NV_TX2_DEFERRED (1<<25)
  368. #define NV_TX2_CARRIERLOST (1<<26)
  369. #define NV_TX2_LATECOLLISION (1<<27)
  370. #define NV_TX2_UNDERFLOW (1<<28)
  371. /* error and valid are the same for both */
  372. #define NV_TX2_ERROR (1<<30)
  373. #define NV_TX2_VALID (1<<31)
  374. #define NV_TX2_TSO (1<<28)
  375. #define NV_TX2_TSO_SHIFT 14
  376. #define NV_TX2_TSO_MAX_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  378. #define NV_TX2_CHECKSUM_L3 (1<<27)
  379. #define NV_TX2_CHECKSUM_L4 (1<<26)
  380. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  381. #define NV_RX_DESCRIPTORVALID (1<<16)
  382. #define NV_RX_MISSEDFRAME (1<<17)
  383. #define NV_RX_SUBSTRACT1 (1<<18)
  384. #define NV_RX_ERROR1 (1<<23)
  385. #define NV_RX_ERROR2 (1<<24)
  386. #define NV_RX_ERROR3 (1<<25)
  387. #define NV_RX_ERROR4 (1<<26)
  388. #define NV_RX_CRCERR (1<<27)
  389. #define NV_RX_OVERFLOW (1<<28)
  390. #define NV_RX_FRAMINGERR (1<<29)
  391. #define NV_RX_ERROR (1<<30)
  392. #define NV_RX_AVAIL (1<<31)
  393. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  394. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  395. #define NV_RX2_CHECKSUM_IP (0x10000000)
  396. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  397. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  398. #define NV_RX2_DESCRIPTORVALID (1<<29)
  399. #define NV_RX2_SUBSTRACT1 (1<<25)
  400. #define NV_RX2_ERROR1 (1<<18)
  401. #define NV_RX2_ERROR2 (1<<19)
  402. #define NV_RX2_ERROR3 (1<<20)
  403. #define NV_RX2_ERROR4 (1<<21)
  404. #define NV_RX2_CRCERR (1<<22)
  405. #define NV_RX2_OVERFLOW (1<<23)
  406. #define NV_RX2_FRAMINGERR (1<<24)
  407. /* error and avail are the same for both */
  408. #define NV_RX2_ERROR (1<<30)
  409. #define NV_RX2_AVAIL (1<<31)
  410. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  411. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  412. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  413. /* Miscellaneous hardware related defines: */
  414. #define NV_PCI_REGSZ_VER1 0x270
  415. #define NV_PCI_REGSZ_VER2 0x2d4
  416. #define NV_PCI_REGSZ_VER3 0x604
  417. #define NV_PCI_REGSZ_MAX 0x604
  418. /* various timeout delays: all in usec */
  419. #define NV_TXRX_RESET_DELAY 4
  420. #define NV_TXSTOP_DELAY1 10
  421. #define NV_TXSTOP_DELAY1MAX 500000
  422. #define NV_TXSTOP_DELAY2 100
  423. #define NV_RXSTOP_DELAY1 10
  424. #define NV_RXSTOP_DELAY1MAX 500000
  425. #define NV_RXSTOP_DELAY2 100
  426. #define NV_SETUP5_DELAY 5
  427. #define NV_SETUP5_DELAYMAX 50000
  428. #define NV_POWERUP_DELAY 5
  429. #define NV_POWERUP_DELAYMAX 5000
  430. #define NV_MIIBUSY_DELAY 50
  431. #define NV_MIIPHY_DELAY 10
  432. #define NV_MIIPHY_DELAYMAX 10000
  433. #define NV_MAC_RESET_DELAY 64
  434. #define NV_WAKEUPPATTERNS 5
  435. #define NV_WAKEUPMASKENTRIES 4
  436. /* General driver defaults */
  437. #define NV_WATCHDOG_TIMEO (5*HZ)
  438. #define RX_RING_DEFAULT 512
  439. #define TX_RING_DEFAULT 256
  440. #define RX_RING_MIN 128
  441. #define TX_RING_MIN 64
  442. #define RING_MAX_DESC_VER_1 1024
  443. #define RING_MAX_DESC_VER_2_3 16384
  444. /* rx/tx mac addr + type + vlan + align + slack*/
  445. #define NV_RX_HEADERS (64)
  446. /* even more slack. */
  447. #define NV_RX_ALLOC_PAD (64)
  448. /* maximum mtu size */
  449. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  450. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  451. #define OOM_REFILL (1+HZ/20)
  452. #define POLL_WAIT (1+HZ/100)
  453. #define LINK_TIMEOUT (3*HZ)
  454. #define STATS_INTERVAL (10*HZ)
  455. /*
  456. * desc_ver values:
  457. * The nic supports three different descriptor types:
  458. * - DESC_VER_1: Original
  459. * - DESC_VER_2: support for jumbo frames.
  460. * - DESC_VER_3: 64-bit format.
  461. */
  462. #define DESC_VER_1 1
  463. #define DESC_VER_2 2
  464. #define DESC_VER_3 3
  465. /* PHY defines */
  466. #define PHY_OUI_MARVELL 0x5043
  467. #define PHY_OUI_CICADA 0x03f1
  468. #define PHY_OUI_VITESSE 0x01c1
  469. #define PHY_OUI_REALTEK 0x0732
  470. #define PHY_OUI_REALTEK2 0x0020
  471. #define PHYID1_OUI_MASK 0x03ff
  472. #define PHYID1_OUI_SHFT 6
  473. #define PHYID2_OUI_MASK 0xfc00
  474. #define PHYID2_OUI_SHFT 10
  475. #define PHYID2_MODEL_MASK 0x03f0
  476. #define PHY_MODEL_REALTEK_8211 0x0110
  477. #define PHY_REV_MASK 0x0001
  478. #define PHY_REV_REALTEK_8211B 0x0000
  479. #define PHY_REV_REALTEK_8211C 0x0001
  480. #define PHY_MODEL_REALTEK_8201 0x0200
  481. #define PHY_MODEL_MARVELL_E3016 0x0220
  482. #define PHY_MARVELL_E3016_INITMASK 0x0300
  483. #define PHY_CICADA_INIT1 0x0f000
  484. #define PHY_CICADA_INIT2 0x0e00
  485. #define PHY_CICADA_INIT3 0x01000
  486. #define PHY_CICADA_INIT4 0x0200
  487. #define PHY_CICADA_INIT5 0x0004
  488. #define PHY_CICADA_INIT6 0x02000
  489. #define PHY_VITESSE_INIT_REG1 0x1f
  490. #define PHY_VITESSE_INIT_REG2 0x10
  491. #define PHY_VITESSE_INIT_REG3 0x11
  492. #define PHY_VITESSE_INIT_REG4 0x12
  493. #define PHY_VITESSE_INIT_MSK1 0xc
  494. #define PHY_VITESSE_INIT_MSK2 0x0180
  495. #define PHY_VITESSE_INIT1 0x52b5
  496. #define PHY_VITESSE_INIT2 0xaf8a
  497. #define PHY_VITESSE_INIT3 0x8
  498. #define PHY_VITESSE_INIT4 0x8f8a
  499. #define PHY_VITESSE_INIT5 0xaf86
  500. #define PHY_VITESSE_INIT6 0x8f86
  501. #define PHY_VITESSE_INIT7 0xaf82
  502. #define PHY_VITESSE_INIT8 0x0100
  503. #define PHY_VITESSE_INIT9 0x8f82
  504. #define PHY_VITESSE_INIT10 0x0
  505. #define PHY_REALTEK_INIT_REG1 0x1f
  506. #define PHY_REALTEK_INIT_REG2 0x19
  507. #define PHY_REALTEK_INIT_REG3 0x13
  508. #define PHY_REALTEK_INIT_REG4 0x14
  509. #define PHY_REALTEK_INIT_REG5 0x18
  510. #define PHY_REALTEK_INIT_REG6 0x11
  511. #define PHY_REALTEK_INIT_REG7 0x01
  512. #define PHY_REALTEK_INIT1 0x0000
  513. #define PHY_REALTEK_INIT2 0x8e00
  514. #define PHY_REALTEK_INIT3 0x0001
  515. #define PHY_REALTEK_INIT4 0xad17
  516. #define PHY_REALTEK_INIT5 0xfb54
  517. #define PHY_REALTEK_INIT6 0xf5c7
  518. #define PHY_REALTEK_INIT7 0x1000
  519. #define PHY_REALTEK_INIT8 0x0003
  520. #define PHY_REALTEK_INIT9 0x0008
  521. #define PHY_REALTEK_INIT10 0x0005
  522. #define PHY_REALTEK_INIT11 0x0200
  523. #define PHY_REALTEK_INIT_MSK1 0x0003
  524. #define PHY_GIGABIT 0x0100
  525. #define PHY_TIMEOUT 0x1
  526. #define PHY_ERROR 0x2
  527. #define PHY_100 0x1
  528. #define PHY_1000 0x2
  529. #define PHY_HALF 0x100
  530. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  531. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  532. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  533. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  534. #define NV_PAUSEFRAME_RX_REQ 0x0010
  535. #define NV_PAUSEFRAME_TX_REQ 0x0020
  536. #define NV_PAUSEFRAME_AUTONEG 0x0040
  537. /* MSI/MSI-X defines */
  538. #define NV_MSI_X_MAX_VECTORS 8
  539. #define NV_MSI_X_VECTORS_MASK 0x000f
  540. #define NV_MSI_CAPABLE 0x0010
  541. #define NV_MSI_X_CAPABLE 0x0020
  542. #define NV_MSI_ENABLED 0x0040
  543. #define NV_MSI_X_ENABLED 0x0080
  544. #define NV_MSI_X_VECTOR_ALL 0x0
  545. #define NV_MSI_X_VECTOR_RX 0x0
  546. #define NV_MSI_X_VECTOR_TX 0x1
  547. #define NV_MSI_X_VECTOR_OTHER 0x2
  548. #define NV_MSI_PRIV_OFFSET 0x68
  549. #define NV_MSI_PRIV_VALUE 0xffffffff
  550. #define NV_RESTART_TX 0x1
  551. #define NV_RESTART_RX 0x2
  552. #define NV_TX_LIMIT_COUNT 16
  553. #define NV_DYNAMIC_THRESHOLD 4
  554. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  555. /* statistics */
  556. struct nv_ethtool_str {
  557. char name[ETH_GSTRING_LEN];
  558. };
  559. static const struct nv_ethtool_str nv_estats_str[] = {
  560. { "tx_bytes" },
  561. { "tx_zero_rexmt" },
  562. { "tx_one_rexmt" },
  563. { "tx_many_rexmt" },
  564. { "tx_late_collision" },
  565. { "tx_fifo_errors" },
  566. { "tx_carrier_errors" },
  567. { "tx_excess_deferral" },
  568. { "tx_retry_error" },
  569. { "rx_frame_error" },
  570. { "rx_extra_byte" },
  571. { "rx_late_collision" },
  572. { "rx_runt" },
  573. { "rx_frame_too_long" },
  574. { "rx_over_errors" },
  575. { "rx_crc_errors" },
  576. { "rx_frame_align_error" },
  577. { "rx_length_error" },
  578. { "rx_unicast" },
  579. { "rx_multicast" },
  580. { "rx_broadcast" },
  581. { "rx_packets" },
  582. { "rx_errors_total" },
  583. { "tx_errors_total" },
  584. /* version 2 stats */
  585. { "tx_deferral" },
  586. { "tx_packets" },
  587. { "rx_bytes" },
  588. { "tx_pause" },
  589. { "rx_pause" },
  590. { "rx_drop_frame" },
  591. /* version 3 stats */
  592. { "tx_unicast" },
  593. { "tx_multicast" },
  594. { "tx_broadcast" }
  595. };
  596. struct nv_ethtool_stats {
  597. u64 tx_bytes;
  598. u64 tx_zero_rexmt;
  599. u64 tx_one_rexmt;
  600. u64 tx_many_rexmt;
  601. u64 tx_late_collision;
  602. u64 tx_fifo_errors;
  603. u64 tx_carrier_errors;
  604. u64 tx_excess_deferral;
  605. u64 tx_retry_error;
  606. u64 rx_frame_error;
  607. u64 rx_extra_byte;
  608. u64 rx_late_collision;
  609. u64 rx_runt;
  610. u64 rx_frame_too_long;
  611. u64 rx_over_errors;
  612. u64 rx_crc_errors;
  613. u64 rx_frame_align_error;
  614. u64 rx_length_error;
  615. u64 rx_unicast;
  616. u64 rx_multicast;
  617. u64 rx_broadcast;
  618. u64 rx_packets;
  619. u64 rx_errors_total;
  620. u64 tx_errors_total;
  621. /* version 2 stats */
  622. u64 tx_deferral;
  623. u64 tx_packets;
  624. u64 rx_bytes;
  625. u64 tx_pause;
  626. u64 rx_pause;
  627. u64 rx_drop_frame;
  628. /* version 3 stats */
  629. u64 tx_unicast;
  630. u64 tx_multicast;
  631. u64 tx_broadcast;
  632. };
  633. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  634. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  635. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  636. /* diagnostics */
  637. #define NV_TEST_COUNT_BASE 3
  638. #define NV_TEST_COUNT_EXTENDED 4
  639. static const struct nv_ethtool_str nv_etests_str[] = {
  640. { "link (online/offline)" },
  641. { "register (offline) " },
  642. { "interrupt (offline) " },
  643. { "loopback (offline) " }
  644. };
  645. struct register_test {
  646. __u32 reg;
  647. __u32 mask;
  648. };
  649. static const struct register_test nv_registers_test[] = {
  650. { NvRegUnknownSetupReg6, 0x01 },
  651. { NvRegMisc1, 0x03c },
  652. { NvRegOffloadConfig, 0x03ff },
  653. { NvRegMulticastAddrA, 0xffffffff },
  654. { NvRegTxWatermark, 0x0ff },
  655. { NvRegWakeUpFlags, 0x07777 },
  656. { 0, 0 }
  657. };
  658. struct nv_skb_map {
  659. struct sk_buff *skb;
  660. dma_addr_t dma;
  661. unsigned int dma_len:31;
  662. unsigned int dma_single:1;
  663. struct ring_desc_ex *first_tx_desc;
  664. struct nv_skb_map *next_tx_ctx;
  665. };
  666. /*
  667. * SMP locking:
  668. * All hardware access under netdev_priv(dev)->lock, except the performance
  669. * critical parts:
  670. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  671. * by the arch code for interrupts.
  672. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  673. * needs netdev_priv(dev)->lock :-(
  674. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  675. */
  676. /* in dev: base, irq */
  677. struct fe_priv {
  678. spinlock_t lock;
  679. struct net_device *dev;
  680. struct napi_struct napi;
  681. /* General data:
  682. * Locking: spin_lock(&np->lock); */
  683. struct nv_ethtool_stats estats;
  684. int in_shutdown;
  685. u32 linkspeed;
  686. int duplex;
  687. int autoneg;
  688. int fixed_mode;
  689. int phyaddr;
  690. int wolenabled;
  691. unsigned int phy_oui;
  692. unsigned int phy_model;
  693. unsigned int phy_rev;
  694. u16 gigabit;
  695. int intr_test;
  696. int recover_error;
  697. int quiet_count;
  698. /* General data: RO fields */
  699. dma_addr_t ring_addr;
  700. struct pci_dev *pci_dev;
  701. u32 orig_mac[2];
  702. u32 events;
  703. u32 irqmask;
  704. u32 desc_ver;
  705. u32 txrxctl_bits;
  706. u32 vlanctl_bits;
  707. u32 driver_data;
  708. u32 device_id;
  709. u32 register_size;
  710. u32 mac_in_use;
  711. int mgmt_version;
  712. int mgmt_sema;
  713. void __iomem *base;
  714. /* rx specific fields.
  715. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  716. */
  717. union ring_type get_rx, put_rx, first_rx, last_rx;
  718. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  719. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  720. struct nv_skb_map *rx_skb;
  721. union ring_type rx_ring;
  722. unsigned int rx_buf_sz;
  723. unsigned int pkt_limit;
  724. struct timer_list oom_kick;
  725. struct timer_list nic_poll;
  726. struct timer_list stats_poll;
  727. u32 nic_poll_irq;
  728. int rx_ring_size;
  729. /* media detection workaround.
  730. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  731. */
  732. int need_linktimer;
  733. unsigned long link_timeout;
  734. /*
  735. * tx specific fields.
  736. */
  737. union ring_type get_tx, put_tx, first_tx, last_tx;
  738. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  739. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  740. struct nv_skb_map *tx_skb;
  741. union ring_type tx_ring;
  742. u32 tx_flags;
  743. int tx_ring_size;
  744. int tx_limit;
  745. u32 tx_pkts_in_progress;
  746. struct nv_skb_map *tx_change_owner;
  747. struct nv_skb_map *tx_end_flip;
  748. int tx_stop;
  749. /* msi/msi-x fields */
  750. u32 msi_flags;
  751. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  752. /* flow control */
  753. u32 pause_flags;
  754. /* power saved state */
  755. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  756. /* for different msi-x irq type */
  757. char name_rx[IFNAMSIZ + 3]; /* -rx */
  758. char name_tx[IFNAMSIZ + 3]; /* -tx */
  759. char name_other[IFNAMSIZ + 6]; /* -other */
  760. };
  761. /*
  762. * Maximum number of loops until we assume that a bit in the irq mask
  763. * is stuck. Overridable with module param.
  764. */
  765. static int max_interrupt_work = 4;
  766. /*
  767. * Optimization can be either throuput mode or cpu mode
  768. *
  769. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  770. * CPU Mode: Interrupts are controlled by a timer.
  771. */
  772. enum {
  773. NV_OPTIMIZATION_MODE_THROUGHPUT,
  774. NV_OPTIMIZATION_MODE_CPU,
  775. NV_OPTIMIZATION_MODE_DYNAMIC
  776. };
  777. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  778. /*
  779. * Poll interval for timer irq
  780. *
  781. * This interval determines how frequent an interrupt is generated.
  782. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  783. * Min = 0, and Max = 65535
  784. */
  785. static int poll_interval = -1;
  786. /*
  787. * MSI interrupts
  788. */
  789. enum {
  790. NV_MSI_INT_DISABLED,
  791. NV_MSI_INT_ENABLED
  792. };
  793. static int msi = NV_MSI_INT_ENABLED;
  794. /*
  795. * MSIX interrupts
  796. */
  797. enum {
  798. NV_MSIX_INT_DISABLED,
  799. NV_MSIX_INT_ENABLED
  800. };
  801. static int msix = NV_MSIX_INT_ENABLED;
  802. /*
  803. * DMA 64bit
  804. */
  805. enum {
  806. NV_DMA_64BIT_DISABLED,
  807. NV_DMA_64BIT_ENABLED
  808. };
  809. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  810. /*
  811. * Crossover Detection
  812. * Realtek 8201 phy + some OEM boards do not work properly.
  813. */
  814. enum {
  815. NV_CROSSOVER_DETECTION_DISABLED,
  816. NV_CROSSOVER_DETECTION_ENABLED
  817. };
  818. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  819. /*
  820. * Power down phy when interface is down (persists through reboot;
  821. * older Linux and other OSes may not power it up again)
  822. */
  823. static int phy_power_down;
  824. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  825. {
  826. return netdev_priv(dev);
  827. }
  828. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  829. {
  830. return ((struct fe_priv *)netdev_priv(dev))->base;
  831. }
  832. static inline void pci_push(u8 __iomem *base)
  833. {
  834. /* force out pending posted writes */
  835. readl(base);
  836. }
  837. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  838. {
  839. return le32_to_cpu(prd->flaglen)
  840. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  841. }
  842. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  843. {
  844. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  845. }
  846. static bool nv_optimized(struct fe_priv *np)
  847. {
  848. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  849. return false;
  850. return true;
  851. }
  852. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  853. int delay, int delaymax)
  854. {
  855. u8 __iomem *base = get_hwbase(dev);
  856. pci_push(base);
  857. do {
  858. udelay(delay);
  859. delaymax -= delay;
  860. if (delaymax < 0)
  861. return 1;
  862. } while ((readl(base + offset) & mask) != target);
  863. return 0;
  864. }
  865. #define NV_SETUP_RX_RING 0x01
  866. #define NV_SETUP_TX_RING 0x02
  867. static inline u32 dma_low(dma_addr_t addr)
  868. {
  869. return addr;
  870. }
  871. static inline u32 dma_high(dma_addr_t addr)
  872. {
  873. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  874. }
  875. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  876. {
  877. struct fe_priv *np = get_nvpriv(dev);
  878. u8 __iomem *base = get_hwbase(dev);
  879. if (!nv_optimized(np)) {
  880. if (rxtx_flags & NV_SETUP_RX_RING)
  881. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  882. if (rxtx_flags & NV_SETUP_TX_RING)
  883. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  884. } else {
  885. if (rxtx_flags & NV_SETUP_RX_RING) {
  886. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  887. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  888. }
  889. if (rxtx_flags & NV_SETUP_TX_RING) {
  890. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  891. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  892. }
  893. }
  894. }
  895. static void free_rings(struct net_device *dev)
  896. {
  897. struct fe_priv *np = get_nvpriv(dev);
  898. if (!nv_optimized(np)) {
  899. if (np->rx_ring.orig)
  900. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  901. np->rx_ring.orig, np->ring_addr);
  902. } else {
  903. if (np->rx_ring.ex)
  904. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  905. np->rx_ring.ex, np->ring_addr);
  906. }
  907. kfree(np->rx_skb);
  908. kfree(np->tx_skb);
  909. }
  910. static int using_multi_irqs(struct net_device *dev)
  911. {
  912. struct fe_priv *np = get_nvpriv(dev);
  913. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  914. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  915. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  916. return 0;
  917. else
  918. return 1;
  919. }
  920. static void nv_txrx_gate(struct net_device *dev, bool gate)
  921. {
  922. struct fe_priv *np = get_nvpriv(dev);
  923. u8 __iomem *base = get_hwbase(dev);
  924. u32 powerstate;
  925. if (!np->mac_in_use &&
  926. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  927. powerstate = readl(base + NvRegPowerState2);
  928. if (gate)
  929. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  930. else
  931. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  932. writel(powerstate, base + NvRegPowerState2);
  933. }
  934. }
  935. static void nv_enable_irq(struct net_device *dev)
  936. {
  937. struct fe_priv *np = get_nvpriv(dev);
  938. if (!using_multi_irqs(dev)) {
  939. if (np->msi_flags & NV_MSI_X_ENABLED)
  940. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  941. else
  942. enable_irq(np->pci_dev->irq);
  943. } else {
  944. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  945. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  946. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  947. }
  948. }
  949. static void nv_disable_irq(struct net_device *dev)
  950. {
  951. struct fe_priv *np = get_nvpriv(dev);
  952. if (!using_multi_irqs(dev)) {
  953. if (np->msi_flags & NV_MSI_X_ENABLED)
  954. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  955. else
  956. disable_irq(np->pci_dev->irq);
  957. } else {
  958. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  959. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  960. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  961. }
  962. }
  963. /* In MSIX mode, a write to irqmask behaves as XOR */
  964. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  965. {
  966. u8 __iomem *base = get_hwbase(dev);
  967. writel(mask, base + NvRegIrqMask);
  968. }
  969. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  970. {
  971. struct fe_priv *np = get_nvpriv(dev);
  972. u8 __iomem *base = get_hwbase(dev);
  973. if (np->msi_flags & NV_MSI_X_ENABLED) {
  974. writel(mask, base + NvRegIrqMask);
  975. } else {
  976. if (np->msi_flags & NV_MSI_ENABLED)
  977. writel(0, base + NvRegMSIIrqMask);
  978. writel(0, base + NvRegIrqMask);
  979. }
  980. }
  981. static void nv_napi_enable(struct net_device *dev)
  982. {
  983. struct fe_priv *np = get_nvpriv(dev);
  984. napi_enable(&np->napi);
  985. }
  986. static void nv_napi_disable(struct net_device *dev)
  987. {
  988. struct fe_priv *np = get_nvpriv(dev);
  989. napi_disable(&np->napi);
  990. }
  991. #define MII_READ (-1)
  992. /* mii_rw: read/write a register on the PHY.
  993. *
  994. * Caller must guarantee serialization
  995. */
  996. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  997. {
  998. u8 __iomem *base = get_hwbase(dev);
  999. u32 reg;
  1000. int retval;
  1001. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1002. reg = readl(base + NvRegMIIControl);
  1003. if (reg & NVREG_MIICTL_INUSE) {
  1004. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1005. udelay(NV_MIIBUSY_DELAY);
  1006. }
  1007. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1008. if (value != MII_READ) {
  1009. writel(value, base + NvRegMIIData);
  1010. reg |= NVREG_MIICTL_WRITE;
  1011. }
  1012. writel(reg, base + NvRegMIIControl);
  1013. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1014. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1015. retval = -1;
  1016. } else if (value != MII_READ) {
  1017. /* it was a write operation - fewer failures are detectable */
  1018. retval = 0;
  1019. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1020. retval = -1;
  1021. } else {
  1022. retval = readl(base + NvRegMIIData);
  1023. }
  1024. return retval;
  1025. }
  1026. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1027. {
  1028. struct fe_priv *np = netdev_priv(dev);
  1029. u32 miicontrol;
  1030. unsigned int tries = 0;
  1031. miicontrol = BMCR_RESET | bmcr_setup;
  1032. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1033. return -1;
  1034. /* wait for 500ms */
  1035. msleep(500);
  1036. /* must wait till reset is deasserted */
  1037. while (miicontrol & BMCR_RESET) {
  1038. usleep_range(10000, 20000);
  1039. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1040. /* FIXME: 100 tries seem excessive */
  1041. if (tries++ > 100)
  1042. return -1;
  1043. }
  1044. return 0;
  1045. }
  1046. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1047. {
  1048. static const struct {
  1049. int reg;
  1050. int init;
  1051. } ri[] = {
  1052. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1053. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1054. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1055. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1056. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1057. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1058. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1059. };
  1060. int i;
  1061. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1062. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1063. return PHY_ERROR;
  1064. }
  1065. return 0;
  1066. }
  1067. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1068. {
  1069. u32 reg;
  1070. u8 __iomem *base = get_hwbase(dev);
  1071. u32 powerstate = readl(base + NvRegPowerState2);
  1072. /* need to perform hw phy reset */
  1073. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1074. writel(powerstate, base + NvRegPowerState2);
  1075. msleep(25);
  1076. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1077. writel(powerstate, base + NvRegPowerState2);
  1078. msleep(25);
  1079. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1080. reg |= PHY_REALTEK_INIT9;
  1081. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1082. return PHY_ERROR;
  1083. if (mii_rw(dev, np->phyaddr,
  1084. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1085. return PHY_ERROR;
  1086. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1087. if (!(reg & PHY_REALTEK_INIT11)) {
  1088. reg |= PHY_REALTEK_INIT11;
  1089. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1090. return PHY_ERROR;
  1091. }
  1092. if (mii_rw(dev, np->phyaddr,
  1093. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1094. return PHY_ERROR;
  1095. return 0;
  1096. }
  1097. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1098. {
  1099. u32 phy_reserved;
  1100. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1101. phy_reserved = mii_rw(dev, np->phyaddr,
  1102. PHY_REALTEK_INIT_REG6, MII_READ);
  1103. phy_reserved |= PHY_REALTEK_INIT7;
  1104. if (mii_rw(dev, np->phyaddr,
  1105. PHY_REALTEK_INIT_REG6, phy_reserved))
  1106. return PHY_ERROR;
  1107. }
  1108. return 0;
  1109. }
  1110. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1111. {
  1112. u32 phy_reserved;
  1113. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1114. if (mii_rw(dev, np->phyaddr,
  1115. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1116. return PHY_ERROR;
  1117. phy_reserved = mii_rw(dev, np->phyaddr,
  1118. PHY_REALTEK_INIT_REG2, MII_READ);
  1119. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1120. phy_reserved |= PHY_REALTEK_INIT3;
  1121. if (mii_rw(dev, np->phyaddr,
  1122. PHY_REALTEK_INIT_REG2, phy_reserved))
  1123. return PHY_ERROR;
  1124. if (mii_rw(dev, np->phyaddr,
  1125. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1126. return PHY_ERROR;
  1127. }
  1128. return 0;
  1129. }
  1130. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1131. u32 phyinterface)
  1132. {
  1133. u32 phy_reserved;
  1134. if (phyinterface & PHY_RGMII) {
  1135. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1136. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1137. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1138. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1139. return PHY_ERROR;
  1140. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1141. phy_reserved |= PHY_CICADA_INIT5;
  1142. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1143. return PHY_ERROR;
  1144. }
  1145. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1146. phy_reserved |= PHY_CICADA_INIT6;
  1147. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1148. return PHY_ERROR;
  1149. return 0;
  1150. }
  1151. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1152. {
  1153. u32 phy_reserved;
  1154. if (mii_rw(dev, np->phyaddr,
  1155. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1156. return PHY_ERROR;
  1157. if (mii_rw(dev, np->phyaddr,
  1158. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1159. return PHY_ERROR;
  1160. phy_reserved = mii_rw(dev, np->phyaddr,
  1161. PHY_VITESSE_INIT_REG4, MII_READ);
  1162. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1163. return PHY_ERROR;
  1164. phy_reserved = mii_rw(dev, np->phyaddr,
  1165. PHY_VITESSE_INIT_REG3, MII_READ);
  1166. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1167. phy_reserved |= PHY_VITESSE_INIT3;
  1168. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1169. return PHY_ERROR;
  1170. if (mii_rw(dev, np->phyaddr,
  1171. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1172. return PHY_ERROR;
  1173. if (mii_rw(dev, np->phyaddr,
  1174. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1175. return PHY_ERROR;
  1176. phy_reserved = mii_rw(dev, np->phyaddr,
  1177. PHY_VITESSE_INIT_REG4, MII_READ);
  1178. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1179. phy_reserved |= PHY_VITESSE_INIT3;
  1180. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1181. return PHY_ERROR;
  1182. phy_reserved = mii_rw(dev, np->phyaddr,
  1183. PHY_VITESSE_INIT_REG3, MII_READ);
  1184. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1185. return PHY_ERROR;
  1186. if (mii_rw(dev, np->phyaddr,
  1187. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1188. return PHY_ERROR;
  1189. if (mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1191. return PHY_ERROR;
  1192. phy_reserved = mii_rw(dev, np->phyaddr,
  1193. PHY_VITESSE_INIT_REG4, MII_READ);
  1194. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1195. return PHY_ERROR;
  1196. phy_reserved = mii_rw(dev, np->phyaddr,
  1197. PHY_VITESSE_INIT_REG3, MII_READ);
  1198. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1199. phy_reserved |= PHY_VITESSE_INIT8;
  1200. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1201. return PHY_ERROR;
  1202. if (mii_rw(dev, np->phyaddr,
  1203. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1204. return PHY_ERROR;
  1205. if (mii_rw(dev, np->phyaddr,
  1206. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1207. return PHY_ERROR;
  1208. return 0;
  1209. }
  1210. static int phy_init(struct net_device *dev)
  1211. {
  1212. struct fe_priv *np = get_nvpriv(dev);
  1213. u8 __iomem *base = get_hwbase(dev);
  1214. u32 phyinterface;
  1215. u32 mii_status, mii_control, mii_control_1000, reg;
  1216. /* phy errata for E3016 phy */
  1217. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1218. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1219. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1220. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1221. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1222. pci_name(np->pci_dev));
  1223. return PHY_ERROR;
  1224. }
  1225. }
  1226. if (np->phy_oui == PHY_OUI_REALTEK) {
  1227. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1228. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1229. if (init_realtek_8211b(dev, np)) {
  1230. netdev_info(dev, "%s: phy init failed\n",
  1231. pci_name(np->pci_dev));
  1232. return PHY_ERROR;
  1233. }
  1234. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1235. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1236. if (init_realtek_8211c(dev, np)) {
  1237. netdev_info(dev, "%s: phy init failed\n",
  1238. pci_name(np->pci_dev));
  1239. return PHY_ERROR;
  1240. }
  1241. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1242. if (init_realtek_8201(dev, np)) {
  1243. netdev_info(dev, "%s: phy init failed\n",
  1244. pci_name(np->pci_dev));
  1245. return PHY_ERROR;
  1246. }
  1247. }
  1248. }
  1249. /* set advertise register */
  1250. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1251. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1252. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1253. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1254. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1255. netdev_info(dev, "%s: phy write to advertise failed\n",
  1256. pci_name(np->pci_dev));
  1257. return PHY_ERROR;
  1258. }
  1259. /* get phy interface type */
  1260. phyinterface = readl(base + NvRegPhyInterface);
  1261. /* see if gigabit phy */
  1262. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1263. if (mii_status & PHY_GIGABIT) {
  1264. np->gigabit = PHY_GIGABIT;
  1265. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1266. MII_CTRL1000, MII_READ);
  1267. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1268. if (phyinterface & PHY_RGMII)
  1269. mii_control_1000 |= ADVERTISE_1000FULL;
  1270. else
  1271. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1272. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1273. netdev_info(dev, "%s: phy init failed\n",
  1274. pci_name(np->pci_dev));
  1275. return PHY_ERROR;
  1276. }
  1277. } else
  1278. np->gigabit = 0;
  1279. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1280. mii_control |= BMCR_ANENABLE;
  1281. if (np->phy_oui == PHY_OUI_REALTEK &&
  1282. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1283. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1284. /* start autoneg since we already performed hw reset above */
  1285. mii_control |= BMCR_ANRESTART;
  1286. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1287. netdev_info(dev, "%s: phy init failed\n",
  1288. pci_name(np->pci_dev));
  1289. return PHY_ERROR;
  1290. }
  1291. } else {
  1292. /* reset the phy
  1293. * (certain phys need bmcr to be setup with reset)
  1294. */
  1295. if (phy_reset(dev, mii_control)) {
  1296. netdev_info(dev, "%s: phy reset failed\n",
  1297. pci_name(np->pci_dev));
  1298. return PHY_ERROR;
  1299. }
  1300. }
  1301. /* phy vendor specific configuration */
  1302. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1303. if (init_cicada(dev, np, phyinterface)) {
  1304. netdev_info(dev, "%s: phy init failed\n",
  1305. pci_name(np->pci_dev));
  1306. return PHY_ERROR;
  1307. }
  1308. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1309. if (init_vitesse(dev, np)) {
  1310. netdev_info(dev, "%s: phy init failed\n",
  1311. pci_name(np->pci_dev));
  1312. return PHY_ERROR;
  1313. }
  1314. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1315. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1316. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1317. /* reset could have cleared these out, set them back */
  1318. if (init_realtek_8211b(dev, np)) {
  1319. netdev_info(dev, "%s: phy init failed\n",
  1320. pci_name(np->pci_dev));
  1321. return PHY_ERROR;
  1322. }
  1323. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1324. if (init_realtek_8201(dev, np) ||
  1325. init_realtek_8201_cross(dev, np)) {
  1326. netdev_info(dev, "%s: phy init failed\n",
  1327. pci_name(np->pci_dev));
  1328. return PHY_ERROR;
  1329. }
  1330. }
  1331. }
  1332. /* some phys clear out pause advertisement on reset, set it back */
  1333. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1334. /* restart auto negotiation, power down phy */
  1335. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1336. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1337. if (phy_power_down)
  1338. mii_control |= BMCR_PDOWN;
  1339. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1340. return PHY_ERROR;
  1341. return 0;
  1342. }
  1343. static void nv_start_rx(struct net_device *dev)
  1344. {
  1345. struct fe_priv *np = netdev_priv(dev);
  1346. u8 __iomem *base = get_hwbase(dev);
  1347. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1348. /* Already running? Stop it. */
  1349. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1350. rx_ctrl &= ~NVREG_RCVCTL_START;
  1351. writel(rx_ctrl, base + NvRegReceiverControl);
  1352. pci_push(base);
  1353. }
  1354. writel(np->linkspeed, base + NvRegLinkSpeed);
  1355. pci_push(base);
  1356. rx_ctrl |= NVREG_RCVCTL_START;
  1357. if (np->mac_in_use)
  1358. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1359. writel(rx_ctrl, base + NvRegReceiverControl);
  1360. pci_push(base);
  1361. }
  1362. static void nv_stop_rx(struct net_device *dev)
  1363. {
  1364. struct fe_priv *np = netdev_priv(dev);
  1365. u8 __iomem *base = get_hwbase(dev);
  1366. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1367. if (!np->mac_in_use)
  1368. rx_ctrl &= ~NVREG_RCVCTL_START;
  1369. else
  1370. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1371. writel(rx_ctrl, base + NvRegReceiverControl);
  1372. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1373. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1374. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1375. __func__);
  1376. udelay(NV_RXSTOP_DELAY2);
  1377. if (!np->mac_in_use)
  1378. writel(0, base + NvRegLinkSpeed);
  1379. }
  1380. static void nv_start_tx(struct net_device *dev)
  1381. {
  1382. struct fe_priv *np = netdev_priv(dev);
  1383. u8 __iomem *base = get_hwbase(dev);
  1384. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1385. tx_ctrl |= NVREG_XMITCTL_START;
  1386. if (np->mac_in_use)
  1387. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1388. writel(tx_ctrl, base + NvRegTransmitterControl);
  1389. pci_push(base);
  1390. }
  1391. static void nv_stop_tx(struct net_device *dev)
  1392. {
  1393. struct fe_priv *np = netdev_priv(dev);
  1394. u8 __iomem *base = get_hwbase(dev);
  1395. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1396. if (!np->mac_in_use)
  1397. tx_ctrl &= ~NVREG_XMITCTL_START;
  1398. else
  1399. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1400. writel(tx_ctrl, base + NvRegTransmitterControl);
  1401. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1402. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1403. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1404. __func__);
  1405. udelay(NV_TXSTOP_DELAY2);
  1406. if (!np->mac_in_use)
  1407. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1408. base + NvRegTransmitPoll);
  1409. }
  1410. static void nv_start_rxtx(struct net_device *dev)
  1411. {
  1412. nv_start_rx(dev);
  1413. nv_start_tx(dev);
  1414. }
  1415. static void nv_stop_rxtx(struct net_device *dev)
  1416. {
  1417. nv_stop_rx(dev);
  1418. nv_stop_tx(dev);
  1419. }
  1420. static void nv_txrx_reset(struct net_device *dev)
  1421. {
  1422. struct fe_priv *np = netdev_priv(dev);
  1423. u8 __iomem *base = get_hwbase(dev);
  1424. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1425. pci_push(base);
  1426. udelay(NV_TXRX_RESET_DELAY);
  1427. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1428. pci_push(base);
  1429. }
  1430. static void nv_mac_reset(struct net_device *dev)
  1431. {
  1432. struct fe_priv *np = netdev_priv(dev);
  1433. u8 __iomem *base = get_hwbase(dev);
  1434. u32 temp1, temp2, temp3;
  1435. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1436. pci_push(base);
  1437. /* save registers since they will be cleared on reset */
  1438. temp1 = readl(base + NvRegMacAddrA);
  1439. temp2 = readl(base + NvRegMacAddrB);
  1440. temp3 = readl(base + NvRegTransmitPoll);
  1441. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1442. pci_push(base);
  1443. udelay(NV_MAC_RESET_DELAY);
  1444. writel(0, base + NvRegMacReset);
  1445. pci_push(base);
  1446. udelay(NV_MAC_RESET_DELAY);
  1447. /* restore saved registers */
  1448. writel(temp1, base + NvRegMacAddrA);
  1449. writel(temp2, base + NvRegMacAddrB);
  1450. writel(temp3, base + NvRegTransmitPoll);
  1451. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1452. pci_push(base);
  1453. }
  1454. static void nv_get_hw_stats(struct net_device *dev)
  1455. {
  1456. struct fe_priv *np = netdev_priv(dev);
  1457. u8 __iomem *base = get_hwbase(dev);
  1458. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1459. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1460. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1461. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1462. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1463. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1464. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1465. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1466. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1467. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1468. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1469. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1470. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1471. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1472. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1473. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1474. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1475. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1476. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1477. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1478. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1479. np->estats.rx_packets =
  1480. np->estats.rx_unicast +
  1481. np->estats.rx_multicast +
  1482. np->estats.rx_broadcast;
  1483. np->estats.rx_errors_total =
  1484. np->estats.rx_crc_errors +
  1485. np->estats.rx_over_errors +
  1486. np->estats.rx_frame_error +
  1487. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1488. np->estats.rx_late_collision +
  1489. np->estats.rx_runt +
  1490. np->estats.rx_frame_too_long;
  1491. np->estats.tx_errors_total =
  1492. np->estats.tx_late_collision +
  1493. np->estats.tx_fifo_errors +
  1494. np->estats.tx_carrier_errors +
  1495. np->estats.tx_excess_deferral +
  1496. np->estats.tx_retry_error;
  1497. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1498. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1499. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1500. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1501. np->estats.tx_pause += readl(base + NvRegTxPause);
  1502. np->estats.rx_pause += readl(base + NvRegRxPause);
  1503. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1504. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1505. }
  1506. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1507. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1508. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1509. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1510. }
  1511. }
  1512. /*
  1513. * nv_get_stats: dev->get_stats function
  1514. * Get latest stats value from the nic.
  1515. * Called with read_lock(&dev_base_lock) held for read -
  1516. * only synchronized against unregister_netdevice.
  1517. */
  1518. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  1519. {
  1520. struct fe_priv *np = netdev_priv(dev);
  1521. /* If the nic supports hw counters then retrieve latest values */
  1522. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
  1523. nv_get_hw_stats(dev);
  1524. /* copy to net_device stats */
  1525. dev->stats.tx_packets = np->estats.tx_packets;
  1526. dev->stats.rx_bytes = np->estats.rx_bytes;
  1527. dev->stats.tx_bytes = np->estats.tx_bytes;
  1528. dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
  1529. dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
  1530. dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
  1531. dev->stats.rx_over_errors = np->estats.rx_over_errors;
  1532. dev->stats.rx_fifo_errors = np->estats.rx_drop_frame;
  1533. dev->stats.rx_errors = np->estats.rx_errors_total;
  1534. dev->stats.tx_errors = np->estats.tx_errors_total;
  1535. }
  1536. return &dev->stats;
  1537. }
  1538. /*
  1539. * nv_alloc_rx: fill rx ring entries.
  1540. * Return 1 if the allocations for the skbs failed and the
  1541. * rx engine is without Available descriptors
  1542. */
  1543. static int nv_alloc_rx(struct net_device *dev)
  1544. {
  1545. struct fe_priv *np = netdev_priv(dev);
  1546. struct ring_desc *less_rx;
  1547. less_rx = np->get_rx.orig;
  1548. if (less_rx-- == np->first_rx.orig)
  1549. less_rx = np->last_rx.orig;
  1550. while (np->put_rx.orig != less_rx) {
  1551. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1552. if (skb) {
  1553. np->put_rx_ctx->skb = skb;
  1554. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1555. skb->data,
  1556. skb_tailroom(skb),
  1557. PCI_DMA_FROMDEVICE);
  1558. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1559. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1560. wmb();
  1561. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1562. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1563. np->put_rx.orig = np->first_rx.orig;
  1564. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1565. np->put_rx_ctx = np->first_rx_ctx;
  1566. } else
  1567. return 1;
  1568. }
  1569. return 0;
  1570. }
  1571. static int nv_alloc_rx_optimized(struct net_device *dev)
  1572. {
  1573. struct fe_priv *np = netdev_priv(dev);
  1574. struct ring_desc_ex *less_rx;
  1575. less_rx = np->get_rx.ex;
  1576. if (less_rx-- == np->first_rx.ex)
  1577. less_rx = np->last_rx.ex;
  1578. while (np->put_rx.ex != less_rx) {
  1579. struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1580. if (skb) {
  1581. np->put_rx_ctx->skb = skb;
  1582. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1583. skb->data,
  1584. skb_tailroom(skb),
  1585. PCI_DMA_FROMDEVICE);
  1586. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1587. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1588. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1589. wmb();
  1590. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1591. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1592. np->put_rx.ex = np->first_rx.ex;
  1593. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1594. np->put_rx_ctx = np->first_rx_ctx;
  1595. } else
  1596. return 1;
  1597. }
  1598. return 0;
  1599. }
  1600. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1601. static void nv_do_rx_refill(unsigned long data)
  1602. {
  1603. struct net_device *dev = (struct net_device *) data;
  1604. struct fe_priv *np = netdev_priv(dev);
  1605. /* Just reschedule NAPI rx processing */
  1606. napi_schedule(&np->napi);
  1607. }
  1608. static void nv_init_rx(struct net_device *dev)
  1609. {
  1610. struct fe_priv *np = netdev_priv(dev);
  1611. int i;
  1612. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1613. if (!nv_optimized(np))
  1614. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1615. else
  1616. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1617. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1618. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1619. for (i = 0; i < np->rx_ring_size; i++) {
  1620. if (!nv_optimized(np)) {
  1621. np->rx_ring.orig[i].flaglen = 0;
  1622. np->rx_ring.orig[i].buf = 0;
  1623. } else {
  1624. np->rx_ring.ex[i].flaglen = 0;
  1625. np->rx_ring.ex[i].txvlan = 0;
  1626. np->rx_ring.ex[i].bufhigh = 0;
  1627. np->rx_ring.ex[i].buflow = 0;
  1628. }
  1629. np->rx_skb[i].skb = NULL;
  1630. np->rx_skb[i].dma = 0;
  1631. }
  1632. }
  1633. static void nv_init_tx(struct net_device *dev)
  1634. {
  1635. struct fe_priv *np = netdev_priv(dev);
  1636. int i;
  1637. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1638. if (!nv_optimized(np))
  1639. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1640. else
  1641. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1642. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1643. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1644. np->tx_pkts_in_progress = 0;
  1645. np->tx_change_owner = NULL;
  1646. np->tx_end_flip = NULL;
  1647. np->tx_stop = 0;
  1648. for (i = 0; i < np->tx_ring_size; i++) {
  1649. if (!nv_optimized(np)) {
  1650. np->tx_ring.orig[i].flaglen = 0;
  1651. np->tx_ring.orig[i].buf = 0;
  1652. } else {
  1653. np->tx_ring.ex[i].flaglen = 0;
  1654. np->tx_ring.ex[i].txvlan = 0;
  1655. np->tx_ring.ex[i].bufhigh = 0;
  1656. np->tx_ring.ex[i].buflow = 0;
  1657. }
  1658. np->tx_skb[i].skb = NULL;
  1659. np->tx_skb[i].dma = 0;
  1660. np->tx_skb[i].dma_len = 0;
  1661. np->tx_skb[i].dma_single = 0;
  1662. np->tx_skb[i].first_tx_desc = NULL;
  1663. np->tx_skb[i].next_tx_ctx = NULL;
  1664. }
  1665. }
  1666. static int nv_init_ring(struct net_device *dev)
  1667. {
  1668. struct fe_priv *np = netdev_priv(dev);
  1669. nv_init_tx(dev);
  1670. nv_init_rx(dev);
  1671. if (!nv_optimized(np))
  1672. return nv_alloc_rx(dev);
  1673. else
  1674. return nv_alloc_rx_optimized(dev);
  1675. }
  1676. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1677. {
  1678. if (tx_skb->dma) {
  1679. if (tx_skb->dma_single)
  1680. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1681. tx_skb->dma_len,
  1682. PCI_DMA_TODEVICE);
  1683. else
  1684. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1685. tx_skb->dma_len,
  1686. PCI_DMA_TODEVICE);
  1687. tx_skb->dma = 0;
  1688. }
  1689. }
  1690. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1691. {
  1692. nv_unmap_txskb(np, tx_skb);
  1693. if (tx_skb->skb) {
  1694. dev_kfree_skb_any(tx_skb->skb);
  1695. tx_skb->skb = NULL;
  1696. return 1;
  1697. }
  1698. return 0;
  1699. }
  1700. static void nv_drain_tx(struct net_device *dev)
  1701. {
  1702. struct fe_priv *np = netdev_priv(dev);
  1703. unsigned int i;
  1704. for (i = 0; i < np->tx_ring_size; i++) {
  1705. if (!nv_optimized(np)) {
  1706. np->tx_ring.orig[i].flaglen = 0;
  1707. np->tx_ring.orig[i].buf = 0;
  1708. } else {
  1709. np->tx_ring.ex[i].flaglen = 0;
  1710. np->tx_ring.ex[i].txvlan = 0;
  1711. np->tx_ring.ex[i].bufhigh = 0;
  1712. np->tx_ring.ex[i].buflow = 0;
  1713. }
  1714. if (nv_release_txskb(np, &np->tx_skb[i]))
  1715. dev->stats.tx_dropped++;
  1716. np->tx_skb[i].dma = 0;
  1717. np->tx_skb[i].dma_len = 0;
  1718. np->tx_skb[i].dma_single = 0;
  1719. np->tx_skb[i].first_tx_desc = NULL;
  1720. np->tx_skb[i].next_tx_ctx = NULL;
  1721. }
  1722. np->tx_pkts_in_progress = 0;
  1723. np->tx_change_owner = NULL;
  1724. np->tx_end_flip = NULL;
  1725. }
  1726. static void nv_drain_rx(struct net_device *dev)
  1727. {
  1728. struct fe_priv *np = netdev_priv(dev);
  1729. int i;
  1730. for (i = 0; i < np->rx_ring_size; i++) {
  1731. if (!nv_optimized(np)) {
  1732. np->rx_ring.orig[i].flaglen = 0;
  1733. np->rx_ring.orig[i].buf = 0;
  1734. } else {
  1735. np->rx_ring.ex[i].flaglen = 0;
  1736. np->rx_ring.ex[i].txvlan = 0;
  1737. np->rx_ring.ex[i].bufhigh = 0;
  1738. np->rx_ring.ex[i].buflow = 0;
  1739. }
  1740. wmb();
  1741. if (np->rx_skb[i].skb) {
  1742. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1743. (skb_end_pointer(np->rx_skb[i].skb) -
  1744. np->rx_skb[i].skb->data),
  1745. PCI_DMA_FROMDEVICE);
  1746. dev_kfree_skb(np->rx_skb[i].skb);
  1747. np->rx_skb[i].skb = NULL;
  1748. }
  1749. }
  1750. }
  1751. static void nv_drain_rxtx(struct net_device *dev)
  1752. {
  1753. nv_drain_tx(dev);
  1754. nv_drain_rx(dev);
  1755. }
  1756. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1757. {
  1758. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1759. }
  1760. static void nv_legacybackoff_reseed(struct net_device *dev)
  1761. {
  1762. u8 __iomem *base = get_hwbase(dev);
  1763. u32 reg;
  1764. u32 low;
  1765. int tx_status = 0;
  1766. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1767. get_random_bytes(&low, sizeof(low));
  1768. reg |= low & NVREG_SLOTTIME_MASK;
  1769. /* Need to stop tx before change takes effect.
  1770. * Caller has already gained np->lock.
  1771. */
  1772. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1773. if (tx_status)
  1774. nv_stop_tx(dev);
  1775. nv_stop_rx(dev);
  1776. writel(reg, base + NvRegSlotTime);
  1777. if (tx_status)
  1778. nv_start_tx(dev);
  1779. nv_start_rx(dev);
  1780. }
  1781. /* Gear Backoff Seeds */
  1782. #define BACKOFF_SEEDSET_ROWS 8
  1783. #define BACKOFF_SEEDSET_LFSRS 15
  1784. /* Known Good seed sets */
  1785. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1786. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1787. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1788. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1789. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1790. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1791. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1792. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1793. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1794. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1795. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1796. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1797. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1798. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1799. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1800. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1801. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1802. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1803. static void nv_gear_backoff_reseed(struct net_device *dev)
  1804. {
  1805. u8 __iomem *base = get_hwbase(dev);
  1806. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1807. u32 temp, seedset, combinedSeed;
  1808. int i;
  1809. /* Setup seed for free running LFSR */
  1810. /* We are going to read the time stamp counter 3 times
  1811. and swizzle bits around to increase randomness */
  1812. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1813. miniseed1 &= 0x0fff;
  1814. if (miniseed1 == 0)
  1815. miniseed1 = 0xabc;
  1816. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1817. miniseed2 &= 0x0fff;
  1818. if (miniseed2 == 0)
  1819. miniseed2 = 0xabc;
  1820. miniseed2_reversed =
  1821. ((miniseed2 & 0xF00) >> 8) |
  1822. (miniseed2 & 0x0F0) |
  1823. ((miniseed2 & 0x00F) << 8);
  1824. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1825. miniseed3 &= 0x0fff;
  1826. if (miniseed3 == 0)
  1827. miniseed3 = 0xabc;
  1828. miniseed3_reversed =
  1829. ((miniseed3 & 0xF00) >> 8) |
  1830. (miniseed3 & 0x0F0) |
  1831. ((miniseed3 & 0x00F) << 8);
  1832. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1833. (miniseed2 ^ miniseed3_reversed);
  1834. /* Seeds can not be zero */
  1835. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1836. combinedSeed |= 0x08;
  1837. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1838. combinedSeed |= 0x8000;
  1839. /* No need to disable tx here */
  1840. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1841. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1842. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1843. writel(temp, base + NvRegBackOffControl);
  1844. /* Setup seeds for all gear LFSRs. */
  1845. get_random_bytes(&seedset, sizeof(seedset));
  1846. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1847. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1848. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1849. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1850. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1851. writel(temp, base + NvRegBackOffControl);
  1852. }
  1853. }
  1854. /*
  1855. * nv_start_xmit: dev->hard_start_xmit function
  1856. * Called with netif_tx_lock held.
  1857. */
  1858. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1859. {
  1860. struct fe_priv *np = netdev_priv(dev);
  1861. u32 tx_flags = 0;
  1862. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1863. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1864. unsigned int i;
  1865. u32 offset = 0;
  1866. u32 bcnt;
  1867. u32 size = skb_headlen(skb);
  1868. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1869. u32 empty_slots;
  1870. struct ring_desc *put_tx;
  1871. struct ring_desc *start_tx;
  1872. struct ring_desc *prev_tx;
  1873. struct nv_skb_map *prev_tx_ctx;
  1874. unsigned long flags;
  1875. /* add fragments to entries count */
  1876. for (i = 0; i < fragments; i++) {
  1877. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1878. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1879. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1880. }
  1881. spin_lock_irqsave(&np->lock, flags);
  1882. empty_slots = nv_get_empty_tx_slots(np);
  1883. if (unlikely(empty_slots <= entries)) {
  1884. netif_stop_queue(dev);
  1885. np->tx_stop = 1;
  1886. spin_unlock_irqrestore(&np->lock, flags);
  1887. return NETDEV_TX_BUSY;
  1888. }
  1889. spin_unlock_irqrestore(&np->lock, flags);
  1890. start_tx = put_tx = np->put_tx.orig;
  1891. /* setup the header buffer */
  1892. do {
  1893. prev_tx = put_tx;
  1894. prev_tx_ctx = np->put_tx_ctx;
  1895. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1896. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1897. PCI_DMA_TODEVICE);
  1898. np->put_tx_ctx->dma_len = bcnt;
  1899. np->put_tx_ctx->dma_single = 1;
  1900. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1901. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1902. tx_flags = np->tx_flags;
  1903. offset += bcnt;
  1904. size -= bcnt;
  1905. if (unlikely(put_tx++ == np->last_tx.orig))
  1906. put_tx = np->first_tx.orig;
  1907. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1908. np->put_tx_ctx = np->first_tx_ctx;
  1909. } while (size);
  1910. /* setup the fragments */
  1911. for (i = 0; i < fragments; i++) {
  1912. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1913. u32 frag_size = skb_frag_size(frag);
  1914. offset = 0;
  1915. do {
  1916. prev_tx = put_tx;
  1917. prev_tx_ctx = np->put_tx_ctx;
  1918. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  1919. np->put_tx_ctx->dma = skb_frag_dma_map(
  1920. &np->pci_dev->dev,
  1921. frag, offset,
  1922. bcnt,
  1923. DMA_TO_DEVICE);
  1924. np->put_tx_ctx->dma_len = bcnt;
  1925. np->put_tx_ctx->dma_single = 0;
  1926. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1927. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1928. offset += bcnt;
  1929. frag_size -= bcnt;
  1930. if (unlikely(put_tx++ == np->last_tx.orig))
  1931. put_tx = np->first_tx.orig;
  1932. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  1933. np->put_tx_ctx = np->first_tx_ctx;
  1934. } while (frag_size);
  1935. }
  1936. /* set last fragment flag */
  1937. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  1938. /* save skb in this slot's context area */
  1939. prev_tx_ctx->skb = skb;
  1940. if (skb_is_gso(skb))
  1941. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  1942. else
  1943. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  1944. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  1945. spin_lock_irqsave(&np->lock, flags);
  1946. /* set tx flags */
  1947. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1948. np->put_tx.orig = put_tx;
  1949. spin_unlock_irqrestore(&np->lock, flags);
  1950. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1951. return NETDEV_TX_OK;
  1952. }
  1953. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  1954. struct net_device *dev)
  1955. {
  1956. struct fe_priv *np = netdev_priv(dev);
  1957. u32 tx_flags = 0;
  1958. u32 tx_flags_extra;
  1959. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1960. unsigned int i;
  1961. u32 offset = 0;
  1962. u32 bcnt;
  1963. u32 size = skb_headlen(skb);
  1964. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1965. u32 empty_slots;
  1966. struct ring_desc_ex *put_tx;
  1967. struct ring_desc_ex *start_tx;
  1968. struct ring_desc_ex *prev_tx;
  1969. struct nv_skb_map *prev_tx_ctx;
  1970. struct nv_skb_map *start_tx_ctx;
  1971. unsigned long flags;
  1972. /* add fragments to entries count */
  1973. for (i = 0; i < fragments; i++) {
  1974. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1975. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1976. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1977. }
  1978. spin_lock_irqsave(&np->lock, flags);
  1979. empty_slots = nv_get_empty_tx_slots(np);
  1980. if (unlikely(empty_slots <= entries)) {
  1981. netif_stop_queue(dev);
  1982. np->tx_stop = 1;
  1983. spin_unlock_irqrestore(&np->lock, flags);
  1984. return NETDEV_TX_BUSY;
  1985. }
  1986. spin_unlock_irqrestore(&np->lock, flags);
  1987. start_tx = put_tx = np->put_tx.ex;
  1988. start_tx_ctx = np->put_tx_ctx;
  1989. /* setup the header buffer */
  1990. do {
  1991. prev_tx = put_tx;
  1992. prev_tx_ctx = np->put_tx_ctx;
  1993. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1994. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1995. PCI_DMA_TODEVICE);
  1996. np->put_tx_ctx->dma_len = bcnt;
  1997. np->put_tx_ctx->dma_single = 1;
  1998. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  1999. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2000. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2001. tx_flags = NV_TX2_VALID;
  2002. offset += bcnt;
  2003. size -= bcnt;
  2004. if (unlikely(put_tx++ == np->last_tx.ex))
  2005. put_tx = np->first_tx.ex;
  2006. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2007. np->put_tx_ctx = np->first_tx_ctx;
  2008. } while (size);
  2009. /* setup the fragments */
  2010. for (i = 0; i < fragments; i++) {
  2011. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2012. u32 frag_size = skb_frag_size(frag);
  2013. offset = 0;
  2014. do {
  2015. prev_tx = put_tx;
  2016. prev_tx_ctx = np->put_tx_ctx;
  2017. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2018. np->put_tx_ctx->dma = skb_frag_dma_map(
  2019. &np->pci_dev->dev,
  2020. frag, offset,
  2021. bcnt,
  2022. DMA_TO_DEVICE);
  2023. np->put_tx_ctx->dma_len = bcnt;
  2024. np->put_tx_ctx->dma_single = 0;
  2025. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2026. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2027. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2028. offset += bcnt;
  2029. frag_size -= bcnt;
  2030. if (unlikely(put_tx++ == np->last_tx.ex))
  2031. put_tx = np->first_tx.ex;
  2032. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2033. np->put_tx_ctx = np->first_tx_ctx;
  2034. } while (frag_size);
  2035. }
  2036. /* set last fragment flag */
  2037. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2038. /* save skb in this slot's context area */
  2039. prev_tx_ctx->skb = skb;
  2040. if (skb_is_gso(skb))
  2041. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2042. else
  2043. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2044. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2045. /* vlan tag */
  2046. if (vlan_tx_tag_present(skb))
  2047. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2048. vlan_tx_tag_get(skb));
  2049. else
  2050. start_tx->txvlan = 0;
  2051. spin_lock_irqsave(&np->lock, flags);
  2052. if (np->tx_limit) {
  2053. /* Limit the number of outstanding tx. Setup all fragments, but
  2054. * do not set the VALID bit on the first descriptor. Save a pointer
  2055. * to that descriptor and also for next skb_map element.
  2056. */
  2057. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2058. if (!np->tx_change_owner)
  2059. np->tx_change_owner = start_tx_ctx;
  2060. /* remove VALID bit */
  2061. tx_flags &= ~NV_TX2_VALID;
  2062. start_tx_ctx->first_tx_desc = start_tx;
  2063. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2064. np->tx_end_flip = np->put_tx_ctx;
  2065. } else {
  2066. np->tx_pkts_in_progress++;
  2067. }
  2068. }
  2069. /* set tx flags */
  2070. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2071. np->put_tx.ex = put_tx;
  2072. spin_unlock_irqrestore(&np->lock, flags);
  2073. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2074. return NETDEV_TX_OK;
  2075. }
  2076. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2077. {
  2078. struct fe_priv *np = netdev_priv(dev);
  2079. np->tx_pkts_in_progress--;
  2080. if (np->tx_change_owner) {
  2081. np->tx_change_owner->first_tx_desc->flaglen |=
  2082. cpu_to_le32(NV_TX2_VALID);
  2083. np->tx_pkts_in_progress++;
  2084. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2085. if (np->tx_change_owner == np->tx_end_flip)
  2086. np->tx_change_owner = NULL;
  2087. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2088. }
  2089. }
  2090. /*
  2091. * nv_tx_done: check for completed packets, release the skbs.
  2092. *
  2093. * Caller must own np->lock.
  2094. */
  2095. static int nv_tx_done(struct net_device *dev, int limit)
  2096. {
  2097. struct fe_priv *np = netdev_priv(dev);
  2098. u32 flags;
  2099. int tx_work = 0;
  2100. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2101. while ((np->get_tx.orig != np->put_tx.orig) &&
  2102. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2103. (tx_work < limit)) {
  2104. nv_unmap_txskb(np, np->get_tx_ctx);
  2105. if (np->desc_ver == DESC_VER_1) {
  2106. if (flags & NV_TX_LASTPACKET) {
  2107. if (flags & NV_TX_ERROR) {
  2108. if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
  2109. nv_legacybackoff_reseed(dev);
  2110. }
  2111. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2112. np->get_tx_ctx->skb = NULL;
  2113. tx_work++;
  2114. }
  2115. } else {
  2116. if (flags & NV_TX2_LASTPACKET) {
  2117. if (flags & NV_TX2_ERROR) {
  2118. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2119. nv_legacybackoff_reseed(dev);
  2120. }
  2121. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2122. np->get_tx_ctx->skb = NULL;
  2123. tx_work++;
  2124. }
  2125. }
  2126. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2127. np->get_tx.orig = np->first_tx.orig;
  2128. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2129. np->get_tx_ctx = np->first_tx_ctx;
  2130. }
  2131. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2132. np->tx_stop = 0;
  2133. netif_wake_queue(dev);
  2134. }
  2135. return tx_work;
  2136. }
  2137. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2138. {
  2139. struct fe_priv *np = netdev_priv(dev);
  2140. u32 flags;
  2141. int tx_work = 0;
  2142. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2143. while ((np->get_tx.ex != np->put_tx.ex) &&
  2144. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2145. (tx_work < limit)) {
  2146. nv_unmap_txskb(np, np->get_tx_ctx);
  2147. if (flags & NV_TX2_LASTPACKET) {
  2148. if (flags & NV_TX2_ERROR) {
  2149. if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2150. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2151. nv_gear_backoff_reseed(dev);
  2152. else
  2153. nv_legacybackoff_reseed(dev);
  2154. }
  2155. }
  2156. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2157. np->get_tx_ctx->skb = NULL;
  2158. tx_work++;
  2159. if (np->tx_limit)
  2160. nv_tx_flip_ownership(dev);
  2161. }
  2162. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2163. np->get_tx.ex = np->first_tx.ex;
  2164. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2165. np->get_tx_ctx = np->first_tx_ctx;
  2166. }
  2167. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2168. np->tx_stop = 0;
  2169. netif_wake_queue(dev);
  2170. }
  2171. return tx_work;
  2172. }
  2173. /*
  2174. * nv_tx_timeout: dev->tx_timeout function
  2175. * Called with netif_tx_lock held.
  2176. */
  2177. static void nv_tx_timeout(struct net_device *dev)
  2178. {
  2179. struct fe_priv *np = netdev_priv(dev);
  2180. u8 __iomem *base = get_hwbase(dev);
  2181. u32 status;
  2182. union ring_type put_tx;
  2183. int saved_tx_limit;
  2184. int i;
  2185. if (np->msi_flags & NV_MSI_X_ENABLED)
  2186. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2187. else
  2188. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2189. netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
  2190. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2191. netdev_info(dev, "Dumping tx registers\n");
  2192. for (i = 0; i <= np->register_size; i += 32) {
  2193. netdev_info(dev,
  2194. "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  2195. i,
  2196. readl(base + i + 0), readl(base + i + 4),
  2197. readl(base + i + 8), readl(base + i + 12),
  2198. readl(base + i + 16), readl(base + i + 20),
  2199. readl(base + i + 24), readl(base + i + 28));
  2200. }
  2201. netdev_info(dev, "Dumping tx ring\n");
  2202. for (i = 0; i < np->tx_ring_size; i += 4) {
  2203. if (!nv_optimized(np)) {
  2204. netdev_info(dev,
  2205. "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  2206. i,
  2207. le32_to_cpu(np->tx_ring.orig[i].buf),
  2208. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2209. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2210. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2211. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2212. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2213. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2214. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2215. } else {
  2216. netdev_info(dev,
  2217. "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  2218. i,
  2219. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2220. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2221. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2222. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2223. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2224. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2225. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2226. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2227. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2228. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2229. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2230. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2231. }
  2232. }
  2233. spin_lock_irq(&np->lock);
  2234. /* 1) stop tx engine */
  2235. nv_stop_tx(dev);
  2236. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2237. saved_tx_limit = np->tx_limit;
  2238. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2239. np->tx_stop = 0; /* prevent waking tx queue */
  2240. if (!nv_optimized(np))
  2241. nv_tx_done(dev, np->tx_ring_size);
  2242. else
  2243. nv_tx_done_optimized(dev, np->tx_ring_size);
  2244. /* save current HW position */
  2245. if (np->tx_change_owner)
  2246. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2247. else
  2248. put_tx = np->put_tx;
  2249. /* 3) clear all tx state */
  2250. nv_drain_tx(dev);
  2251. nv_init_tx(dev);
  2252. /* 4) restore state to current HW position */
  2253. np->get_tx = np->put_tx = put_tx;
  2254. np->tx_limit = saved_tx_limit;
  2255. /* 5) restart tx engine */
  2256. nv_start_tx(dev);
  2257. netif_wake_queue(dev);
  2258. spin_unlock_irq(&np->lock);
  2259. }
  2260. /*
  2261. * Called when the nic notices a mismatch between the actual data len on the
  2262. * wire and the len indicated in the 802 header
  2263. */
  2264. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2265. {
  2266. int hdrlen; /* length of the 802 header */
  2267. int protolen; /* length as stored in the proto field */
  2268. /* 1) calculate len according to header */
  2269. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2270. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2271. hdrlen = VLAN_HLEN;
  2272. } else {
  2273. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2274. hdrlen = ETH_HLEN;
  2275. }
  2276. if (protolen > ETH_DATA_LEN)
  2277. return datalen; /* Value in proto field not a len, no checks possible */
  2278. protolen += hdrlen;
  2279. /* consistency checks: */
  2280. if (datalen > ETH_ZLEN) {
  2281. if (datalen >= protolen) {
  2282. /* more data on wire than in 802 header, trim of
  2283. * additional data.
  2284. */
  2285. return protolen;
  2286. } else {
  2287. /* less data on wire than mentioned in header.
  2288. * Discard the packet.
  2289. */
  2290. return -1;
  2291. }
  2292. } else {
  2293. /* short packet. Accept only if 802 values are also short */
  2294. if (protolen > ETH_ZLEN) {
  2295. return -1;
  2296. }
  2297. return datalen;
  2298. }
  2299. }
  2300. static int nv_rx_process(struct net_device *dev, int limit)
  2301. {
  2302. struct fe_priv *np = netdev_priv(dev);
  2303. u32 flags;
  2304. int rx_work = 0;
  2305. struct sk_buff *skb;
  2306. int len;
  2307. while ((np->get_rx.orig != np->put_rx.orig) &&
  2308. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2309. (rx_work < limit)) {
  2310. /*
  2311. * the packet is for us - immediately tear down the pci mapping.
  2312. * TODO: check if a prefetch of the first cacheline improves
  2313. * the performance.
  2314. */
  2315. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2316. np->get_rx_ctx->dma_len,
  2317. PCI_DMA_FROMDEVICE);
  2318. skb = np->get_rx_ctx->skb;
  2319. np->get_rx_ctx->skb = NULL;
  2320. /* look at what we actually got: */
  2321. if (np->desc_ver == DESC_VER_1) {
  2322. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2323. len = flags & LEN_MASK_V1;
  2324. if (unlikely(flags & NV_RX_ERROR)) {
  2325. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2326. len = nv_getlen(dev, skb->data, len);
  2327. if (len < 0) {
  2328. dev_kfree_skb(skb);
  2329. goto next_pkt;
  2330. }
  2331. }
  2332. /* framing errors are soft errors */
  2333. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2334. if (flags & NV_RX_SUBSTRACT1)
  2335. len--;
  2336. }
  2337. /* the rest are hard errors */
  2338. else {
  2339. if (flags & NV_RX_MISSEDFRAME)
  2340. dev->stats.rx_missed_errors++;
  2341. dev_kfree_skb(skb);
  2342. goto next_pkt;
  2343. }
  2344. }
  2345. } else {
  2346. dev_kfree_skb(skb);
  2347. goto next_pkt;
  2348. }
  2349. } else {
  2350. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2351. len = flags & LEN_MASK_V2;
  2352. if (unlikely(flags & NV_RX2_ERROR)) {
  2353. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2354. len = nv_getlen(dev, skb->data, len);
  2355. if (len < 0) {
  2356. dev_kfree_skb(skb);
  2357. goto next_pkt;
  2358. }
  2359. }
  2360. /* framing errors are soft errors */
  2361. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2362. if (flags & NV_RX2_SUBSTRACT1)
  2363. len--;
  2364. }
  2365. /* the rest are hard errors */
  2366. else {
  2367. dev_kfree_skb(skb);
  2368. goto next_pkt;
  2369. }
  2370. }
  2371. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2372. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2373. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2374. } else {
  2375. dev_kfree_skb(skb);
  2376. goto next_pkt;
  2377. }
  2378. }
  2379. /* got a valid packet - forward it to the network core */
  2380. skb_put(skb, len);
  2381. skb->protocol = eth_type_trans(skb, dev);
  2382. napi_gro_receive(&np->napi, skb);
  2383. dev->stats.rx_packets++;
  2384. next_pkt:
  2385. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2386. np->get_rx.orig = np->first_rx.orig;
  2387. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2388. np->get_rx_ctx = np->first_rx_ctx;
  2389. rx_work++;
  2390. }
  2391. return rx_work;
  2392. }
  2393. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2394. {
  2395. struct fe_priv *np = netdev_priv(dev);
  2396. u32 flags;
  2397. u32 vlanflags = 0;
  2398. int rx_work = 0;
  2399. struct sk_buff *skb;
  2400. int len;
  2401. while ((np->get_rx.ex != np->put_rx.ex) &&
  2402. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2403. (rx_work < limit)) {
  2404. /*
  2405. * the packet is for us - immediately tear down the pci mapping.
  2406. * TODO: check if a prefetch of the first cacheline improves
  2407. * the performance.
  2408. */
  2409. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2410. np->get_rx_ctx->dma_len,
  2411. PCI_DMA_FROMDEVICE);
  2412. skb = np->get_rx_ctx->skb;
  2413. np->get_rx_ctx->skb = NULL;
  2414. /* look at what we actually got: */
  2415. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2416. len = flags & LEN_MASK_V2;
  2417. if (unlikely(flags & NV_RX2_ERROR)) {
  2418. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2419. len = nv_getlen(dev, skb->data, len);
  2420. if (len < 0) {
  2421. dev_kfree_skb(skb);
  2422. goto next_pkt;
  2423. }
  2424. }
  2425. /* framing errors are soft errors */
  2426. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2427. if (flags & NV_RX2_SUBSTRACT1)
  2428. len--;
  2429. }
  2430. /* the rest are hard errors */
  2431. else {
  2432. dev_kfree_skb(skb);
  2433. goto next_pkt;
  2434. }
  2435. }
  2436. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2437. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2438. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2439. /* got a valid packet - forward it to the network core */
  2440. skb_put(skb, len);
  2441. skb->protocol = eth_type_trans(skb, dev);
  2442. prefetch(skb->data);
  2443. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2444. /*
  2445. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2446. * Even if vlan rx accel is disabled,
  2447. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2448. */
  2449. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2450. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2451. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2452. __vlan_hwaccel_put_tag(skb, vid);
  2453. }
  2454. napi_gro_receive(&np->napi, skb);
  2455. dev->stats.rx_packets++;
  2456. } else {
  2457. dev_kfree_skb(skb);
  2458. }
  2459. next_pkt:
  2460. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2461. np->get_rx.ex = np->first_rx.ex;
  2462. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2463. np->get_rx_ctx = np->first_rx_ctx;
  2464. rx_work++;
  2465. }
  2466. return rx_work;
  2467. }
  2468. static void set_bufsize(struct net_device *dev)
  2469. {
  2470. struct fe_priv *np = netdev_priv(dev);
  2471. if (dev->mtu <= ETH_DATA_LEN)
  2472. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2473. else
  2474. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2475. }
  2476. /*
  2477. * nv_change_mtu: dev->change_mtu function
  2478. * Called with dev_base_lock held for read.
  2479. */
  2480. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2481. {
  2482. struct fe_priv *np = netdev_priv(dev);
  2483. int old_mtu;
  2484. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2485. return -EINVAL;
  2486. old_mtu = dev->mtu;
  2487. dev->mtu = new_mtu;
  2488. /* return early if the buffer sizes will not change */
  2489. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2490. return 0;
  2491. if (old_mtu == new_mtu)
  2492. return 0;
  2493. /* synchronized against open : rtnl_lock() held by caller */
  2494. if (netif_running(dev)) {
  2495. u8 __iomem *base = get_hwbase(dev);
  2496. /*
  2497. * It seems that the nic preloads valid ring entries into an
  2498. * internal buffer. The procedure for flushing everything is
  2499. * guessed, there is probably a simpler approach.
  2500. * Changing the MTU is a rare event, it shouldn't matter.
  2501. */
  2502. nv_disable_irq(dev);
  2503. nv_napi_disable(dev);
  2504. netif_tx_lock_bh(dev);
  2505. netif_addr_lock(dev);
  2506. spin_lock(&np->lock);
  2507. /* stop engines */
  2508. nv_stop_rxtx(dev);
  2509. nv_txrx_reset(dev);
  2510. /* drain rx queue */
  2511. nv_drain_rxtx(dev);
  2512. /* reinit driver view of the rx queue */
  2513. set_bufsize(dev);
  2514. if (nv_init_ring(dev)) {
  2515. if (!np->in_shutdown)
  2516. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2517. }
  2518. /* reinit nic view of the rx queue */
  2519. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2520. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2521. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2522. base + NvRegRingSizes);
  2523. pci_push(base);
  2524. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2525. pci_push(base);
  2526. /* restart rx engine */
  2527. nv_start_rxtx(dev);
  2528. spin_unlock(&np->lock);
  2529. netif_addr_unlock(dev);
  2530. netif_tx_unlock_bh(dev);
  2531. nv_napi_enable(dev);
  2532. nv_enable_irq(dev);
  2533. }
  2534. return 0;
  2535. }
  2536. static void nv_copy_mac_to_hw(struct net_device *dev)
  2537. {
  2538. u8 __iomem *base = get_hwbase(dev);
  2539. u32 mac[2];
  2540. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2541. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2542. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2543. writel(mac[0], base + NvRegMacAddrA);
  2544. writel(mac[1], base + NvRegMacAddrB);
  2545. }
  2546. /*
  2547. * nv_set_mac_address: dev->set_mac_address function
  2548. * Called with rtnl_lock() held.
  2549. */
  2550. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2551. {
  2552. struct fe_priv *np = netdev_priv(dev);
  2553. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2554. if (!is_valid_ether_addr(macaddr->sa_data))
  2555. return -EADDRNOTAVAIL;
  2556. /* synchronized against open : rtnl_lock() held by caller */
  2557. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2558. if (netif_running(dev)) {
  2559. netif_tx_lock_bh(dev);
  2560. netif_addr_lock(dev);
  2561. spin_lock_irq(&np->lock);
  2562. /* stop rx engine */
  2563. nv_stop_rx(dev);
  2564. /* set mac address */
  2565. nv_copy_mac_to_hw(dev);
  2566. /* restart rx engine */
  2567. nv_start_rx(dev);
  2568. spin_unlock_irq(&np->lock);
  2569. netif_addr_unlock(dev);
  2570. netif_tx_unlock_bh(dev);
  2571. } else {
  2572. nv_copy_mac_to_hw(dev);
  2573. }
  2574. return 0;
  2575. }
  2576. /*
  2577. * nv_set_multicast: dev->set_multicast function
  2578. * Called with netif_tx_lock held.
  2579. */
  2580. static void nv_set_multicast(struct net_device *dev)
  2581. {
  2582. struct fe_priv *np = netdev_priv(dev);
  2583. u8 __iomem *base = get_hwbase(dev);
  2584. u32 addr[2];
  2585. u32 mask[2];
  2586. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2587. memset(addr, 0, sizeof(addr));
  2588. memset(mask, 0, sizeof(mask));
  2589. if (dev->flags & IFF_PROMISC) {
  2590. pff |= NVREG_PFF_PROMISC;
  2591. } else {
  2592. pff |= NVREG_PFF_MYADDR;
  2593. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2594. u32 alwaysOff[2];
  2595. u32 alwaysOn[2];
  2596. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2597. if (dev->flags & IFF_ALLMULTI) {
  2598. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2599. } else {
  2600. struct netdev_hw_addr *ha;
  2601. netdev_for_each_mc_addr(ha, dev) {
  2602. unsigned char *hw_addr = ha->addr;
  2603. u32 a, b;
  2604. a = le32_to_cpu(*(__le32 *) hw_addr);
  2605. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2606. alwaysOn[0] &= a;
  2607. alwaysOff[0] &= ~a;
  2608. alwaysOn[1] &= b;
  2609. alwaysOff[1] &= ~b;
  2610. }
  2611. }
  2612. addr[0] = alwaysOn[0];
  2613. addr[1] = alwaysOn[1];
  2614. mask[0] = alwaysOn[0] | alwaysOff[0];
  2615. mask[1] = alwaysOn[1] | alwaysOff[1];
  2616. } else {
  2617. mask[0] = NVREG_MCASTMASKA_NONE;
  2618. mask[1] = NVREG_MCASTMASKB_NONE;
  2619. }
  2620. }
  2621. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2622. pff |= NVREG_PFF_ALWAYS;
  2623. spin_lock_irq(&np->lock);
  2624. nv_stop_rx(dev);
  2625. writel(addr[0], base + NvRegMulticastAddrA);
  2626. writel(addr[1], base + NvRegMulticastAddrB);
  2627. writel(mask[0], base + NvRegMulticastMaskA);
  2628. writel(mask[1], base + NvRegMulticastMaskB);
  2629. writel(pff, base + NvRegPacketFilterFlags);
  2630. nv_start_rx(dev);
  2631. spin_unlock_irq(&np->lock);
  2632. }
  2633. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2634. {
  2635. struct fe_priv *np = netdev_priv(dev);
  2636. u8 __iomem *base = get_hwbase(dev);
  2637. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2638. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2639. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2640. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2641. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2642. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2643. } else {
  2644. writel(pff, base + NvRegPacketFilterFlags);
  2645. }
  2646. }
  2647. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2648. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2649. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2650. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2651. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2652. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2653. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2654. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2655. /* limit the number of tx pause frames to a default of 8 */
  2656. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2657. }
  2658. writel(pause_enable, base + NvRegTxPauseFrame);
  2659. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2660. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2661. } else {
  2662. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2663. writel(regmisc, base + NvRegMisc1);
  2664. }
  2665. }
  2666. }
  2667. /**
  2668. * nv_update_linkspeed: Setup the MAC according to the link partner
  2669. * @dev: Network device to be configured
  2670. *
  2671. * The function queries the PHY and checks if there is a link partner.
  2672. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2673. * set to 10 MBit HD.
  2674. *
  2675. * The function returns 0 if there is no link partner and 1 if there is
  2676. * a good link partner.
  2677. */
  2678. static int nv_update_linkspeed(struct net_device *dev)
  2679. {
  2680. struct fe_priv *np = netdev_priv(dev);
  2681. u8 __iomem *base = get_hwbase(dev);
  2682. int adv = 0;
  2683. int lpa = 0;
  2684. int adv_lpa, adv_pause, lpa_pause;
  2685. int newls = np->linkspeed;
  2686. int newdup = np->duplex;
  2687. int mii_status;
  2688. int retval = 0;
  2689. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2690. u32 txrxFlags = 0;
  2691. u32 phy_exp;
  2692. /* BMSR_LSTATUS is latched, read it twice:
  2693. * we want the current value.
  2694. */
  2695. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2696. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2697. if (!(mii_status & BMSR_LSTATUS)) {
  2698. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2699. newdup = 0;
  2700. retval = 0;
  2701. goto set_speed;
  2702. }
  2703. if (np->autoneg == 0) {
  2704. if (np->fixed_mode & LPA_100FULL) {
  2705. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2706. newdup = 1;
  2707. } else if (np->fixed_mode & LPA_100HALF) {
  2708. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2709. newdup = 0;
  2710. } else if (np->fixed_mode & LPA_10FULL) {
  2711. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2712. newdup = 1;
  2713. } else {
  2714. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2715. newdup = 0;
  2716. }
  2717. retval = 1;
  2718. goto set_speed;
  2719. }
  2720. /* check auto negotiation is complete */
  2721. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2722. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2723. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2724. newdup = 0;
  2725. retval = 0;
  2726. goto set_speed;
  2727. }
  2728. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2729. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2730. retval = 1;
  2731. if (np->gigabit == PHY_GIGABIT) {
  2732. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2733. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2734. if ((control_1000 & ADVERTISE_1000FULL) &&
  2735. (status_1000 & LPA_1000FULL)) {
  2736. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2737. newdup = 1;
  2738. goto set_speed;
  2739. }
  2740. }
  2741. /* FIXME: handle parallel detection properly */
  2742. adv_lpa = lpa & adv;
  2743. if (adv_lpa & LPA_100FULL) {
  2744. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2745. newdup = 1;
  2746. } else if (adv_lpa & LPA_100HALF) {
  2747. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2748. newdup = 0;
  2749. } else if (adv_lpa & LPA_10FULL) {
  2750. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2751. newdup = 1;
  2752. } else if (adv_lpa & LPA_10HALF) {
  2753. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2754. newdup = 0;
  2755. } else {
  2756. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2757. newdup = 0;
  2758. }
  2759. set_speed:
  2760. if (np->duplex == newdup && np->linkspeed == newls)
  2761. return retval;
  2762. np->duplex = newdup;
  2763. np->linkspeed = newls;
  2764. /* The transmitter and receiver must be restarted for safe update */
  2765. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2766. txrxFlags |= NV_RESTART_TX;
  2767. nv_stop_tx(dev);
  2768. }
  2769. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2770. txrxFlags |= NV_RESTART_RX;
  2771. nv_stop_rx(dev);
  2772. }
  2773. if (np->gigabit == PHY_GIGABIT) {
  2774. phyreg = readl(base + NvRegSlotTime);
  2775. phyreg &= ~(0x3FF00);
  2776. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  2777. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  2778. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2779. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2780. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2781. writel(phyreg, base + NvRegSlotTime);
  2782. }
  2783. phyreg = readl(base + NvRegPhyInterface);
  2784. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2785. if (np->duplex == 0)
  2786. phyreg |= PHY_HALF;
  2787. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2788. phyreg |= PHY_100;
  2789. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2790. phyreg |= PHY_1000;
  2791. writel(phyreg, base + NvRegPhyInterface);
  2792. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  2793. if (phyreg & PHY_RGMII) {
  2794. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  2795. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2796. } else {
  2797. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  2798. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  2799. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  2800. else
  2801. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  2802. } else {
  2803. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2804. }
  2805. }
  2806. } else {
  2807. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  2808. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  2809. else
  2810. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2811. }
  2812. writel(txreg, base + NvRegTxDeferral);
  2813. if (np->desc_ver == DESC_VER_1) {
  2814. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2815. } else {
  2816. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  2817. txreg = NVREG_TX_WM_DESC2_3_1000;
  2818. else
  2819. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2820. }
  2821. writel(txreg, base + NvRegTxWatermark);
  2822. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2823. base + NvRegMisc1);
  2824. pci_push(base);
  2825. writel(np->linkspeed, base + NvRegLinkSpeed);
  2826. pci_push(base);
  2827. pause_flags = 0;
  2828. /* setup pause frame */
  2829. if (np->duplex != 0) {
  2830. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  2831. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2832. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  2833. switch (adv_pause) {
  2834. case ADVERTISE_PAUSE_CAP:
  2835. if (lpa_pause & LPA_PAUSE_CAP) {
  2836. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2837. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2838. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2839. }
  2840. break;
  2841. case ADVERTISE_PAUSE_ASYM:
  2842. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  2843. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2844. break;
  2845. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  2846. if (lpa_pause & LPA_PAUSE_CAP) {
  2847. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2848. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  2849. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2850. }
  2851. if (lpa_pause == LPA_PAUSE_ASYM)
  2852. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2853. break;
  2854. }
  2855. } else {
  2856. pause_flags = np->pause_flags;
  2857. }
  2858. }
  2859. nv_update_pause(dev, pause_flags);
  2860. if (txrxFlags & NV_RESTART_TX)
  2861. nv_start_tx(dev);
  2862. if (txrxFlags & NV_RESTART_RX)
  2863. nv_start_rx(dev);
  2864. return retval;
  2865. }
  2866. static void nv_linkchange(struct net_device *dev)
  2867. {
  2868. if (nv_update_linkspeed(dev)) {
  2869. if (!netif_carrier_ok(dev)) {
  2870. netif_carrier_on(dev);
  2871. netdev_info(dev, "link up\n");
  2872. nv_txrx_gate(dev, false);
  2873. nv_start_rx(dev);
  2874. }
  2875. } else {
  2876. if (netif_carrier_ok(dev)) {
  2877. netif_carrier_off(dev);
  2878. netdev_info(dev, "link down\n");
  2879. nv_txrx_gate(dev, true);
  2880. nv_stop_rx(dev);
  2881. }
  2882. }
  2883. }
  2884. static void nv_link_irq(struct net_device *dev)
  2885. {
  2886. u8 __iomem *base = get_hwbase(dev);
  2887. u32 miistat;
  2888. miistat = readl(base + NvRegMIIStatus);
  2889. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  2890. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  2891. nv_linkchange(dev);
  2892. }
  2893. static void nv_msi_workaround(struct fe_priv *np)
  2894. {
  2895. /* Need to toggle the msi irq mask within the ethernet device,
  2896. * otherwise, future interrupts will not be detected.
  2897. */
  2898. if (np->msi_flags & NV_MSI_ENABLED) {
  2899. u8 __iomem *base = np->base;
  2900. writel(0, base + NvRegMSIIrqMask);
  2901. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  2902. }
  2903. }
  2904. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  2905. {
  2906. struct fe_priv *np = netdev_priv(dev);
  2907. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  2908. if (total_work > NV_DYNAMIC_THRESHOLD) {
  2909. /* transition to poll based interrupts */
  2910. np->quiet_count = 0;
  2911. if (np->irqmask != NVREG_IRQMASK_CPU) {
  2912. np->irqmask = NVREG_IRQMASK_CPU;
  2913. return 1;
  2914. }
  2915. } else {
  2916. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  2917. np->quiet_count++;
  2918. } else {
  2919. /* reached a period of low activity, switch
  2920. to per tx/rx packet interrupts */
  2921. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  2922. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  2923. return 1;
  2924. }
  2925. }
  2926. }
  2927. }
  2928. return 0;
  2929. }
  2930. static irqreturn_t nv_nic_irq(int foo, void *data)
  2931. {
  2932. struct net_device *dev = (struct net_device *) data;
  2933. struct fe_priv *np = netdev_priv(dev);
  2934. u8 __iomem *base = get_hwbase(dev);
  2935. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  2936. np->events = readl(base + NvRegIrqStatus);
  2937. writel(np->events, base + NvRegIrqStatus);
  2938. } else {
  2939. np->events = readl(base + NvRegMSIXIrqStatus);
  2940. writel(np->events, base + NvRegMSIXIrqStatus);
  2941. }
  2942. if (!(np->events & np->irqmask))
  2943. return IRQ_NONE;
  2944. nv_msi_workaround(np);
  2945. if (napi_schedule_prep(&np->napi)) {
  2946. /*
  2947. * Disable further irq's (msix not enabled with napi)
  2948. */
  2949. writel(0, base + NvRegIrqMask);
  2950. __napi_schedule(&np->napi);
  2951. }
  2952. return IRQ_HANDLED;
  2953. }
  2954. /**
  2955. * All _optimized functions are used to help increase performance
  2956. * (reduce CPU and increase throughput). They use descripter version 3,
  2957. * compiler directives, and reduce memory accesses.
  2958. */
  2959. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  2960. {
  2961. struct net_device *dev = (struct net_device *) data;
  2962. struct fe_priv *np = netdev_priv(dev);
  2963. u8 __iomem *base = get_hwbase(dev);
  2964. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  2965. np->events = readl(base + NvRegIrqStatus);
  2966. writel(np->events, base + NvRegIrqStatus);
  2967. } else {
  2968. np->events = readl(base + NvRegMSIXIrqStatus);
  2969. writel(np->events, base + NvRegMSIXIrqStatus);
  2970. }
  2971. if (!(np->events & np->irqmask))
  2972. return IRQ_NONE;
  2973. nv_msi_workaround(np);
  2974. if (napi_schedule_prep(&np->napi)) {
  2975. /*
  2976. * Disable further irq's (msix not enabled with napi)
  2977. */
  2978. writel(0, base + NvRegIrqMask);
  2979. __napi_schedule(&np->napi);
  2980. }
  2981. return IRQ_HANDLED;
  2982. }
  2983. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  2984. {
  2985. struct net_device *dev = (struct net_device *) data;
  2986. struct fe_priv *np = netdev_priv(dev);
  2987. u8 __iomem *base = get_hwbase(dev);
  2988. u32 events;
  2989. int i;
  2990. unsigned long flags;
  2991. for (i = 0;; i++) {
  2992. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  2993. writel(events, base + NvRegMSIXIrqStatus);
  2994. netdev_dbg(dev, "tx irq events: %08x\n", events);
  2995. if (!(events & np->irqmask))
  2996. break;
  2997. spin_lock_irqsave(&np->lock, flags);
  2998. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  2999. spin_unlock_irqrestore(&np->lock, flags);
  3000. if (unlikely(i > max_interrupt_work)) {
  3001. spin_lock_irqsave(&np->lock, flags);
  3002. /* disable interrupts on the nic */
  3003. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3004. pci_push(base);
  3005. if (!np->in_shutdown) {
  3006. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3007. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3008. }
  3009. spin_unlock_irqrestore(&np->lock, flags);
  3010. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3011. __func__, i);
  3012. break;
  3013. }
  3014. }
  3015. return IRQ_RETVAL(i);
  3016. }
  3017. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3018. {
  3019. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3020. struct net_device *dev = np->dev;
  3021. u8 __iomem *base = get_hwbase(dev);
  3022. unsigned long flags;
  3023. int retcode;
  3024. int rx_count, tx_work = 0, rx_work = 0;
  3025. do {
  3026. if (!nv_optimized(np)) {
  3027. spin_lock_irqsave(&np->lock, flags);
  3028. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3029. spin_unlock_irqrestore(&np->lock, flags);
  3030. rx_count = nv_rx_process(dev, budget - rx_work);
  3031. retcode = nv_alloc_rx(dev);
  3032. } else {
  3033. spin_lock_irqsave(&np->lock, flags);
  3034. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3035. spin_unlock_irqrestore(&np->lock, flags);
  3036. rx_count = nv_rx_process_optimized(dev,
  3037. budget - rx_work);
  3038. retcode = nv_alloc_rx_optimized(dev);
  3039. }
  3040. } while (retcode == 0 &&
  3041. rx_count > 0 && (rx_work += rx_count) < budget);
  3042. if (retcode) {
  3043. spin_lock_irqsave(&np->lock, flags);
  3044. if (!np->in_shutdown)
  3045. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3046. spin_unlock_irqrestore(&np->lock, flags);
  3047. }
  3048. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3049. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3050. spin_lock_irqsave(&np->lock, flags);
  3051. nv_link_irq(dev);
  3052. spin_unlock_irqrestore(&np->lock, flags);
  3053. }
  3054. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3055. spin_lock_irqsave(&np->lock, flags);
  3056. nv_linkchange(dev);
  3057. spin_unlock_irqrestore(&np->lock, flags);
  3058. np->link_timeout = jiffies + LINK_TIMEOUT;
  3059. }
  3060. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3061. spin_lock_irqsave(&np->lock, flags);
  3062. if (!np->in_shutdown) {
  3063. np->nic_poll_irq = np->irqmask;
  3064. np->recover_error = 1;
  3065. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3066. }
  3067. spin_unlock_irqrestore(&np->lock, flags);
  3068. napi_complete(napi);
  3069. return rx_work;
  3070. }
  3071. if (rx_work < budget) {
  3072. /* re-enable interrupts
  3073. (msix not enabled in napi) */
  3074. napi_complete(napi);
  3075. writel(np->irqmask, base + NvRegIrqMask);
  3076. }
  3077. return rx_work;
  3078. }
  3079. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3080. {
  3081. struct net_device *dev = (struct net_device *) data;
  3082. struct fe_priv *np = netdev_priv(dev);
  3083. u8 __iomem *base = get_hwbase(dev);
  3084. u32 events;
  3085. int i;
  3086. unsigned long flags;
  3087. for (i = 0;; i++) {
  3088. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3089. writel(events, base + NvRegMSIXIrqStatus);
  3090. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3091. if (!(events & np->irqmask))
  3092. break;
  3093. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3094. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3095. spin_lock_irqsave(&np->lock, flags);
  3096. if (!np->in_shutdown)
  3097. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3098. spin_unlock_irqrestore(&np->lock, flags);
  3099. }
  3100. }
  3101. if (unlikely(i > max_interrupt_work)) {
  3102. spin_lock_irqsave(&np->lock, flags);
  3103. /* disable interrupts on the nic */
  3104. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3105. pci_push(base);
  3106. if (!np->in_shutdown) {
  3107. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3108. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3109. }
  3110. spin_unlock_irqrestore(&np->lock, flags);
  3111. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3112. __func__, i);
  3113. break;
  3114. }
  3115. }
  3116. return IRQ_RETVAL(i);
  3117. }
  3118. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3119. {
  3120. struct net_device *dev = (struct net_device *) data;
  3121. struct fe_priv *np = netdev_priv(dev);
  3122. u8 __iomem *base = get_hwbase(dev);
  3123. u32 events;
  3124. int i;
  3125. unsigned long flags;
  3126. for (i = 0;; i++) {
  3127. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3128. writel(events, base + NvRegMSIXIrqStatus);
  3129. netdev_dbg(dev, "irq events: %08x\n", events);
  3130. if (!(events & np->irqmask))
  3131. break;
  3132. /* check tx in case we reached max loop limit in tx isr */
  3133. spin_lock_irqsave(&np->lock, flags);
  3134. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3135. spin_unlock_irqrestore(&np->lock, flags);
  3136. if (events & NVREG_IRQ_LINK) {
  3137. spin_lock_irqsave(&np->lock, flags);
  3138. nv_link_irq(dev);
  3139. spin_unlock_irqrestore(&np->lock, flags);
  3140. }
  3141. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3142. spin_lock_irqsave(&np->lock, flags);
  3143. nv_linkchange(dev);
  3144. spin_unlock_irqrestore(&np->lock, flags);
  3145. np->link_timeout = jiffies + LINK_TIMEOUT;
  3146. }
  3147. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3148. spin_lock_irq(&np->lock);
  3149. /* disable interrupts on the nic */
  3150. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3151. pci_push(base);
  3152. if (!np->in_shutdown) {
  3153. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3154. np->recover_error = 1;
  3155. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3156. }
  3157. spin_unlock_irq(&np->lock);
  3158. break;
  3159. }
  3160. if (unlikely(i > max_interrupt_work)) {
  3161. spin_lock_irqsave(&np->lock, flags);
  3162. /* disable interrupts on the nic */
  3163. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3164. pci_push(base);
  3165. if (!np->in_shutdown) {
  3166. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3167. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3168. }
  3169. spin_unlock_irqrestore(&np->lock, flags);
  3170. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3171. __func__, i);
  3172. break;
  3173. }
  3174. }
  3175. return IRQ_RETVAL(i);
  3176. }
  3177. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3178. {
  3179. struct net_device *dev = (struct net_device *) data;
  3180. struct fe_priv *np = netdev_priv(dev);
  3181. u8 __iomem *base = get_hwbase(dev);
  3182. u32 events;
  3183. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3184. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3185. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3186. } else {
  3187. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3188. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3189. }
  3190. pci_push(base);
  3191. if (!(events & NVREG_IRQ_TIMER))
  3192. return IRQ_RETVAL(0);
  3193. nv_msi_workaround(np);
  3194. spin_lock(&np->lock);
  3195. np->intr_test = 1;
  3196. spin_unlock(&np->lock);
  3197. return IRQ_RETVAL(1);
  3198. }
  3199. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3200. {
  3201. u8 __iomem *base = get_hwbase(dev);
  3202. int i;
  3203. u32 msixmap = 0;
  3204. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3205. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3206. * the remaining 8 interrupts.
  3207. */
  3208. for (i = 0; i < 8; i++) {
  3209. if ((irqmask >> i) & 0x1)
  3210. msixmap |= vector << (i << 2);
  3211. }
  3212. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3213. msixmap = 0;
  3214. for (i = 0; i < 8; i++) {
  3215. if ((irqmask >> (i + 8)) & 0x1)
  3216. msixmap |= vector << (i << 2);
  3217. }
  3218. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3219. }
  3220. static int nv_request_irq(struct net_device *dev, int intr_test)
  3221. {
  3222. struct fe_priv *np = get_nvpriv(dev);
  3223. u8 __iomem *base = get_hwbase(dev);
  3224. int ret = 1;
  3225. int i;
  3226. irqreturn_t (*handler)(int foo, void *data);
  3227. if (intr_test) {
  3228. handler = nv_nic_irq_test;
  3229. } else {
  3230. if (nv_optimized(np))
  3231. handler = nv_nic_irq_optimized;
  3232. else
  3233. handler = nv_nic_irq;
  3234. }
  3235. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3236. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3237. np->msi_x_entry[i].entry = i;
  3238. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3239. if (ret == 0) {
  3240. np->msi_flags |= NV_MSI_X_ENABLED;
  3241. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3242. /* Request irq for rx handling */
  3243. sprintf(np->name_rx, "%s-rx", dev->name);
  3244. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3245. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3246. netdev_info(dev,
  3247. "request_irq failed for rx %d\n",
  3248. ret);
  3249. pci_disable_msix(np->pci_dev);
  3250. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3251. goto out_err;
  3252. }
  3253. /* Request irq for tx handling */
  3254. sprintf(np->name_tx, "%s-tx", dev->name);
  3255. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3256. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3257. netdev_info(dev,
  3258. "request_irq failed for tx %d\n",
  3259. ret);
  3260. pci_disable_msix(np->pci_dev);
  3261. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3262. goto out_free_rx;
  3263. }
  3264. /* Request irq for link and timer handling */
  3265. sprintf(np->name_other, "%s-other", dev->name);
  3266. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3267. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3268. netdev_info(dev,
  3269. "request_irq failed for link %d\n",
  3270. ret);
  3271. pci_disable_msix(np->pci_dev);
  3272. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3273. goto out_free_tx;
  3274. }
  3275. /* map interrupts to their respective vector */
  3276. writel(0, base + NvRegMSIXMap0);
  3277. writel(0, base + NvRegMSIXMap1);
  3278. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3279. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3280. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3281. } else {
  3282. /* Request irq for all interrupts */
  3283. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3284. netdev_info(dev,
  3285. "request_irq failed %d\n",
  3286. ret);
  3287. pci_disable_msix(np->pci_dev);
  3288. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3289. goto out_err;
  3290. }
  3291. /* map interrupts to vector 0 */
  3292. writel(0, base + NvRegMSIXMap0);
  3293. writel(0, base + NvRegMSIXMap1);
  3294. }
  3295. }
  3296. }
  3297. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3298. ret = pci_enable_msi(np->pci_dev);
  3299. if (ret == 0) {
  3300. np->msi_flags |= NV_MSI_ENABLED;
  3301. dev->irq = np->pci_dev->irq;
  3302. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3303. netdev_info(dev, "request_irq failed %d\n",
  3304. ret);
  3305. pci_disable_msi(np->pci_dev);
  3306. np->msi_flags &= ~NV_MSI_ENABLED;
  3307. dev->irq = np->pci_dev->irq;
  3308. goto out_err;
  3309. }
  3310. /* map interrupts to vector 0 */
  3311. writel(0, base + NvRegMSIMap0);
  3312. writel(0, base + NvRegMSIMap1);
  3313. /* enable msi vector 0 */
  3314. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3315. }
  3316. }
  3317. if (ret != 0) {
  3318. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3319. goto out_err;
  3320. }
  3321. return 0;
  3322. out_free_tx:
  3323. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3324. out_free_rx:
  3325. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3326. out_err:
  3327. return 1;
  3328. }
  3329. static void nv_free_irq(struct net_device *dev)
  3330. {
  3331. struct fe_priv *np = get_nvpriv(dev);
  3332. int i;
  3333. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3334. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3335. free_irq(np->msi_x_entry[i].vector, dev);
  3336. pci_disable_msix(np->pci_dev);
  3337. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3338. } else {
  3339. free_irq(np->pci_dev->irq, dev);
  3340. if (np->msi_flags & NV_MSI_ENABLED) {
  3341. pci_disable_msi(np->pci_dev);
  3342. np->msi_flags &= ~NV_MSI_ENABLED;
  3343. }
  3344. }
  3345. }
  3346. static void nv_do_nic_poll(unsigned long data)
  3347. {
  3348. struct net_device *dev = (struct net_device *) data;
  3349. struct fe_priv *np = netdev_priv(dev);
  3350. u8 __iomem *base = get_hwbase(dev);
  3351. u32 mask = 0;
  3352. /*
  3353. * First disable irq(s) and then
  3354. * reenable interrupts on the nic, we have to do this before calling
  3355. * nv_nic_irq because that may decide to do otherwise
  3356. */
  3357. if (!using_multi_irqs(dev)) {
  3358. if (np->msi_flags & NV_MSI_X_ENABLED)
  3359. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3360. else
  3361. disable_irq_lockdep(np->pci_dev->irq);
  3362. mask = np->irqmask;
  3363. } else {
  3364. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3365. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3366. mask |= NVREG_IRQ_RX_ALL;
  3367. }
  3368. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3369. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3370. mask |= NVREG_IRQ_TX_ALL;
  3371. }
  3372. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3373. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3374. mask |= NVREG_IRQ_OTHER;
  3375. }
  3376. }
  3377. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3378. if (np->recover_error) {
  3379. np->recover_error = 0;
  3380. netdev_info(dev, "MAC in recoverable error state\n");
  3381. if (netif_running(dev)) {
  3382. netif_tx_lock_bh(dev);
  3383. netif_addr_lock(dev);
  3384. spin_lock(&np->lock);
  3385. /* stop engines */
  3386. nv_stop_rxtx(dev);
  3387. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3388. nv_mac_reset(dev);
  3389. nv_txrx_reset(dev);
  3390. /* drain rx queue */
  3391. nv_drain_rxtx(dev);
  3392. /* reinit driver view of the rx queue */
  3393. set_bufsize(dev);
  3394. if (nv_init_ring(dev)) {
  3395. if (!np->in_shutdown)
  3396. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3397. }
  3398. /* reinit nic view of the rx queue */
  3399. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3400. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3401. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3402. base + NvRegRingSizes);
  3403. pci_push(base);
  3404. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3405. pci_push(base);
  3406. /* clear interrupts */
  3407. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3408. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3409. else
  3410. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3411. /* restart rx engine */
  3412. nv_start_rxtx(dev);
  3413. spin_unlock(&np->lock);
  3414. netif_addr_unlock(dev);
  3415. netif_tx_unlock_bh(dev);
  3416. }
  3417. }
  3418. writel(mask, base + NvRegIrqMask);
  3419. pci_push(base);
  3420. if (!using_multi_irqs(dev)) {
  3421. np->nic_poll_irq = 0;
  3422. if (nv_optimized(np))
  3423. nv_nic_irq_optimized(0, dev);
  3424. else
  3425. nv_nic_irq(0, dev);
  3426. if (np->msi_flags & NV_MSI_X_ENABLED)
  3427. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3428. else
  3429. enable_irq_lockdep(np->pci_dev->irq);
  3430. } else {
  3431. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3432. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3433. nv_nic_irq_rx(0, dev);
  3434. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3435. }
  3436. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3437. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3438. nv_nic_irq_tx(0, dev);
  3439. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3440. }
  3441. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3442. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3443. nv_nic_irq_other(0, dev);
  3444. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3445. }
  3446. }
  3447. }
  3448. #ifdef CONFIG_NET_POLL_CONTROLLER
  3449. static void nv_poll_controller(struct net_device *dev)
  3450. {
  3451. nv_do_nic_poll((unsigned long) dev);
  3452. }
  3453. #endif
  3454. static void nv_do_stats_poll(unsigned long data)
  3455. {
  3456. struct net_device *dev = (struct net_device *) data;
  3457. struct fe_priv *np = netdev_priv(dev);
  3458. nv_get_hw_stats(dev);
  3459. if (!np->in_shutdown)
  3460. mod_timer(&np->stats_poll,
  3461. round_jiffies(jiffies + STATS_INTERVAL));
  3462. }
  3463. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3464. {
  3465. struct fe_priv *np = netdev_priv(dev);
  3466. strcpy(info->driver, DRV_NAME);
  3467. strcpy(info->version, FORCEDETH_VERSION);
  3468. strcpy(info->bus_info, pci_name(np->pci_dev));
  3469. }
  3470. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3471. {
  3472. struct fe_priv *np = netdev_priv(dev);
  3473. wolinfo->supported = WAKE_MAGIC;
  3474. spin_lock_irq(&np->lock);
  3475. if (np->wolenabled)
  3476. wolinfo->wolopts = WAKE_MAGIC;
  3477. spin_unlock_irq(&np->lock);
  3478. }
  3479. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3480. {
  3481. struct fe_priv *np = netdev_priv(dev);
  3482. u8 __iomem *base = get_hwbase(dev);
  3483. u32 flags = 0;
  3484. if (wolinfo->wolopts == 0) {
  3485. np->wolenabled = 0;
  3486. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3487. np->wolenabled = 1;
  3488. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3489. }
  3490. if (netif_running(dev)) {
  3491. spin_lock_irq(&np->lock);
  3492. writel(flags, base + NvRegWakeUpFlags);
  3493. spin_unlock_irq(&np->lock);
  3494. }
  3495. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3496. return 0;
  3497. }
  3498. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3499. {
  3500. struct fe_priv *np = netdev_priv(dev);
  3501. u32 speed;
  3502. int adv;
  3503. spin_lock_irq(&np->lock);
  3504. ecmd->port = PORT_MII;
  3505. if (!netif_running(dev)) {
  3506. /* We do not track link speed / duplex setting if the
  3507. * interface is disabled. Force a link check */
  3508. if (nv_update_linkspeed(dev)) {
  3509. if (!netif_carrier_ok(dev))
  3510. netif_carrier_on(dev);
  3511. } else {
  3512. if (netif_carrier_ok(dev))
  3513. netif_carrier_off(dev);
  3514. }
  3515. }
  3516. if (netif_carrier_ok(dev)) {
  3517. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3518. case NVREG_LINKSPEED_10:
  3519. speed = SPEED_10;
  3520. break;
  3521. case NVREG_LINKSPEED_100:
  3522. speed = SPEED_100;
  3523. break;
  3524. case NVREG_LINKSPEED_1000:
  3525. speed = SPEED_1000;
  3526. break;
  3527. default:
  3528. speed = -1;
  3529. break;
  3530. }
  3531. ecmd->duplex = DUPLEX_HALF;
  3532. if (np->duplex)
  3533. ecmd->duplex = DUPLEX_FULL;
  3534. } else {
  3535. speed = -1;
  3536. ecmd->duplex = -1;
  3537. }
  3538. ethtool_cmd_speed_set(ecmd, speed);
  3539. ecmd->autoneg = np->autoneg;
  3540. ecmd->advertising = ADVERTISED_MII;
  3541. if (np->autoneg) {
  3542. ecmd->advertising |= ADVERTISED_Autoneg;
  3543. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3544. if (adv & ADVERTISE_10HALF)
  3545. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3546. if (adv & ADVERTISE_10FULL)
  3547. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3548. if (adv & ADVERTISE_100HALF)
  3549. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3550. if (adv & ADVERTISE_100FULL)
  3551. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3552. if (np->gigabit == PHY_GIGABIT) {
  3553. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3554. if (adv & ADVERTISE_1000FULL)
  3555. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3556. }
  3557. }
  3558. ecmd->supported = (SUPPORTED_Autoneg |
  3559. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3560. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3561. SUPPORTED_MII);
  3562. if (np->gigabit == PHY_GIGABIT)
  3563. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3564. ecmd->phy_address = np->phyaddr;
  3565. ecmd->transceiver = XCVR_EXTERNAL;
  3566. /* ignore maxtxpkt, maxrxpkt for now */
  3567. spin_unlock_irq(&np->lock);
  3568. return 0;
  3569. }
  3570. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3571. {
  3572. struct fe_priv *np = netdev_priv(dev);
  3573. u32 speed = ethtool_cmd_speed(ecmd);
  3574. if (ecmd->port != PORT_MII)
  3575. return -EINVAL;
  3576. if (ecmd->transceiver != XCVR_EXTERNAL)
  3577. return -EINVAL;
  3578. if (ecmd->phy_address != np->phyaddr) {
  3579. /* TODO: support switching between multiple phys. Should be
  3580. * trivial, but not enabled due to lack of test hardware. */
  3581. return -EINVAL;
  3582. }
  3583. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3584. u32 mask;
  3585. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3586. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3587. if (np->gigabit == PHY_GIGABIT)
  3588. mask |= ADVERTISED_1000baseT_Full;
  3589. if ((ecmd->advertising & mask) == 0)
  3590. return -EINVAL;
  3591. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3592. /* Note: autonegotiation disable, speed 1000 intentionally
  3593. * forbidden - no one should need that. */
  3594. if (speed != SPEED_10 && speed != SPEED_100)
  3595. return -EINVAL;
  3596. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3597. return -EINVAL;
  3598. } else {
  3599. return -EINVAL;
  3600. }
  3601. netif_carrier_off(dev);
  3602. if (netif_running(dev)) {
  3603. unsigned long flags;
  3604. nv_disable_irq(dev);
  3605. netif_tx_lock_bh(dev);
  3606. netif_addr_lock(dev);
  3607. /* with plain spinlock lockdep complains */
  3608. spin_lock_irqsave(&np->lock, flags);
  3609. /* stop engines */
  3610. /* FIXME:
  3611. * this can take some time, and interrupts are disabled
  3612. * due to spin_lock_irqsave, but let's hope no daemon
  3613. * is going to change the settings very often...
  3614. * Worst case:
  3615. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3616. * + some minor delays, which is up to a second approximately
  3617. */
  3618. nv_stop_rxtx(dev);
  3619. spin_unlock_irqrestore(&np->lock, flags);
  3620. netif_addr_unlock(dev);
  3621. netif_tx_unlock_bh(dev);
  3622. }
  3623. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3624. int adv, bmcr;
  3625. np->autoneg = 1;
  3626. /* advertise only what has been requested */
  3627. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3628. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3629. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3630. adv |= ADVERTISE_10HALF;
  3631. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3632. adv |= ADVERTISE_10FULL;
  3633. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3634. adv |= ADVERTISE_100HALF;
  3635. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3636. adv |= ADVERTISE_100FULL;
  3637. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3638. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3639. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3640. adv |= ADVERTISE_PAUSE_ASYM;
  3641. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3642. if (np->gigabit == PHY_GIGABIT) {
  3643. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3644. adv &= ~ADVERTISE_1000FULL;
  3645. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3646. adv |= ADVERTISE_1000FULL;
  3647. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3648. }
  3649. if (netif_running(dev))
  3650. netdev_info(dev, "link down\n");
  3651. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3652. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3653. bmcr |= BMCR_ANENABLE;
  3654. /* reset the phy in order for settings to stick,
  3655. * and cause autoneg to start */
  3656. if (phy_reset(dev, bmcr)) {
  3657. netdev_info(dev, "phy reset failed\n");
  3658. return -EINVAL;
  3659. }
  3660. } else {
  3661. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3662. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3663. }
  3664. } else {
  3665. int adv, bmcr;
  3666. np->autoneg = 0;
  3667. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3668. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3669. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3670. adv |= ADVERTISE_10HALF;
  3671. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3672. adv |= ADVERTISE_10FULL;
  3673. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3674. adv |= ADVERTISE_100HALF;
  3675. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3676. adv |= ADVERTISE_100FULL;
  3677. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3678. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3679. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3680. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3681. }
  3682. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3683. adv |= ADVERTISE_PAUSE_ASYM;
  3684. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3685. }
  3686. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3687. np->fixed_mode = adv;
  3688. if (np->gigabit == PHY_GIGABIT) {
  3689. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3690. adv &= ~ADVERTISE_1000FULL;
  3691. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3692. }
  3693. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3694. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3695. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3696. bmcr |= BMCR_FULLDPLX;
  3697. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3698. bmcr |= BMCR_SPEED100;
  3699. if (np->phy_oui == PHY_OUI_MARVELL) {
  3700. /* reset the phy in order for forced mode settings to stick */
  3701. if (phy_reset(dev, bmcr)) {
  3702. netdev_info(dev, "phy reset failed\n");
  3703. return -EINVAL;
  3704. }
  3705. } else {
  3706. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3707. if (netif_running(dev)) {
  3708. /* Wait a bit and then reconfigure the nic. */
  3709. udelay(10);
  3710. nv_linkchange(dev);
  3711. }
  3712. }
  3713. }
  3714. if (netif_running(dev)) {
  3715. nv_start_rxtx(dev);
  3716. nv_enable_irq(dev);
  3717. }
  3718. return 0;
  3719. }
  3720. #define FORCEDETH_REGS_VER 1
  3721. static int nv_get_regs_len(struct net_device *dev)
  3722. {
  3723. struct fe_priv *np = netdev_priv(dev);
  3724. return np->register_size;
  3725. }
  3726. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3727. {
  3728. struct fe_priv *np = netdev_priv(dev);
  3729. u8 __iomem *base = get_hwbase(dev);
  3730. u32 *rbuf = buf;
  3731. int i;
  3732. regs->version = FORCEDETH_REGS_VER;
  3733. spin_lock_irq(&np->lock);
  3734. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  3735. rbuf[i] = readl(base + i*sizeof(u32));
  3736. spin_unlock_irq(&np->lock);
  3737. }
  3738. static int nv_nway_reset(struct net_device *dev)
  3739. {
  3740. struct fe_priv *np = netdev_priv(dev);
  3741. int ret;
  3742. if (np->autoneg) {
  3743. int bmcr;
  3744. netif_carrier_off(dev);
  3745. if (netif_running(dev)) {
  3746. nv_disable_irq(dev);
  3747. netif_tx_lock_bh(dev);
  3748. netif_addr_lock(dev);
  3749. spin_lock(&np->lock);
  3750. /* stop engines */
  3751. nv_stop_rxtx(dev);
  3752. spin_unlock(&np->lock);
  3753. netif_addr_unlock(dev);
  3754. netif_tx_unlock_bh(dev);
  3755. netdev_info(dev, "link down\n");
  3756. }
  3757. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3758. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3759. bmcr |= BMCR_ANENABLE;
  3760. /* reset the phy in order for settings to stick*/
  3761. if (phy_reset(dev, bmcr)) {
  3762. netdev_info(dev, "phy reset failed\n");
  3763. return -EINVAL;
  3764. }
  3765. } else {
  3766. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3767. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3768. }
  3769. if (netif_running(dev)) {
  3770. nv_start_rxtx(dev);
  3771. nv_enable_irq(dev);
  3772. }
  3773. ret = 0;
  3774. } else {
  3775. ret = -EINVAL;
  3776. }
  3777. return ret;
  3778. }
  3779. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3780. {
  3781. struct fe_priv *np = netdev_priv(dev);
  3782. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3783. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  3784. ring->rx_pending = np->rx_ring_size;
  3785. ring->tx_pending = np->tx_ring_size;
  3786. }
  3787. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  3788. {
  3789. struct fe_priv *np = netdev_priv(dev);
  3790. u8 __iomem *base = get_hwbase(dev);
  3791. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  3792. dma_addr_t ring_addr;
  3793. if (ring->rx_pending < RX_RING_MIN ||
  3794. ring->tx_pending < TX_RING_MIN ||
  3795. ring->rx_mini_pending != 0 ||
  3796. ring->rx_jumbo_pending != 0 ||
  3797. (np->desc_ver == DESC_VER_1 &&
  3798. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  3799. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  3800. (np->desc_ver != DESC_VER_1 &&
  3801. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  3802. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  3803. return -EINVAL;
  3804. }
  3805. /* allocate new rings */
  3806. if (!nv_optimized(np)) {
  3807. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3808. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3809. &ring_addr);
  3810. } else {
  3811. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  3812. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3813. &ring_addr);
  3814. }
  3815. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  3816. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  3817. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  3818. /* fall back to old rings */
  3819. if (!nv_optimized(np)) {
  3820. if (rxtx_ring)
  3821. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  3822. rxtx_ring, ring_addr);
  3823. } else {
  3824. if (rxtx_ring)
  3825. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  3826. rxtx_ring, ring_addr);
  3827. }
  3828. kfree(rx_skbuff);
  3829. kfree(tx_skbuff);
  3830. goto exit;
  3831. }
  3832. if (netif_running(dev)) {
  3833. nv_disable_irq(dev);
  3834. nv_napi_disable(dev);
  3835. netif_tx_lock_bh(dev);
  3836. netif_addr_lock(dev);
  3837. spin_lock(&np->lock);
  3838. /* stop engines */
  3839. nv_stop_rxtx(dev);
  3840. nv_txrx_reset(dev);
  3841. /* drain queues */
  3842. nv_drain_rxtx(dev);
  3843. /* delete queues */
  3844. free_rings(dev);
  3845. }
  3846. /* set new values */
  3847. np->rx_ring_size = ring->rx_pending;
  3848. np->tx_ring_size = ring->tx_pending;
  3849. if (!nv_optimized(np)) {
  3850. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  3851. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  3852. } else {
  3853. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  3854. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  3855. }
  3856. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  3857. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  3858. np->ring_addr = ring_addr;
  3859. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  3860. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  3861. if (netif_running(dev)) {
  3862. /* reinit driver view of the queues */
  3863. set_bufsize(dev);
  3864. if (nv_init_ring(dev)) {
  3865. if (!np->in_shutdown)
  3866. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3867. }
  3868. /* reinit nic view of the queues */
  3869. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3870. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3871. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3872. base + NvRegRingSizes);
  3873. pci_push(base);
  3874. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3875. pci_push(base);
  3876. /* restart engines */
  3877. nv_start_rxtx(dev);
  3878. spin_unlock(&np->lock);
  3879. netif_addr_unlock(dev);
  3880. netif_tx_unlock_bh(dev);
  3881. nv_napi_enable(dev);
  3882. nv_enable_irq(dev);
  3883. }
  3884. return 0;
  3885. exit:
  3886. return -ENOMEM;
  3887. }
  3888. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  3889. {
  3890. struct fe_priv *np = netdev_priv(dev);
  3891. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  3892. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  3893. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  3894. }
  3895. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  3896. {
  3897. struct fe_priv *np = netdev_priv(dev);
  3898. int adv, bmcr;
  3899. if ((!np->autoneg && np->duplex == 0) ||
  3900. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  3901. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  3902. return -EINVAL;
  3903. }
  3904. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  3905. netdev_info(dev, "hardware does not support tx pause frames\n");
  3906. return -EINVAL;
  3907. }
  3908. netif_carrier_off(dev);
  3909. if (netif_running(dev)) {
  3910. nv_disable_irq(dev);
  3911. netif_tx_lock_bh(dev);
  3912. netif_addr_lock(dev);
  3913. spin_lock(&np->lock);
  3914. /* stop engines */
  3915. nv_stop_rxtx(dev);
  3916. spin_unlock(&np->lock);
  3917. netif_addr_unlock(dev);
  3918. netif_tx_unlock_bh(dev);
  3919. }
  3920. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  3921. if (pause->rx_pause)
  3922. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  3923. if (pause->tx_pause)
  3924. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  3925. if (np->autoneg && pause->autoneg) {
  3926. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  3927. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3928. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3929. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3930. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3931. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3932. adv |= ADVERTISE_PAUSE_ASYM;
  3933. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3934. if (netif_running(dev))
  3935. netdev_info(dev, "link down\n");
  3936. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3937. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3938. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3939. } else {
  3940. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3941. if (pause->rx_pause)
  3942. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3943. if (pause->tx_pause)
  3944. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3945. if (!netif_running(dev))
  3946. nv_update_linkspeed(dev);
  3947. else
  3948. nv_update_pause(dev, np->pause_flags);
  3949. }
  3950. if (netif_running(dev)) {
  3951. nv_start_rxtx(dev);
  3952. nv_enable_irq(dev);
  3953. }
  3954. return 0;
  3955. }
  3956. static u32 nv_fix_features(struct net_device *dev, u32 features)
  3957. {
  3958. /* vlan is dependent on rx checksum offload */
  3959. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3960. features |= NETIF_F_RXCSUM;
  3961. return features;
  3962. }
  3963. static void nv_vlan_mode(struct net_device *dev, u32 features)
  3964. {
  3965. struct fe_priv *np = get_nvpriv(dev);
  3966. spin_lock_irq(&np->lock);
  3967. if (features & NETIF_F_HW_VLAN_RX)
  3968. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  3969. else
  3970. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  3971. if (features & NETIF_F_HW_VLAN_TX)
  3972. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  3973. else
  3974. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  3975. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3976. spin_unlock_irq(&np->lock);
  3977. }
  3978. static int nv_set_features(struct net_device *dev, u32 features)
  3979. {
  3980. struct fe_priv *np = netdev_priv(dev);
  3981. u8 __iomem *base = get_hwbase(dev);
  3982. u32 changed = dev->features ^ features;
  3983. if (changed & NETIF_F_RXCSUM) {
  3984. spin_lock_irq(&np->lock);
  3985. if (features & NETIF_F_RXCSUM)
  3986. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  3987. else
  3988. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  3989. if (netif_running(dev))
  3990. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  3991. spin_unlock_irq(&np->lock);
  3992. }
  3993. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  3994. nv_vlan_mode(dev, features);
  3995. return 0;
  3996. }
  3997. static int nv_get_sset_count(struct net_device *dev, int sset)
  3998. {
  3999. struct fe_priv *np = netdev_priv(dev);
  4000. switch (sset) {
  4001. case ETH_SS_TEST:
  4002. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4003. return NV_TEST_COUNT_EXTENDED;
  4004. else
  4005. return NV_TEST_COUNT_BASE;
  4006. case ETH_SS_STATS:
  4007. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4008. return NV_DEV_STATISTICS_V3_COUNT;
  4009. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4010. return NV_DEV_STATISTICS_V2_COUNT;
  4011. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4012. return NV_DEV_STATISTICS_V1_COUNT;
  4013. else
  4014. return 0;
  4015. default:
  4016. return -EOPNOTSUPP;
  4017. }
  4018. }
  4019. static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
  4020. {
  4021. struct fe_priv *np = netdev_priv(dev);
  4022. /* update stats */
  4023. nv_get_hw_stats(dev);
  4024. memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4025. }
  4026. static int nv_link_test(struct net_device *dev)
  4027. {
  4028. struct fe_priv *np = netdev_priv(dev);
  4029. int mii_status;
  4030. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4031. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4032. /* check phy link status */
  4033. if (!(mii_status & BMSR_LSTATUS))
  4034. return 0;
  4035. else
  4036. return 1;
  4037. }
  4038. static int nv_register_test(struct net_device *dev)
  4039. {
  4040. u8 __iomem *base = get_hwbase(dev);
  4041. int i = 0;
  4042. u32 orig_read, new_read;
  4043. do {
  4044. orig_read = readl(base + nv_registers_test[i].reg);
  4045. /* xor with mask to toggle bits */
  4046. orig_read ^= nv_registers_test[i].mask;
  4047. writel(orig_read, base + nv_registers_test[i].reg);
  4048. new_read = readl(base + nv_registers_test[i].reg);
  4049. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4050. return 0;
  4051. /* restore original value */
  4052. orig_read ^= nv_registers_test[i].mask;
  4053. writel(orig_read, base + nv_registers_test[i].reg);
  4054. } while (nv_registers_test[++i].reg != 0);
  4055. return 1;
  4056. }
  4057. static int nv_interrupt_test(struct net_device *dev)
  4058. {
  4059. struct fe_priv *np = netdev_priv(dev);
  4060. u8 __iomem *base = get_hwbase(dev);
  4061. int ret = 1;
  4062. int testcnt;
  4063. u32 save_msi_flags, save_poll_interval = 0;
  4064. if (netif_running(dev)) {
  4065. /* free current irq */
  4066. nv_free_irq(dev);
  4067. save_poll_interval = readl(base+NvRegPollingInterval);
  4068. }
  4069. /* flag to test interrupt handler */
  4070. np->intr_test = 0;
  4071. /* setup test irq */
  4072. save_msi_flags = np->msi_flags;
  4073. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4074. np->msi_flags |= 0x001; /* setup 1 vector */
  4075. if (nv_request_irq(dev, 1))
  4076. return 0;
  4077. /* setup timer interrupt */
  4078. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4079. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4080. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4081. /* wait for at least one interrupt */
  4082. msleep(100);
  4083. spin_lock_irq(&np->lock);
  4084. /* flag should be set within ISR */
  4085. testcnt = np->intr_test;
  4086. if (!testcnt)
  4087. ret = 2;
  4088. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4089. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4090. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4091. else
  4092. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4093. spin_unlock_irq(&np->lock);
  4094. nv_free_irq(dev);
  4095. np->msi_flags = save_msi_flags;
  4096. if (netif_running(dev)) {
  4097. writel(save_poll_interval, base + NvRegPollingInterval);
  4098. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4099. /* restore original irq */
  4100. if (nv_request_irq(dev, 0))
  4101. return 0;
  4102. }
  4103. return ret;
  4104. }
  4105. static int nv_loopback_test(struct net_device *dev)
  4106. {
  4107. struct fe_priv *np = netdev_priv(dev);
  4108. u8 __iomem *base = get_hwbase(dev);
  4109. struct sk_buff *tx_skb, *rx_skb;
  4110. dma_addr_t test_dma_addr;
  4111. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4112. u32 flags;
  4113. int len, i, pkt_len;
  4114. u8 *pkt_data;
  4115. u32 filter_flags = 0;
  4116. u32 misc1_flags = 0;
  4117. int ret = 1;
  4118. if (netif_running(dev)) {
  4119. nv_disable_irq(dev);
  4120. filter_flags = readl(base + NvRegPacketFilterFlags);
  4121. misc1_flags = readl(base + NvRegMisc1);
  4122. } else {
  4123. nv_txrx_reset(dev);
  4124. }
  4125. /* reinit driver view of the rx queue */
  4126. set_bufsize(dev);
  4127. nv_init_ring(dev);
  4128. /* setup hardware for loopback */
  4129. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4130. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4131. /* reinit nic view of the rx queue */
  4132. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4133. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4134. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4135. base + NvRegRingSizes);
  4136. pci_push(base);
  4137. /* restart rx engine */
  4138. nv_start_rxtx(dev);
  4139. /* setup packet for tx */
  4140. pkt_len = ETH_DATA_LEN;
  4141. tx_skb = dev_alloc_skb(pkt_len);
  4142. if (!tx_skb) {
  4143. netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
  4144. ret = 0;
  4145. goto out;
  4146. }
  4147. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4148. skb_tailroom(tx_skb),
  4149. PCI_DMA_FROMDEVICE);
  4150. pkt_data = skb_put(tx_skb, pkt_len);
  4151. for (i = 0; i < pkt_len; i++)
  4152. pkt_data[i] = (u8)(i & 0xff);
  4153. if (!nv_optimized(np)) {
  4154. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4155. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4156. } else {
  4157. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4158. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4159. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4160. }
  4161. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4162. pci_push(get_hwbase(dev));
  4163. msleep(500);
  4164. /* check for rx of the packet */
  4165. if (!nv_optimized(np)) {
  4166. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4167. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4168. } else {
  4169. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4170. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4171. }
  4172. if (flags & NV_RX_AVAIL) {
  4173. ret = 0;
  4174. } else if (np->desc_ver == DESC_VER_1) {
  4175. if (flags & NV_RX_ERROR)
  4176. ret = 0;
  4177. } else {
  4178. if (flags & NV_RX2_ERROR)
  4179. ret = 0;
  4180. }
  4181. if (ret) {
  4182. if (len != pkt_len) {
  4183. ret = 0;
  4184. } else {
  4185. rx_skb = np->rx_skb[0].skb;
  4186. for (i = 0; i < pkt_len; i++) {
  4187. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4188. ret = 0;
  4189. break;
  4190. }
  4191. }
  4192. }
  4193. }
  4194. pci_unmap_single(np->pci_dev, test_dma_addr,
  4195. (skb_end_pointer(tx_skb) - tx_skb->data),
  4196. PCI_DMA_TODEVICE);
  4197. dev_kfree_skb_any(tx_skb);
  4198. out:
  4199. /* stop engines */
  4200. nv_stop_rxtx(dev);
  4201. nv_txrx_reset(dev);
  4202. /* drain rx queue */
  4203. nv_drain_rxtx(dev);
  4204. if (netif_running(dev)) {
  4205. writel(misc1_flags, base + NvRegMisc1);
  4206. writel(filter_flags, base + NvRegPacketFilterFlags);
  4207. nv_enable_irq(dev);
  4208. }
  4209. return ret;
  4210. }
  4211. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4212. {
  4213. struct fe_priv *np = netdev_priv(dev);
  4214. u8 __iomem *base = get_hwbase(dev);
  4215. int result;
  4216. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4217. if (!nv_link_test(dev)) {
  4218. test->flags |= ETH_TEST_FL_FAILED;
  4219. buffer[0] = 1;
  4220. }
  4221. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4222. if (netif_running(dev)) {
  4223. netif_stop_queue(dev);
  4224. nv_napi_disable(dev);
  4225. netif_tx_lock_bh(dev);
  4226. netif_addr_lock(dev);
  4227. spin_lock_irq(&np->lock);
  4228. nv_disable_hw_interrupts(dev, np->irqmask);
  4229. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4230. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4231. else
  4232. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4233. /* stop engines */
  4234. nv_stop_rxtx(dev);
  4235. nv_txrx_reset(dev);
  4236. /* drain rx queue */
  4237. nv_drain_rxtx(dev);
  4238. spin_unlock_irq(&np->lock);
  4239. netif_addr_unlock(dev);
  4240. netif_tx_unlock_bh(dev);
  4241. }
  4242. if (!nv_register_test(dev)) {
  4243. test->flags |= ETH_TEST_FL_FAILED;
  4244. buffer[1] = 1;
  4245. }
  4246. result = nv_interrupt_test(dev);
  4247. if (result != 1) {
  4248. test->flags |= ETH_TEST_FL_FAILED;
  4249. buffer[2] = 1;
  4250. }
  4251. if (result == 0) {
  4252. /* bail out */
  4253. return;
  4254. }
  4255. if (!nv_loopback_test(dev)) {
  4256. test->flags |= ETH_TEST_FL_FAILED;
  4257. buffer[3] = 1;
  4258. }
  4259. if (netif_running(dev)) {
  4260. /* reinit driver view of the rx queue */
  4261. set_bufsize(dev);
  4262. if (nv_init_ring(dev)) {
  4263. if (!np->in_shutdown)
  4264. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4265. }
  4266. /* reinit nic view of the rx queue */
  4267. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4268. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4269. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4270. base + NvRegRingSizes);
  4271. pci_push(base);
  4272. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4273. pci_push(base);
  4274. /* restart rx engine */
  4275. nv_start_rxtx(dev);
  4276. netif_start_queue(dev);
  4277. nv_napi_enable(dev);
  4278. nv_enable_hw_interrupts(dev, np->irqmask);
  4279. }
  4280. }
  4281. }
  4282. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4283. {
  4284. switch (stringset) {
  4285. case ETH_SS_STATS:
  4286. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4287. break;
  4288. case ETH_SS_TEST:
  4289. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4290. break;
  4291. }
  4292. }
  4293. static const struct ethtool_ops ops = {
  4294. .get_drvinfo = nv_get_drvinfo,
  4295. .get_link = ethtool_op_get_link,
  4296. .get_wol = nv_get_wol,
  4297. .set_wol = nv_set_wol,
  4298. .get_settings = nv_get_settings,
  4299. .set_settings = nv_set_settings,
  4300. .get_regs_len = nv_get_regs_len,
  4301. .get_regs = nv_get_regs,
  4302. .nway_reset = nv_nway_reset,
  4303. .get_ringparam = nv_get_ringparam,
  4304. .set_ringparam = nv_set_ringparam,
  4305. .get_pauseparam = nv_get_pauseparam,
  4306. .set_pauseparam = nv_set_pauseparam,
  4307. .get_strings = nv_get_strings,
  4308. .get_ethtool_stats = nv_get_ethtool_stats,
  4309. .get_sset_count = nv_get_sset_count,
  4310. .self_test = nv_self_test,
  4311. };
  4312. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4313. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4314. {
  4315. struct fe_priv *np = netdev_priv(dev);
  4316. u8 __iomem *base = get_hwbase(dev);
  4317. int i;
  4318. u32 tx_ctrl, mgmt_sema;
  4319. for (i = 0; i < 10; i++) {
  4320. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4321. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4322. break;
  4323. msleep(500);
  4324. }
  4325. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4326. return 0;
  4327. for (i = 0; i < 2; i++) {
  4328. tx_ctrl = readl(base + NvRegTransmitterControl);
  4329. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4330. writel(tx_ctrl, base + NvRegTransmitterControl);
  4331. /* verify that semaphore was acquired */
  4332. tx_ctrl = readl(base + NvRegTransmitterControl);
  4333. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4334. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4335. np->mgmt_sema = 1;
  4336. return 1;
  4337. } else
  4338. udelay(50);
  4339. }
  4340. return 0;
  4341. }
  4342. static void nv_mgmt_release_sema(struct net_device *dev)
  4343. {
  4344. struct fe_priv *np = netdev_priv(dev);
  4345. u8 __iomem *base = get_hwbase(dev);
  4346. u32 tx_ctrl;
  4347. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4348. if (np->mgmt_sema) {
  4349. tx_ctrl = readl(base + NvRegTransmitterControl);
  4350. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4351. writel(tx_ctrl, base + NvRegTransmitterControl);
  4352. }
  4353. }
  4354. }
  4355. static int nv_mgmt_get_version(struct net_device *dev)
  4356. {
  4357. struct fe_priv *np = netdev_priv(dev);
  4358. u8 __iomem *base = get_hwbase(dev);
  4359. u32 data_ready = readl(base + NvRegTransmitterControl);
  4360. u32 data_ready2 = 0;
  4361. unsigned long start;
  4362. int ready = 0;
  4363. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4364. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4365. start = jiffies;
  4366. while (time_before(jiffies, start + 5*HZ)) {
  4367. data_ready2 = readl(base + NvRegTransmitterControl);
  4368. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4369. ready = 1;
  4370. break;
  4371. }
  4372. schedule_timeout_uninterruptible(1);
  4373. }
  4374. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4375. return 0;
  4376. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4377. return 1;
  4378. }
  4379. static int nv_open(struct net_device *dev)
  4380. {
  4381. struct fe_priv *np = netdev_priv(dev);
  4382. u8 __iomem *base = get_hwbase(dev);
  4383. int ret = 1;
  4384. int oom, i;
  4385. u32 low;
  4386. /* power up phy */
  4387. mii_rw(dev, np->phyaddr, MII_BMCR,
  4388. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4389. nv_txrx_gate(dev, false);
  4390. /* erase previous misconfiguration */
  4391. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4392. nv_mac_reset(dev);
  4393. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4394. writel(0, base + NvRegMulticastAddrB);
  4395. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4396. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4397. writel(0, base + NvRegPacketFilterFlags);
  4398. writel(0, base + NvRegTransmitterControl);
  4399. writel(0, base + NvRegReceiverControl);
  4400. writel(0, base + NvRegAdapterControl);
  4401. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4402. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4403. /* initialize descriptor rings */
  4404. set_bufsize(dev);
  4405. oom = nv_init_ring(dev);
  4406. writel(0, base + NvRegLinkSpeed);
  4407. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4408. nv_txrx_reset(dev);
  4409. writel(0, base + NvRegUnknownSetupReg6);
  4410. np->in_shutdown = 0;
  4411. /* give hw rings */
  4412. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4413. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4414. base + NvRegRingSizes);
  4415. writel(np->linkspeed, base + NvRegLinkSpeed);
  4416. if (np->desc_ver == DESC_VER_1)
  4417. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4418. else
  4419. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4420. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4421. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4422. pci_push(base);
  4423. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4424. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4425. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4426. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4427. netdev_info(dev,
  4428. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4429. writel(0, base + NvRegMIIMask);
  4430. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4431. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4432. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4433. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4434. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4435. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4436. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4437. get_random_bytes(&low, sizeof(low));
  4438. low &= NVREG_SLOTTIME_MASK;
  4439. if (np->desc_ver == DESC_VER_1) {
  4440. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4441. } else {
  4442. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4443. /* setup legacy backoff */
  4444. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4445. } else {
  4446. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4447. nv_gear_backoff_reseed(dev);
  4448. }
  4449. }
  4450. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4451. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4452. if (poll_interval == -1) {
  4453. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4454. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4455. else
  4456. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4457. } else
  4458. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4459. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4460. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4461. base + NvRegAdapterControl);
  4462. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4463. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4464. if (np->wolenabled)
  4465. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4466. i = readl(base + NvRegPowerState);
  4467. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4468. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4469. pci_push(base);
  4470. udelay(10);
  4471. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4472. nv_disable_hw_interrupts(dev, np->irqmask);
  4473. pci_push(base);
  4474. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4475. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4476. pci_push(base);
  4477. if (nv_request_irq(dev, 0))
  4478. goto out_drain;
  4479. /* ask for interrupts */
  4480. nv_enable_hw_interrupts(dev, np->irqmask);
  4481. spin_lock_irq(&np->lock);
  4482. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4483. writel(0, base + NvRegMulticastAddrB);
  4484. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4485. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4486. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4487. /* One manual link speed update: Interrupts are enabled, future link
  4488. * speed changes cause interrupts and are handled by nv_link_irq().
  4489. */
  4490. {
  4491. u32 miistat;
  4492. miistat = readl(base + NvRegMIIStatus);
  4493. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4494. }
  4495. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4496. * to init hw */
  4497. np->linkspeed = 0;
  4498. ret = nv_update_linkspeed(dev);
  4499. nv_start_rxtx(dev);
  4500. netif_start_queue(dev);
  4501. nv_napi_enable(dev);
  4502. if (ret) {
  4503. netif_carrier_on(dev);
  4504. } else {
  4505. netdev_info(dev, "no link during initialization\n");
  4506. netif_carrier_off(dev);
  4507. }
  4508. if (oom)
  4509. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4510. /* start statistics timer */
  4511. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4512. mod_timer(&np->stats_poll,
  4513. round_jiffies(jiffies + STATS_INTERVAL));
  4514. spin_unlock_irq(&np->lock);
  4515. return 0;
  4516. out_drain:
  4517. nv_drain_rxtx(dev);
  4518. return ret;
  4519. }
  4520. static int nv_close(struct net_device *dev)
  4521. {
  4522. struct fe_priv *np = netdev_priv(dev);
  4523. u8 __iomem *base;
  4524. spin_lock_irq(&np->lock);
  4525. np->in_shutdown = 1;
  4526. spin_unlock_irq(&np->lock);
  4527. nv_napi_disable(dev);
  4528. synchronize_irq(np->pci_dev->irq);
  4529. del_timer_sync(&np->oom_kick);
  4530. del_timer_sync(&np->nic_poll);
  4531. del_timer_sync(&np->stats_poll);
  4532. netif_stop_queue(dev);
  4533. spin_lock_irq(&np->lock);
  4534. nv_stop_rxtx(dev);
  4535. nv_txrx_reset(dev);
  4536. /* disable interrupts on the nic or we will lock up */
  4537. base = get_hwbase(dev);
  4538. nv_disable_hw_interrupts(dev, np->irqmask);
  4539. pci_push(base);
  4540. spin_unlock_irq(&np->lock);
  4541. nv_free_irq(dev);
  4542. nv_drain_rxtx(dev);
  4543. if (np->wolenabled || !phy_power_down) {
  4544. nv_txrx_gate(dev, false);
  4545. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4546. nv_start_rx(dev);
  4547. } else {
  4548. /* power down phy */
  4549. mii_rw(dev, np->phyaddr, MII_BMCR,
  4550. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4551. nv_txrx_gate(dev, true);
  4552. }
  4553. /* FIXME: power down nic */
  4554. return 0;
  4555. }
  4556. static const struct net_device_ops nv_netdev_ops = {
  4557. .ndo_open = nv_open,
  4558. .ndo_stop = nv_close,
  4559. .ndo_get_stats = nv_get_stats,
  4560. .ndo_start_xmit = nv_start_xmit,
  4561. .ndo_tx_timeout = nv_tx_timeout,
  4562. .ndo_change_mtu = nv_change_mtu,
  4563. .ndo_fix_features = nv_fix_features,
  4564. .ndo_set_features = nv_set_features,
  4565. .ndo_validate_addr = eth_validate_addr,
  4566. .ndo_set_mac_address = nv_set_mac_address,
  4567. .ndo_set_rx_mode = nv_set_multicast,
  4568. #ifdef CONFIG_NET_POLL_CONTROLLER
  4569. .ndo_poll_controller = nv_poll_controller,
  4570. #endif
  4571. };
  4572. static const struct net_device_ops nv_netdev_ops_optimized = {
  4573. .ndo_open = nv_open,
  4574. .ndo_stop = nv_close,
  4575. .ndo_get_stats = nv_get_stats,
  4576. .ndo_start_xmit = nv_start_xmit_optimized,
  4577. .ndo_tx_timeout = nv_tx_timeout,
  4578. .ndo_change_mtu = nv_change_mtu,
  4579. .ndo_fix_features = nv_fix_features,
  4580. .ndo_set_features = nv_set_features,
  4581. .ndo_validate_addr = eth_validate_addr,
  4582. .ndo_set_mac_address = nv_set_mac_address,
  4583. .ndo_set_rx_mode = nv_set_multicast,
  4584. #ifdef CONFIG_NET_POLL_CONTROLLER
  4585. .ndo_poll_controller = nv_poll_controller,
  4586. #endif
  4587. };
  4588. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4589. {
  4590. struct net_device *dev;
  4591. struct fe_priv *np;
  4592. unsigned long addr;
  4593. u8 __iomem *base;
  4594. int err, i;
  4595. u32 powerstate, txreg;
  4596. u32 phystate_orig = 0, phystate;
  4597. int phyinitialized = 0;
  4598. static int printed_version;
  4599. if (!printed_version++)
  4600. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4601. FORCEDETH_VERSION);
  4602. dev = alloc_etherdev(sizeof(struct fe_priv));
  4603. err = -ENOMEM;
  4604. if (!dev)
  4605. goto out;
  4606. np = netdev_priv(dev);
  4607. np->dev = dev;
  4608. np->pci_dev = pci_dev;
  4609. spin_lock_init(&np->lock);
  4610. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4611. init_timer(&np->oom_kick);
  4612. np->oom_kick.data = (unsigned long) dev;
  4613. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4614. init_timer(&np->nic_poll);
  4615. np->nic_poll.data = (unsigned long) dev;
  4616. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4617. init_timer(&np->stats_poll);
  4618. np->stats_poll.data = (unsigned long) dev;
  4619. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4620. err = pci_enable_device(pci_dev);
  4621. if (err)
  4622. goto out_free;
  4623. pci_set_master(pci_dev);
  4624. err = pci_request_regions(pci_dev, DRV_NAME);
  4625. if (err < 0)
  4626. goto out_disable;
  4627. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4628. np->register_size = NV_PCI_REGSZ_VER3;
  4629. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4630. np->register_size = NV_PCI_REGSZ_VER2;
  4631. else
  4632. np->register_size = NV_PCI_REGSZ_VER1;
  4633. err = -EINVAL;
  4634. addr = 0;
  4635. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4636. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4637. pci_resource_len(pci_dev, i) >= np->register_size) {
  4638. addr = pci_resource_start(pci_dev, i);
  4639. break;
  4640. }
  4641. }
  4642. if (i == DEVICE_COUNT_RESOURCE) {
  4643. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4644. goto out_relreg;
  4645. }
  4646. /* copy of driver data */
  4647. np->driver_data = id->driver_data;
  4648. /* copy of device id */
  4649. np->device_id = id->device;
  4650. /* handle different descriptor versions */
  4651. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4652. /* packet format 3: supports 40-bit addressing */
  4653. np->desc_ver = DESC_VER_3;
  4654. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4655. if (dma_64bit) {
  4656. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4657. dev_info(&pci_dev->dev,
  4658. "64-bit DMA failed, using 32-bit addressing\n");
  4659. else
  4660. dev->features |= NETIF_F_HIGHDMA;
  4661. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4662. dev_info(&pci_dev->dev,
  4663. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4664. }
  4665. }
  4666. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4667. /* packet format 2: supports jumbo frames */
  4668. np->desc_ver = DESC_VER_2;
  4669. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4670. } else {
  4671. /* original packet format */
  4672. np->desc_ver = DESC_VER_1;
  4673. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4674. }
  4675. np->pkt_limit = NV_PKTLIMIT_1;
  4676. if (id->driver_data & DEV_HAS_LARGEDESC)
  4677. np->pkt_limit = NV_PKTLIMIT_2;
  4678. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4679. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4680. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4681. NETIF_F_TSO | NETIF_F_RXCSUM;
  4682. }
  4683. np->vlanctl_bits = 0;
  4684. if (id->driver_data & DEV_HAS_VLAN) {
  4685. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4686. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4687. }
  4688. dev->features |= dev->hw_features;
  4689. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4690. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  4691. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  4692. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  4693. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  4694. }
  4695. err = -ENOMEM;
  4696. np->base = ioremap(addr, np->register_size);
  4697. if (!np->base)
  4698. goto out_relreg;
  4699. dev->base_addr = (unsigned long)np->base;
  4700. dev->irq = pci_dev->irq;
  4701. np->rx_ring_size = RX_RING_DEFAULT;
  4702. np->tx_ring_size = TX_RING_DEFAULT;
  4703. if (!nv_optimized(np)) {
  4704. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  4705. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  4706. &np->ring_addr);
  4707. if (!np->rx_ring.orig)
  4708. goto out_unmap;
  4709. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4710. } else {
  4711. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  4712. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  4713. &np->ring_addr);
  4714. if (!np->rx_ring.ex)
  4715. goto out_unmap;
  4716. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4717. }
  4718. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4719. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  4720. if (!np->rx_skb || !np->tx_skb)
  4721. goto out_freering;
  4722. if (!nv_optimized(np))
  4723. dev->netdev_ops = &nv_netdev_ops;
  4724. else
  4725. dev->netdev_ops = &nv_netdev_ops_optimized;
  4726. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  4727. SET_ETHTOOL_OPS(dev, &ops);
  4728. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  4729. pci_set_drvdata(pci_dev, dev);
  4730. /* read the mac address */
  4731. base = get_hwbase(dev);
  4732. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  4733. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  4734. /* check the workaround bit for correct mac address order */
  4735. txreg = readl(base + NvRegTransmitPoll);
  4736. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  4737. /* mac address is already in correct order */
  4738. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  4739. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  4740. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  4741. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  4742. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  4743. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  4744. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  4745. /* mac address is already in correct order */
  4746. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  4747. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  4748. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  4749. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  4750. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  4751. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  4752. /*
  4753. * Set orig mac address back to the reversed version.
  4754. * This flag will be cleared during low power transition.
  4755. * Therefore, we should always put back the reversed address.
  4756. */
  4757. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  4758. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  4759. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  4760. } else {
  4761. /* need to reverse mac address to correct order */
  4762. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  4763. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  4764. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  4765. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  4766. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  4767. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  4768. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4769. dev_dbg(&pci_dev->dev,
  4770. "%s: set workaround bit for reversed mac addr\n",
  4771. __func__);
  4772. }
  4773. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  4774. if (!is_valid_ether_addr(dev->perm_addr)) {
  4775. /*
  4776. * Bad mac address. At least one bios sets the mac address
  4777. * to 01:23:45:67:89:ab
  4778. */
  4779. dev_err(&pci_dev->dev,
  4780. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  4781. dev->dev_addr);
  4782. random_ether_addr(dev->dev_addr);
  4783. dev_err(&pci_dev->dev,
  4784. "Using random MAC address: %pM\n", dev->dev_addr);
  4785. }
  4786. /* set mac address */
  4787. nv_copy_mac_to_hw(dev);
  4788. /* disable WOL */
  4789. writel(0, base + NvRegWakeUpFlags);
  4790. np->wolenabled = 0;
  4791. device_set_wakeup_enable(&pci_dev->dev, false);
  4792. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  4793. /* take phy and nic out of low power mode */
  4794. powerstate = readl(base + NvRegPowerState2);
  4795. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  4796. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  4797. pci_dev->revision >= 0xA3)
  4798. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  4799. writel(powerstate, base + NvRegPowerState2);
  4800. }
  4801. if (np->desc_ver == DESC_VER_1)
  4802. np->tx_flags = NV_TX_VALID;
  4803. else
  4804. np->tx_flags = NV_TX2_VALID;
  4805. np->msi_flags = 0;
  4806. if ((id->driver_data & DEV_HAS_MSI) && msi)
  4807. np->msi_flags |= NV_MSI_CAPABLE;
  4808. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  4809. /* msix has had reported issues when modifying irqmask
  4810. as in the case of napi, therefore, disable for now
  4811. */
  4812. #if 0
  4813. np->msi_flags |= NV_MSI_X_CAPABLE;
  4814. #endif
  4815. }
  4816. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  4817. np->irqmask = NVREG_IRQMASK_CPU;
  4818. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  4819. np->msi_flags |= 0x0001;
  4820. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  4821. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  4822. /* start off in throughput mode */
  4823. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  4824. /* remove support for msix mode */
  4825. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  4826. } else {
  4827. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  4828. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  4829. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  4830. np->msi_flags |= 0x0003;
  4831. }
  4832. if (id->driver_data & DEV_NEED_TIMERIRQ)
  4833. np->irqmask |= NVREG_IRQ_TIMER;
  4834. if (id->driver_data & DEV_NEED_LINKTIMER) {
  4835. np->need_linktimer = 1;
  4836. np->link_timeout = jiffies + LINK_TIMEOUT;
  4837. } else {
  4838. np->need_linktimer = 0;
  4839. }
  4840. /* Limit the number of tx's outstanding for hw bug */
  4841. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  4842. np->tx_limit = 1;
  4843. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  4844. pci_dev->revision >= 0xA2)
  4845. np->tx_limit = 0;
  4846. }
  4847. /* clear phy state and temporarily halt phy interrupts */
  4848. writel(0, base + NvRegMIIMask);
  4849. phystate = readl(base + NvRegAdapterControl);
  4850. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  4851. phystate_orig = 1;
  4852. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  4853. writel(phystate, base + NvRegAdapterControl);
  4854. }
  4855. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4856. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  4857. /* management unit running on the mac? */
  4858. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  4859. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  4860. nv_mgmt_acquire_sema(dev) &&
  4861. nv_mgmt_get_version(dev)) {
  4862. np->mac_in_use = 1;
  4863. if (np->mgmt_version > 0)
  4864. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  4865. /* management unit setup the phy already? */
  4866. if (np->mac_in_use &&
  4867. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  4868. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  4869. /* phy is inited by mgmt unit */
  4870. phyinitialized = 1;
  4871. } else {
  4872. /* we need to init the phy */
  4873. }
  4874. }
  4875. }
  4876. /* find a suitable phy */
  4877. for (i = 1; i <= 32; i++) {
  4878. int id1, id2;
  4879. int phyaddr = i & 0x1F;
  4880. spin_lock_irq(&np->lock);
  4881. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  4882. spin_unlock_irq(&np->lock);
  4883. if (id1 < 0 || id1 == 0xffff)
  4884. continue;
  4885. spin_lock_irq(&np->lock);
  4886. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  4887. spin_unlock_irq(&np->lock);
  4888. if (id2 < 0 || id2 == 0xffff)
  4889. continue;
  4890. np->phy_model = id2 & PHYID2_MODEL_MASK;
  4891. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  4892. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  4893. np->phyaddr = phyaddr;
  4894. np->phy_oui = id1 | id2;
  4895. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  4896. if (np->phy_oui == PHY_OUI_REALTEK2)
  4897. np->phy_oui = PHY_OUI_REALTEK;
  4898. /* Setup phy revision for Realtek */
  4899. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  4900. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  4901. break;
  4902. }
  4903. if (i == 33) {
  4904. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  4905. goto out_error;
  4906. }
  4907. if (!phyinitialized) {
  4908. /* reset it */
  4909. phy_init(dev);
  4910. } else {
  4911. /* see if it is a gigabit phy */
  4912. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4913. if (mii_status & PHY_GIGABIT)
  4914. np->gigabit = PHY_GIGABIT;
  4915. }
  4916. /* set default link speed settings */
  4917. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  4918. np->duplex = 0;
  4919. np->autoneg = 1;
  4920. err = register_netdev(dev);
  4921. if (err) {
  4922. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  4923. goto out_error;
  4924. }
  4925. if (id->driver_data & DEV_HAS_VLAN)
  4926. nv_vlan_mode(dev, dev->features);
  4927. netif_carrier_off(dev);
  4928. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  4929. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  4930. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  4931. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  4932. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  4933. "csum " : "",
  4934. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  4935. "vlan " : "",
  4936. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  4937. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  4938. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  4939. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  4940. np->need_linktimer ? "lnktim " : "",
  4941. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  4942. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  4943. np->desc_ver);
  4944. return 0;
  4945. out_error:
  4946. if (phystate_orig)
  4947. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  4948. pci_set_drvdata(pci_dev, NULL);
  4949. out_freering:
  4950. free_rings(dev);
  4951. out_unmap:
  4952. iounmap(get_hwbase(dev));
  4953. out_relreg:
  4954. pci_release_regions(pci_dev);
  4955. out_disable:
  4956. pci_disable_device(pci_dev);
  4957. out_free:
  4958. free_netdev(dev);
  4959. out:
  4960. return err;
  4961. }
  4962. static void nv_restore_phy(struct net_device *dev)
  4963. {
  4964. struct fe_priv *np = netdev_priv(dev);
  4965. u16 phy_reserved, mii_control;
  4966. if (np->phy_oui == PHY_OUI_REALTEK &&
  4967. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  4968. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  4969. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  4970. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  4971. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  4972. phy_reserved |= PHY_REALTEK_INIT8;
  4973. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  4974. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  4975. /* restart auto negotiation */
  4976. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4977. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  4978. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  4979. }
  4980. }
  4981. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  4982. {
  4983. struct net_device *dev = pci_get_drvdata(pci_dev);
  4984. struct fe_priv *np = netdev_priv(dev);
  4985. u8 __iomem *base = get_hwbase(dev);
  4986. /* special op: write back the misordered MAC address - otherwise
  4987. * the next nv_probe would see a wrong address.
  4988. */
  4989. writel(np->orig_mac[0], base + NvRegMacAddrA);
  4990. writel(np->orig_mac[1], base + NvRegMacAddrB);
  4991. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  4992. base + NvRegTransmitPoll);
  4993. }
  4994. static void __devexit nv_remove(struct pci_dev *pci_dev)
  4995. {
  4996. struct net_device *dev = pci_get_drvdata(pci_dev);
  4997. unregister_netdev(dev);
  4998. nv_restore_mac_addr(pci_dev);
  4999. /* restore any phy related changes */
  5000. nv_restore_phy(dev);
  5001. nv_mgmt_release_sema(dev);
  5002. /* free all structures */
  5003. free_rings(dev);
  5004. iounmap(get_hwbase(dev));
  5005. pci_release_regions(pci_dev);
  5006. pci_disable_device(pci_dev);
  5007. free_netdev(dev);
  5008. pci_set_drvdata(pci_dev, NULL);
  5009. }
  5010. #ifdef CONFIG_PM_SLEEP
  5011. static int nv_suspend(struct device *device)
  5012. {
  5013. struct pci_dev *pdev = to_pci_dev(device);
  5014. struct net_device *dev = pci_get_drvdata(pdev);
  5015. struct fe_priv *np = netdev_priv(dev);
  5016. u8 __iomem *base = get_hwbase(dev);
  5017. int i;
  5018. if (netif_running(dev)) {
  5019. /* Gross. */
  5020. nv_close(dev);
  5021. }
  5022. netif_device_detach(dev);
  5023. /* save non-pci configuration space */
  5024. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5025. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5026. return 0;
  5027. }
  5028. static int nv_resume(struct device *device)
  5029. {
  5030. struct pci_dev *pdev = to_pci_dev(device);
  5031. struct net_device *dev = pci_get_drvdata(pdev);
  5032. struct fe_priv *np = netdev_priv(dev);
  5033. u8 __iomem *base = get_hwbase(dev);
  5034. int i, rc = 0;
  5035. /* restore non-pci configuration space */
  5036. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5037. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5038. if (np->driver_data & DEV_NEED_MSI_FIX)
  5039. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5040. /* restore phy state, including autoneg */
  5041. phy_init(dev);
  5042. netif_device_attach(dev);
  5043. if (netif_running(dev)) {
  5044. rc = nv_open(dev);
  5045. nv_set_multicast(dev);
  5046. }
  5047. return rc;
  5048. }
  5049. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5050. #define NV_PM_OPS (&nv_pm_ops)
  5051. #else
  5052. #define NV_PM_OPS NULL
  5053. #endif /* CONFIG_PM_SLEEP */
  5054. #ifdef CONFIG_PM
  5055. static void nv_shutdown(struct pci_dev *pdev)
  5056. {
  5057. struct net_device *dev = pci_get_drvdata(pdev);
  5058. struct fe_priv *np = netdev_priv(dev);
  5059. if (netif_running(dev))
  5060. nv_close(dev);
  5061. /*
  5062. * Restore the MAC so a kernel started by kexec won't get confused.
  5063. * If we really go for poweroff, we must not restore the MAC,
  5064. * otherwise the MAC for WOL will be reversed at least on some boards.
  5065. */
  5066. if (system_state != SYSTEM_POWER_OFF)
  5067. nv_restore_mac_addr(pdev);
  5068. pci_disable_device(pdev);
  5069. /*
  5070. * Apparently it is not possible to reinitialise from D3 hot,
  5071. * only put the device into D3 if we really go for poweroff.
  5072. */
  5073. if (system_state == SYSTEM_POWER_OFF) {
  5074. pci_wake_from_d3(pdev, np->wolenabled);
  5075. pci_set_power_state(pdev, PCI_D3hot);
  5076. }
  5077. }
  5078. #else
  5079. #define nv_shutdown NULL
  5080. #endif /* CONFIG_PM */
  5081. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5082. { /* nForce Ethernet Controller */
  5083. PCI_DEVICE(0x10DE, 0x01C3),
  5084. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5085. },
  5086. { /* nForce2 Ethernet Controller */
  5087. PCI_DEVICE(0x10DE, 0x0066),
  5088. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5089. },
  5090. { /* nForce3 Ethernet Controller */
  5091. PCI_DEVICE(0x10DE, 0x00D6),
  5092. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5093. },
  5094. { /* nForce3 Ethernet Controller */
  5095. PCI_DEVICE(0x10DE, 0x0086),
  5096. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5097. },
  5098. { /* nForce3 Ethernet Controller */
  5099. PCI_DEVICE(0x10DE, 0x008C),
  5100. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5101. },
  5102. { /* nForce3 Ethernet Controller */
  5103. PCI_DEVICE(0x10DE, 0x00E6),
  5104. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5105. },
  5106. { /* nForce3 Ethernet Controller */
  5107. PCI_DEVICE(0x10DE, 0x00DF),
  5108. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5109. },
  5110. { /* CK804 Ethernet Controller */
  5111. PCI_DEVICE(0x10DE, 0x0056),
  5112. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5113. },
  5114. { /* CK804 Ethernet Controller */
  5115. PCI_DEVICE(0x10DE, 0x0057),
  5116. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5117. },
  5118. { /* MCP04 Ethernet Controller */
  5119. PCI_DEVICE(0x10DE, 0x0037),
  5120. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5121. },
  5122. { /* MCP04 Ethernet Controller */
  5123. PCI_DEVICE(0x10DE, 0x0038),
  5124. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5125. },
  5126. { /* MCP51 Ethernet Controller */
  5127. PCI_DEVICE(0x10DE, 0x0268),
  5128. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5129. },
  5130. { /* MCP51 Ethernet Controller */
  5131. PCI_DEVICE(0x10DE, 0x0269),
  5132. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5133. },
  5134. { /* MCP55 Ethernet Controller */
  5135. PCI_DEVICE(0x10DE, 0x0372),
  5136. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5137. },
  5138. { /* MCP55 Ethernet Controller */
  5139. PCI_DEVICE(0x10DE, 0x0373),
  5140. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5141. },
  5142. { /* MCP61 Ethernet Controller */
  5143. PCI_DEVICE(0x10DE, 0x03E5),
  5144. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5145. },
  5146. { /* MCP61 Ethernet Controller */
  5147. PCI_DEVICE(0x10DE, 0x03E6),
  5148. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5149. },
  5150. { /* MCP61 Ethernet Controller */
  5151. PCI_DEVICE(0x10DE, 0x03EE),
  5152. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5153. },
  5154. { /* MCP61 Ethernet Controller */
  5155. PCI_DEVICE(0x10DE, 0x03EF),
  5156. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5157. },
  5158. { /* MCP65 Ethernet Controller */
  5159. PCI_DEVICE(0x10DE, 0x0450),
  5160. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5161. },
  5162. { /* MCP65 Ethernet Controller */
  5163. PCI_DEVICE(0x10DE, 0x0451),
  5164. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5165. },
  5166. { /* MCP65 Ethernet Controller */
  5167. PCI_DEVICE(0x10DE, 0x0452),
  5168. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5169. },
  5170. { /* MCP65 Ethernet Controller */
  5171. PCI_DEVICE(0x10DE, 0x0453),
  5172. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5173. },
  5174. { /* MCP67 Ethernet Controller */
  5175. PCI_DEVICE(0x10DE, 0x054C),
  5176. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5177. },
  5178. { /* MCP67 Ethernet Controller */
  5179. PCI_DEVICE(0x10DE, 0x054D),
  5180. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5181. },
  5182. { /* MCP67 Ethernet Controller */
  5183. PCI_DEVICE(0x10DE, 0x054E),
  5184. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5185. },
  5186. { /* MCP67 Ethernet Controller */
  5187. PCI_DEVICE(0x10DE, 0x054F),
  5188. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5189. },
  5190. { /* MCP73 Ethernet Controller */
  5191. PCI_DEVICE(0x10DE, 0x07DC),
  5192. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5193. },
  5194. { /* MCP73 Ethernet Controller */
  5195. PCI_DEVICE(0x10DE, 0x07DD),
  5196. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5197. },
  5198. { /* MCP73 Ethernet Controller */
  5199. PCI_DEVICE(0x10DE, 0x07DE),
  5200. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5201. },
  5202. { /* MCP73 Ethernet Controller */
  5203. PCI_DEVICE(0x10DE, 0x07DF),
  5204. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5205. },
  5206. { /* MCP77 Ethernet Controller */
  5207. PCI_DEVICE(0x10DE, 0x0760),
  5208. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5209. },
  5210. { /* MCP77 Ethernet Controller */
  5211. PCI_DEVICE(0x10DE, 0x0761),
  5212. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5213. },
  5214. { /* MCP77 Ethernet Controller */
  5215. PCI_DEVICE(0x10DE, 0x0762),
  5216. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5217. },
  5218. { /* MCP77 Ethernet Controller */
  5219. PCI_DEVICE(0x10DE, 0x0763),
  5220. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5221. },
  5222. { /* MCP79 Ethernet Controller */
  5223. PCI_DEVICE(0x10DE, 0x0AB0),
  5224. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5225. },
  5226. { /* MCP79 Ethernet Controller */
  5227. PCI_DEVICE(0x10DE, 0x0AB1),
  5228. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5229. },
  5230. { /* MCP79 Ethernet Controller */
  5231. PCI_DEVICE(0x10DE, 0x0AB2),
  5232. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5233. },
  5234. { /* MCP79 Ethernet Controller */
  5235. PCI_DEVICE(0x10DE, 0x0AB3),
  5236. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5237. },
  5238. { /* MCP89 Ethernet Controller */
  5239. PCI_DEVICE(0x10DE, 0x0D7D),
  5240. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5241. },
  5242. {0,},
  5243. };
  5244. static struct pci_driver driver = {
  5245. .name = DRV_NAME,
  5246. .id_table = pci_tbl,
  5247. .probe = nv_probe,
  5248. .remove = __devexit_p(nv_remove),
  5249. .shutdown = nv_shutdown,
  5250. .driver.pm = NV_PM_OPS,
  5251. };
  5252. static int __init init_nic(void)
  5253. {
  5254. return pci_register_driver(&driver);
  5255. }
  5256. static void __exit exit_nic(void)
  5257. {
  5258. pci_unregister_driver(&driver);
  5259. }
  5260. module_param(max_interrupt_work, int, 0);
  5261. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5262. module_param(optimization_mode, int, 0);
  5263. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5264. module_param(poll_interval, int, 0);
  5265. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5266. module_param(msi, int, 0);
  5267. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5268. module_param(msix, int, 0);
  5269. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5270. module_param(dma_64bit, int, 0);
  5271. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5272. module_param(phy_cross, int, 0);
  5273. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5274. module_param(phy_power_down, int, 0);
  5275. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5276. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5277. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5278. MODULE_LICENSE("GPL");
  5279. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5280. module_init(init_nic);
  5281. module_exit(exit_nic);