ipg.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324
  1. /*
  2. * ipg.c: Device Driver for the IP1000 Gigabit Ethernet Adapter
  3. *
  4. * Copyright (C) 2003, 2007 IC Plus Corp
  5. *
  6. * Original Author:
  7. *
  8. * Craig Rich
  9. * Sundance Technology, Inc.
  10. * www.sundanceti.com
  11. * craig_rich@sundanceti.com
  12. *
  13. * Current Maintainer:
  14. *
  15. * Sorbica Shieh.
  16. * http://www.icplus.com.tw
  17. * sorbica@icplus.com.tw
  18. *
  19. * Jesse Huang
  20. * http://www.icplus.com.tw
  21. * jesse@icplus.com.tw
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/crc32.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/gfp.h>
  28. #include <linux/mii.h>
  29. #include <linux/mutex.h>
  30. #include <asm/div64.h>
  31. #define IPG_RX_RING_BYTES (sizeof(struct ipg_rx) * IPG_RFDLIST_LENGTH)
  32. #define IPG_TX_RING_BYTES (sizeof(struct ipg_tx) * IPG_TFDLIST_LENGTH)
  33. #define IPG_RESET_MASK \
  34. (IPG_AC_GLOBAL_RESET | IPG_AC_RX_RESET | IPG_AC_TX_RESET | \
  35. IPG_AC_DMA | IPG_AC_FIFO | IPG_AC_NETWORK | IPG_AC_HOST | \
  36. IPG_AC_AUTO_INIT)
  37. #define ipg_w32(val32, reg) iowrite32((val32), ioaddr + (reg))
  38. #define ipg_w16(val16, reg) iowrite16((val16), ioaddr + (reg))
  39. #define ipg_w8(val8, reg) iowrite8((val8), ioaddr + (reg))
  40. #define ipg_r32(reg) ioread32(ioaddr + (reg))
  41. #define ipg_r16(reg) ioread16(ioaddr + (reg))
  42. #define ipg_r8(reg) ioread8(ioaddr + (reg))
  43. enum {
  44. netdev_io_size = 128
  45. };
  46. #include "ipg.h"
  47. #define DRV_NAME "ipg"
  48. MODULE_AUTHOR("IC Plus Corp. 2003");
  49. MODULE_DESCRIPTION("IC Plus IP1000 Gigabit Ethernet Adapter Linux Driver");
  50. MODULE_LICENSE("GPL");
  51. /*
  52. * Defaults
  53. */
  54. #define IPG_MAX_RXFRAME_SIZE 0x0600
  55. #define IPG_RXFRAG_SIZE 0x0600
  56. #define IPG_RXSUPPORT_SIZE 0x0600
  57. #define IPG_IS_JUMBO false
  58. /*
  59. * Variable record -- index by leading revision/length
  60. * Revision/Length(=N*4), Address1, Data1, Address2, Data2,...,AddressN,DataN
  61. */
  62. static const unsigned short DefaultPhyParam[] = {
  63. /* 11/12/03 IP1000A v1-3 rev=0x40 */
  64. /*--------------------------------------------------------------------------
  65. (0x4000|(15*4)), 31, 0x0001, 27, 0x01e0, 31, 0x0002, 22, 0x85bd, 24, 0xfff2,
  66. 27, 0x0c10, 28, 0x0c10, 29, 0x2c10, 31, 0x0003, 23, 0x92f6,
  67. 31, 0x0000, 23, 0x003d, 30, 0x00de, 20, 0x20e7, 9, 0x0700,
  68. --------------------------------------------------------------------------*/
  69. /* 12/17/03 IP1000A v1-4 rev=0x40 */
  70. (0x4000 | (07 * 4)), 31, 0x0001, 27, 0x01e0, 31, 0x0002, 27, 0xeb8e, 31,
  71. 0x0000,
  72. 30, 0x005e, 9, 0x0700,
  73. /* 01/09/04 IP1000A v1-5 rev=0x41 */
  74. (0x4100 | (07 * 4)), 31, 0x0001, 27, 0x01e0, 31, 0x0002, 27, 0xeb8e, 31,
  75. 0x0000,
  76. 30, 0x005e, 9, 0x0700,
  77. 0x0000
  78. };
  79. static const char * const ipg_brand_name[] = {
  80. "IC PLUS IP1000 1000/100/10 based NIC",
  81. "Sundance Technology ST2021 based NIC",
  82. "Tamarack Microelectronics TC9020/9021 based NIC",
  83. "D-Link NIC IP1000A"
  84. };
  85. static DEFINE_PCI_DEVICE_TABLE(ipg_pci_tbl) = {
  86. { PCI_VDEVICE(SUNDANCE, 0x1023), 0 },
  87. { PCI_VDEVICE(SUNDANCE, 0x2021), 1 },
  88. { PCI_VDEVICE(DLINK, 0x9021), 2 },
  89. { PCI_VDEVICE(DLINK, 0x4020), 3 },
  90. { 0, }
  91. };
  92. MODULE_DEVICE_TABLE(pci, ipg_pci_tbl);
  93. static inline void __iomem *ipg_ioaddr(struct net_device *dev)
  94. {
  95. struct ipg_nic_private *sp = netdev_priv(dev);
  96. return sp->ioaddr;
  97. }
  98. #ifdef IPG_DEBUG
  99. static void ipg_dump_rfdlist(struct net_device *dev)
  100. {
  101. struct ipg_nic_private *sp = netdev_priv(dev);
  102. void __iomem *ioaddr = sp->ioaddr;
  103. unsigned int i;
  104. u32 offset;
  105. IPG_DEBUG_MSG("_dump_rfdlist\n");
  106. netdev_info(dev, "rx_current = %02x\n", sp->rx_current);
  107. netdev_info(dev, "rx_dirty = %02x\n", sp->rx_dirty);
  108. netdev_info(dev, "RFDList start address = %016lx\n",
  109. (unsigned long)sp->rxd_map);
  110. netdev_info(dev, "RFDListPtr register = %08x%08x\n",
  111. ipg_r32(IPG_RFDLISTPTR1), ipg_r32(IPG_RFDLISTPTR0));
  112. for (i = 0; i < IPG_RFDLIST_LENGTH; i++) {
  113. offset = (u32) &sp->rxd[i].next_desc - (u32) sp->rxd;
  114. netdev_info(dev, "%02x %04x RFDNextPtr = %016lx\n",
  115. i, offset, (unsigned long)sp->rxd[i].next_desc);
  116. offset = (u32) &sp->rxd[i].rfs - (u32) sp->rxd;
  117. netdev_info(dev, "%02x %04x RFS = %016lx\n",
  118. i, offset, (unsigned long)sp->rxd[i].rfs);
  119. offset = (u32) &sp->rxd[i].frag_info - (u32) sp->rxd;
  120. netdev_info(dev, "%02x %04x frag_info = %016lx\n",
  121. i, offset, (unsigned long)sp->rxd[i].frag_info);
  122. }
  123. }
  124. static void ipg_dump_tfdlist(struct net_device *dev)
  125. {
  126. struct ipg_nic_private *sp = netdev_priv(dev);
  127. void __iomem *ioaddr = sp->ioaddr;
  128. unsigned int i;
  129. u32 offset;
  130. IPG_DEBUG_MSG("_dump_tfdlist\n");
  131. netdev_info(dev, "tx_current = %02x\n", sp->tx_current);
  132. netdev_info(dev, "tx_dirty = %02x\n", sp->tx_dirty);
  133. netdev_info(dev, "TFDList start address = %016lx\n",
  134. (unsigned long) sp->txd_map);
  135. netdev_info(dev, "TFDListPtr register = %08x%08x\n",
  136. ipg_r32(IPG_TFDLISTPTR1), ipg_r32(IPG_TFDLISTPTR0));
  137. for (i = 0; i < IPG_TFDLIST_LENGTH; i++) {
  138. offset = (u32) &sp->txd[i].next_desc - (u32) sp->txd;
  139. netdev_info(dev, "%02x %04x TFDNextPtr = %016lx\n",
  140. i, offset, (unsigned long)sp->txd[i].next_desc);
  141. offset = (u32) &sp->txd[i].tfc - (u32) sp->txd;
  142. netdev_info(dev, "%02x %04x TFC = %016lx\n",
  143. i, offset, (unsigned long) sp->txd[i].tfc);
  144. offset = (u32) &sp->txd[i].frag_info - (u32) sp->txd;
  145. netdev_info(dev, "%02x %04x frag_info = %016lx\n",
  146. i, offset, (unsigned long) sp->txd[i].frag_info);
  147. }
  148. }
  149. #endif
  150. static void ipg_write_phy_ctl(void __iomem *ioaddr, u8 data)
  151. {
  152. ipg_w8(IPG_PC_RSVD_MASK & data, PHY_CTRL);
  153. ndelay(IPG_PC_PHYCTRLWAIT_NS);
  154. }
  155. static void ipg_drive_phy_ctl_low_high(void __iomem *ioaddr, u8 data)
  156. {
  157. ipg_write_phy_ctl(ioaddr, IPG_PC_MGMTCLK_LO | data);
  158. ipg_write_phy_ctl(ioaddr, IPG_PC_MGMTCLK_HI | data);
  159. }
  160. static void send_three_state(void __iomem *ioaddr, u8 phyctrlpolarity)
  161. {
  162. phyctrlpolarity |= (IPG_PC_MGMTDATA & 0) | IPG_PC_MGMTDIR;
  163. ipg_drive_phy_ctl_low_high(ioaddr, phyctrlpolarity);
  164. }
  165. static void send_end(void __iomem *ioaddr, u8 phyctrlpolarity)
  166. {
  167. ipg_w8((IPG_PC_MGMTCLK_LO | (IPG_PC_MGMTDATA & 0) | IPG_PC_MGMTDIR |
  168. phyctrlpolarity) & IPG_PC_RSVD_MASK, PHY_CTRL);
  169. }
  170. static u16 read_phy_bit(void __iomem *ioaddr, u8 phyctrlpolarity)
  171. {
  172. u16 bit_data;
  173. ipg_write_phy_ctl(ioaddr, IPG_PC_MGMTCLK_LO | phyctrlpolarity);
  174. bit_data = ((ipg_r8(PHY_CTRL) & IPG_PC_MGMTDATA) >> 1) & 1;
  175. ipg_write_phy_ctl(ioaddr, IPG_PC_MGMTCLK_HI | phyctrlpolarity);
  176. return bit_data;
  177. }
  178. /*
  179. * Read a register from the Physical Layer device located
  180. * on the IPG NIC, using the IPG PHYCTRL register.
  181. */
  182. static int mdio_read(struct net_device *dev, int phy_id, int phy_reg)
  183. {
  184. void __iomem *ioaddr = ipg_ioaddr(dev);
  185. /*
  186. * The GMII mangement frame structure for a read is as follows:
  187. *
  188. * |Preamble|st|op|phyad|regad|ta| data |idle|
  189. * |< 32 1s>|01|10|AAAAA|RRRRR|z0|DDDDDDDDDDDDDDDD|z |
  190. *
  191. * <32 1s> = 32 consecutive logic 1 values
  192. * A = bit of Physical Layer device address (MSB first)
  193. * R = bit of register address (MSB first)
  194. * z = High impedance state
  195. * D = bit of read data (MSB first)
  196. *
  197. * Transmission order is 'Preamble' field first, bits transmitted
  198. * left to right (first to last).
  199. */
  200. struct {
  201. u32 field;
  202. unsigned int len;
  203. } p[] = {
  204. { GMII_PREAMBLE, 32 }, /* Preamble */
  205. { GMII_ST, 2 }, /* ST */
  206. { GMII_READ, 2 }, /* OP */
  207. { phy_id, 5 }, /* PHYAD */
  208. { phy_reg, 5 }, /* REGAD */
  209. { 0x0000, 2 }, /* TA */
  210. { 0x0000, 16 }, /* DATA */
  211. { 0x0000, 1 } /* IDLE */
  212. };
  213. unsigned int i, j;
  214. u8 polarity, data;
  215. polarity = ipg_r8(PHY_CTRL);
  216. polarity &= (IPG_PC_DUPLEX_POLARITY | IPG_PC_LINK_POLARITY);
  217. /* Create the Preamble, ST, OP, PHYAD, and REGAD field. */
  218. for (j = 0; j < 5; j++) {
  219. for (i = 0; i < p[j].len; i++) {
  220. /* For each variable length field, the MSB must be
  221. * transmitted first. Rotate through the field bits,
  222. * starting with the MSB, and move each bit into the
  223. * the 1st (2^1) bit position (this is the bit position
  224. * corresponding to the MgmtData bit of the PhyCtrl
  225. * register for the IPG).
  226. *
  227. * Example: ST = 01;
  228. *
  229. * First write a '0' to bit 1 of the PhyCtrl
  230. * register, then write a '1' to bit 1 of the
  231. * PhyCtrl register.
  232. *
  233. * To do this, right shift the MSB of ST by the value:
  234. * [field length - 1 - #ST bits already written]
  235. * then left shift this result by 1.
  236. */
  237. data = (p[j].field >> (p[j].len - 1 - i)) << 1;
  238. data &= IPG_PC_MGMTDATA;
  239. data |= polarity | IPG_PC_MGMTDIR;
  240. ipg_drive_phy_ctl_low_high(ioaddr, data);
  241. }
  242. }
  243. send_three_state(ioaddr, polarity);
  244. read_phy_bit(ioaddr, polarity);
  245. /*
  246. * For a read cycle, the bits for the next two fields (TA and
  247. * DATA) are driven by the PHY (the IPG reads these bits).
  248. */
  249. for (i = 0; i < p[6].len; i++) {
  250. p[6].field |=
  251. (read_phy_bit(ioaddr, polarity) << (p[6].len - 1 - i));
  252. }
  253. send_three_state(ioaddr, polarity);
  254. send_three_state(ioaddr, polarity);
  255. send_three_state(ioaddr, polarity);
  256. send_end(ioaddr, polarity);
  257. /* Return the value of the DATA field. */
  258. return p[6].field;
  259. }
  260. /*
  261. * Write to a register from the Physical Layer device located
  262. * on the IPG NIC, using the IPG PHYCTRL register.
  263. */
  264. static void mdio_write(struct net_device *dev, int phy_id, int phy_reg, int val)
  265. {
  266. void __iomem *ioaddr = ipg_ioaddr(dev);
  267. /*
  268. * The GMII mangement frame structure for a read is as follows:
  269. *
  270. * |Preamble|st|op|phyad|regad|ta| data |idle|
  271. * |< 32 1s>|01|10|AAAAA|RRRRR|z0|DDDDDDDDDDDDDDDD|z |
  272. *
  273. * <32 1s> = 32 consecutive logic 1 values
  274. * A = bit of Physical Layer device address (MSB first)
  275. * R = bit of register address (MSB first)
  276. * z = High impedance state
  277. * D = bit of write data (MSB first)
  278. *
  279. * Transmission order is 'Preamble' field first, bits transmitted
  280. * left to right (first to last).
  281. */
  282. struct {
  283. u32 field;
  284. unsigned int len;
  285. } p[] = {
  286. { GMII_PREAMBLE, 32 }, /* Preamble */
  287. { GMII_ST, 2 }, /* ST */
  288. { GMII_WRITE, 2 }, /* OP */
  289. { phy_id, 5 }, /* PHYAD */
  290. { phy_reg, 5 }, /* REGAD */
  291. { 0x0002, 2 }, /* TA */
  292. { val & 0xffff, 16 }, /* DATA */
  293. { 0x0000, 1 } /* IDLE */
  294. };
  295. unsigned int i, j;
  296. u8 polarity, data;
  297. polarity = ipg_r8(PHY_CTRL);
  298. polarity &= (IPG_PC_DUPLEX_POLARITY | IPG_PC_LINK_POLARITY);
  299. /* Create the Preamble, ST, OP, PHYAD, and REGAD field. */
  300. for (j = 0; j < 7; j++) {
  301. for (i = 0; i < p[j].len; i++) {
  302. /* For each variable length field, the MSB must be
  303. * transmitted first. Rotate through the field bits,
  304. * starting with the MSB, and move each bit into the
  305. * the 1st (2^1) bit position (this is the bit position
  306. * corresponding to the MgmtData bit of the PhyCtrl
  307. * register for the IPG).
  308. *
  309. * Example: ST = 01;
  310. *
  311. * First write a '0' to bit 1 of the PhyCtrl
  312. * register, then write a '1' to bit 1 of the
  313. * PhyCtrl register.
  314. *
  315. * To do this, right shift the MSB of ST by the value:
  316. * [field length - 1 - #ST bits already written]
  317. * then left shift this result by 1.
  318. */
  319. data = (p[j].field >> (p[j].len - 1 - i)) << 1;
  320. data &= IPG_PC_MGMTDATA;
  321. data |= polarity | IPG_PC_MGMTDIR;
  322. ipg_drive_phy_ctl_low_high(ioaddr, data);
  323. }
  324. }
  325. /* The last cycle is a tri-state, so read from the PHY. */
  326. for (j = 7; j < 8; j++) {
  327. for (i = 0; i < p[j].len; i++) {
  328. ipg_write_phy_ctl(ioaddr, IPG_PC_MGMTCLK_LO | polarity);
  329. p[j].field |= ((ipg_r8(PHY_CTRL) &
  330. IPG_PC_MGMTDATA) >> 1) << (p[j].len - 1 - i);
  331. ipg_write_phy_ctl(ioaddr, IPG_PC_MGMTCLK_HI | polarity);
  332. }
  333. }
  334. }
  335. static void ipg_set_led_mode(struct net_device *dev)
  336. {
  337. struct ipg_nic_private *sp = netdev_priv(dev);
  338. void __iomem *ioaddr = sp->ioaddr;
  339. u32 mode;
  340. mode = ipg_r32(ASIC_CTRL);
  341. mode &= ~(IPG_AC_LED_MODE_BIT_1 | IPG_AC_LED_MODE | IPG_AC_LED_SPEED);
  342. if ((sp->led_mode & 0x03) > 1)
  343. mode |= IPG_AC_LED_MODE_BIT_1; /* Write Asic Control Bit 29 */
  344. if ((sp->led_mode & 0x01) == 1)
  345. mode |= IPG_AC_LED_MODE; /* Write Asic Control Bit 14 */
  346. if ((sp->led_mode & 0x08) == 8)
  347. mode |= IPG_AC_LED_SPEED; /* Write Asic Control Bit 27 */
  348. ipg_w32(mode, ASIC_CTRL);
  349. }
  350. static void ipg_set_phy_set(struct net_device *dev)
  351. {
  352. struct ipg_nic_private *sp = netdev_priv(dev);
  353. void __iomem *ioaddr = sp->ioaddr;
  354. int physet;
  355. physet = ipg_r8(PHY_SET);
  356. physet &= ~(IPG_PS_MEM_LENB9B | IPG_PS_MEM_LEN9 | IPG_PS_NON_COMPDET);
  357. physet |= ((sp->led_mode & 0x70) >> 4);
  358. ipg_w8(physet, PHY_SET);
  359. }
  360. static int ipg_reset(struct net_device *dev, u32 resetflags)
  361. {
  362. /* Assert functional resets via the IPG AsicCtrl
  363. * register as specified by the 'resetflags' input
  364. * parameter.
  365. */
  366. void __iomem *ioaddr = ipg_ioaddr(dev);
  367. unsigned int timeout_count = 0;
  368. IPG_DEBUG_MSG("_reset\n");
  369. ipg_w32(ipg_r32(ASIC_CTRL) | resetflags, ASIC_CTRL);
  370. /* Delay added to account for problem with 10Mbps reset. */
  371. mdelay(IPG_AC_RESETWAIT);
  372. while (IPG_AC_RESET_BUSY & ipg_r32(ASIC_CTRL)) {
  373. mdelay(IPG_AC_RESETWAIT);
  374. if (++timeout_count > IPG_AC_RESET_TIMEOUT)
  375. return -ETIME;
  376. }
  377. /* Set LED Mode in Asic Control */
  378. ipg_set_led_mode(dev);
  379. /* Set PHYSet Register Value */
  380. ipg_set_phy_set(dev);
  381. return 0;
  382. }
  383. /* Find the GMII PHY address. */
  384. static int ipg_find_phyaddr(struct net_device *dev)
  385. {
  386. unsigned int phyaddr, i;
  387. for (i = 0; i < 32; i++) {
  388. u32 status;
  389. /* Search for the correct PHY address among 32 possible. */
  390. phyaddr = (IPG_NIC_PHY_ADDRESS + i) % 32;
  391. /* 10/22/03 Grace change verify from GMII_PHY_STATUS to
  392. GMII_PHY_ID1
  393. */
  394. status = mdio_read(dev, phyaddr, MII_BMSR);
  395. if ((status != 0xFFFF) && (status != 0))
  396. return phyaddr;
  397. }
  398. return 0x1f;
  399. }
  400. /*
  401. * Configure IPG based on result of IEEE 802.3 PHY
  402. * auto-negotiation.
  403. */
  404. static int ipg_config_autoneg(struct net_device *dev)
  405. {
  406. struct ipg_nic_private *sp = netdev_priv(dev);
  407. void __iomem *ioaddr = sp->ioaddr;
  408. unsigned int txflowcontrol;
  409. unsigned int rxflowcontrol;
  410. unsigned int fullduplex;
  411. u32 mac_ctrl_val;
  412. u32 asicctrl;
  413. u8 phyctrl;
  414. const char *speed;
  415. const char *duplex;
  416. const char *tx_desc;
  417. const char *rx_desc;
  418. IPG_DEBUG_MSG("_config_autoneg\n");
  419. asicctrl = ipg_r32(ASIC_CTRL);
  420. phyctrl = ipg_r8(PHY_CTRL);
  421. mac_ctrl_val = ipg_r32(MAC_CTRL);
  422. /* Set flags for use in resolving auto-negotiation, assuming
  423. * non-1000Mbps, half duplex, no flow control.
  424. */
  425. fullduplex = 0;
  426. txflowcontrol = 0;
  427. rxflowcontrol = 0;
  428. /* To accommodate a problem in 10Mbps operation,
  429. * set a global flag if PHY running in 10Mbps mode.
  430. */
  431. sp->tenmbpsmode = 0;
  432. /* Determine actual speed of operation. */
  433. switch (phyctrl & IPG_PC_LINK_SPEED) {
  434. case IPG_PC_LINK_SPEED_10MBPS:
  435. speed = "10Mbps";
  436. sp->tenmbpsmode = 1;
  437. break;
  438. case IPG_PC_LINK_SPEED_100MBPS:
  439. speed = "100Mbps";
  440. break;
  441. case IPG_PC_LINK_SPEED_1000MBPS:
  442. speed = "1000Mbps";
  443. break;
  444. default:
  445. speed = "undefined!";
  446. return 0;
  447. }
  448. netdev_info(dev, "Link speed = %s\n", speed);
  449. if (sp->tenmbpsmode == 1)
  450. netdev_info(dev, "10Mbps operational mode enabled\n");
  451. if (phyctrl & IPG_PC_DUPLEX_STATUS) {
  452. fullduplex = 1;
  453. txflowcontrol = 1;
  454. rxflowcontrol = 1;
  455. }
  456. /* Configure full duplex, and flow control. */
  457. if (fullduplex == 1) {
  458. /* Configure IPG for full duplex operation. */
  459. duplex = "full";
  460. mac_ctrl_val |= IPG_MC_DUPLEX_SELECT_FD;
  461. if (txflowcontrol == 1) {
  462. tx_desc = "";
  463. mac_ctrl_val |= IPG_MC_TX_FLOW_CONTROL_ENABLE;
  464. } else {
  465. tx_desc = "no ";
  466. mac_ctrl_val &= ~IPG_MC_TX_FLOW_CONTROL_ENABLE;
  467. }
  468. if (rxflowcontrol == 1) {
  469. rx_desc = "";
  470. mac_ctrl_val |= IPG_MC_RX_FLOW_CONTROL_ENABLE;
  471. } else {
  472. rx_desc = "no ";
  473. mac_ctrl_val &= ~IPG_MC_RX_FLOW_CONTROL_ENABLE;
  474. }
  475. } else {
  476. duplex = "half";
  477. tx_desc = "no ";
  478. rx_desc = "no ";
  479. mac_ctrl_val &= (~IPG_MC_DUPLEX_SELECT_FD &
  480. ~IPG_MC_TX_FLOW_CONTROL_ENABLE &
  481. ~IPG_MC_RX_FLOW_CONTROL_ENABLE);
  482. }
  483. netdev_info(dev, "setting %s duplex, %sTX, %sRX flow control\n",
  484. duplex, tx_desc, rx_desc);
  485. ipg_w32(mac_ctrl_val, MAC_CTRL);
  486. return 0;
  487. }
  488. /* Determine and configure multicast operation and set
  489. * receive mode for IPG.
  490. */
  491. static void ipg_nic_set_multicast_list(struct net_device *dev)
  492. {
  493. void __iomem *ioaddr = ipg_ioaddr(dev);
  494. struct netdev_hw_addr *ha;
  495. unsigned int hashindex;
  496. u32 hashtable[2];
  497. u8 receivemode;
  498. IPG_DEBUG_MSG("_nic_set_multicast_list\n");
  499. receivemode = IPG_RM_RECEIVEUNICAST | IPG_RM_RECEIVEBROADCAST;
  500. if (dev->flags & IFF_PROMISC) {
  501. /* NIC to be configured in promiscuous mode. */
  502. receivemode = IPG_RM_RECEIVEALLFRAMES;
  503. } else if ((dev->flags & IFF_ALLMULTI) ||
  504. ((dev->flags & IFF_MULTICAST) &&
  505. (netdev_mc_count(dev) > IPG_MULTICAST_HASHTABLE_SIZE))) {
  506. /* NIC to be configured to receive all multicast
  507. * frames. */
  508. receivemode |= IPG_RM_RECEIVEMULTICAST;
  509. } else if ((dev->flags & IFF_MULTICAST) && !netdev_mc_empty(dev)) {
  510. /* NIC to be configured to receive selected
  511. * multicast addresses. */
  512. receivemode |= IPG_RM_RECEIVEMULTICASTHASH;
  513. }
  514. /* Calculate the bits to set for the 64 bit, IPG HASHTABLE.
  515. * The IPG applies a cyclic-redundancy-check (the same CRC
  516. * used to calculate the frame data FCS) to the destination
  517. * address all incoming multicast frames whose destination
  518. * address has the multicast bit set. The least significant
  519. * 6 bits of the CRC result are used as an addressing index
  520. * into the hash table. If the value of the bit addressed by
  521. * this index is a 1, the frame is passed to the host system.
  522. */
  523. /* Clear hashtable. */
  524. hashtable[0] = 0x00000000;
  525. hashtable[1] = 0x00000000;
  526. /* Cycle through all multicast addresses to filter. */
  527. netdev_for_each_mc_addr(ha, dev) {
  528. /* Calculate CRC result for each multicast address. */
  529. hashindex = crc32_le(0xffffffff, ha->addr,
  530. ETH_ALEN);
  531. /* Use only the least significant 6 bits. */
  532. hashindex = hashindex & 0x3F;
  533. /* Within "hashtable", set bit number "hashindex"
  534. * to a logic 1.
  535. */
  536. set_bit(hashindex, (void *)hashtable);
  537. }
  538. /* Write the value of the hashtable, to the 4, 16 bit
  539. * HASHTABLE IPG registers.
  540. */
  541. ipg_w32(hashtable[0], HASHTABLE_0);
  542. ipg_w32(hashtable[1], HASHTABLE_1);
  543. ipg_w8(IPG_RM_RSVD_MASK & receivemode, RECEIVE_MODE);
  544. IPG_DEBUG_MSG("ReceiveMode = %x\n", ipg_r8(RECEIVE_MODE));
  545. }
  546. static int ipg_io_config(struct net_device *dev)
  547. {
  548. struct ipg_nic_private *sp = netdev_priv(dev);
  549. void __iomem *ioaddr = ipg_ioaddr(dev);
  550. u32 origmacctrl;
  551. u32 restoremacctrl;
  552. IPG_DEBUG_MSG("_io_config\n");
  553. origmacctrl = ipg_r32(MAC_CTRL);
  554. restoremacctrl = origmacctrl | IPG_MC_STATISTICS_ENABLE;
  555. /* Based on compilation option, determine if FCS is to be
  556. * stripped on receive frames by IPG.
  557. */
  558. if (!IPG_STRIP_FCS_ON_RX)
  559. restoremacctrl |= IPG_MC_RCV_FCS;
  560. /* Determine if transmitter and/or receiver are
  561. * enabled so we may restore MACCTRL correctly.
  562. */
  563. if (origmacctrl & IPG_MC_TX_ENABLED)
  564. restoremacctrl |= IPG_MC_TX_ENABLE;
  565. if (origmacctrl & IPG_MC_RX_ENABLED)
  566. restoremacctrl |= IPG_MC_RX_ENABLE;
  567. /* Transmitter and receiver must be disabled before setting
  568. * IFSSelect.
  569. */
  570. ipg_w32((origmacctrl & (IPG_MC_RX_DISABLE | IPG_MC_TX_DISABLE)) &
  571. IPG_MC_RSVD_MASK, MAC_CTRL);
  572. /* Now that transmitter and receiver are disabled, write
  573. * to IFSSelect.
  574. */
  575. ipg_w32((origmacctrl & IPG_MC_IFS_96BIT) & IPG_MC_RSVD_MASK, MAC_CTRL);
  576. /* Set RECEIVEMODE register. */
  577. ipg_nic_set_multicast_list(dev);
  578. ipg_w16(sp->max_rxframe_size, MAX_FRAME_SIZE);
  579. ipg_w8(IPG_RXDMAPOLLPERIOD_VALUE, RX_DMA_POLL_PERIOD);
  580. ipg_w8(IPG_RXDMAURGENTTHRESH_VALUE, RX_DMA_URGENT_THRESH);
  581. ipg_w8(IPG_RXDMABURSTTHRESH_VALUE, RX_DMA_BURST_THRESH);
  582. ipg_w8(IPG_TXDMAPOLLPERIOD_VALUE, TX_DMA_POLL_PERIOD);
  583. ipg_w8(IPG_TXDMAURGENTTHRESH_VALUE, TX_DMA_URGENT_THRESH);
  584. ipg_w8(IPG_TXDMABURSTTHRESH_VALUE, TX_DMA_BURST_THRESH);
  585. ipg_w16((IPG_IE_HOST_ERROR | IPG_IE_TX_DMA_COMPLETE |
  586. IPG_IE_TX_COMPLETE | IPG_IE_INT_REQUESTED |
  587. IPG_IE_UPDATE_STATS | IPG_IE_LINK_EVENT |
  588. IPG_IE_RX_DMA_COMPLETE | IPG_IE_RX_DMA_PRIORITY), INT_ENABLE);
  589. ipg_w16(IPG_FLOWONTHRESH_VALUE, FLOW_ON_THRESH);
  590. ipg_w16(IPG_FLOWOFFTHRESH_VALUE, FLOW_OFF_THRESH);
  591. /* IPG multi-frag frame bug workaround.
  592. * Per silicon revision B3 eratta.
  593. */
  594. ipg_w16(ipg_r16(DEBUG_CTRL) | 0x0200, DEBUG_CTRL);
  595. /* IPG TX poll now bug workaround.
  596. * Per silicon revision B3 eratta.
  597. */
  598. ipg_w16(ipg_r16(DEBUG_CTRL) | 0x0010, DEBUG_CTRL);
  599. /* IPG RX poll now bug workaround.
  600. * Per silicon revision B3 eratta.
  601. */
  602. ipg_w16(ipg_r16(DEBUG_CTRL) | 0x0020, DEBUG_CTRL);
  603. /* Now restore MACCTRL to original setting. */
  604. ipg_w32(IPG_MC_RSVD_MASK & restoremacctrl, MAC_CTRL);
  605. /* Disable unused RMON statistics. */
  606. ipg_w32(IPG_RZ_ALL, RMON_STATISTICS_MASK);
  607. /* Disable unused MIB statistics. */
  608. ipg_w32(IPG_SM_MACCONTROLFRAMESXMTD | IPG_SM_MACCONTROLFRAMESRCVD |
  609. IPG_SM_BCSTOCTETXMTOK_BCSTFRAMESXMTDOK | IPG_SM_TXJUMBOFRAMES |
  610. IPG_SM_MCSTOCTETXMTOK_MCSTFRAMESXMTDOK | IPG_SM_RXJUMBOFRAMES |
  611. IPG_SM_BCSTOCTETRCVDOK_BCSTFRAMESRCVDOK |
  612. IPG_SM_UDPCHECKSUMERRORS | IPG_SM_TCPCHECKSUMERRORS |
  613. IPG_SM_IPCHECKSUMERRORS, STATISTICS_MASK);
  614. return 0;
  615. }
  616. /*
  617. * Create a receive buffer within system memory and update
  618. * NIC private structure appropriately.
  619. */
  620. static int ipg_get_rxbuff(struct net_device *dev, int entry)
  621. {
  622. struct ipg_nic_private *sp = netdev_priv(dev);
  623. struct ipg_rx *rxfd = sp->rxd + entry;
  624. struct sk_buff *skb;
  625. u64 rxfragsize;
  626. IPG_DEBUG_MSG("_get_rxbuff\n");
  627. skb = netdev_alloc_skb_ip_align(dev, sp->rxsupport_size);
  628. if (!skb) {
  629. sp->rx_buff[entry] = NULL;
  630. return -ENOMEM;
  631. }
  632. /* Associate the receive buffer with the IPG NIC. */
  633. skb->dev = dev;
  634. /* Save the address of the sk_buff structure. */
  635. sp->rx_buff[entry] = skb;
  636. rxfd->frag_info = cpu_to_le64(pci_map_single(sp->pdev, skb->data,
  637. sp->rx_buf_sz, PCI_DMA_FROMDEVICE));
  638. /* Set the RFD fragment length. */
  639. rxfragsize = sp->rxfrag_size;
  640. rxfd->frag_info |= cpu_to_le64((rxfragsize << 48) & IPG_RFI_FRAGLEN);
  641. return 0;
  642. }
  643. static int init_rfdlist(struct net_device *dev)
  644. {
  645. struct ipg_nic_private *sp = netdev_priv(dev);
  646. void __iomem *ioaddr = sp->ioaddr;
  647. unsigned int i;
  648. IPG_DEBUG_MSG("_init_rfdlist\n");
  649. for (i = 0; i < IPG_RFDLIST_LENGTH; i++) {
  650. struct ipg_rx *rxfd = sp->rxd + i;
  651. if (sp->rx_buff[i]) {
  652. pci_unmap_single(sp->pdev,
  653. le64_to_cpu(rxfd->frag_info) & ~IPG_RFI_FRAGLEN,
  654. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  655. dev_kfree_skb_irq(sp->rx_buff[i]);
  656. sp->rx_buff[i] = NULL;
  657. }
  658. /* Clear out the RFS field. */
  659. rxfd->rfs = 0x0000000000000000;
  660. if (ipg_get_rxbuff(dev, i) < 0) {
  661. /*
  662. * A receive buffer was not ready, break the
  663. * RFD list here.
  664. */
  665. IPG_DEBUG_MSG("Cannot allocate Rx buffer\n");
  666. /* Just in case we cannot allocate a single RFD.
  667. * Should not occur.
  668. */
  669. if (i == 0) {
  670. netdev_err(dev, "No memory available for RFD list\n");
  671. return -ENOMEM;
  672. }
  673. }
  674. rxfd->next_desc = cpu_to_le64(sp->rxd_map +
  675. sizeof(struct ipg_rx)*(i + 1));
  676. }
  677. sp->rxd[i - 1].next_desc = cpu_to_le64(sp->rxd_map);
  678. sp->rx_current = 0;
  679. sp->rx_dirty = 0;
  680. /* Write the location of the RFDList to the IPG. */
  681. ipg_w32((u32) sp->rxd_map, RFD_LIST_PTR_0);
  682. ipg_w32(0x00000000, RFD_LIST_PTR_1);
  683. return 0;
  684. }
  685. static void init_tfdlist(struct net_device *dev)
  686. {
  687. struct ipg_nic_private *sp = netdev_priv(dev);
  688. void __iomem *ioaddr = sp->ioaddr;
  689. unsigned int i;
  690. IPG_DEBUG_MSG("_init_tfdlist\n");
  691. for (i = 0; i < IPG_TFDLIST_LENGTH; i++) {
  692. struct ipg_tx *txfd = sp->txd + i;
  693. txfd->tfc = cpu_to_le64(IPG_TFC_TFDDONE);
  694. if (sp->tx_buff[i]) {
  695. dev_kfree_skb_irq(sp->tx_buff[i]);
  696. sp->tx_buff[i] = NULL;
  697. }
  698. txfd->next_desc = cpu_to_le64(sp->txd_map +
  699. sizeof(struct ipg_tx)*(i + 1));
  700. }
  701. sp->txd[i - 1].next_desc = cpu_to_le64(sp->txd_map);
  702. sp->tx_current = 0;
  703. sp->tx_dirty = 0;
  704. /* Write the location of the TFDList to the IPG. */
  705. IPG_DDEBUG_MSG("Starting TFDListPtr = %08x\n",
  706. (u32) sp->txd_map);
  707. ipg_w32((u32) sp->txd_map, TFD_LIST_PTR_0);
  708. ipg_w32(0x00000000, TFD_LIST_PTR_1);
  709. sp->reset_current_tfd = 1;
  710. }
  711. /*
  712. * Free all transmit buffers which have already been transferred
  713. * via DMA to the IPG.
  714. */
  715. static void ipg_nic_txfree(struct net_device *dev)
  716. {
  717. struct ipg_nic_private *sp = netdev_priv(dev);
  718. unsigned int released, pending, dirty;
  719. IPG_DEBUG_MSG("_nic_txfree\n");
  720. pending = sp->tx_current - sp->tx_dirty;
  721. dirty = sp->tx_dirty % IPG_TFDLIST_LENGTH;
  722. for (released = 0; released < pending; released++) {
  723. struct sk_buff *skb = sp->tx_buff[dirty];
  724. struct ipg_tx *txfd = sp->txd + dirty;
  725. IPG_DEBUG_MSG("TFC = %016lx\n", (unsigned long) txfd->tfc);
  726. /* Look at each TFD's TFC field beginning
  727. * at the last freed TFD up to the current TFD.
  728. * If the TFDDone bit is set, free the associated
  729. * buffer.
  730. */
  731. if (!(txfd->tfc & cpu_to_le64(IPG_TFC_TFDDONE)))
  732. break;
  733. /* Free the transmit buffer. */
  734. if (skb) {
  735. pci_unmap_single(sp->pdev,
  736. le64_to_cpu(txfd->frag_info) & ~IPG_TFI_FRAGLEN,
  737. skb->len, PCI_DMA_TODEVICE);
  738. dev_kfree_skb_irq(skb);
  739. sp->tx_buff[dirty] = NULL;
  740. }
  741. dirty = (dirty + 1) % IPG_TFDLIST_LENGTH;
  742. }
  743. sp->tx_dirty += released;
  744. if (netif_queue_stopped(dev) &&
  745. (sp->tx_current != (sp->tx_dirty + IPG_TFDLIST_LENGTH))) {
  746. netif_wake_queue(dev);
  747. }
  748. }
  749. static void ipg_tx_timeout(struct net_device *dev)
  750. {
  751. struct ipg_nic_private *sp = netdev_priv(dev);
  752. void __iomem *ioaddr = sp->ioaddr;
  753. ipg_reset(dev, IPG_AC_TX_RESET | IPG_AC_DMA | IPG_AC_NETWORK |
  754. IPG_AC_FIFO);
  755. spin_lock_irq(&sp->lock);
  756. /* Re-configure after DMA reset. */
  757. if (ipg_io_config(dev) < 0)
  758. netdev_info(dev, "Error during re-configuration\n");
  759. init_tfdlist(dev);
  760. spin_unlock_irq(&sp->lock);
  761. ipg_w32((ipg_r32(MAC_CTRL) | IPG_MC_TX_ENABLE) & IPG_MC_RSVD_MASK,
  762. MAC_CTRL);
  763. }
  764. /*
  765. * For TxComplete interrupts, free all transmit
  766. * buffers which have already been transferred via DMA
  767. * to the IPG.
  768. */
  769. static void ipg_nic_txcleanup(struct net_device *dev)
  770. {
  771. struct ipg_nic_private *sp = netdev_priv(dev);
  772. void __iomem *ioaddr = sp->ioaddr;
  773. unsigned int i;
  774. IPG_DEBUG_MSG("_nic_txcleanup\n");
  775. for (i = 0; i < IPG_TFDLIST_LENGTH; i++) {
  776. /* Reading the TXSTATUS register clears the
  777. * TX_COMPLETE interrupt.
  778. */
  779. u32 txstatusdword = ipg_r32(TX_STATUS);
  780. IPG_DEBUG_MSG("TxStatus = %08x\n", txstatusdword);
  781. /* Check for Transmit errors. Error bits only valid if
  782. * TX_COMPLETE bit in the TXSTATUS register is a 1.
  783. */
  784. if (!(txstatusdword & IPG_TS_TX_COMPLETE))
  785. break;
  786. /* If in 10Mbps mode, indicate transmit is ready. */
  787. if (sp->tenmbpsmode) {
  788. netif_wake_queue(dev);
  789. }
  790. /* Transmit error, increment stat counters. */
  791. if (txstatusdword & IPG_TS_TX_ERROR) {
  792. IPG_DEBUG_MSG("Transmit error\n");
  793. sp->stats.tx_errors++;
  794. }
  795. /* Late collision, re-enable transmitter. */
  796. if (txstatusdword & IPG_TS_LATE_COLLISION) {
  797. IPG_DEBUG_MSG("Late collision on transmit\n");
  798. ipg_w32((ipg_r32(MAC_CTRL) | IPG_MC_TX_ENABLE) &
  799. IPG_MC_RSVD_MASK, MAC_CTRL);
  800. }
  801. /* Maximum collisions, re-enable transmitter. */
  802. if (txstatusdword & IPG_TS_TX_MAX_COLL) {
  803. IPG_DEBUG_MSG("Maximum collisions on transmit\n");
  804. ipg_w32((ipg_r32(MAC_CTRL) | IPG_MC_TX_ENABLE) &
  805. IPG_MC_RSVD_MASK, MAC_CTRL);
  806. }
  807. /* Transmit underrun, reset and re-enable
  808. * transmitter.
  809. */
  810. if (txstatusdword & IPG_TS_TX_UNDERRUN) {
  811. IPG_DEBUG_MSG("Transmitter underrun\n");
  812. sp->stats.tx_fifo_errors++;
  813. ipg_reset(dev, IPG_AC_TX_RESET | IPG_AC_DMA |
  814. IPG_AC_NETWORK | IPG_AC_FIFO);
  815. /* Re-configure after DMA reset. */
  816. if (ipg_io_config(dev) < 0) {
  817. netdev_info(dev, "Error during re-configuration\n");
  818. }
  819. init_tfdlist(dev);
  820. ipg_w32((ipg_r32(MAC_CTRL) | IPG_MC_TX_ENABLE) &
  821. IPG_MC_RSVD_MASK, MAC_CTRL);
  822. }
  823. }
  824. ipg_nic_txfree(dev);
  825. }
  826. /* Provides statistical information about the IPG NIC. */
  827. static struct net_device_stats *ipg_nic_get_stats(struct net_device *dev)
  828. {
  829. struct ipg_nic_private *sp = netdev_priv(dev);
  830. void __iomem *ioaddr = sp->ioaddr;
  831. u16 temp1;
  832. u16 temp2;
  833. IPG_DEBUG_MSG("_nic_get_stats\n");
  834. /* Check to see if the NIC has been initialized via nic_open,
  835. * before trying to read statistic registers.
  836. */
  837. if (!test_bit(__LINK_STATE_START, &dev->state))
  838. return &sp->stats;
  839. sp->stats.rx_packets += ipg_r32(IPG_FRAMESRCVDOK);
  840. sp->stats.tx_packets += ipg_r32(IPG_FRAMESXMTDOK);
  841. sp->stats.rx_bytes += ipg_r32(IPG_OCTETRCVOK);
  842. sp->stats.tx_bytes += ipg_r32(IPG_OCTETXMTOK);
  843. temp1 = ipg_r16(IPG_FRAMESLOSTRXERRORS);
  844. sp->stats.rx_errors += temp1;
  845. sp->stats.rx_missed_errors += temp1;
  846. temp1 = ipg_r32(IPG_SINGLECOLFRAMES) + ipg_r32(IPG_MULTICOLFRAMES) +
  847. ipg_r32(IPG_LATECOLLISIONS);
  848. temp2 = ipg_r16(IPG_CARRIERSENSEERRORS);
  849. sp->stats.collisions += temp1;
  850. sp->stats.tx_dropped += ipg_r16(IPG_FRAMESABORTXSCOLLS);
  851. sp->stats.tx_errors += ipg_r16(IPG_FRAMESWEXDEFERRAL) +
  852. ipg_r32(IPG_FRAMESWDEFERREDXMT) + temp1 + temp2;
  853. sp->stats.multicast += ipg_r32(IPG_MCSTOCTETRCVDOK);
  854. /* detailed tx_errors */
  855. sp->stats.tx_carrier_errors += temp2;
  856. /* detailed rx_errors */
  857. sp->stats.rx_length_errors += ipg_r16(IPG_INRANGELENGTHERRORS) +
  858. ipg_r16(IPG_FRAMETOOLONGERRRORS);
  859. sp->stats.rx_crc_errors += ipg_r16(IPG_FRAMECHECKSEQERRORS);
  860. /* Unutilized IPG statistic registers. */
  861. ipg_r32(IPG_MCSTFRAMESRCVDOK);
  862. return &sp->stats;
  863. }
  864. /* Restore used receive buffers. */
  865. static int ipg_nic_rxrestore(struct net_device *dev)
  866. {
  867. struct ipg_nic_private *sp = netdev_priv(dev);
  868. const unsigned int curr = sp->rx_current;
  869. unsigned int dirty = sp->rx_dirty;
  870. IPG_DEBUG_MSG("_nic_rxrestore\n");
  871. for (dirty = sp->rx_dirty; curr - dirty > 0; dirty++) {
  872. unsigned int entry = dirty % IPG_RFDLIST_LENGTH;
  873. /* rx_copybreak may poke hole here and there. */
  874. if (sp->rx_buff[entry])
  875. continue;
  876. /* Generate a new receive buffer to replace the
  877. * current buffer (which will be released by the
  878. * Linux system).
  879. */
  880. if (ipg_get_rxbuff(dev, entry) < 0) {
  881. IPG_DEBUG_MSG("Cannot allocate new Rx buffer\n");
  882. break;
  883. }
  884. /* Reset the RFS field. */
  885. sp->rxd[entry].rfs = 0x0000000000000000;
  886. }
  887. sp->rx_dirty = dirty;
  888. return 0;
  889. }
  890. /* use jumboindex and jumbosize to control jumbo frame status
  891. * initial status is jumboindex=-1 and jumbosize=0
  892. * 1. jumboindex = -1 and jumbosize=0 : previous jumbo frame has been done.
  893. * 2. jumboindex != -1 and jumbosize != 0 : jumbo frame is not over size and receiving
  894. * 3. jumboindex = -1 and jumbosize != 0 : jumbo frame is over size, already dump
  895. * previous receiving and need to continue dumping the current one
  896. */
  897. enum {
  898. NORMAL_PACKET,
  899. ERROR_PACKET
  900. };
  901. enum {
  902. FRAME_NO_START_NO_END = 0,
  903. FRAME_WITH_START = 1,
  904. FRAME_WITH_END = 10,
  905. FRAME_WITH_START_WITH_END = 11
  906. };
  907. static void ipg_nic_rx_free_skb(struct net_device *dev)
  908. {
  909. struct ipg_nic_private *sp = netdev_priv(dev);
  910. unsigned int entry = sp->rx_current % IPG_RFDLIST_LENGTH;
  911. if (sp->rx_buff[entry]) {
  912. struct ipg_rx *rxfd = sp->rxd + entry;
  913. pci_unmap_single(sp->pdev,
  914. le64_to_cpu(rxfd->frag_info) & ~IPG_RFI_FRAGLEN,
  915. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  916. dev_kfree_skb_irq(sp->rx_buff[entry]);
  917. sp->rx_buff[entry] = NULL;
  918. }
  919. }
  920. static int ipg_nic_rx_check_frame_type(struct net_device *dev)
  921. {
  922. struct ipg_nic_private *sp = netdev_priv(dev);
  923. struct ipg_rx *rxfd = sp->rxd + (sp->rx_current % IPG_RFDLIST_LENGTH);
  924. int type = FRAME_NO_START_NO_END;
  925. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_FRAMESTART)
  926. type += FRAME_WITH_START;
  927. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_FRAMEEND)
  928. type += FRAME_WITH_END;
  929. return type;
  930. }
  931. static int ipg_nic_rx_check_error(struct net_device *dev)
  932. {
  933. struct ipg_nic_private *sp = netdev_priv(dev);
  934. unsigned int entry = sp->rx_current % IPG_RFDLIST_LENGTH;
  935. struct ipg_rx *rxfd = sp->rxd + entry;
  936. if (IPG_DROP_ON_RX_ETH_ERRORS && (le64_to_cpu(rxfd->rfs) &
  937. (IPG_RFS_RXFIFOOVERRUN | IPG_RFS_RXRUNTFRAME |
  938. IPG_RFS_RXALIGNMENTERROR | IPG_RFS_RXFCSERROR |
  939. IPG_RFS_RXOVERSIZEDFRAME | IPG_RFS_RXLENGTHERROR))) {
  940. IPG_DEBUG_MSG("Rx error, RFS = %016lx\n",
  941. (unsigned long) rxfd->rfs);
  942. /* Increment general receive error statistic. */
  943. sp->stats.rx_errors++;
  944. /* Increment detailed receive error statistics. */
  945. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXFIFOOVERRUN) {
  946. IPG_DEBUG_MSG("RX FIFO overrun occurred\n");
  947. sp->stats.rx_fifo_errors++;
  948. }
  949. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXRUNTFRAME) {
  950. IPG_DEBUG_MSG("RX runt occurred\n");
  951. sp->stats.rx_length_errors++;
  952. }
  953. /* Do nothing for IPG_RFS_RXOVERSIZEDFRAME,
  954. * error count handled by a IPG statistic register.
  955. */
  956. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXALIGNMENTERROR) {
  957. IPG_DEBUG_MSG("RX alignment error occurred\n");
  958. sp->stats.rx_frame_errors++;
  959. }
  960. /* Do nothing for IPG_RFS_RXFCSERROR, error count
  961. * handled by a IPG statistic register.
  962. */
  963. /* Free the memory associated with the RX
  964. * buffer since it is erroneous and we will
  965. * not pass it to higher layer processes.
  966. */
  967. if (sp->rx_buff[entry]) {
  968. pci_unmap_single(sp->pdev,
  969. le64_to_cpu(rxfd->frag_info) & ~IPG_RFI_FRAGLEN,
  970. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  971. dev_kfree_skb_irq(sp->rx_buff[entry]);
  972. sp->rx_buff[entry] = NULL;
  973. }
  974. return ERROR_PACKET;
  975. }
  976. return NORMAL_PACKET;
  977. }
  978. static void ipg_nic_rx_with_start_and_end(struct net_device *dev,
  979. struct ipg_nic_private *sp,
  980. struct ipg_rx *rxfd, unsigned entry)
  981. {
  982. struct ipg_jumbo *jumbo = &sp->jumbo;
  983. struct sk_buff *skb;
  984. int framelen;
  985. if (jumbo->found_start) {
  986. dev_kfree_skb_irq(jumbo->skb);
  987. jumbo->found_start = 0;
  988. jumbo->current_size = 0;
  989. jumbo->skb = NULL;
  990. }
  991. /* 1: found error, 0 no error */
  992. if (ipg_nic_rx_check_error(dev) != NORMAL_PACKET)
  993. return;
  994. skb = sp->rx_buff[entry];
  995. if (!skb)
  996. return;
  997. /* accept this frame and send to upper layer */
  998. framelen = le64_to_cpu(rxfd->rfs) & IPG_RFS_RXFRAMELEN;
  999. if (framelen > sp->rxfrag_size)
  1000. framelen = sp->rxfrag_size;
  1001. skb_put(skb, framelen);
  1002. skb->protocol = eth_type_trans(skb, dev);
  1003. skb_checksum_none_assert(skb);
  1004. netif_rx(skb);
  1005. sp->rx_buff[entry] = NULL;
  1006. }
  1007. static void ipg_nic_rx_with_start(struct net_device *dev,
  1008. struct ipg_nic_private *sp,
  1009. struct ipg_rx *rxfd, unsigned entry)
  1010. {
  1011. struct ipg_jumbo *jumbo = &sp->jumbo;
  1012. struct pci_dev *pdev = sp->pdev;
  1013. struct sk_buff *skb;
  1014. /* 1: found error, 0 no error */
  1015. if (ipg_nic_rx_check_error(dev) != NORMAL_PACKET)
  1016. return;
  1017. /* accept this frame and send to upper layer */
  1018. skb = sp->rx_buff[entry];
  1019. if (!skb)
  1020. return;
  1021. if (jumbo->found_start)
  1022. dev_kfree_skb_irq(jumbo->skb);
  1023. pci_unmap_single(pdev, le64_to_cpu(rxfd->frag_info) & ~IPG_RFI_FRAGLEN,
  1024. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1025. skb_put(skb, sp->rxfrag_size);
  1026. jumbo->found_start = 1;
  1027. jumbo->current_size = sp->rxfrag_size;
  1028. jumbo->skb = skb;
  1029. sp->rx_buff[entry] = NULL;
  1030. }
  1031. static void ipg_nic_rx_with_end(struct net_device *dev,
  1032. struct ipg_nic_private *sp,
  1033. struct ipg_rx *rxfd, unsigned entry)
  1034. {
  1035. struct ipg_jumbo *jumbo = &sp->jumbo;
  1036. /* 1: found error, 0 no error */
  1037. if (ipg_nic_rx_check_error(dev) == NORMAL_PACKET) {
  1038. struct sk_buff *skb = sp->rx_buff[entry];
  1039. if (!skb)
  1040. return;
  1041. if (jumbo->found_start) {
  1042. int framelen, endframelen;
  1043. framelen = le64_to_cpu(rxfd->rfs) & IPG_RFS_RXFRAMELEN;
  1044. endframelen = framelen - jumbo->current_size;
  1045. if (framelen > sp->rxsupport_size)
  1046. dev_kfree_skb_irq(jumbo->skb);
  1047. else {
  1048. memcpy(skb_put(jumbo->skb, endframelen),
  1049. skb->data, endframelen);
  1050. jumbo->skb->protocol =
  1051. eth_type_trans(jumbo->skb, dev);
  1052. skb_checksum_none_assert(jumbo->skb);
  1053. netif_rx(jumbo->skb);
  1054. }
  1055. }
  1056. jumbo->found_start = 0;
  1057. jumbo->current_size = 0;
  1058. jumbo->skb = NULL;
  1059. ipg_nic_rx_free_skb(dev);
  1060. } else {
  1061. dev_kfree_skb_irq(jumbo->skb);
  1062. jumbo->found_start = 0;
  1063. jumbo->current_size = 0;
  1064. jumbo->skb = NULL;
  1065. }
  1066. }
  1067. static void ipg_nic_rx_no_start_no_end(struct net_device *dev,
  1068. struct ipg_nic_private *sp,
  1069. struct ipg_rx *rxfd, unsigned entry)
  1070. {
  1071. struct ipg_jumbo *jumbo = &sp->jumbo;
  1072. /* 1: found error, 0 no error */
  1073. if (ipg_nic_rx_check_error(dev) == NORMAL_PACKET) {
  1074. struct sk_buff *skb = sp->rx_buff[entry];
  1075. if (skb) {
  1076. if (jumbo->found_start) {
  1077. jumbo->current_size += sp->rxfrag_size;
  1078. if (jumbo->current_size <= sp->rxsupport_size) {
  1079. memcpy(skb_put(jumbo->skb,
  1080. sp->rxfrag_size),
  1081. skb->data, sp->rxfrag_size);
  1082. }
  1083. }
  1084. ipg_nic_rx_free_skb(dev);
  1085. }
  1086. } else {
  1087. dev_kfree_skb_irq(jumbo->skb);
  1088. jumbo->found_start = 0;
  1089. jumbo->current_size = 0;
  1090. jumbo->skb = NULL;
  1091. }
  1092. }
  1093. static int ipg_nic_rx_jumbo(struct net_device *dev)
  1094. {
  1095. struct ipg_nic_private *sp = netdev_priv(dev);
  1096. unsigned int curr = sp->rx_current;
  1097. void __iomem *ioaddr = sp->ioaddr;
  1098. unsigned int i;
  1099. IPG_DEBUG_MSG("_nic_rx\n");
  1100. for (i = 0; i < IPG_MAXRFDPROCESS_COUNT; i++, curr++) {
  1101. unsigned int entry = curr % IPG_RFDLIST_LENGTH;
  1102. struct ipg_rx *rxfd = sp->rxd + entry;
  1103. if (!(rxfd->rfs & cpu_to_le64(IPG_RFS_RFDDONE)))
  1104. break;
  1105. switch (ipg_nic_rx_check_frame_type(dev)) {
  1106. case FRAME_WITH_START_WITH_END:
  1107. ipg_nic_rx_with_start_and_end(dev, sp, rxfd, entry);
  1108. break;
  1109. case FRAME_WITH_START:
  1110. ipg_nic_rx_with_start(dev, sp, rxfd, entry);
  1111. break;
  1112. case FRAME_WITH_END:
  1113. ipg_nic_rx_with_end(dev, sp, rxfd, entry);
  1114. break;
  1115. case FRAME_NO_START_NO_END:
  1116. ipg_nic_rx_no_start_no_end(dev, sp, rxfd, entry);
  1117. break;
  1118. }
  1119. }
  1120. sp->rx_current = curr;
  1121. if (i == IPG_MAXRFDPROCESS_COUNT) {
  1122. /* There are more RFDs to process, however the
  1123. * allocated amount of RFD processing time has
  1124. * expired. Assert Interrupt Requested to make
  1125. * sure we come back to process the remaining RFDs.
  1126. */
  1127. ipg_w32(ipg_r32(ASIC_CTRL) | IPG_AC_INT_REQUEST, ASIC_CTRL);
  1128. }
  1129. ipg_nic_rxrestore(dev);
  1130. return 0;
  1131. }
  1132. static int ipg_nic_rx(struct net_device *dev)
  1133. {
  1134. /* Transfer received Ethernet frames to higher network layers. */
  1135. struct ipg_nic_private *sp = netdev_priv(dev);
  1136. unsigned int curr = sp->rx_current;
  1137. void __iomem *ioaddr = sp->ioaddr;
  1138. struct ipg_rx *rxfd;
  1139. unsigned int i;
  1140. IPG_DEBUG_MSG("_nic_rx\n");
  1141. #define __RFS_MASK \
  1142. cpu_to_le64(IPG_RFS_RFDDONE | IPG_RFS_FRAMESTART | IPG_RFS_FRAMEEND)
  1143. for (i = 0; i < IPG_MAXRFDPROCESS_COUNT; i++, curr++) {
  1144. unsigned int entry = curr % IPG_RFDLIST_LENGTH;
  1145. struct sk_buff *skb = sp->rx_buff[entry];
  1146. unsigned int framelen;
  1147. rxfd = sp->rxd + entry;
  1148. if (((rxfd->rfs & __RFS_MASK) != __RFS_MASK) || !skb)
  1149. break;
  1150. /* Get received frame length. */
  1151. framelen = le64_to_cpu(rxfd->rfs) & IPG_RFS_RXFRAMELEN;
  1152. /* Check for jumbo frame arrival with too small
  1153. * RXFRAG_SIZE.
  1154. */
  1155. if (framelen > sp->rxfrag_size) {
  1156. IPG_DEBUG_MSG
  1157. ("RFS FrameLen > allocated fragment size\n");
  1158. framelen = sp->rxfrag_size;
  1159. }
  1160. if ((IPG_DROP_ON_RX_ETH_ERRORS && (le64_to_cpu(rxfd->rfs) &
  1161. (IPG_RFS_RXFIFOOVERRUN | IPG_RFS_RXRUNTFRAME |
  1162. IPG_RFS_RXALIGNMENTERROR | IPG_RFS_RXFCSERROR |
  1163. IPG_RFS_RXOVERSIZEDFRAME | IPG_RFS_RXLENGTHERROR)))) {
  1164. IPG_DEBUG_MSG("Rx error, RFS = %016lx\n",
  1165. (unsigned long int) rxfd->rfs);
  1166. /* Increment general receive error statistic. */
  1167. sp->stats.rx_errors++;
  1168. /* Increment detailed receive error statistics. */
  1169. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXFIFOOVERRUN) {
  1170. IPG_DEBUG_MSG("RX FIFO overrun occurred\n");
  1171. sp->stats.rx_fifo_errors++;
  1172. }
  1173. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXRUNTFRAME) {
  1174. IPG_DEBUG_MSG("RX runt occurred\n");
  1175. sp->stats.rx_length_errors++;
  1176. }
  1177. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXOVERSIZEDFRAME) ;
  1178. /* Do nothing, error count handled by a IPG
  1179. * statistic register.
  1180. */
  1181. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXALIGNMENTERROR) {
  1182. IPG_DEBUG_MSG("RX alignment error occurred\n");
  1183. sp->stats.rx_frame_errors++;
  1184. }
  1185. if (le64_to_cpu(rxfd->rfs) & IPG_RFS_RXFCSERROR) ;
  1186. /* Do nothing, error count handled by a IPG
  1187. * statistic register.
  1188. */
  1189. /* Free the memory associated with the RX
  1190. * buffer since it is erroneous and we will
  1191. * not pass it to higher layer processes.
  1192. */
  1193. if (skb) {
  1194. __le64 info = rxfd->frag_info;
  1195. pci_unmap_single(sp->pdev,
  1196. le64_to_cpu(info) & ~IPG_RFI_FRAGLEN,
  1197. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1198. dev_kfree_skb_irq(skb);
  1199. }
  1200. } else {
  1201. /* Adjust the new buffer length to accommodate the size
  1202. * of the received frame.
  1203. */
  1204. skb_put(skb, framelen);
  1205. /* Set the buffer's protocol field to Ethernet. */
  1206. skb->protocol = eth_type_trans(skb, dev);
  1207. /* The IPG encountered an error with (or
  1208. * there were no) IP/TCP/UDP checksums.
  1209. * This may or may not indicate an invalid
  1210. * IP/TCP/UDP frame was received. Let the
  1211. * upper layer decide.
  1212. */
  1213. skb_checksum_none_assert(skb);
  1214. /* Hand off frame for higher layer processing.
  1215. * The function netif_rx() releases the sk_buff
  1216. * when processing completes.
  1217. */
  1218. netif_rx(skb);
  1219. }
  1220. /* Assure RX buffer is not reused by IPG. */
  1221. sp->rx_buff[entry] = NULL;
  1222. }
  1223. /*
  1224. * If there are more RFDs to process and the allocated amount of RFD
  1225. * processing time has expired, assert Interrupt Requested to make
  1226. * sure we come back to process the remaining RFDs.
  1227. */
  1228. if (i == IPG_MAXRFDPROCESS_COUNT)
  1229. ipg_w32(ipg_r32(ASIC_CTRL) | IPG_AC_INT_REQUEST, ASIC_CTRL);
  1230. #ifdef IPG_DEBUG
  1231. /* Check if the RFD list contained no receive frame data. */
  1232. if (!i)
  1233. sp->EmptyRFDListCount++;
  1234. #endif
  1235. while ((le64_to_cpu(rxfd->rfs) & IPG_RFS_RFDDONE) &&
  1236. !((le64_to_cpu(rxfd->rfs) & IPG_RFS_FRAMESTART) &&
  1237. (le64_to_cpu(rxfd->rfs) & IPG_RFS_FRAMEEND))) {
  1238. unsigned int entry = curr++ % IPG_RFDLIST_LENGTH;
  1239. rxfd = sp->rxd + entry;
  1240. IPG_DEBUG_MSG("Frame requires multiple RFDs\n");
  1241. /* An unexpected event, additional code needed to handle
  1242. * properly. So for the time being, just disregard the
  1243. * frame.
  1244. */
  1245. /* Free the memory associated with the RX
  1246. * buffer since it is erroneous and we will
  1247. * not pass it to higher layer processes.
  1248. */
  1249. if (sp->rx_buff[entry]) {
  1250. pci_unmap_single(sp->pdev,
  1251. le64_to_cpu(rxfd->frag_info) & ~IPG_RFI_FRAGLEN,
  1252. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1253. dev_kfree_skb_irq(sp->rx_buff[entry]);
  1254. }
  1255. /* Assure RX buffer is not reused by IPG. */
  1256. sp->rx_buff[entry] = NULL;
  1257. }
  1258. sp->rx_current = curr;
  1259. /* Check to see if there are a minimum number of used
  1260. * RFDs before restoring any (should improve performance.)
  1261. */
  1262. if ((curr - sp->rx_dirty) >= IPG_MINUSEDRFDSTOFREE)
  1263. ipg_nic_rxrestore(dev);
  1264. return 0;
  1265. }
  1266. static void ipg_reset_after_host_error(struct work_struct *work)
  1267. {
  1268. struct ipg_nic_private *sp =
  1269. container_of(work, struct ipg_nic_private, task.work);
  1270. struct net_device *dev = sp->dev;
  1271. /*
  1272. * Acknowledge HostError interrupt by resetting
  1273. * IPG DMA and HOST.
  1274. */
  1275. ipg_reset(dev, IPG_AC_GLOBAL_RESET | IPG_AC_HOST | IPG_AC_DMA);
  1276. init_rfdlist(dev);
  1277. init_tfdlist(dev);
  1278. if (ipg_io_config(dev) < 0) {
  1279. netdev_info(dev, "Cannot recover from PCI error\n");
  1280. schedule_delayed_work(&sp->task, HZ);
  1281. }
  1282. }
  1283. static irqreturn_t ipg_interrupt_handler(int irq, void *dev_inst)
  1284. {
  1285. struct net_device *dev = dev_inst;
  1286. struct ipg_nic_private *sp = netdev_priv(dev);
  1287. void __iomem *ioaddr = sp->ioaddr;
  1288. unsigned int handled = 0;
  1289. u16 status;
  1290. IPG_DEBUG_MSG("_interrupt_handler\n");
  1291. if (sp->is_jumbo)
  1292. ipg_nic_rxrestore(dev);
  1293. spin_lock(&sp->lock);
  1294. /* Get interrupt source information, and acknowledge
  1295. * some (i.e. TxDMAComplete, RxDMAComplete, RxEarly,
  1296. * IntRequested, MacControlFrame, LinkEvent) interrupts
  1297. * if issued. Also, all IPG interrupts are disabled by
  1298. * reading IntStatusAck.
  1299. */
  1300. status = ipg_r16(INT_STATUS_ACK);
  1301. IPG_DEBUG_MSG("IntStatusAck = %04x\n", status);
  1302. /* Shared IRQ of remove event. */
  1303. if (!(status & IPG_IS_RSVD_MASK))
  1304. goto out_enable;
  1305. handled = 1;
  1306. if (unlikely(!netif_running(dev)))
  1307. goto out_unlock;
  1308. /* If RFDListEnd interrupt, restore all used RFDs. */
  1309. if (status & IPG_IS_RFD_LIST_END) {
  1310. IPG_DEBUG_MSG("RFDListEnd Interrupt\n");
  1311. /* The RFD list end indicates an RFD was encountered
  1312. * with a 0 NextPtr, or with an RFDDone bit set to 1
  1313. * (indicating the RFD is not read for use by the
  1314. * IPG.) Try to restore all RFDs.
  1315. */
  1316. ipg_nic_rxrestore(dev);
  1317. #ifdef IPG_DEBUG
  1318. /* Increment the RFDlistendCount counter. */
  1319. sp->RFDlistendCount++;
  1320. #endif
  1321. }
  1322. /* If RFDListEnd, RxDMAPriority, RxDMAComplete, or
  1323. * IntRequested interrupt, process received frames. */
  1324. if ((status & IPG_IS_RX_DMA_PRIORITY) ||
  1325. (status & IPG_IS_RFD_LIST_END) ||
  1326. (status & IPG_IS_RX_DMA_COMPLETE) ||
  1327. (status & IPG_IS_INT_REQUESTED)) {
  1328. #ifdef IPG_DEBUG
  1329. /* Increment the RFD list checked counter if interrupted
  1330. * only to check the RFD list. */
  1331. if (status & (~(IPG_IS_RX_DMA_PRIORITY | IPG_IS_RFD_LIST_END |
  1332. IPG_IS_RX_DMA_COMPLETE | IPG_IS_INT_REQUESTED) &
  1333. (IPG_IS_HOST_ERROR | IPG_IS_TX_DMA_COMPLETE |
  1334. IPG_IS_LINK_EVENT | IPG_IS_TX_COMPLETE |
  1335. IPG_IS_UPDATE_STATS)))
  1336. sp->RFDListCheckedCount++;
  1337. #endif
  1338. if (sp->is_jumbo)
  1339. ipg_nic_rx_jumbo(dev);
  1340. else
  1341. ipg_nic_rx(dev);
  1342. }
  1343. /* If TxDMAComplete interrupt, free used TFDs. */
  1344. if (status & IPG_IS_TX_DMA_COMPLETE)
  1345. ipg_nic_txfree(dev);
  1346. /* TxComplete interrupts indicate one of numerous actions.
  1347. * Determine what action to take based on TXSTATUS register.
  1348. */
  1349. if (status & IPG_IS_TX_COMPLETE)
  1350. ipg_nic_txcleanup(dev);
  1351. /* If UpdateStats interrupt, update Linux Ethernet statistics */
  1352. if (status & IPG_IS_UPDATE_STATS)
  1353. ipg_nic_get_stats(dev);
  1354. /* If HostError interrupt, reset IPG. */
  1355. if (status & IPG_IS_HOST_ERROR) {
  1356. IPG_DDEBUG_MSG("HostError Interrupt\n");
  1357. schedule_delayed_work(&sp->task, 0);
  1358. }
  1359. /* If LinkEvent interrupt, resolve autonegotiation. */
  1360. if (status & IPG_IS_LINK_EVENT) {
  1361. if (ipg_config_autoneg(dev) < 0)
  1362. netdev_info(dev, "Auto-negotiation error\n");
  1363. }
  1364. /* If MACCtrlFrame interrupt, do nothing. */
  1365. if (status & IPG_IS_MAC_CTRL_FRAME)
  1366. IPG_DEBUG_MSG("MACCtrlFrame interrupt\n");
  1367. /* If RxComplete interrupt, do nothing. */
  1368. if (status & IPG_IS_RX_COMPLETE)
  1369. IPG_DEBUG_MSG("RxComplete interrupt\n");
  1370. /* If RxEarly interrupt, do nothing. */
  1371. if (status & IPG_IS_RX_EARLY)
  1372. IPG_DEBUG_MSG("RxEarly interrupt\n");
  1373. out_enable:
  1374. /* Re-enable IPG interrupts. */
  1375. ipg_w16(IPG_IE_TX_DMA_COMPLETE | IPG_IE_RX_DMA_COMPLETE |
  1376. IPG_IE_HOST_ERROR | IPG_IE_INT_REQUESTED | IPG_IE_TX_COMPLETE |
  1377. IPG_IE_LINK_EVENT | IPG_IE_UPDATE_STATS, INT_ENABLE);
  1378. out_unlock:
  1379. spin_unlock(&sp->lock);
  1380. return IRQ_RETVAL(handled);
  1381. }
  1382. static void ipg_rx_clear(struct ipg_nic_private *sp)
  1383. {
  1384. unsigned int i;
  1385. for (i = 0; i < IPG_RFDLIST_LENGTH; i++) {
  1386. if (sp->rx_buff[i]) {
  1387. struct ipg_rx *rxfd = sp->rxd + i;
  1388. dev_kfree_skb_irq(sp->rx_buff[i]);
  1389. sp->rx_buff[i] = NULL;
  1390. pci_unmap_single(sp->pdev,
  1391. le64_to_cpu(rxfd->frag_info) & ~IPG_RFI_FRAGLEN,
  1392. sp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1393. }
  1394. }
  1395. }
  1396. static void ipg_tx_clear(struct ipg_nic_private *sp)
  1397. {
  1398. unsigned int i;
  1399. for (i = 0; i < IPG_TFDLIST_LENGTH; i++) {
  1400. if (sp->tx_buff[i]) {
  1401. struct ipg_tx *txfd = sp->txd + i;
  1402. pci_unmap_single(sp->pdev,
  1403. le64_to_cpu(txfd->frag_info) & ~IPG_TFI_FRAGLEN,
  1404. sp->tx_buff[i]->len, PCI_DMA_TODEVICE);
  1405. dev_kfree_skb_irq(sp->tx_buff[i]);
  1406. sp->tx_buff[i] = NULL;
  1407. }
  1408. }
  1409. }
  1410. static int ipg_nic_open(struct net_device *dev)
  1411. {
  1412. struct ipg_nic_private *sp = netdev_priv(dev);
  1413. void __iomem *ioaddr = sp->ioaddr;
  1414. struct pci_dev *pdev = sp->pdev;
  1415. int rc;
  1416. IPG_DEBUG_MSG("_nic_open\n");
  1417. sp->rx_buf_sz = sp->rxsupport_size;
  1418. /* Check for interrupt line conflicts, and request interrupt
  1419. * line for IPG.
  1420. *
  1421. * IMPORTANT: Disable IPG interrupts prior to registering
  1422. * IRQ.
  1423. */
  1424. ipg_w16(0x0000, INT_ENABLE);
  1425. /* Register the interrupt line to be used by the IPG within
  1426. * the Linux system.
  1427. */
  1428. rc = request_irq(pdev->irq, ipg_interrupt_handler, IRQF_SHARED,
  1429. dev->name, dev);
  1430. if (rc < 0) {
  1431. netdev_info(dev, "Error when requesting interrupt\n");
  1432. goto out;
  1433. }
  1434. dev->irq = pdev->irq;
  1435. rc = -ENOMEM;
  1436. sp->rxd = dma_alloc_coherent(&pdev->dev, IPG_RX_RING_BYTES,
  1437. &sp->rxd_map, GFP_KERNEL);
  1438. if (!sp->rxd)
  1439. goto err_free_irq_0;
  1440. sp->txd = dma_alloc_coherent(&pdev->dev, IPG_TX_RING_BYTES,
  1441. &sp->txd_map, GFP_KERNEL);
  1442. if (!sp->txd)
  1443. goto err_free_rx_1;
  1444. rc = init_rfdlist(dev);
  1445. if (rc < 0) {
  1446. netdev_info(dev, "Error during configuration\n");
  1447. goto err_free_tx_2;
  1448. }
  1449. init_tfdlist(dev);
  1450. rc = ipg_io_config(dev);
  1451. if (rc < 0) {
  1452. netdev_info(dev, "Error during configuration\n");
  1453. goto err_release_tfdlist_3;
  1454. }
  1455. /* Resolve autonegotiation. */
  1456. if (ipg_config_autoneg(dev) < 0)
  1457. netdev_info(dev, "Auto-negotiation error\n");
  1458. /* initialize JUMBO Frame control variable */
  1459. sp->jumbo.found_start = 0;
  1460. sp->jumbo.current_size = 0;
  1461. sp->jumbo.skb = NULL;
  1462. /* Enable transmit and receive operation of the IPG. */
  1463. ipg_w32((ipg_r32(MAC_CTRL) | IPG_MC_RX_ENABLE | IPG_MC_TX_ENABLE) &
  1464. IPG_MC_RSVD_MASK, MAC_CTRL);
  1465. netif_start_queue(dev);
  1466. out:
  1467. return rc;
  1468. err_release_tfdlist_3:
  1469. ipg_tx_clear(sp);
  1470. ipg_rx_clear(sp);
  1471. err_free_tx_2:
  1472. dma_free_coherent(&pdev->dev, IPG_TX_RING_BYTES, sp->txd, sp->txd_map);
  1473. err_free_rx_1:
  1474. dma_free_coherent(&pdev->dev, IPG_RX_RING_BYTES, sp->rxd, sp->rxd_map);
  1475. err_free_irq_0:
  1476. free_irq(pdev->irq, dev);
  1477. goto out;
  1478. }
  1479. static int ipg_nic_stop(struct net_device *dev)
  1480. {
  1481. struct ipg_nic_private *sp = netdev_priv(dev);
  1482. void __iomem *ioaddr = sp->ioaddr;
  1483. struct pci_dev *pdev = sp->pdev;
  1484. IPG_DEBUG_MSG("_nic_stop\n");
  1485. netif_stop_queue(dev);
  1486. IPG_DUMPTFDLIST(dev);
  1487. do {
  1488. (void) ipg_r16(INT_STATUS_ACK);
  1489. ipg_reset(dev, IPG_AC_GLOBAL_RESET | IPG_AC_HOST | IPG_AC_DMA);
  1490. synchronize_irq(pdev->irq);
  1491. } while (ipg_r16(INT_ENABLE) & IPG_IE_RSVD_MASK);
  1492. ipg_rx_clear(sp);
  1493. ipg_tx_clear(sp);
  1494. pci_free_consistent(pdev, IPG_RX_RING_BYTES, sp->rxd, sp->rxd_map);
  1495. pci_free_consistent(pdev, IPG_TX_RING_BYTES, sp->txd, sp->txd_map);
  1496. free_irq(pdev->irq, dev);
  1497. return 0;
  1498. }
  1499. static netdev_tx_t ipg_nic_hard_start_xmit(struct sk_buff *skb,
  1500. struct net_device *dev)
  1501. {
  1502. struct ipg_nic_private *sp = netdev_priv(dev);
  1503. void __iomem *ioaddr = sp->ioaddr;
  1504. unsigned int entry = sp->tx_current % IPG_TFDLIST_LENGTH;
  1505. unsigned long flags;
  1506. struct ipg_tx *txfd;
  1507. IPG_DDEBUG_MSG("_nic_hard_start_xmit\n");
  1508. /* If in 10Mbps mode, stop the transmit queue so
  1509. * no more transmit frames are accepted.
  1510. */
  1511. if (sp->tenmbpsmode)
  1512. netif_stop_queue(dev);
  1513. if (sp->reset_current_tfd) {
  1514. sp->reset_current_tfd = 0;
  1515. entry = 0;
  1516. }
  1517. txfd = sp->txd + entry;
  1518. sp->tx_buff[entry] = skb;
  1519. /* Clear all TFC fields, except TFDDONE. */
  1520. txfd->tfc = cpu_to_le64(IPG_TFC_TFDDONE);
  1521. /* Specify the TFC field within the TFD. */
  1522. txfd->tfc |= cpu_to_le64(IPG_TFC_WORDALIGNDISABLED |
  1523. (IPG_TFC_FRAMEID & sp->tx_current) |
  1524. (IPG_TFC_FRAGCOUNT & (1 << 24)));
  1525. /*
  1526. * 16--17 (WordAlign) <- 3 (disable),
  1527. * 0--15 (FrameId) <- sp->tx_current,
  1528. * 24--27 (FragCount) <- 1
  1529. */
  1530. /* Request TxComplete interrupts at an interval defined
  1531. * by the constant IPG_FRAMESBETWEENTXCOMPLETES.
  1532. * Request TxComplete interrupt for every frame
  1533. * if in 10Mbps mode to accommodate problem with 10Mbps
  1534. * processing.
  1535. */
  1536. if (sp->tenmbpsmode)
  1537. txfd->tfc |= cpu_to_le64(IPG_TFC_TXINDICATE);
  1538. txfd->tfc |= cpu_to_le64(IPG_TFC_TXDMAINDICATE);
  1539. /* Based on compilation option, determine if FCS is to be
  1540. * appended to transmit frame by IPG.
  1541. */
  1542. if (!(IPG_APPEND_FCS_ON_TX))
  1543. txfd->tfc |= cpu_to_le64(IPG_TFC_FCSAPPENDDISABLE);
  1544. /* Based on compilation option, determine if IP, TCP and/or
  1545. * UDP checksums are to be added to transmit frame by IPG.
  1546. */
  1547. if (IPG_ADD_IPCHECKSUM_ON_TX)
  1548. txfd->tfc |= cpu_to_le64(IPG_TFC_IPCHECKSUMENABLE);
  1549. if (IPG_ADD_TCPCHECKSUM_ON_TX)
  1550. txfd->tfc |= cpu_to_le64(IPG_TFC_TCPCHECKSUMENABLE);
  1551. if (IPG_ADD_UDPCHECKSUM_ON_TX)
  1552. txfd->tfc |= cpu_to_le64(IPG_TFC_UDPCHECKSUMENABLE);
  1553. /* Based on compilation option, determine if VLAN tag info is to be
  1554. * inserted into transmit frame by IPG.
  1555. */
  1556. if (IPG_INSERT_MANUAL_VLAN_TAG) {
  1557. txfd->tfc |= cpu_to_le64(IPG_TFC_VLANTAGINSERT |
  1558. ((u64) IPG_MANUAL_VLAN_VID << 32) |
  1559. ((u64) IPG_MANUAL_VLAN_CFI << 44) |
  1560. ((u64) IPG_MANUAL_VLAN_USERPRIORITY << 45));
  1561. }
  1562. /* The fragment start location within system memory is defined
  1563. * by the sk_buff structure's data field. The physical address
  1564. * of this location within the system's virtual memory space
  1565. * is determined using the IPG_HOST2BUS_MAP function.
  1566. */
  1567. txfd->frag_info = cpu_to_le64(pci_map_single(sp->pdev, skb->data,
  1568. skb->len, PCI_DMA_TODEVICE));
  1569. /* The length of the fragment within system memory is defined by
  1570. * the sk_buff structure's len field.
  1571. */
  1572. txfd->frag_info |= cpu_to_le64(IPG_TFI_FRAGLEN &
  1573. ((u64) (skb->len & 0xffff) << 48));
  1574. /* Clear the TFDDone bit last to indicate the TFD is ready
  1575. * for transfer to the IPG.
  1576. */
  1577. txfd->tfc &= cpu_to_le64(~IPG_TFC_TFDDONE);
  1578. spin_lock_irqsave(&sp->lock, flags);
  1579. sp->tx_current++;
  1580. mmiowb();
  1581. ipg_w32(IPG_DC_TX_DMA_POLL_NOW, DMA_CTRL);
  1582. if (sp->tx_current == (sp->tx_dirty + IPG_TFDLIST_LENGTH))
  1583. netif_stop_queue(dev);
  1584. spin_unlock_irqrestore(&sp->lock, flags);
  1585. return NETDEV_TX_OK;
  1586. }
  1587. static void ipg_set_phy_default_param(unsigned char rev,
  1588. struct net_device *dev, int phy_address)
  1589. {
  1590. unsigned short length;
  1591. unsigned char revision;
  1592. const unsigned short *phy_param;
  1593. unsigned short address, value;
  1594. phy_param = &DefaultPhyParam[0];
  1595. length = *phy_param & 0x00FF;
  1596. revision = (unsigned char)((*phy_param) >> 8);
  1597. phy_param++;
  1598. while (length != 0) {
  1599. if (rev == revision) {
  1600. while (length > 1) {
  1601. address = *phy_param;
  1602. value = *(phy_param + 1);
  1603. phy_param += 2;
  1604. mdio_write(dev, phy_address, address, value);
  1605. length -= 4;
  1606. }
  1607. break;
  1608. } else {
  1609. phy_param += length / 2;
  1610. length = *phy_param & 0x00FF;
  1611. revision = (unsigned char)((*phy_param) >> 8);
  1612. phy_param++;
  1613. }
  1614. }
  1615. }
  1616. static int read_eeprom(struct net_device *dev, int eep_addr)
  1617. {
  1618. void __iomem *ioaddr = ipg_ioaddr(dev);
  1619. unsigned int i;
  1620. int ret = 0;
  1621. u16 value;
  1622. value = IPG_EC_EEPROM_READOPCODE | (eep_addr & 0xff);
  1623. ipg_w16(value, EEPROM_CTRL);
  1624. for (i = 0; i < 1000; i++) {
  1625. u16 data;
  1626. mdelay(10);
  1627. data = ipg_r16(EEPROM_CTRL);
  1628. if (!(data & IPG_EC_EEPROM_BUSY)) {
  1629. ret = ipg_r16(EEPROM_DATA);
  1630. break;
  1631. }
  1632. }
  1633. return ret;
  1634. }
  1635. static void ipg_init_mii(struct net_device *dev)
  1636. {
  1637. struct ipg_nic_private *sp = netdev_priv(dev);
  1638. struct mii_if_info *mii_if = &sp->mii_if;
  1639. int phyaddr;
  1640. mii_if->dev = dev;
  1641. mii_if->mdio_read = mdio_read;
  1642. mii_if->mdio_write = mdio_write;
  1643. mii_if->phy_id_mask = 0x1f;
  1644. mii_if->reg_num_mask = 0x1f;
  1645. mii_if->phy_id = phyaddr = ipg_find_phyaddr(dev);
  1646. if (phyaddr != 0x1f) {
  1647. u16 mii_phyctrl, mii_1000cr;
  1648. mii_1000cr = mdio_read(dev, phyaddr, MII_CTRL1000);
  1649. mii_1000cr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF |
  1650. GMII_PHY_1000BASETCONTROL_PreferMaster;
  1651. mdio_write(dev, phyaddr, MII_CTRL1000, mii_1000cr);
  1652. mii_phyctrl = mdio_read(dev, phyaddr, MII_BMCR);
  1653. /* Set default phyparam */
  1654. ipg_set_phy_default_param(sp->pdev->revision, dev, phyaddr);
  1655. /* Reset PHY */
  1656. mii_phyctrl |= BMCR_RESET | BMCR_ANRESTART;
  1657. mdio_write(dev, phyaddr, MII_BMCR, mii_phyctrl);
  1658. }
  1659. }
  1660. static int ipg_hw_init(struct net_device *dev)
  1661. {
  1662. struct ipg_nic_private *sp = netdev_priv(dev);
  1663. void __iomem *ioaddr = sp->ioaddr;
  1664. unsigned int i;
  1665. int rc;
  1666. /* Read/Write and Reset EEPROM Value */
  1667. /* Read LED Mode Configuration from EEPROM */
  1668. sp->led_mode = read_eeprom(dev, 6);
  1669. /* Reset all functions within the IPG. Do not assert
  1670. * RST_OUT as not compatible with some PHYs.
  1671. */
  1672. rc = ipg_reset(dev, IPG_RESET_MASK);
  1673. if (rc < 0)
  1674. goto out;
  1675. ipg_init_mii(dev);
  1676. /* Read MAC Address from EEPROM */
  1677. for (i = 0; i < 3; i++)
  1678. sp->station_addr[i] = read_eeprom(dev, 16 + i);
  1679. for (i = 0; i < 3; i++)
  1680. ipg_w16(sp->station_addr[i], STATION_ADDRESS_0 + 2*i);
  1681. /* Set station address in ethernet_device structure. */
  1682. dev->dev_addr[0] = ipg_r16(STATION_ADDRESS_0) & 0x00ff;
  1683. dev->dev_addr[1] = (ipg_r16(STATION_ADDRESS_0) & 0xff00) >> 8;
  1684. dev->dev_addr[2] = ipg_r16(STATION_ADDRESS_1) & 0x00ff;
  1685. dev->dev_addr[3] = (ipg_r16(STATION_ADDRESS_1) & 0xff00) >> 8;
  1686. dev->dev_addr[4] = ipg_r16(STATION_ADDRESS_2) & 0x00ff;
  1687. dev->dev_addr[5] = (ipg_r16(STATION_ADDRESS_2) & 0xff00) >> 8;
  1688. out:
  1689. return rc;
  1690. }
  1691. static int ipg_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1692. {
  1693. struct ipg_nic_private *sp = netdev_priv(dev);
  1694. int rc;
  1695. mutex_lock(&sp->mii_mutex);
  1696. rc = generic_mii_ioctl(&sp->mii_if, if_mii(ifr), cmd, NULL);
  1697. mutex_unlock(&sp->mii_mutex);
  1698. return rc;
  1699. }
  1700. static int ipg_nic_change_mtu(struct net_device *dev, int new_mtu)
  1701. {
  1702. struct ipg_nic_private *sp = netdev_priv(dev);
  1703. int err;
  1704. /* Function to accommodate changes to Maximum Transfer Unit
  1705. * (or MTU) of IPG NIC. Cannot use default function since
  1706. * the default will not allow for MTU > 1500 bytes.
  1707. */
  1708. IPG_DEBUG_MSG("_nic_change_mtu\n");
  1709. /*
  1710. * Check that the new MTU value is between 68 (14 byte header, 46 byte
  1711. * payload, 4 byte FCS) and 10 KB, which is the largest supported MTU.
  1712. */
  1713. if (new_mtu < 68 || new_mtu > 10240)
  1714. return -EINVAL;
  1715. err = ipg_nic_stop(dev);
  1716. if (err)
  1717. return err;
  1718. dev->mtu = new_mtu;
  1719. sp->max_rxframe_size = new_mtu;
  1720. sp->rxfrag_size = new_mtu;
  1721. if (sp->rxfrag_size > 4088)
  1722. sp->rxfrag_size = 4088;
  1723. sp->rxsupport_size = sp->max_rxframe_size;
  1724. if (new_mtu > 0x0600)
  1725. sp->is_jumbo = true;
  1726. else
  1727. sp->is_jumbo = false;
  1728. return ipg_nic_open(dev);
  1729. }
  1730. static int ipg_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1731. {
  1732. struct ipg_nic_private *sp = netdev_priv(dev);
  1733. int rc;
  1734. mutex_lock(&sp->mii_mutex);
  1735. rc = mii_ethtool_gset(&sp->mii_if, cmd);
  1736. mutex_unlock(&sp->mii_mutex);
  1737. return rc;
  1738. }
  1739. static int ipg_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1740. {
  1741. struct ipg_nic_private *sp = netdev_priv(dev);
  1742. int rc;
  1743. mutex_lock(&sp->mii_mutex);
  1744. rc = mii_ethtool_sset(&sp->mii_if, cmd);
  1745. mutex_unlock(&sp->mii_mutex);
  1746. return rc;
  1747. }
  1748. static int ipg_nway_reset(struct net_device *dev)
  1749. {
  1750. struct ipg_nic_private *sp = netdev_priv(dev);
  1751. int rc;
  1752. mutex_lock(&sp->mii_mutex);
  1753. rc = mii_nway_restart(&sp->mii_if);
  1754. mutex_unlock(&sp->mii_mutex);
  1755. return rc;
  1756. }
  1757. static const struct ethtool_ops ipg_ethtool_ops = {
  1758. .get_settings = ipg_get_settings,
  1759. .set_settings = ipg_set_settings,
  1760. .nway_reset = ipg_nway_reset,
  1761. };
  1762. static void __devexit ipg_remove(struct pci_dev *pdev)
  1763. {
  1764. struct net_device *dev = pci_get_drvdata(pdev);
  1765. struct ipg_nic_private *sp = netdev_priv(dev);
  1766. IPG_DEBUG_MSG("_remove\n");
  1767. /* Un-register Ethernet device. */
  1768. unregister_netdev(dev);
  1769. pci_iounmap(pdev, sp->ioaddr);
  1770. pci_release_regions(pdev);
  1771. free_netdev(dev);
  1772. pci_disable_device(pdev);
  1773. pci_set_drvdata(pdev, NULL);
  1774. }
  1775. static const struct net_device_ops ipg_netdev_ops = {
  1776. .ndo_open = ipg_nic_open,
  1777. .ndo_stop = ipg_nic_stop,
  1778. .ndo_start_xmit = ipg_nic_hard_start_xmit,
  1779. .ndo_get_stats = ipg_nic_get_stats,
  1780. .ndo_set_rx_mode = ipg_nic_set_multicast_list,
  1781. .ndo_do_ioctl = ipg_ioctl,
  1782. .ndo_tx_timeout = ipg_tx_timeout,
  1783. .ndo_change_mtu = ipg_nic_change_mtu,
  1784. .ndo_set_mac_address = eth_mac_addr,
  1785. .ndo_validate_addr = eth_validate_addr,
  1786. };
  1787. static int __devinit ipg_probe(struct pci_dev *pdev,
  1788. const struct pci_device_id *id)
  1789. {
  1790. unsigned int i = id->driver_data;
  1791. struct ipg_nic_private *sp;
  1792. struct net_device *dev;
  1793. void __iomem *ioaddr;
  1794. int rc;
  1795. rc = pci_enable_device(pdev);
  1796. if (rc < 0)
  1797. goto out;
  1798. pr_info("%s: %s\n", pci_name(pdev), ipg_brand_name[i]);
  1799. pci_set_master(pdev);
  1800. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
  1801. if (rc < 0) {
  1802. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1803. if (rc < 0) {
  1804. pr_err("%s: DMA config failed\n", pci_name(pdev));
  1805. goto err_disable_0;
  1806. }
  1807. }
  1808. /*
  1809. * Initialize net device.
  1810. */
  1811. dev = alloc_etherdev(sizeof(struct ipg_nic_private));
  1812. if (!dev) {
  1813. pr_err("%s: alloc_etherdev failed\n", pci_name(pdev));
  1814. rc = -ENOMEM;
  1815. goto err_disable_0;
  1816. }
  1817. sp = netdev_priv(dev);
  1818. spin_lock_init(&sp->lock);
  1819. mutex_init(&sp->mii_mutex);
  1820. sp->is_jumbo = IPG_IS_JUMBO;
  1821. sp->rxfrag_size = IPG_RXFRAG_SIZE;
  1822. sp->rxsupport_size = IPG_RXSUPPORT_SIZE;
  1823. sp->max_rxframe_size = IPG_MAX_RXFRAME_SIZE;
  1824. /* Declare IPG NIC functions for Ethernet device methods.
  1825. */
  1826. dev->netdev_ops = &ipg_netdev_ops;
  1827. SET_NETDEV_DEV(dev, &pdev->dev);
  1828. SET_ETHTOOL_OPS(dev, &ipg_ethtool_ops);
  1829. rc = pci_request_regions(pdev, DRV_NAME);
  1830. if (rc)
  1831. goto err_free_dev_1;
  1832. ioaddr = pci_iomap(pdev, 1, pci_resource_len(pdev, 1));
  1833. if (!ioaddr) {
  1834. pr_err("%s: cannot map MMIO\n", pci_name(pdev));
  1835. rc = -EIO;
  1836. goto err_release_regions_2;
  1837. }
  1838. /* Save the pointer to the PCI device information. */
  1839. sp->ioaddr = ioaddr;
  1840. sp->pdev = pdev;
  1841. sp->dev = dev;
  1842. INIT_DELAYED_WORK(&sp->task, ipg_reset_after_host_error);
  1843. pci_set_drvdata(pdev, dev);
  1844. rc = ipg_hw_init(dev);
  1845. if (rc < 0)
  1846. goto err_unmap_3;
  1847. rc = register_netdev(dev);
  1848. if (rc < 0)
  1849. goto err_unmap_3;
  1850. netdev_info(dev, "Ethernet device registered\n");
  1851. out:
  1852. return rc;
  1853. err_unmap_3:
  1854. pci_iounmap(pdev, ioaddr);
  1855. err_release_regions_2:
  1856. pci_release_regions(pdev);
  1857. err_free_dev_1:
  1858. free_netdev(dev);
  1859. err_disable_0:
  1860. pci_disable_device(pdev);
  1861. goto out;
  1862. }
  1863. static struct pci_driver ipg_pci_driver = {
  1864. .name = IPG_DRIVER_NAME,
  1865. .id_table = ipg_pci_tbl,
  1866. .probe = ipg_probe,
  1867. .remove = __devexit_p(ipg_remove),
  1868. };
  1869. static int __init ipg_init_module(void)
  1870. {
  1871. return pci_register_driver(&ipg_pci_driver);
  1872. }
  1873. static void __exit ipg_exit_module(void)
  1874. {
  1875. pci_unregister_driver(&ipg_pci_driver);
  1876. }
  1877. module_init(ipg_init_module);
  1878. module_exit(ipg_exit_module);