ftgmac100.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/dma-mapping.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/init.h>
  26. #include <linux/io.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/platform_device.h>
  31. #include <net/ip.h>
  32. #include "ftgmac100.h"
  33. #define DRV_NAME "ftgmac100"
  34. #define DRV_VERSION "0.7"
  35. #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
  36. #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
  37. #define MAX_PKT_SIZE 1518
  38. #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
  39. /******************************************************************************
  40. * private data
  41. *****************************************************************************/
  42. struct ftgmac100_descs {
  43. struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
  44. struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
  45. };
  46. struct ftgmac100 {
  47. struct resource *res;
  48. void __iomem *base;
  49. int irq;
  50. struct ftgmac100_descs *descs;
  51. dma_addr_t descs_dma_addr;
  52. unsigned int rx_pointer;
  53. unsigned int tx_clean_pointer;
  54. unsigned int tx_pointer;
  55. unsigned int tx_pending;
  56. spinlock_t tx_lock;
  57. struct net_device *netdev;
  58. struct device *dev;
  59. struct napi_struct napi;
  60. struct mii_bus *mii_bus;
  61. int phy_irq[PHY_MAX_ADDR];
  62. struct phy_device *phydev;
  63. int old_speed;
  64. };
  65. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  66. struct ftgmac100_rxdes *rxdes, gfp_t gfp);
  67. /******************************************************************************
  68. * internal functions (hardware register access)
  69. *****************************************************************************/
  70. #define INT_MASK_ALL_ENABLED (FTGMAC100_INT_RPKT_LOST | \
  71. FTGMAC100_INT_XPKT_ETH | \
  72. FTGMAC100_INT_XPKT_LOST | \
  73. FTGMAC100_INT_AHB_ERR | \
  74. FTGMAC100_INT_PHYSTS_CHG | \
  75. FTGMAC100_INT_RPKT_BUF | \
  76. FTGMAC100_INT_NO_RXBUF)
  77. static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
  78. {
  79. iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
  80. }
  81. static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
  82. unsigned int size)
  83. {
  84. size = FTGMAC100_RBSR_SIZE(size);
  85. iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
  86. }
  87. static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
  88. dma_addr_t addr)
  89. {
  90. iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
  91. }
  92. static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
  93. {
  94. iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
  95. }
  96. static int ftgmac100_reset_hw(struct ftgmac100 *priv)
  97. {
  98. struct net_device *netdev = priv->netdev;
  99. int i;
  100. /* NOTE: reset clears all registers */
  101. iowrite32(FTGMAC100_MACCR_SW_RST, priv->base + FTGMAC100_OFFSET_MACCR);
  102. for (i = 0; i < 5; i++) {
  103. unsigned int maccr;
  104. maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
  105. if (!(maccr & FTGMAC100_MACCR_SW_RST))
  106. return 0;
  107. udelay(1000);
  108. }
  109. netdev_err(netdev, "software reset failed\n");
  110. return -EIO;
  111. }
  112. static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
  113. {
  114. unsigned int maddr = mac[0] << 8 | mac[1];
  115. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  116. iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
  117. iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
  118. }
  119. static void ftgmac100_init_hw(struct ftgmac100 *priv)
  120. {
  121. /* setup ring buffer base registers */
  122. ftgmac100_set_rx_ring_base(priv,
  123. priv->descs_dma_addr +
  124. offsetof(struct ftgmac100_descs, rxdes));
  125. ftgmac100_set_normal_prio_tx_ring_base(priv,
  126. priv->descs_dma_addr +
  127. offsetof(struct ftgmac100_descs, txdes));
  128. ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
  129. iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
  130. ftgmac100_set_mac(priv, priv->netdev->dev_addr);
  131. }
  132. #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
  133. FTGMAC100_MACCR_RXDMA_EN | \
  134. FTGMAC100_MACCR_TXMAC_EN | \
  135. FTGMAC100_MACCR_RXMAC_EN | \
  136. FTGMAC100_MACCR_FULLDUP | \
  137. FTGMAC100_MACCR_CRC_APD | \
  138. FTGMAC100_MACCR_RX_RUNT | \
  139. FTGMAC100_MACCR_RX_BROADPKT)
  140. static void ftgmac100_start_hw(struct ftgmac100 *priv, int speed)
  141. {
  142. int maccr = MACCR_ENABLE_ALL;
  143. switch (speed) {
  144. default:
  145. case 10:
  146. break;
  147. case 100:
  148. maccr |= FTGMAC100_MACCR_FAST_MODE;
  149. break;
  150. case 1000:
  151. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  152. break;
  153. }
  154. iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
  155. }
  156. static void ftgmac100_stop_hw(struct ftgmac100 *priv)
  157. {
  158. iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
  159. }
  160. /******************************************************************************
  161. * internal functions (receive descriptor)
  162. *****************************************************************************/
  163. static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
  164. {
  165. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
  166. }
  167. static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
  168. {
  169. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
  170. }
  171. static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
  172. {
  173. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
  174. }
  175. static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes *rxdes)
  176. {
  177. /* clear status bits */
  178. rxdes->rxdes0 &= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  179. }
  180. static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
  181. {
  182. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
  183. }
  184. static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
  185. {
  186. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
  187. }
  188. static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
  189. {
  190. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
  191. }
  192. static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
  193. {
  194. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
  195. }
  196. static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
  197. {
  198. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
  199. }
  200. static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
  201. {
  202. return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
  203. }
  204. static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
  205. {
  206. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
  207. }
  208. static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes *rxdes)
  209. {
  210. rxdes->rxdes0 |= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  211. }
  212. static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
  213. dma_addr_t addr)
  214. {
  215. rxdes->rxdes3 = cpu_to_le32(addr);
  216. }
  217. static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
  218. {
  219. return le32_to_cpu(rxdes->rxdes3);
  220. }
  221. static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
  222. {
  223. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  224. cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
  225. }
  226. static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
  227. {
  228. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  229. cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
  230. }
  231. static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
  232. {
  233. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
  234. }
  235. static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
  236. {
  237. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
  238. }
  239. static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
  240. {
  241. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
  242. }
  243. /*
  244. * rxdes2 is not used by hardware. We use it to keep track of page.
  245. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  246. */
  247. static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes *rxdes, struct page *page)
  248. {
  249. rxdes->rxdes2 = (unsigned int)page;
  250. }
  251. static struct page *ftgmac100_rxdes_get_page(struct ftgmac100_rxdes *rxdes)
  252. {
  253. return (struct page *)rxdes->rxdes2;
  254. }
  255. /******************************************************************************
  256. * internal functions (receive)
  257. *****************************************************************************/
  258. static int ftgmac100_next_rx_pointer(int pointer)
  259. {
  260. return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
  261. }
  262. static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
  263. {
  264. priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
  265. }
  266. static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
  267. {
  268. return &priv->descs->rxdes[priv->rx_pointer];
  269. }
  270. static struct ftgmac100_rxdes *
  271. ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
  272. {
  273. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  274. while (ftgmac100_rxdes_packet_ready(rxdes)) {
  275. if (ftgmac100_rxdes_first_segment(rxdes))
  276. return rxdes;
  277. ftgmac100_rxdes_set_dma_own(rxdes);
  278. ftgmac100_rx_pointer_advance(priv);
  279. rxdes = ftgmac100_current_rxdes(priv);
  280. }
  281. return NULL;
  282. }
  283. static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
  284. struct ftgmac100_rxdes *rxdes)
  285. {
  286. struct net_device *netdev = priv->netdev;
  287. bool error = false;
  288. if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
  289. if (net_ratelimit())
  290. netdev_info(netdev, "rx err\n");
  291. netdev->stats.rx_errors++;
  292. error = true;
  293. }
  294. if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
  295. if (net_ratelimit())
  296. netdev_info(netdev, "rx crc err\n");
  297. netdev->stats.rx_crc_errors++;
  298. error = true;
  299. } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
  300. if (net_ratelimit())
  301. netdev_info(netdev, "rx IP checksum err\n");
  302. error = true;
  303. }
  304. if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
  305. if (net_ratelimit())
  306. netdev_info(netdev, "rx frame too long\n");
  307. netdev->stats.rx_length_errors++;
  308. error = true;
  309. } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
  310. if (net_ratelimit())
  311. netdev_info(netdev, "rx runt\n");
  312. netdev->stats.rx_length_errors++;
  313. error = true;
  314. } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
  315. if (net_ratelimit())
  316. netdev_info(netdev, "rx odd nibble\n");
  317. netdev->stats.rx_length_errors++;
  318. error = true;
  319. }
  320. return error;
  321. }
  322. static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
  323. {
  324. struct net_device *netdev = priv->netdev;
  325. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  326. bool done = false;
  327. if (net_ratelimit())
  328. netdev_dbg(netdev, "drop packet %p\n", rxdes);
  329. do {
  330. if (ftgmac100_rxdes_last_segment(rxdes))
  331. done = true;
  332. ftgmac100_rxdes_set_dma_own(rxdes);
  333. ftgmac100_rx_pointer_advance(priv);
  334. rxdes = ftgmac100_current_rxdes(priv);
  335. } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
  336. netdev->stats.rx_dropped++;
  337. }
  338. static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
  339. {
  340. struct net_device *netdev = priv->netdev;
  341. struct ftgmac100_rxdes *rxdes;
  342. struct sk_buff *skb;
  343. bool done = false;
  344. rxdes = ftgmac100_rx_locate_first_segment(priv);
  345. if (!rxdes)
  346. return false;
  347. if (unlikely(ftgmac100_rx_packet_error(priv, rxdes))) {
  348. ftgmac100_rx_drop_packet(priv);
  349. return true;
  350. }
  351. /* start processing */
  352. skb = netdev_alloc_skb_ip_align(netdev, 128);
  353. if (unlikely(!skb)) {
  354. if (net_ratelimit())
  355. netdev_err(netdev, "rx skb alloc failed\n");
  356. ftgmac100_rx_drop_packet(priv);
  357. return true;
  358. }
  359. if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
  360. netdev->stats.multicast++;
  361. /*
  362. * It seems that HW does checksum incorrectly with fragmented packets,
  363. * so we are conservative here - if HW checksum error, let software do
  364. * the checksum again.
  365. */
  366. if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
  367. (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
  368. skb->ip_summed = CHECKSUM_UNNECESSARY;
  369. do {
  370. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  371. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  372. unsigned int size;
  373. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  374. size = ftgmac100_rxdes_data_length(rxdes);
  375. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
  376. skb->len += size;
  377. skb->data_len += size;
  378. skb->truesize += PAGE_SIZE;
  379. if (ftgmac100_rxdes_last_segment(rxdes))
  380. done = true;
  381. ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
  382. ftgmac100_rx_pointer_advance(priv);
  383. rxdes = ftgmac100_current_rxdes(priv);
  384. } while (!done);
  385. if (skb->len <= 64)
  386. skb->truesize -= PAGE_SIZE;
  387. __pskb_pull_tail(skb, min(skb->len, 64U));
  388. skb->protocol = eth_type_trans(skb, netdev);
  389. netdev->stats.rx_packets++;
  390. netdev->stats.rx_bytes += skb->len;
  391. /* push packet to protocol stack */
  392. napi_gro_receive(&priv->napi, skb);
  393. (*processed)++;
  394. return true;
  395. }
  396. /******************************************************************************
  397. * internal functions (transmit descriptor)
  398. *****************************************************************************/
  399. static void ftgmac100_txdes_reset(struct ftgmac100_txdes *txdes)
  400. {
  401. /* clear all except end of ring bit */
  402. txdes->txdes0 &= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  403. txdes->txdes1 = 0;
  404. txdes->txdes2 = 0;
  405. txdes->txdes3 = 0;
  406. }
  407. static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
  408. {
  409. return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  410. }
  411. static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
  412. {
  413. /*
  414. * Make sure dma own bit will not be set before any other
  415. * descriptor fields.
  416. */
  417. wmb();
  418. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  419. }
  420. static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes *txdes)
  421. {
  422. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  423. }
  424. static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
  425. {
  426. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
  427. }
  428. static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
  429. {
  430. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
  431. }
  432. static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
  433. unsigned int len)
  434. {
  435. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
  436. }
  437. static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
  438. {
  439. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
  440. }
  441. static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
  442. {
  443. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
  444. }
  445. static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
  446. {
  447. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
  448. }
  449. static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
  450. {
  451. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
  452. }
  453. static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
  454. dma_addr_t addr)
  455. {
  456. txdes->txdes3 = cpu_to_le32(addr);
  457. }
  458. static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
  459. {
  460. return le32_to_cpu(txdes->txdes3);
  461. }
  462. /*
  463. * txdes2 is not used by hardware. We use it to keep track of socket buffer.
  464. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  465. */
  466. static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
  467. struct sk_buff *skb)
  468. {
  469. txdes->txdes2 = (unsigned int)skb;
  470. }
  471. static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
  472. {
  473. return (struct sk_buff *)txdes->txdes2;
  474. }
  475. /******************************************************************************
  476. * internal functions (transmit)
  477. *****************************************************************************/
  478. static int ftgmac100_next_tx_pointer(int pointer)
  479. {
  480. return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  481. }
  482. static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
  483. {
  484. priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
  485. }
  486. static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
  487. {
  488. priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
  489. }
  490. static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
  491. {
  492. return &priv->descs->txdes[priv->tx_pointer];
  493. }
  494. static struct ftgmac100_txdes *
  495. ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
  496. {
  497. return &priv->descs->txdes[priv->tx_clean_pointer];
  498. }
  499. static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
  500. {
  501. struct net_device *netdev = priv->netdev;
  502. struct ftgmac100_txdes *txdes;
  503. struct sk_buff *skb;
  504. dma_addr_t map;
  505. if (priv->tx_pending == 0)
  506. return false;
  507. txdes = ftgmac100_current_clean_txdes(priv);
  508. if (ftgmac100_txdes_owned_by_dma(txdes))
  509. return false;
  510. skb = ftgmac100_txdes_get_skb(txdes);
  511. map = ftgmac100_txdes_get_dma_addr(txdes);
  512. netdev->stats.tx_packets++;
  513. netdev->stats.tx_bytes += skb->len;
  514. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  515. dev_kfree_skb(skb);
  516. ftgmac100_txdes_reset(txdes);
  517. ftgmac100_tx_clean_pointer_advance(priv);
  518. spin_lock(&priv->tx_lock);
  519. priv->tx_pending--;
  520. spin_unlock(&priv->tx_lock);
  521. netif_wake_queue(netdev);
  522. return true;
  523. }
  524. static void ftgmac100_tx_complete(struct ftgmac100 *priv)
  525. {
  526. while (ftgmac100_tx_complete_packet(priv))
  527. ;
  528. }
  529. static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
  530. dma_addr_t map)
  531. {
  532. struct net_device *netdev = priv->netdev;
  533. struct ftgmac100_txdes *txdes;
  534. unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  535. txdes = ftgmac100_current_txdes(priv);
  536. ftgmac100_tx_pointer_advance(priv);
  537. /* setup TX descriptor */
  538. ftgmac100_txdes_set_skb(txdes, skb);
  539. ftgmac100_txdes_set_dma_addr(txdes, map);
  540. ftgmac100_txdes_set_buffer_size(txdes, len);
  541. ftgmac100_txdes_set_first_segment(txdes);
  542. ftgmac100_txdes_set_last_segment(txdes);
  543. ftgmac100_txdes_set_txint(txdes);
  544. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  545. __be16 protocol = skb->protocol;
  546. if (protocol == cpu_to_be16(ETH_P_IP)) {
  547. u8 ip_proto = ip_hdr(skb)->protocol;
  548. ftgmac100_txdes_set_ipcs(txdes);
  549. if (ip_proto == IPPROTO_TCP)
  550. ftgmac100_txdes_set_tcpcs(txdes);
  551. else if (ip_proto == IPPROTO_UDP)
  552. ftgmac100_txdes_set_udpcs(txdes);
  553. }
  554. }
  555. spin_lock(&priv->tx_lock);
  556. priv->tx_pending++;
  557. if (priv->tx_pending == TX_QUEUE_ENTRIES)
  558. netif_stop_queue(netdev);
  559. /* start transmit */
  560. ftgmac100_txdes_set_dma_own(txdes);
  561. spin_unlock(&priv->tx_lock);
  562. ftgmac100_txdma_normal_prio_start_polling(priv);
  563. return NETDEV_TX_OK;
  564. }
  565. /******************************************************************************
  566. * internal functions (buffer)
  567. *****************************************************************************/
  568. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  569. struct ftgmac100_rxdes *rxdes, gfp_t gfp)
  570. {
  571. struct net_device *netdev = priv->netdev;
  572. struct page *page;
  573. dma_addr_t map;
  574. page = alloc_page(gfp);
  575. if (!page) {
  576. if (net_ratelimit())
  577. netdev_err(netdev, "failed to allocate rx page\n");
  578. return -ENOMEM;
  579. }
  580. map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
  581. if (unlikely(dma_mapping_error(priv->dev, map))) {
  582. if (net_ratelimit())
  583. netdev_err(netdev, "failed to map rx page\n");
  584. __free_page(page);
  585. return -ENOMEM;
  586. }
  587. ftgmac100_rxdes_set_page(rxdes, page);
  588. ftgmac100_rxdes_set_dma_addr(rxdes, map);
  589. ftgmac100_rxdes_set_dma_own(rxdes);
  590. return 0;
  591. }
  592. static void ftgmac100_free_buffers(struct ftgmac100 *priv)
  593. {
  594. int i;
  595. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  596. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  597. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  598. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  599. if (!page)
  600. continue;
  601. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  602. __free_page(page);
  603. }
  604. for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
  605. struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
  606. struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
  607. dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
  608. if (!skb)
  609. continue;
  610. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  611. dev_kfree_skb(skb);
  612. }
  613. dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
  614. priv->descs, priv->descs_dma_addr);
  615. }
  616. static int ftgmac100_alloc_buffers(struct ftgmac100 *priv)
  617. {
  618. int i;
  619. priv->descs = dma_alloc_coherent(priv->dev,
  620. sizeof(struct ftgmac100_descs),
  621. &priv->descs_dma_addr, GFP_KERNEL);
  622. if (!priv->descs)
  623. return -ENOMEM;
  624. memset(priv->descs, 0, sizeof(struct ftgmac100_descs));
  625. /* initialize RX ring */
  626. ftgmac100_rxdes_set_end_of_ring(&priv->descs->rxdes[RX_QUEUE_ENTRIES - 1]);
  627. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  628. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  629. if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
  630. goto err;
  631. }
  632. /* initialize TX ring */
  633. ftgmac100_txdes_set_end_of_ring(&priv->descs->txdes[TX_QUEUE_ENTRIES - 1]);
  634. return 0;
  635. err:
  636. ftgmac100_free_buffers(priv);
  637. return -ENOMEM;
  638. }
  639. /******************************************************************************
  640. * internal functions (mdio)
  641. *****************************************************************************/
  642. static void ftgmac100_adjust_link(struct net_device *netdev)
  643. {
  644. struct ftgmac100 *priv = netdev_priv(netdev);
  645. struct phy_device *phydev = priv->phydev;
  646. int ier;
  647. if (phydev->speed == priv->old_speed)
  648. return;
  649. priv->old_speed = phydev->speed;
  650. ier = ioread32(priv->base + FTGMAC100_OFFSET_IER);
  651. /* disable all interrupts */
  652. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  653. netif_stop_queue(netdev);
  654. ftgmac100_stop_hw(priv);
  655. netif_start_queue(netdev);
  656. ftgmac100_init_hw(priv);
  657. ftgmac100_start_hw(priv, phydev->speed);
  658. /* re-enable interrupts */
  659. iowrite32(ier, priv->base + FTGMAC100_OFFSET_IER);
  660. }
  661. static int ftgmac100_mii_probe(struct ftgmac100 *priv)
  662. {
  663. struct net_device *netdev = priv->netdev;
  664. struct phy_device *phydev = NULL;
  665. int i;
  666. /* search for connect PHY device */
  667. for (i = 0; i < PHY_MAX_ADDR; i++) {
  668. struct phy_device *tmp = priv->mii_bus->phy_map[i];
  669. if (tmp) {
  670. phydev = tmp;
  671. break;
  672. }
  673. }
  674. /* now we are supposed to have a proper phydev, to attach to... */
  675. if (!phydev) {
  676. netdev_info(netdev, "%s: no PHY found\n", netdev->name);
  677. return -ENODEV;
  678. }
  679. phydev = phy_connect(netdev, dev_name(&phydev->dev),
  680. &ftgmac100_adjust_link, 0,
  681. PHY_INTERFACE_MODE_GMII);
  682. if (IS_ERR(phydev)) {
  683. netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
  684. return PTR_ERR(phydev);
  685. }
  686. priv->phydev = phydev;
  687. return 0;
  688. }
  689. /******************************************************************************
  690. * struct mii_bus functions
  691. *****************************************************************************/
  692. static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  693. {
  694. struct net_device *netdev = bus->priv;
  695. struct ftgmac100 *priv = netdev_priv(netdev);
  696. unsigned int phycr;
  697. int i;
  698. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  699. /* preserve MDC cycle threshold */
  700. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  701. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  702. FTGMAC100_PHYCR_REGAD(regnum) |
  703. FTGMAC100_PHYCR_MIIRD;
  704. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  705. for (i = 0; i < 10; i++) {
  706. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  707. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  708. int data;
  709. data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
  710. return FTGMAC100_PHYDATA_MIIRDATA(data);
  711. }
  712. udelay(100);
  713. }
  714. netdev_err(netdev, "mdio read timed out\n");
  715. return -EIO;
  716. }
  717. static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
  718. int regnum, u16 value)
  719. {
  720. struct net_device *netdev = bus->priv;
  721. struct ftgmac100 *priv = netdev_priv(netdev);
  722. unsigned int phycr;
  723. int data;
  724. int i;
  725. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  726. /* preserve MDC cycle threshold */
  727. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  728. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  729. FTGMAC100_PHYCR_REGAD(regnum) |
  730. FTGMAC100_PHYCR_MIIWR;
  731. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  732. iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
  733. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  734. for (i = 0; i < 10; i++) {
  735. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  736. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
  737. return 0;
  738. udelay(100);
  739. }
  740. netdev_err(netdev, "mdio write timed out\n");
  741. return -EIO;
  742. }
  743. static int ftgmac100_mdiobus_reset(struct mii_bus *bus)
  744. {
  745. return 0;
  746. }
  747. /******************************************************************************
  748. * struct ethtool_ops functions
  749. *****************************************************************************/
  750. static void ftgmac100_get_drvinfo(struct net_device *netdev,
  751. struct ethtool_drvinfo *info)
  752. {
  753. strcpy(info->driver, DRV_NAME);
  754. strcpy(info->version, DRV_VERSION);
  755. strcpy(info->bus_info, dev_name(&netdev->dev));
  756. }
  757. static int ftgmac100_get_settings(struct net_device *netdev,
  758. struct ethtool_cmd *cmd)
  759. {
  760. struct ftgmac100 *priv = netdev_priv(netdev);
  761. return phy_ethtool_gset(priv->phydev, cmd);
  762. }
  763. static int ftgmac100_set_settings(struct net_device *netdev,
  764. struct ethtool_cmd *cmd)
  765. {
  766. struct ftgmac100 *priv = netdev_priv(netdev);
  767. return phy_ethtool_sset(priv->phydev, cmd);
  768. }
  769. static const struct ethtool_ops ftgmac100_ethtool_ops = {
  770. .set_settings = ftgmac100_set_settings,
  771. .get_settings = ftgmac100_get_settings,
  772. .get_drvinfo = ftgmac100_get_drvinfo,
  773. .get_link = ethtool_op_get_link,
  774. };
  775. /******************************************************************************
  776. * interrupt handler
  777. *****************************************************************************/
  778. static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
  779. {
  780. struct net_device *netdev = dev_id;
  781. struct ftgmac100 *priv = netdev_priv(netdev);
  782. if (likely(netif_running(netdev))) {
  783. /* Disable interrupts for polling */
  784. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  785. napi_schedule(&priv->napi);
  786. }
  787. return IRQ_HANDLED;
  788. }
  789. /******************************************************************************
  790. * struct napi_struct functions
  791. *****************************************************************************/
  792. static int ftgmac100_poll(struct napi_struct *napi, int budget)
  793. {
  794. struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
  795. struct net_device *netdev = priv->netdev;
  796. unsigned int status;
  797. bool completed = true;
  798. int rx = 0;
  799. status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
  800. iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
  801. if (status & (FTGMAC100_INT_RPKT_BUF | FTGMAC100_INT_NO_RXBUF)) {
  802. /*
  803. * FTGMAC100_INT_RPKT_BUF:
  804. * RX DMA has received packets into RX buffer successfully
  805. *
  806. * FTGMAC100_INT_NO_RXBUF:
  807. * RX buffer unavailable
  808. */
  809. bool retry;
  810. do {
  811. retry = ftgmac100_rx_packet(priv, &rx);
  812. } while (retry && rx < budget);
  813. if (retry && rx == budget)
  814. completed = false;
  815. }
  816. if (status & (FTGMAC100_INT_XPKT_ETH | FTGMAC100_INT_XPKT_LOST)) {
  817. /*
  818. * FTGMAC100_INT_XPKT_ETH:
  819. * packet transmitted to ethernet successfully
  820. *
  821. * FTGMAC100_INT_XPKT_LOST:
  822. * packet transmitted to ethernet lost due to late
  823. * collision or excessive collision
  824. */
  825. ftgmac100_tx_complete(priv);
  826. }
  827. if (status & (FTGMAC100_INT_NO_RXBUF | FTGMAC100_INT_RPKT_LOST |
  828. FTGMAC100_INT_AHB_ERR | FTGMAC100_INT_PHYSTS_CHG)) {
  829. if (net_ratelimit())
  830. netdev_info(netdev, "[ISR] = 0x%x: %s%s%s%s\n", status,
  831. status & FTGMAC100_INT_NO_RXBUF ? "NO_RXBUF " : "",
  832. status & FTGMAC100_INT_RPKT_LOST ? "RPKT_LOST " : "",
  833. status & FTGMAC100_INT_AHB_ERR ? "AHB_ERR " : "",
  834. status & FTGMAC100_INT_PHYSTS_CHG ? "PHYSTS_CHG" : "");
  835. if (status & FTGMAC100_INT_NO_RXBUF) {
  836. /* RX buffer unavailable */
  837. netdev->stats.rx_over_errors++;
  838. }
  839. if (status & FTGMAC100_INT_RPKT_LOST) {
  840. /* received packet lost due to RX FIFO full */
  841. netdev->stats.rx_fifo_errors++;
  842. }
  843. }
  844. if (completed) {
  845. napi_complete(napi);
  846. /* enable all interrupts */
  847. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  848. }
  849. return rx;
  850. }
  851. /******************************************************************************
  852. * struct net_device_ops functions
  853. *****************************************************************************/
  854. static int ftgmac100_open(struct net_device *netdev)
  855. {
  856. struct ftgmac100 *priv = netdev_priv(netdev);
  857. int err;
  858. err = ftgmac100_alloc_buffers(priv);
  859. if (err) {
  860. netdev_err(netdev, "failed to allocate buffers\n");
  861. goto err_alloc;
  862. }
  863. err = request_irq(priv->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
  864. if (err) {
  865. netdev_err(netdev, "failed to request irq %d\n", priv->irq);
  866. goto err_irq;
  867. }
  868. priv->rx_pointer = 0;
  869. priv->tx_clean_pointer = 0;
  870. priv->tx_pointer = 0;
  871. priv->tx_pending = 0;
  872. err = ftgmac100_reset_hw(priv);
  873. if (err)
  874. goto err_hw;
  875. ftgmac100_init_hw(priv);
  876. ftgmac100_start_hw(priv, 10);
  877. phy_start(priv->phydev);
  878. napi_enable(&priv->napi);
  879. netif_start_queue(netdev);
  880. /* enable all interrupts */
  881. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  882. return 0;
  883. err_hw:
  884. free_irq(priv->irq, netdev);
  885. err_irq:
  886. ftgmac100_free_buffers(priv);
  887. err_alloc:
  888. return err;
  889. }
  890. static int ftgmac100_stop(struct net_device *netdev)
  891. {
  892. struct ftgmac100 *priv = netdev_priv(netdev);
  893. /* disable all interrupts */
  894. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  895. netif_stop_queue(netdev);
  896. napi_disable(&priv->napi);
  897. phy_stop(priv->phydev);
  898. ftgmac100_stop_hw(priv);
  899. free_irq(priv->irq, netdev);
  900. ftgmac100_free_buffers(priv);
  901. return 0;
  902. }
  903. static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
  904. struct net_device *netdev)
  905. {
  906. struct ftgmac100 *priv = netdev_priv(netdev);
  907. dma_addr_t map;
  908. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  909. if (net_ratelimit())
  910. netdev_dbg(netdev, "tx packet too big\n");
  911. netdev->stats.tx_dropped++;
  912. dev_kfree_skb(skb);
  913. return NETDEV_TX_OK;
  914. }
  915. map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  916. if (unlikely(dma_mapping_error(priv->dev, map))) {
  917. /* drop packet */
  918. if (net_ratelimit())
  919. netdev_err(netdev, "map socket buffer failed\n");
  920. netdev->stats.tx_dropped++;
  921. dev_kfree_skb(skb);
  922. return NETDEV_TX_OK;
  923. }
  924. return ftgmac100_xmit(priv, skb, map);
  925. }
  926. /* optional */
  927. static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  928. {
  929. struct ftgmac100 *priv = netdev_priv(netdev);
  930. return phy_mii_ioctl(priv->phydev, ifr, cmd);
  931. }
  932. static const struct net_device_ops ftgmac100_netdev_ops = {
  933. .ndo_open = ftgmac100_open,
  934. .ndo_stop = ftgmac100_stop,
  935. .ndo_start_xmit = ftgmac100_hard_start_xmit,
  936. .ndo_set_mac_address = eth_mac_addr,
  937. .ndo_validate_addr = eth_validate_addr,
  938. .ndo_do_ioctl = ftgmac100_do_ioctl,
  939. };
  940. /******************************************************************************
  941. * struct platform_driver functions
  942. *****************************************************************************/
  943. static int ftgmac100_probe(struct platform_device *pdev)
  944. {
  945. struct resource *res;
  946. int irq;
  947. struct net_device *netdev;
  948. struct ftgmac100 *priv;
  949. int err;
  950. int i;
  951. if (!pdev)
  952. return -ENODEV;
  953. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  954. if (!res)
  955. return -ENXIO;
  956. irq = platform_get_irq(pdev, 0);
  957. if (irq < 0)
  958. return irq;
  959. /* setup net_device */
  960. netdev = alloc_etherdev(sizeof(*priv));
  961. if (!netdev) {
  962. err = -ENOMEM;
  963. goto err_alloc_etherdev;
  964. }
  965. SET_NETDEV_DEV(netdev, &pdev->dev);
  966. SET_ETHTOOL_OPS(netdev, &ftgmac100_ethtool_ops);
  967. netdev->netdev_ops = &ftgmac100_netdev_ops;
  968. netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
  969. platform_set_drvdata(pdev, netdev);
  970. /* setup private data */
  971. priv = netdev_priv(netdev);
  972. priv->netdev = netdev;
  973. priv->dev = &pdev->dev;
  974. spin_lock_init(&priv->tx_lock);
  975. /* initialize NAPI */
  976. netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
  977. /* map io memory */
  978. priv->res = request_mem_region(res->start, resource_size(res),
  979. dev_name(&pdev->dev));
  980. if (!priv->res) {
  981. dev_err(&pdev->dev, "Could not reserve memory region\n");
  982. err = -ENOMEM;
  983. goto err_req_mem;
  984. }
  985. priv->base = ioremap(res->start, resource_size(res));
  986. if (!priv->base) {
  987. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  988. err = -EIO;
  989. goto err_ioremap;
  990. }
  991. priv->irq = irq;
  992. /* initialize mdio bus */
  993. priv->mii_bus = mdiobus_alloc();
  994. if (!priv->mii_bus) {
  995. err = -EIO;
  996. goto err_alloc_mdiobus;
  997. }
  998. priv->mii_bus->name = "ftgmac100_mdio";
  999. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "ftgmac100_mii");
  1000. priv->mii_bus->priv = netdev;
  1001. priv->mii_bus->read = ftgmac100_mdiobus_read;
  1002. priv->mii_bus->write = ftgmac100_mdiobus_write;
  1003. priv->mii_bus->reset = ftgmac100_mdiobus_reset;
  1004. priv->mii_bus->irq = priv->phy_irq;
  1005. for (i = 0; i < PHY_MAX_ADDR; i++)
  1006. priv->mii_bus->irq[i] = PHY_POLL;
  1007. err = mdiobus_register(priv->mii_bus);
  1008. if (err) {
  1009. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1010. goto err_register_mdiobus;
  1011. }
  1012. err = ftgmac100_mii_probe(priv);
  1013. if (err) {
  1014. dev_err(&pdev->dev, "MII Probe failed!\n");
  1015. goto err_mii_probe;
  1016. }
  1017. /* register network device */
  1018. err = register_netdev(netdev);
  1019. if (err) {
  1020. dev_err(&pdev->dev, "Failed to register netdev\n");
  1021. goto err_register_netdev;
  1022. }
  1023. netdev_info(netdev, "irq %d, mapped at %p\n", priv->irq, priv->base);
  1024. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1025. random_ether_addr(netdev->dev_addr);
  1026. netdev_info(netdev, "generated random MAC address %pM\n",
  1027. netdev->dev_addr);
  1028. }
  1029. return 0;
  1030. err_register_netdev:
  1031. phy_disconnect(priv->phydev);
  1032. err_mii_probe:
  1033. mdiobus_unregister(priv->mii_bus);
  1034. err_register_mdiobus:
  1035. mdiobus_free(priv->mii_bus);
  1036. err_alloc_mdiobus:
  1037. iounmap(priv->base);
  1038. err_ioremap:
  1039. release_resource(priv->res);
  1040. err_req_mem:
  1041. netif_napi_del(&priv->napi);
  1042. platform_set_drvdata(pdev, NULL);
  1043. free_netdev(netdev);
  1044. err_alloc_etherdev:
  1045. return err;
  1046. }
  1047. static int __exit ftgmac100_remove(struct platform_device *pdev)
  1048. {
  1049. struct net_device *netdev;
  1050. struct ftgmac100 *priv;
  1051. netdev = platform_get_drvdata(pdev);
  1052. priv = netdev_priv(netdev);
  1053. unregister_netdev(netdev);
  1054. phy_disconnect(priv->phydev);
  1055. mdiobus_unregister(priv->mii_bus);
  1056. mdiobus_free(priv->mii_bus);
  1057. iounmap(priv->base);
  1058. release_resource(priv->res);
  1059. netif_napi_del(&priv->napi);
  1060. platform_set_drvdata(pdev, NULL);
  1061. free_netdev(netdev);
  1062. return 0;
  1063. }
  1064. static struct platform_driver ftgmac100_driver = {
  1065. .probe = ftgmac100_probe,
  1066. .remove = __exit_p(ftgmac100_remove),
  1067. .driver = {
  1068. .name = DRV_NAME,
  1069. .owner = THIS_MODULE,
  1070. },
  1071. };
  1072. /******************************************************************************
  1073. * initialization / finalization
  1074. *****************************************************************************/
  1075. static int __init ftgmac100_init(void)
  1076. {
  1077. pr_info("Loading version " DRV_VERSION " ...\n");
  1078. return platform_driver_register(&ftgmac100_driver);
  1079. }
  1080. static void __exit ftgmac100_exit(void)
  1081. {
  1082. platform_driver_unregister(&ftgmac100_driver);
  1083. }
  1084. module_init(ftgmac100_init);
  1085. module_exit(ftgmac100_exit);
  1086. MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
  1087. MODULE_DESCRIPTION("FTGMAC100 driver");
  1088. MODULE_LICENSE("GPL");