bfi.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * Linux network driver for Brocade Converged Network Adapter.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License (GPL) Version 2 as
  6. * published by the Free Software Foundation
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. * General Public License for more details.
  12. */
  13. /*
  14. * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
  15. * All rights reserved
  16. * www.brocade.com
  17. */
  18. #ifndef __BFI_H__
  19. #define __BFI_H__
  20. #include "bfa_defs.h"
  21. #pragma pack(1)
  22. /**
  23. * BFI FW image type
  24. */
  25. #define BFI_FLASH_CHUNK_SZ 256 /*!< Flash chunk size */
  26. #define BFI_FLASH_CHUNK_SZ_WORDS (BFI_FLASH_CHUNK_SZ/sizeof(u32))
  27. /**
  28. * Msg header common to all msgs
  29. */
  30. struct bfi_mhdr {
  31. u8 msg_class; /*!< @ref enum bfi_mclass */
  32. u8 msg_id; /*!< msg opcode with in the class */
  33. union {
  34. struct {
  35. u8 qid;
  36. u8 fn_lpu; /*!< msg destination */
  37. } h2i;
  38. u16 i2htok; /*!< token in msgs to host */
  39. } mtag;
  40. };
  41. #define bfi_fn_lpu(__fn, __lpu) ((__fn) << 1 | (__lpu))
  42. #define bfi_mhdr_2_fn(_mh) ((_mh)->mtag.h2i.fn_lpu >> 1)
  43. #define bfi_mhdr_2_qid(_mh) ((_mh)->mtag.h2i.qid)
  44. #define bfi_h2i_set(_mh, _mc, _op, _fn_lpu) do { \
  45. (_mh).msg_class = (_mc); \
  46. (_mh).msg_id = (_op); \
  47. (_mh).mtag.h2i.fn_lpu = (_fn_lpu); \
  48. } while (0)
  49. #define bfi_i2h_set(_mh, _mc, _op, _i2htok) do { \
  50. (_mh).msg_class = (_mc); \
  51. (_mh).msg_id = (_op); \
  52. (_mh).mtag.i2htok = (_i2htok); \
  53. } while (0)
  54. /*
  55. * Message opcodes: 0-127 to firmware, 128-255 to host
  56. */
  57. #define BFI_I2H_OPCODE_BASE 128
  58. #define BFA_I2HM(_x) ((_x) + BFI_I2H_OPCODE_BASE)
  59. /**
  60. ****************************************************************************
  61. *
  62. * Scatter Gather Element and Page definition
  63. *
  64. ****************************************************************************
  65. */
  66. /**
  67. * DMA addresses
  68. */
  69. union bfi_addr_u {
  70. struct {
  71. u32 addr_lo;
  72. u32 addr_hi;
  73. } a32;
  74. };
  75. /*
  76. * Large Message structure - 128 Bytes size Msgs
  77. */
  78. #define BFI_LMSG_SZ 128
  79. #define BFI_LMSG_PL_WSZ \
  80. ((BFI_LMSG_SZ - sizeof(struct bfi_mhdr)) / 4)
  81. /**
  82. * Mailbox message structure
  83. */
  84. #define BFI_MBMSG_SZ 7
  85. struct bfi_mbmsg {
  86. struct bfi_mhdr mh;
  87. u32 pl[BFI_MBMSG_SZ];
  88. };
  89. /**
  90. * Supported PCI function class codes (personality)
  91. */
  92. enum bfi_pcifn_class {
  93. BFI_PCIFN_CLASS_FC = 0x0c04,
  94. BFI_PCIFN_CLASS_ETH = 0x0200,
  95. };
  96. /**
  97. * Message Classes
  98. */
  99. enum bfi_mclass {
  100. BFI_MC_IOC = 1, /*!< IO Controller (IOC) */
  101. BFI_MC_DIAG = 2, /*!< Diagnostic Msgs */
  102. BFI_MC_FLASH = 3, /*!< Flash message class */
  103. BFI_MC_CEE = 4, /*!< CEE */
  104. BFI_MC_FCPORT = 5, /*!< FC port */
  105. BFI_MC_IOCFC = 6, /*!< FC - IO Controller (IOC) */
  106. BFI_MC_LL = 7, /*!< Link Layer */
  107. BFI_MC_UF = 8, /*!< Unsolicited frame receive */
  108. BFI_MC_FCXP = 9, /*!< FC Transport */
  109. BFI_MC_LPS = 10, /*!< lport fc login services */
  110. BFI_MC_RPORT = 11, /*!< Remote port */
  111. BFI_MC_ITNIM = 12, /*!< I-T nexus (Initiator mode) */
  112. BFI_MC_IOIM_READ = 13, /*!< read IO (Initiator mode) */
  113. BFI_MC_IOIM_WRITE = 14, /*!< write IO (Initiator mode) */
  114. BFI_MC_IOIM_IO = 15, /*!< IO (Initiator mode) */
  115. BFI_MC_IOIM = 16, /*!< IO (Initiator mode) */
  116. BFI_MC_IOIM_IOCOM = 17, /*!< good IO completion */
  117. BFI_MC_TSKIM = 18, /*!< Initiator Task management */
  118. BFI_MC_SBOOT = 19, /*!< SAN boot services */
  119. BFI_MC_IPFC = 20, /*!< IP over FC Msgs */
  120. BFI_MC_PORT = 21, /*!< Physical port */
  121. BFI_MC_SFP = 22, /*!< SFP module */
  122. BFI_MC_MSGQ = 23, /*!< MSGQ */
  123. BFI_MC_ENET = 24, /*!< ENET commands/responses */
  124. BFI_MC_PHY = 25, /*!< External PHY message class */
  125. BFI_MC_NBOOT = 26, /*!< Network Boot */
  126. BFI_MC_TIO_READ = 27, /*!< read IO (Target mode) */
  127. BFI_MC_TIO_WRITE = 28, /*!< write IO (Target mode) */
  128. BFI_MC_TIO_DATA_XFERED = 29, /*!< ds transferred (target mode) */
  129. BFI_MC_TIO_IO = 30, /*!< IO (Target mode) */
  130. BFI_MC_TIO = 31, /*!< IO (target mode) */
  131. BFI_MC_MFG = 32, /*!< MFG/ASIC block commands */
  132. BFI_MC_EDMA = 33, /*!< EDMA copy commands */
  133. BFI_MC_MAX = 34
  134. };
  135. #define BFI_IOC_MSGLEN_MAX 32 /* 32 bytes */
  136. #define BFI_FWBOOT_ENV_OS 0
  137. /**
  138. *----------------------------------------------------------------------
  139. * IOC
  140. *----------------------------------------------------------------------
  141. */
  142. /**
  143. * Different asic generations
  144. */
  145. enum bfi_asic_gen {
  146. BFI_ASIC_GEN_CB = 1,
  147. BFI_ASIC_GEN_CT = 2,
  148. BFI_ASIC_GEN_CT2 = 3,
  149. };
  150. enum bfi_asic_mode {
  151. BFI_ASIC_MODE_FC = 1, /* FC upto 8G speed */
  152. BFI_ASIC_MODE_FC16 = 2, /* FC upto 16G speed */
  153. BFI_ASIC_MODE_ETH = 3, /* Ethernet ports */
  154. BFI_ASIC_MODE_COMBO = 4, /* FC 16G and Ethernet 10G port */
  155. };
  156. enum bfi_ioc_h2i_msgs {
  157. BFI_IOC_H2I_ENABLE_REQ = 1,
  158. BFI_IOC_H2I_DISABLE_REQ = 2,
  159. BFI_IOC_H2I_GETATTR_REQ = 3,
  160. BFI_IOC_H2I_DBG_SYNC = 4,
  161. BFI_IOC_H2I_DBG_DUMP = 5,
  162. };
  163. enum bfi_ioc_i2h_msgs {
  164. BFI_IOC_I2H_ENABLE_REPLY = BFA_I2HM(1),
  165. BFI_IOC_I2H_DISABLE_REPLY = BFA_I2HM(2),
  166. BFI_IOC_I2H_GETATTR_REPLY = BFA_I2HM(3),
  167. BFI_IOC_I2H_HBEAT = BFA_I2HM(4),
  168. };
  169. /**
  170. * BFI_IOC_H2I_GETATTR_REQ message
  171. */
  172. struct bfi_ioc_getattr_req {
  173. struct bfi_mhdr mh;
  174. union bfi_addr_u attr_addr;
  175. };
  176. struct bfi_ioc_attr {
  177. u64 mfg_pwwn; /*!< Mfg port wwn */
  178. u64 mfg_nwwn; /*!< Mfg node wwn */
  179. mac_t mfg_mac; /*!< Mfg mac */
  180. u8 port_mode; /* enum bfi_port_mode */
  181. u8 rsvd_a;
  182. u64 pwwn;
  183. u64 nwwn;
  184. mac_t mac; /*!< PBC or Mfg mac */
  185. u16 rsvd_b;
  186. mac_t fcoe_mac;
  187. u16 rsvd_c;
  188. char brcd_serialnum[STRSZ(BFA_MFG_SERIALNUM_SIZE)];
  189. u8 pcie_gen;
  190. u8 pcie_lanes_orig;
  191. u8 pcie_lanes;
  192. u8 rx_bbcredit; /*!< receive buffer credits */
  193. u32 adapter_prop; /*!< adapter properties */
  194. u16 maxfrsize; /*!< max receive frame size */
  195. char asic_rev;
  196. u8 rsvd_d;
  197. char fw_version[BFA_VERSION_LEN];
  198. char optrom_version[BFA_VERSION_LEN];
  199. struct bfa_mfg_vpd vpd;
  200. u32 card_type; /*!< card type */
  201. };
  202. /**
  203. * BFI_IOC_I2H_GETATTR_REPLY message
  204. */
  205. struct bfi_ioc_getattr_reply {
  206. struct bfi_mhdr mh; /*!< Common msg header */
  207. u8 status; /*!< cfg reply status */
  208. u8 rsvd[3];
  209. };
  210. /**
  211. * Firmware memory page offsets
  212. */
  213. #define BFI_IOC_SMEM_PG0_CB (0x40)
  214. #define BFI_IOC_SMEM_PG0_CT (0x180)
  215. /**
  216. * Firmware statistic offset
  217. */
  218. #define BFI_IOC_FWSTATS_OFF (0x6B40)
  219. #define BFI_IOC_FWSTATS_SZ (4096)
  220. /**
  221. * Firmware trace offset
  222. */
  223. #define BFI_IOC_TRC_OFF (0x4b00)
  224. #define BFI_IOC_TRC_ENTS 256
  225. #define BFI_IOC_FW_SIGNATURE (0xbfadbfad)
  226. #define BFI_IOC_MD5SUM_SZ 4
  227. struct bfi_ioc_image_hdr {
  228. u32 signature; /*!< constant signature */
  229. u8 asic_gen; /*!< asic generation */
  230. u8 asic_mode;
  231. u8 port0_mode; /*!< device mode for port 0 */
  232. u8 port1_mode; /*!< device mode for port 1 */
  233. u32 exec; /*!< exec vector */
  234. u32 bootenv; /*!< firmware boot env */
  235. u32 rsvd_b[4];
  236. u32 md5sum[BFI_IOC_MD5SUM_SZ];
  237. };
  238. #define BFI_FWBOOT_DEVMODE_OFF 4
  239. #define BFI_FWBOOT_TYPE_OFF 8
  240. #define BFI_FWBOOT_ENV_OFF 12
  241. #define BFI_FWBOOT_DEVMODE(__asic_gen, __asic_mode, __p0_mode, __p1_mode) \
  242. (((u32)(__asic_gen)) << 24 | \
  243. ((u32)(__asic_mode)) << 16 | \
  244. ((u32)(__p0_mode)) << 8 | \
  245. ((u32)(__p1_mode)))
  246. enum bfi_fwboot_type {
  247. BFI_FWBOOT_TYPE_NORMAL = 0,
  248. BFI_FWBOOT_TYPE_FLASH = 1,
  249. BFI_FWBOOT_TYPE_MEMTEST = 2,
  250. };
  251. enum bfi_port_mode {
  252. BFI_PORT_MODE_FC = 1,
  253. BFI_PORT_MODE_ETH = 2,
  254. };
  255. struct bfi_ioc_hbeat {
  256. struct bfi_mhdr mh; /*!< common msg header */
  257. u32 hb_count; /*!< current heart beat count */
  258. };
  259. /**
  260. * IOC hardware/firmware state
  261. */
  262. enum bfi_ioc_state {
  263. BFI_IOC_UNINIT = 0, /*!< not initialized */
  264. BFI_IOC_INITING = 1, /*!< h/w is being initialized */
  265. BFI_IOC_HWINIT = 2, /*!< h/w is initialized */
  266. BFI_IOC_CFG = 3, /*!< IOC configuration in progress */
  267. BFI_IOC_OP = 4, /*!< IOC is operational */
  268. BFI_IOC_DISABLING = 5, /*!< IOC is being disabled */
  269. BFI_IOC_DISABLED = 6, /*!< IOC is disabled */
  270. BFI_IOC_CFG_DISABLED = 7, /*!< IOC is being disabled;transient */
  271. BFI_IOC_FAIL = 8, /*!< IOC heart-beat failure */
  272. BFI_IOC_MEMTEST = 9, /*!< IOC is doing memtest */
  273. };
  274. #define BFI_IOC_ENDIAN_SIG 0x12345678
  275. enum {
  276. BFI_ADAPTER_TYPE_FC = 0x01, /*!< FC adapters */
  277. BFI_ADAPTER_TYPE_MK = 0x0f0000, /*!< adapter type mask */
  278. BFI_ADAPTER_TYPE_SH = 16, /*!< adapter type shift */
  279. BFI_ADAPTER_NPORTS_MK = 0xff00, /*!< number of ports mask */
  280. BFI_ADAPTER_NPORTS_SH = 8, /*!< number of ports shift */
  281. BFI_ADAPTER_SPEED_MK = 0xff, /*!< adapter speed mask */
  282. BFI_ADAPTER_SPEED_SH = 0, /*!< adapter speed shift */
  283. BFI_ADAPTER_PROTO = 0x100000, /*!< prototype adapaters */
  284. BFI_ADAPTER_TTV = 0x200000, /*!< TTV debug capable */
  285. BFI_ADAPTER_UNSUPP = 0x400000, /*!< unknown adapter type */
  286. };
  287. #define BFI_ADAPTER_GETP(__prop, __adap_prop) \
  288. (((__adap_prop) & BFI_ADAPTER_ ## __prop ## _MK) >> \
  289. BFI_ADAPTER_ ## __prop ## _SH)
  290. #define BFI_ADAPTER_SETP(__prop, __val) \
  291. ((__val) << BFI_ADAPTER_ ## __prop ## _SH)
  292. #define BFI_ADAPTER_IS_PROTO(__adap_type) \
  293. ((__adap_type) & BFI_ADAPTER_PROTO)
  294. #define BFI_ADAPTER_IS_TTV(__adap_type) \
  295. ((__adap_type) & BFI_ADAPTER_TTV)
  296. #define BFI_ADAPTER_IS_UNSUPP(__adap_type) \
  297. ((__adap_type) & BFI_ADAPTER_UNSUPP)
  298. #define BFI_ADAPTER_IS_SPECIAL(__adap_type) \
  299. ((__adap_type) & (BFI_ADAPTER_TTV | BFI_ADAPTER_PROTO | \
  300. BFI_ADAPTER_UNSUPP))
  301. /**
  302. * BFI_IOC_H2I_ENABLE_REQ & BFI_IOC_H2I_DISABLE_REQ messages
  303. */
  304. struct bfi_ioc_ctrl_req {
  305. struct bfi_mhdr mh;
  306. u16 clscode;
  307. u16 rsvd;
  308. u32 tv_sec;
  309. };
  310. /**
  311. * BFI_IOC_I2H_ENABLE_REPLY & BFI_IOC_I2H_DISABLE_REPLY messages
  312. */
  313. struct bfi_ioc_ctrl_reply {
  314. struct bfi_mhdr mh; /*!< Common msg header */
  315. u8 status; /*!< enable/disable status */
  316. u8 port_mode; /*!< enum bfa_mode */
  317. u8 cap_bm; /*!< capability bit mask */
  318. u8 rsvd;
  319. };
  320. #define BFI_IOC_MSGSZ 8
  321. /**
  322. * H2I Messages
  323. */
  324. union bfi_ioc_h2i_msg_u {
  325. struct bfi_mhdr mh;
  326. struct bfi_ioc_ctrl_req enable_req;
  327. struct bfi_ioc_ctrl_req disable_req;
  328. struct bfi_ioc_getattr_req getattr_req;
  329. u32 mboxmsg[BFI_IOC_MSGSZ];
  330. };
  331. /**
  332. * I2H Messages
  333. */
  334. union bfi_ioc_i2h_msg_u {
  335. struct bfi_mhdr mh;
  336. struct bfi_ioc_ctrl_reply fw_event;
  337. u32 mboxmsg[BFI_IOC_MSGSZ];
  338. };
  339. /**
  340. *----------------------------------------------------------------------
  341. * MSGQ
  342. *----------------------------------------------------------------------
  343. */
  344. enum bfi_msgq_h2i_msgs {
  345. BFI_MSGQ_H2I_INIT_REQ = 1,
  346. BFI_MSGQ_H2I_DOORBELL_PI = 2,
  347. BFI_MSGQ_H2I_DOORBELL_CI = 3,
  348. BFI_MSGQ_H2I_CMDQ_COPY_RSP = 4,
  349. };
  350. enum bfi_msgq_i2h_msgs {
  351. BFI_MSGQ_I2H_INIT_RSP = BFA_I2HM(BFI_MSGQ_H2I_INIT_REQ),
  352. BFI_MSGQ_I2H_DOORBELL_PI = BFA_I2HM(BFI_MSGQ_H2I_DOORBELL_PI),
  353. BFI_MSGQ_I2H_DOORBELL_CI = BFA_I2HM(BFI_MSGQ_H2I_DOORBELL_CI),
  354. BFI_MSGQ_I2H_CMDQ_COPY_REQ = BFA_I2HM(BFI_MSGQ_H2I_CMDQ_COPY_RSP),
  355. };
  356. /* Messages(commands/responsed/AENS will have the following header */
  357. struct bfi_msgq_mhdr {
  358. u8 msg_class;
  359. u8 msg_id;
  360. u16 msg_token;
  361. u16 num_entries;
  362. u8 enet_id;
  363. u8 rsvd[1];
  364. };
  365. #define bfi_msgq_mhdr_set(_mh, _mc, _mid, _tok, _enet_id) do { \
  366. (_mh).msg_class = (_mc); \
  367. (_mh).msg_id = (_mid); \
  368. (_mh).msg_token = (_tok); \
  369. (_mh).enet_id = (_enet_id); \
  370. } while (0)
  371. /*
  372. * Mailbox for messaging interface
  373. */
  374. #define BFI_MSGQ_CMD_ENTRY_SIZE (64) /* TBD */
  375. #define BFI_MSGQ_RSP_ENTRY_SIZE (64) /* TBD */
  376. #define bfi_msgq_num_cmd_entries(_size) \
  377. (((_size) + BFI_MSGQ_CMD_ENTRY_SIZE - 1) / BFI_MSGQ_CMD_ENTRY_SIZE)
  378. struct bfi_msgq {
  379. union bfi_addr_u addr;
  380. u16 q_depth; /* Total num of entries in the queue */
  381. u8 rsvd[2];
  382. };
  383. /* BFI_ENET_MSGQ_CFG_REQ TBD init or cfg? */
  384. struct bfi_msgq_cfg_req {
  385. struct bfi_mhdr mh;
  386. struct bfi_msgq cmdq;
  387. struct bfi_msgq rspq;
  388. };
  389. /* BFI_ENET_MSGQ_CFG_RSP */
  390. struct bfi_msgq_cfg_rsp {
  391. struct bfi_mhdr mh;
  392. u8 cmd_status;
  393. u8 rsvd[3];
  394. };
  395. /* BFI_MSGQ_H2I_DOORBELL */
  396. struct bfi_msgq_h2i_db {
  397. struct bfi_mhdr mh;
  398. union {
  399. u16 cmdq_pi;
  400. u16 rspq_ci;
  401. } idx;
  402. };
  403. /* BFI_MSGQ_I2H_DOORBELL */
  404. struct bfi_msgq_i2h_db {
  405. struct bfi_mhdr mh;
  406. union {
  407. u16 rspq_pi;
  408. u16 cmdq_ci;
  409. } idx;
  410. };
  411. #define BFI_CMD_COPY_SZ 28
  412. /* BFI_MSGQ_H2I_CMD_COPY_RSP */
  413. struct bfi_msgq_h2i_cmdq_copy_rsp {
  414. struct bfi_mhdr mh;
  415. u8 data[BFI_CMD_COPY_SZ];
  416. };
  417. /* BFI_MSGQ_I2H_CMD_COPY_REQ */
  418. struct bfi_msgq_i2h_cmdq_copy_req {
  419. struct bfi_mhdr mh;
  420. u16 offset;
  421. u16 len;
  422. };
  423. #pragma pack()
  424. #endif /* __BFI_H__ */