bfa_ioc.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Linux network driver for Brocade Converged Network Adapter.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License (GPL) Version 2 as
  6. * published by the Free Software Foundation
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. * General Public License for more details.
  12. */
  13. /*
  14. * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
  15. * All rights reserved
  16. * www.brocade.com
  17. */
  18. #ifndef __BFA_IOC_H__
  19. #define __BFA_IOC_H__
  20. #include "bfa_cs.h"
  21. #include "bfi.h"
  22. #include "cna.h"
  23. #define BFA_IOC_TOV 3000 /* msecs */
  24. #define BFA_IOC_HWSEM_TOV 500 /* msecs */
  25. #define BFA_IOC_HB_TOV 500 /* msecs */
  26. #define BFA_IOC_POLL_TOV 200 /* msecs */
  27. /**
  28. * PCI device information required by IOC
  29. */
  30. struct bfa_pcidev {
  31. int pci_slot;
  32. u8 pci_func;
  33. u16 device_id;
  34. u16 ssid;
  35. void __iomem *pci_bar_kva;
  36. };
  37. /**
  38. * Structure used to remember the DMA-able memory block's KVA and Physical
  39. * Address
  40. */
  41. struct bfa_dma {
  42. void *kva; /* ! Kernel virtual address */
  43. u64 pa; /* ! Physical address */
  44. };
  45. #define BFA_DMA_ALIGN_SZ 256
  46. /**
  47. * smem size for Crossbow and Catapult
  48. */
  49. #define BFI_SMEM_CB_SIZE 0x200000U /* ! 2MB for crossbow */
  50. #define BFI_SMEM_CT_SIZE 0x280000U /* ! 2.5MB for catapult */
  51. /**
  52. * @brief BFA dma address assignment macro. (big endian format)
  53. */
  54. #define bfa_dma_be_addr_set(dma_addr, pa) \
  55. __bfa_dma_be_addr_set(&dma_addr, (u64)pa)
  56. static inline void
  57. __bfa_dma_be_addr_set(union bfi_addr_u *dma_addr, u64 pa)
  58. {
  59. dma_addr->a32.addr_lo = (u32) htonl(pa);
  60. dma_addr->a32.addr_hi = (u32) htonl(upper_32_bits(pa));
  61. }
  62. struct bfa_ioc_regs {
  63. void __iomem *hfn_mbox_cmd;
  64. void __iomem *hfn_mbox;
  65. void __iomem *lpu_mbox_cmd;
  66. void __iomem *lpu_mbox;
  67. void __iomem *lpu_read_stat;
  68. void __iomem *pss_ctl_reg;
  69. void __iomem *pss_err_status_reg;
  70. void __iomem *app_pll_fast_ctl_reg;
  71. void __iomem *app_pll_slow_ctl_reg;
  72. void __iomem *ioc_sem_reg;
  73. void __iomem *ioc_usage_sem_reg;
  74. void __iomem *ioc_init_sem_reg;
  75. void __iomem *ioc_usage_reg;
  76. void __iomem *host_page_num_fn;
  77. void __iomem *heartbeat;
  78. void __iomem *ioc_fwstate;
  79. void __iomem *alt_ioc_fwstate;
  80. void __iomem *ll_halt;
  81. void __iomem *alt_ll_halt;
  82. void __iomem *err_set;
  83. void __iomem *ioc_fail_sync;
  84. void __iomem *shirq_isr_next;
  85. void __iomem *shirq_msk_next;
  86. void __iomem *smem_page_start;
  87. u32 smem_pg0;
  88. };
  89. /**
  90. * IOC Mailbox structures
  91. */
  92. typedef void (*bfa_mbox_cmd_cbfn_t)(void *cbarg);
  93. struct bfa_mbox_cmd {
  94. struct list_head qe;
  95. bfa_mbox_cmd_cbfn_t cbfn;
  96. void *cbarg;
  97. u32 msg[BFI_IOC_MSGSZ];
  98. };
  99. /**
  100. * IOC mailbox module
  101. */
  102. typedef void (*bfa_ioc_mbox_mcfunc_t)(void *cbarg, struct bfi_mbmsg *m);
  103. struct bfa_ioc_mbox_mod {
  104. struct list_head cmd_q; /*!< pending mbox queue */
  105. int nmclass; /*!< number of handlers */
  106. struct {
  107. bfa_ioc_mbox_mcfunc_t cbfn; /*!< message handlers */
  108. void *cbarg;
  109. } mbhdlr[BFI_MC_MAX];
  110. };
  111. /**
  112. * IOC callback function interfaces
  113. */
  114. typedef void (*bfa_ioc_enable_cbfn_t)(void *bfa, enum bfa_status status);
  115. typedef void (*bfa_ioc_disable_cbfn_t)(void *bfa);
  116. typedef void (*bfa_ioc_hbfail_cbfn_t)(void *bfa);
  117. typedef void (*bfa_ioc_reset_cbfn_t)(void *bfa);
  118. struct bfa_ioc_cbfn {
  119. bfa_ioc_enable_cbfn_t enable_cbfn;
  120. bfa_ioc_disable_cbfn_t disable_cbfn;
  121. bfa_ioc_hbfail_cbfn_t hbfail_cbfn;
  122. bfa_ioc_reset_cbfn_t reset_cbfn;
  123. };
  124. /**
  125. * IOC event notification mechanism.
  126. */
  127. enum bfa_ioc_event {
  128. BFA_IOC_E_ENABLED = 1,
  129. BFA_IOC_E_DISABLED = 2,
  130. BFA_IOC_E_FAILED = 3,
  131. };
  132. typedef void (*bfa_ioc_notify_cbfn_t)(void *, enum bfa_ioc_event);
  133. struct bfa_ioc_notify {
  134. struct list_head qe;
  135. bfa_ioc_notify_cbfn_t cbfn;
  136. void *cbarg;
  137. };
  138. /**
  139. * Initialize a IOC event notification structure
  140. */
  141. #define bfa_ioc_notify_init(__notify, __cbfn, __cbarg) do { \
  142. (__notify)->cbfn = (__cbfn); \
  143. (__notify)->cbarg = (__cbarg); \
  144. } while (0)
  145. struct bfa_iocpf {
  146. bfa_fsm_t fsm;
  147. struct bfa_ioc *ioc;
  148. bool fw_mismatch_notified;
  149. bool auto_recover;
  150. u32 poll_time;
  151. };
  152. struct bfa_ioc {
  153. bfa_fsm_t fsm;
  154. struct bfa *bfa;
  155. struct bfa_pcidev pcidev;
  156. struct timer_list ioc_timer;
  157. struct timer_list iocpf_timer;
  158. struct timer_list sem_timer;
  159. struct timer_list hb_timer;
  160. u32 hb_count;
  161. struct list_head notify_q;
  162. void *dbg_fwsave;
  163. int dbg_fwsave_len;
  164. bool dbg_fwsave_once;
  165. enum bfi_pcifn_class clscode;
  166. struct bfa_ioc_regs ioc_regs;
  167. struct bfa_ioc_drv_stats stats;
  168. bool fcmode;
  169. bool pllinit;
  170. bool stats_busy; /*!< outstanding stats */
  171. u8 port_id;
  172. struct bfa_dma attr_dma;
  173. struct bfi_ioc_attr *attr;
  174. struct bfa_ioc_cbfn *cbfn;
  175. struct bfa_ioc_mbox_mod mbox_mod;
  176. const struct bfa_ioc_hwif *ioc_hwif;
  177. struct bfa_iocpf iocpf;
  178. enum bfi_asic_gen asic_gen;
  179. enum bfi_asic_mode asic_mode;
  180. enum bfi_port_mode port0_mode;
  181. enum bfi_port_mode port1_mode;
  182. enum bfa_mode port_mode;
  183. u8 ad_cap_bm; /*!< adapter cap bit mask */
  184. u8 port_mode_cfg; /*!< config port mode */
  185. };
  186. struct bfa_ioc_hwif {
  187. enum bfa_status (*ioc_pll_init) (void __iomem *rb,
  188. enum bfi_asic_mode m);
  189. bool (*ioc_firmware_lock) (struct bfa_ioc *ioc);
  190. void (*ioc_firmware_unlock) (struct bfa_ioc *ioc);
  191. void (*ioc_reg_init) (struct bfa_ioc *ioc);
  192. void (*ioc_map_port) (struct bfa_ioc *ioc);
  193. void (*ioc_isr_mode_set) (struct bfa_ioc *ioc,
  194. bool msix);
  195. void (*ioc_notify_fail) (struct bfa_ioc *ioc);
  196. void (*ioc_ownership_reset) (struct bfa_ioc *ioc);
  197. bool (*ioc_sync_start) (struct bfa_ioc *ioc);
  198. void (*ioc_sync_join) (struct bfa_ioc *ioc);
  199. void (*ioc_sync_leave) (struct bfa_ioc *ioc);
  200. void (*ioc_sync_ack) (struct bfa_ioc *ioc);
  201. bool (*ioc_sync_complete) (struct bfa_ioc *ioc);
  202. bool (*ioc_lpu_read_stat) (struct bfa_ioc *ioc);
  203. };
  204. #define bfa_ioc_pcifn(__ioc) ((__ioc)->pcidev.pci_func)
  205. #define bfa_ioc_devid(__ioc) ((__ioc)->pcidev.device_id)
  206. #define bfa_ioc_bar0(__ioc) ((__ioc)->pcidev.pci_bar_kva)
  207. #define bfa_ioc_portid(__ioc) ((__ioc)->port_id)
  208. #define bfa_ioc_asic_gen(__ioc) ((__ioc)->asic_gen)
  209. #define bfa_ioc_fetch_stats(__ioc, __stats) \
  210. (((__stats)->drv_stats) = (__ioc)->stats)
  211. #define bfa_ioc_clr_stats(__ioc) \
  212. memset(&(__ioc)->stats, 0, sizeof((__ioc)->stats))
  213. #define bfa_ioc_maxfrsize(__ioc) ((__ioc)->attr->maxfrsize)
  214. #define bfa_ioc_rx_bbcredit(__ioc) ((__ioc)->attr->rx_bbcredit)
  215. #define bfa_ioc_speed_sup(__ioc) \
  216. BFI_ADAPTER_GETP(SPEED, (__ioc)->attr->adapter_prop)
  217. #define bfa_ioc_get_nports(__ioc) \
  218. BFI_ADAPTER_GETP(NPORTS, (__ioc)->attr->adapter_prop)
  219. #define bfa_ioc_stats(_ioc, _stats) ((_ioc)->stats._stats++)
  220. #define bfa_ioc_stats_hb_count(_ioc, _hb_count) \
  221. ((_ioc)->stats.hb_count = (_hb_count))
  222. #define BFA_IOC_FWIMG_MINSZ (16 * 1024)
  223. #define BFA_IOC_FW_SMEM_SIZE(__ioc) \
  224. ((bfa_ioc_asic_gen(__ioc) == BFI_ASIC_GEN_CB) \
  225. ? BFI_SMEM_CB_SIZE : BFI_SMEM_CT_SIZE)
  226. #define BFA_IOC_FLASH_CHUNK_NO(off) (off / BFI_FLASH_CHUNK_SZ_WORDS)
  227. #define BFA_IOC_FLASH_OFFSET_IN_CHUNK(off) (off % BFI_FLASH_CHUNK_SZ_WORDS)
  228. #define BFA_IOC_FLASH_CHUNK_ADDR(chunkno) (chunkno * BFI_FLASH_CHUNK_SZ_WORDS)
  229. /**
  230. * IOC mailbox interface
  231. */
  232. bool bfa_nw_ioc_mbox_queue(struct bfa_ioc *ioc,
  233. struct bfa_mbox_cmd *cmd,
  234. bfa_mbox_cmd_cbfn_t cbfn, void *cbarg);
  235. void bfa_nw_ioc_mbox_isr(struct bfa_ioc *ioc);
  236. void bfa_nw_ioc_mbox_regisr(struct bfa_ioc *ioc, enum bfi_mclass mc,
  237. bfa_ioc_mbox_mcfunc_t cbfn, void *cbarg);
  238. /**
  239. * IOC interfaces
  240. */
  241. #define bfa_ioc_pll_init_asic(__ioc) \
  242. ((__ioc)->ioc_hwif->ioc_pll_init((__ioc)->pcidev.pci_bar_kva, \
  243. (__ioc)->asic_mode))
  244. #define bfa_ioc_isr_mode_set(__ioc, __msix) do { \
  245. if ((__ioc)->ioc_hwif->ioc_isr_mode_set) \
  246. ((__ioc)->ioc_hwif->ioc_isr_mode_set(__ioc, __msix)); \
  247. } while (0)
  248. #define bfa_ioc_ownership_reset(__ioc) \
  249. ((__ioc)->ioc_hwif->ioc_ownership_reset(__ioc))
  250. #define bfa_ioc_lpu_read_stat(__ioc) do { \
  251. if ((__ioc)->ioc_hwif->ioc_lpu_read_stat) \
  252. ((__ioc)->ioc_hwif->ioc_lpu_read_stat(__ioc)); \
  253. } while (0)
  254. void bfa_nw_ioc_set_ct_hwif(struct bfa_ioc *ioc);
  255. void bfa_nw_ioc_set_ct2_hwif(struct bfa_ioc *ioc);
  256. void bfa_nw_ioc_ct2_poweron(struct bfa_ioc *ioc);
  257. void bfa_nw_ioc_attach(struct bfa_ioc *ioc, void *bfa,
  258. struct bfa_ioc_cbfn *cbfn);
  259. void bfa_nw_ioc_auto_recover(bool auto_recover);
  260. void bfa_nw_ioc_detach(struct bfa_ioc *ioc);
  261. void bfa_nw_ioc_pci_init(struct bfa_ioc *ioc, struct bfa_pcidev *pcidev,
  262. enum bfi_pcifn_class clscode);
  263. u32 bfa_nw_ioc_meminfo(void);
  264. void bfa_nw_ioc_mem_claim(struct bfa_ioc *ioc, u8 *dm_kva, u64 dm_pa);
  265. void bfa_nw_ioc_enable(struct bfa_ioc *ioc);
  266. void bfa_nw_ioc_disable(struct bfa_ioc *ioc);
  267. void bfa_nw_ioc_error_isr(struct bfa_ioc *ioc);
  268. bool bfa_nw_ioc_is_disabled(struct bfa_ioc *ioc);
  269. void bfa_nw_ioc_get_attr(struct bfa_ioc *ioc, struct bfa_ioc_attr *ioc_attr);
  270. void bfa_nw_ioc_notify_register(struct bfa_ioc *ioc,
  271. struct bfa_ioc_notify *notify);
  272. bool bfa_nw_ioc_sem_get(void __iomem *sem_reg);
  273. void bfa_nw_ioc_sem_release(void __iomem *sem_reg);
  274. void bfa_nw_ioc_hw_sem_release(struct bfa_ioc *ioc);
  275. void bfa_nw_ioc_fwver_get(struct bfa_ioc *ioc,
  276. struct bfi_ioc_image_hdr *fwhdr);
  277. bool bfa_nw_ioc_fwver_cmp(struct bfa_ioc *ioc,
  278. struct bfi_ioc_image_hdr *fwhdr);
  279. mac_t bfa_nw_ioc_get_mac(struct bfa_ioc *ioc);
  280. /*
  281. * Timeout APIs
  282. */
  283. void bfa_nw_ioc_timeout(void *ioc);
  284. void bfa_nw_ioc_hb_check(void *ioc);
  285. void bfa_nw_iocpf_timeout(void *ioc);
  286. void bfa_nw_iocpf_sem_timeout(void *ioc);
  287. /*
  288. * F/W Image Size & Chunk
  289. */
  290. u32 *bfa_cb_image_get_chunk(enum bfi_asic_gen asic_gen, u32 off);
  291. u32 bfa_cb_image_get_size(enum bfi_asic_gen asic_gen);
  292. #endif /* __BFA_IOC_H__ */