tg3.c 416 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 121
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "November 2, 2011"
  83. #define RESET_KIND_SHUTDOWN 0
  84. #define RESET_KIND_INIT 1
  85. #define RESET_KIND_SUSPEND 2
  86. #define TG3_DEF_RX_MODE 0
  87. #define TG3_DEF_TX_MODE 0
  88. #define TG3_DEF_MSG_ENABLE \
  89. (NETIF_MSG_DRV | \
  90. NETIF_MSG_PROBE | \
  91. NETIF_MSG_LINK | \
  92. NETIF_MSG_TIMER | \
  93. NETIF_MSG_IFDOWN | \
  94. NETIF_MSG_IFUP | \
  95. NETIF_MSG_RX_ERR | \
  96. NETIF_MSG_TX_ERR)
  97. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  98. /* length of time before we decide the hardware is borked,
  99. * and dev->tx_timeout() should be called to fix the problem
  100. */
  101. #define TG3_TX_TIMEOUT (5 * HZ)
  102. /* hardware minimum and maximum for a single frame's data payload */
  103. #define TG3_MIN_MTU 60
  104. #define TG3_MAX_MTU(tp) \
  105. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  106. /* These numbers seem to be hard coded in the NIC firmware somehow.
  107. * You can't change the ring sizes, but you can change where you place
  108. * them in the NIC onboard memory.
  109. */
  110. #define TG3_RX_STD_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_RING_PENDING 200
  114. #define TG3_RX_JMB_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  118. #define TG3_RSS_INDIR_TBL_SIZE 128
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) 0
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX 4096
  171. #define TG3_RAW_IP_ALIGN 2
  172. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  173. #define FIRMWARE_TG3 "tigon/tg3.bin"
  174. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  175. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  176. static char version[] __devinitdata =
  177. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  178. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  179. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  180. MODULE_LICENSE("GPL");
  181. MODULE_VERSION(DRV_MODULE_VERSION);
  182. MODULE_FIRMWARE(FIRMWARE_TG3);
  183. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  185. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  186. module_param(tg3_debug, int, 0);
  187. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  188. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  269. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  270. {}
  271. };
  272. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  273. static const struct {
  274. const char string[ETH_GSTRING_LEN];
  275. } ethtool_stats_keys[] = {
  276. { "rx_octets" },
  277. { "rx_fragments" },
  278. { "rx_ucast_packets" },
  279. { "rx_mcast_packets" },
  280. { "rx_bcast_packets" },
  281. { "rx_fcs_errors" },
  282. { "rx_align_errors" },
  283. { "rx_xon_pause_rcvd" },
  284. { "rx_xoff_pause_rcvd" },
  285. { "rx_mac_ctrl_rcvd" },
  286. { "rx_xoff_entered" },
  287. { "rx_frame_too_long_errors" },
  288. { "rx_jabbers" },
  289. { "rx_undersize_packets" },
  290. { "rx_in_length_errors" },
  291. { "rx_out_length_errors" },
  292. { "rx_64_or_less_octet_packets" },
  293. { "rx_65_to_127_octet_packets" },
  294. { "rx_128_to_255_octet_packets" },
  295. { "rx_256_to_511_octet_packets" },
  296. { "rx_512_to_1023_octet_packets" },
  297. { "rx_1024_to_1522_octet_packets" },
  298. { "rx_1523_to_2047_octet_packets" },
  299. { "rx_2048_to_4095_octet_packets" },
  300. { "rx_4096_to_8191_octet_packets" },
  301. { "rx_8192_to_9022_octet_packets" },
  302. { "tx_octets" },
  303. { "tx_collisions" },
  304. { "tx_xon_sent" },
  305. { "tx_xoff_sent" },
  306. { "tx_flow_control" },
  307. { "tx_mac_errors" },
  308. { "tx_single_collisions" },
  309. { "tx_mult_collisions" },
  310. { "tx_deferred" },
  311. { "tx_excessive_collisions" },
  312. { "tx_late_collisions" },
  313. { "tx_collide_2times" },
  314. { "tx_collide_3times" },
  315. { "tx_collide_4times" },
  316. { "tx_collide_5times" },
  317. { "tx_collide_6times" },
  318. { "tx_collide_7times" },
  319. { "tx_collide_8times" },
  320. { "tx_collide_9times" },
  321. { "tx_collide_10times" },
  322. { "tx_collide_11times" },
  323. { "tx_collide_12times" },
  324. { "tx_collide_13times" },
  325. { "tx_collide_14times" },
  326. { "tx_collide_15times" },
  327. { "tx_ucast_packets" },
  328. { "tx_mcast_packets" },
  329. { "tx_bcast_packets" },
  330. { "tx_carrier_sense_errors" },
  331. { "tx_discards" },
  332. { "tx_errors" },
  333. { "dma_writeq_full" },
  334. { "dma_write_prioq_full" },
  335. { "rxbds_empty" },
  336. { "rx_discards" },
  337. { "rx_errors" },
  338. { "rx_threshold_hit" },
  339. { "dma_readq_full" },
  340. { "dma_read_prioq_full" },
  341. { "tx_comp_queue_full" },
  342. { "ring_set_send_prod_index" },
  343. { "ring_status_update" },
  344. { "nic_irqs" },
  345. { "nic_avoided_irqs" },
  346. { "nic_tx_threshold_hit" },
  347. { "mbuf_lwm_thresh_hit" },
  348. };
  349. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  350. static const struct {
  351. const char string[ETH_GSTRING_LEN];
  352. } ethtool_test_keys[] = {
  353. { "nvram test (online) " },
  354. { "link test (online) " },
  355. { "register test (offline)" },
  356. { "memory test (offline)" },
  357. { "mac loopback test (offline)" },
  358. { "phy loopback test (offline)" },
  359. { "ext loopback test (offline)" },
  360. { "interrupt test (offline)" },
  361. };
  362. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  363. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. }
  367. static u32 tg3_read32(struct tg3 *tp, u32 off)
  368. {
  369. return readl(tp->regs + off);
  370. }
  371. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. writel(val, tp->aperegs + off);
  374. }
  375. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  376. {
  377. return readl(tp->aperegs + off);
  378. }
  379. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. unsigned long flags;
  382. spin_lock_irqsave(&tp->indirect_lock, flags);
  383. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  385. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  386. }
  387. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. writel(val, tp->regs + off);
  390. readl(tp->regs + off);
  391. }
  392. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  393. {
  394. unsigned long flags;
  395. u32 val;
  396. spin_lock_irqsave(&tp->indirect_lock, flags);
  397. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  398. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  399. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  400. return val;
  401. }
  402. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. unsigned long flags;
  405. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  406. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  407. TG3_64BIT_REG_LOW, val);
  408. return;
  409. }
  410. if (off == TG3_RX_STD_PROD_IDX_REG) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  412. TG3_64BIT_REG_LOW, val);
  413. return;
  414. }
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  418. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  419. /* In indirect mode when disabling interrupts, we also need
  420. * to clear the interrupt bit in the GRC local ctrl register.
  421. */
  422. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  423. (val == 0x1)) {
  424. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  425. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  426. }
  427. }
  428. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  429. {
  430. unsigned long flags;
  431. u32 val;
  432. spin_lock_irqsave(&tp->indirect_lock, flags);
  433. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  434. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. return val;
  437. }
  438. /* usec_wait specifies the wait time in usec when writing to certain registers
  439. * where it is unsafe to read back the register without some delay.
  440. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  441. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  442. */
  443. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  444. {
  445. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  446. /* Non-posted methods */
  447. tp->write32(tp, off, val);
  448. else {
  449. /* Posted method */
  450. tg3_write32(tp, off, val);
  451. if (usec_wait)
  452. udelay(usec_wait);
  453. tp->read32(tp, off);
  454. }
  455. /* Wait again after the read for the posted method to guarantee that
  456. * the wait time is met.
  457. */
  458. if (usec_wait)
  459. udelay(usec_wait);
  460. }
  461. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  462. {
  463. tp->write32_mbox(tp, off, val);
  464. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  465. tp->read32_mbox(tp, off);
  466. }
  467. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. void __iomem *mbox = tp->regs + off;
  470. writel(val, mbox);
  471. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  472. writel(val, mbox);
  473. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  474. readl(mbox);
  475. }
  476. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  477. {
  478. return readl(tp->regs + off + GRCMBOX_BASE);
  479. }
  480. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. writel(val, tp->regs + off + GRCMBOX_BASE);
  483. }
  484. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  485. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  486. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  487. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  488. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  489. #define tw32(reg, val) tp->write32(tp, reg, val)
  490. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  491. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  492. #define tr32(reg) tp->read32(tp, reg)
  493. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  494. {
  495. unsigned long flags;
  496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  497. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  498. return;
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  514. {
  515. unsigned long flags;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  517. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  518. *val = 0;
  519. return;
  520. }
  521. spin_lock_irqsave(&tp->indirect_lock, flags);
  522. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  523. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  524. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  525. /* Always leave this as zero. */
  526. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  527. } else {
  528. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  529. *val = tr32(TG3PCI_MEM_WIN_DATA);
  530. /* Always leave this as zero. */
  531. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  532. }
  533. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  534. }
  535. static void tg3_ape_lock_init(struct tg3 *tp)
  536. {
  537. int i;
  538. u32 regbase, bit;
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  540. regbase = TG3_APE_LOCK_GRANT;
  541. else
  542. regbase = TG3_APE_PER_LOCK_GRANT;
  543. /* Make sure the driver hasn't any stale locks. */
  544. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  545. switch (i) {
  546. case TG3_APE_LOCK_PHY0:
  547. case TG3_APE_LOCK_PHY1:
  548. case TG3_APE_LOCK_PHY2:
  549. case TG3_APE_LOCK_PHY3:
  550. bit = APE_LOCK_GRANT_DRIVER;
  551. break;
  552. default:
  553. if (!tp->pci_fn)
  554. bit = APE_LOCK_GRANT_DRIVER;
  555. else
  556. bit = 1 << tp->pci_fn;
  557. }
  558. tg3_ape_write32(tp, regbase + 4 * i, bit);
  559. }
  560. }
  561. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  562. {
  563. int i, off;
  564. int ret = 0;
  565. u32 status, req, gnt, bit;
  566. if (!tg3_flag(tp, ENABLE_APE))
  567. return 0;
  568. switch (locknum) {
  569. case TG3_APE_LOCK_GPIO:
  570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  571. return 0;
  572. case TG3_APE_LOCK_GRC:
  573. case TG3_APE_LOCK_MEM:
  574. if (!tp->pci_fn)
  575. bit = APE_LOCK_REQ_DRIVER;
  576. else
  577. bit = 1 << tp->pci_fn;
  578. break;
  579. default:
  580. return -EINVAL;
  581. }
  582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  583. req = TG3_APE_LOCK_REQ;
  584. gnt = TG3_APE_LOCK_GRANT;
  585. } else {
  586. req = TG3_APE_PER_LOCK_REQ;
  587. gnt = TG3_APE_PER_LOCK_GRANT;
  588. }
  589. off = 4 * locknum;
  590. tg3_ape_write32(tp, req + off, bit);
  591. /* Wait for up to 1 millisecond to acquire lock. */
  592. for (i = 0; i < 100; i++) {
  593. status = tg3_ape_read32(tp, gnt + off);
  594. if (status == bit)
  595. break;
  596. udelay(10);
  597. }
  598. if (status != bit) {
  599. /* Revoke the lock request. */
  600. tg3_ape_write32(tp, gnt + off, bit);
  601. ret = -EBUSY;
  602. }
  603. return ret;
  604. }
  605. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  606. {
  607. u32 gnt, bit;
  608. if (!tg3_flag(tp, ENABLE_APE))
  609. return;
  610. switch (locknum) {
  611. case TG3_APE_LOCK_GPIO:
  612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  613. return;
  614. case TG3_APE_LOCK_GRC:
  615. case TG3_APE_LOCK_MEM:
  616. if (!tp->pci_fn)
  617. bit = APE_LOCK_GRANT_DRIVER;
  618. else
  619. bit = 1 << tp->pci_fn;
  620. break;
  621. default:
  622. return;
  623. }
  624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  625. gnt = TG3_APE_LOCK_GRANT;
  626. else
  627. gnt = TG3_APE_PER_LOCK_GRANT;
  628. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  629. }
  630. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  631. {
  632. int i;
  633. u32 apedata;
  634. /* NCSI does not support APE events */
  635. if (tg3_flag(tp, APE_HAS_NCSI))
  636. return;
  637. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  638. if (apedata != APE_SEG_SIG_MAGIC)
  639. return;
  640. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  641. if (!(apedata & APE_FW_STATUS_READY))
  642. return;
  643. /* Wait for up to 1 millisecond for APE to service previous event. */
  644. for (i = 0; i < 10; i++) {
  645. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  646. return;
  647. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  648. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  649. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  650. event | APE_EVENT_STATUS_EVENT_PENDING);
  651. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  652. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  653. break;
  654. udelay(100);
  655. }
  656. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  657. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  658. }
  659. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  660. {
  661. u32 event;
  662. u32 apedata;
  663. if (!tg3_flag(tp, ENABLE_APE))
  664. return;
  665. switch (kind) {
  666. case RESET_KIND_INIT:
  667. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  668. APE_HOST_SEG_SIG_MAGIC);
  669. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  670. APE_HOST_SEG_LEN_MAGIC);
  671. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  672. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  673. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  674. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  675. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  676. APE_HOST_BEHAV_NO_PHYLOCK);
  677. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  678. TG3_APE_HOST_DRVR_STATE_START);
  679. event = APE_EVENT_STATUS_STATE_START;
  680. break;
  681. case RESET_KIND_SHUTDOWN:
  682. /* With the interface we are currently using,
  683. * APE does not track driver state. Wiping
  684. * out the HOST SEGMENT SIGNATURE forces
  685. * the APE to assume OS absent status.
  686. */
  687. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  688. if (device_may_wakeup(&tp->pdev->dev) &&
  689. tg3_flag(tp, WOL_ENABLE)) {
  690. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  691. TG3_APE_HOST_WOL_SPEED_AUTO);
  692. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  693. } else
  694. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  695. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  696. event = APE_EVENT_STATUS_STATE_UNLOAD;
  697. break;
  698. case RESET_KIND_SUSPEND:
  699. event = APE_EVENT_STATUS_STATE_SUSPEND;
  700. break;
  701. default:
  702. return;
  703. }
  704. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  705. tg3_ape_send_event(tp, event);
  706. }
  707. static void tg3_disable_ints(struct tg3 *tp)
  708. {
  709. int i;
  710. tw32(TG3PCI_MISC_HOST_CTRL,
  711. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  712. for (i = 0; i < tp->irq_max; i++)
  713. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  714. }
  715. static void tg3_enable_ints(struct tg3 *tp)
  716. {
  717. int i;
  718. tp->irq_sync = 0;
  719. wmb();
  720. tw32(TG3PCI_MISC_HOST_CTRL,
  721. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  722. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  723. for (i = 0; i < tp->irq_cnt; i++) {
  724. struct tg3_napi *tnapi = &tp->napi[i];
  725. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  726. if (tg3_flag(tp, 1SHOT_MSI))
  727. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  728. tp->coal_now |= tnapi->coal_now;
  729. }
  730. /* Force an initial interrupt */
  731. if (!tg3_flag(tp, TAGGED_STATUS) &&
  732. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  733. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  734. else
  735. tw32(HOSTCC_MODE, tp->coal_now);
  736. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  737. }
  738. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  739. {
  740. struct tg3 *tp = tnapi->tp;
  741. struct tg3_hw_status *sblk = tnapi->hw_status;
  742. unsigned int work_exists = 0;
  743. /* check for phy events */
  744. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  745. if (sblk->status & SD_STATUS_LINK_CHG)
  746. work_exists = 1;
  747. }
  748. /* check for RX/TX work to do */
  749. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  750. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  751. work_exists = 1;
  752. return work_exists;
  753. }
  754. /* tg3_int_reenable
  755. * similar to tg3_enable_ints, but it accurately determines whether there
  756. * is new work pending and can return without flushing the PIO write
  757. * which reenables interrupts
  758. */
  759. static void tg3_int_reenable(struct tg3_napi *tnapi)
  760. {
  761. struct tg3 *tp = tnapi->tp;
  762. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  763. mmiowb();
  764. /* When doing tagged status, this work check is unnecessary.
  765. * The last_tag we write above tells the chip which piece of
  766. * work we've completed.
  767. */
  768. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  769. tw32(HOSTCC_MODE, tp->coalesce_mode |
  770. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  771. }
  772. static void tg3_switch_clocks(struct tg3 *tp)
  773. {
  774. u32 clock_ctrl;
  775. u32 orig_clock_ctrl;
  776. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  777. return;
  778. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  779. orig_clock_ctrl = clock_ctrl;
  780. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  781. CLOCK_CTRL_CLKRUN_OENABLE |
  782. 0x1f);
  783. tp->pci_clock_ctrl = clock_ctrl;
  784. if (tg3_flag(tp, 5705_PLUS)) {
  785. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  786. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  787. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  788. }
  789. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  790. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  791. clock_ctrl |
  792. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  793. 40);
  794. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  795. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  796. 40);
  797. }
  798. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  799. }
  800. #define PHY_BUSY_LOOPS 5000
  801. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  802. {
  803. u32 frame_val;
  804. unsigned int loops;
  805. int ret;
  806. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  807. tw32_f(MAC_MI_MODE,
  808. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  809. udelay(80);
  810. }
  811. *val = 0x0;
  812. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  813. MI_COM_PHY_ADDR_MASK);
  814. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  815. MI_COM_REG_ADDR_MASK);
  816. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  817. tw32_f(MAC_MI_COM, frame_val);
  818. loops = PHY_BUSY_LOOPS;
  819. while (loops != 0) {
  820. udelay(10);
  821. frame_val = tr32(MAC_MI_COM);
  822. if ((frame_val & MI_COM_BUSY) == 0) {
  823. udelay(5);
  824. frame_val = tr32(MAC_MI_COM);
  825. break;
  826. }
  827. loops -= 1;
  828. }
  829. ret = -EBUSY;
  830. if (loops != 0) {
  831. *val = frame_val & MI_COM_DATA_MASK;
  832. ret = 0;
  833. }
  834. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  835. tw32_f(MAC_MI_MODE, tp->mi_mode);
  836. udelay(80);
  837. }
  838. return ret;
  839. }
  840. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  841. {
  842. u32 frame_val;
  843. unsigned int loops;
  844. int ret;
  845. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  846. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  847. return 0;
  848. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  849. tw32_f(MAC_MI_MODE,
  850. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  851. udelay(80);
  852. }
  853. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  854. MI_COM_PHY_ADDR_MASK);
  855. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  856. MI_COM_REG_ADDR_MASK);
  857. frame_val |= (val & MI_COM_DATA_MASK);
  858. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  859. tw32_f(MAC_MI_COM, frame_val);
  860. loops = PHY_BUSY_LOOPS;
  861. while (loops != 0) {
  862. udelay(10);
  863. frame_val = tr32(MAC_MI_COM);
  864. if ((frame_val & MI_COM_BUSY) == 0) {
  865. udelay(5);
  866. frame_val = tr32(MAC_MI_COM);
  867. break;
  868. }
  869. loops -= 1;
  870. }
  871. ret = -EBUSY;
  872. if (loops != 0)
  873. ret = 0;
  874. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. }
  878. return ret;
  879. }
  880. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  881. {
  882. int err;
  883. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  884. if (err)
  885. goto done;
  886. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  887. if (err)
  888. goto done;
  889. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  890. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  891. if (err)
  892. goto done;
  893. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  894. done:
  895. return err;
  896. }
  897. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  898. {
  899. int err;
  900. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  901. if (err)
  902. goto done;
  903. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  904. if (err)
  905. goto done;
  906. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  907. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  908. if (err)
  909. goto done;
  910. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  911. done:
  912. return err;
  913. }
  914. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  915. {
  916. int err;
  917. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  918. if (!err)
  919. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  920. return err;
  921. }
  922. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  923. {
  924. int err;
  925. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  926. if (!err)
  927. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  928. return err;
  929. }
  930. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  931. {
  932. int err;
  933. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  934. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  935. MII_TG3_AUXCTL_SHDWSEL_MISC);
  936. if (!err)
  937. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  938. return err;
  939. }
  940. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  941. {
  942. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  943. set |= MII_TG3_AUXCTL_MISC_WREN;
  944. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  945. }
  946. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  947. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  948. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  949. MII_TG3_AUXCTL_ACTL_TX_6DB)
  950. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  951. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  952. MII_TG3_AUXCTL_ACTL_TX_6DB);
  953. static int tg3_bmcr_reset(struct tg3 *tp)
  954. {
  955. u32 phy_control;
  956. int limit, err;
  957. /* OK, reset it, and poll the BMCR_RESET bit until it
  958. * clears or we time out.
  959. */
  960. phy_control = BMCR_RESET;
  961. err = tg3_writephy(tp, MII_BMCR, phy_control);
  962. if (err != 0)
  963. return -EBUSY;
  964. limit = 5000;
  965. while (limit--) {
  966. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  967. if (err != 0)
  968. return -EBUSY;
  969. if ((phy_control & BMCR_RESET) == 0) {
  970. udelay(40);
  971. break;
  972. }
  973. udelay(10);
  974. }
  975. if (limit < 0)
  976. return -EBUSY;
  977. return 0;
  978. }
  979. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  980. {
  981. struct tg3 *tp = bp->priv;
  982. u32 val;
  983. spin_lock_bh(&tp->lock);
  984. if (tg3_readphy(tp, reg, &val))
  985. val = -EIO;
  986. spin_unlock_bh(&tp->lock);
  987. return val;
  988. }
  989. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  990. {
  991. struct tg3 *tp = bp->priv;
  992. u32 ret = 0;
  993. spin_lock_bh(&tp->lock);
  994. if (tg3_writephy(tp, reg, val))
  995. ret = -EIO;
  996. spin_unlock_bh(&tp->lock);
  997. return ret;
  998. }
  999. static int tg3_mdio_reset(struct mii_bus *bp)
  1000. {
  1001. return 0;
  1002. }
  1003. static void tg3_mdio_config_5785(struct tg3 *tp)
  1004. {
  1005. u32 val;
  1006. struct phy_device *phydev;
  1007. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1008. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1009. case PHY_ID_BCM50610:
  1010. case PHY_ID_BCM50610M:
  1011. val = MAC_PHYCFG2_50610_LED_MODES;
  1012. break;
  1013. case PHY_ID_BCMAC131:
  1014. val = MAC_PHYCFG2_AC131_LED_MODES;
  1015. break;
  1016. case PHY_ID_RTL8211C:
  1017. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1018. break;
  1019. case PHY_ID_RTL8201E:
  1020. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1021. break;
  1022. default:
  1023. return;
  1024. }
  1025. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1026. tw32(MAC_PHYCFG2, val);
  1027. val = tr32(MAC_PHYCFG1);
  1028. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1029. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1030. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1031. tw32(MAC_PHYCFG1, val);
  1032. return;
  1033. }
  1034. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1035. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1036. MAC_PHYCFG2_FMODE_MASK_MASK |
  1037. MAC_PHYCFG2_GMODE_MASK_MASK |
  1038. MAC_PHYCFG2_ACT_MASK_MASK |
  1039. MAC_PHYCFG2_QUAL_MASK_MASK |
  1040. MAC_PHYCFG2_INBAND_ENABLE;
  1041. tw32(MAC_PHYCFG2, val);
  1042. val = tr32(MAC_PHYCFG1);
  1043. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1044. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1045. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1046. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1047. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1048. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1049. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1050. }
  1051. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1052. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1053. tw32(MAC_PHYCFG1, val);
  1054. val = tr32(MAC_EXT_RGMII_MODE);
  1055. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1056. MAC_RGMII_MODE_RX_QUALITY |
  1057. MAC_RGMII_MODE_RX_ACTIVITY |
  1058. MAC_RGMII_MODE_RX_ENG_DET |
  1059. MAC_RGMII_MODE_TX_ENABLE |
  1060. MAC_RGMII_MODE_TX_LOWPWR |
  1061. MAC_RGMII_MODE_TX_RESET);
  1062. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1063. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1064. val |= MAC_RGMII_MODE_RX_INT_B |
  1065. MAC_RGMII_MODE_RX_QUALITY |
  1066. MAC_RGMII_MODE_RX_ACTIVITY |
  1067. MAC_RGMII_MODE_RX_ENG_DET;
  1068. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1069. val |= MAC_RGMII_MODE_TX_ENABLE |
  1070. MAC_RGMII_MODE_TX_LOWPWR |
  1071. MAC_RGMII_MODE_TX_RESET;
  1072. }
  1073. tw32(MAC_EXT_RGMII_MODE, val);
  1074. }
  1075. static void tg3_mdio_start(struct tg3 *tp)
  1076. {
  1077. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1078. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1079. udelay(80);
  1080. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1082. tg3_mdio_config_5785(tp);
  1083. }
  1084. static int tg3_mdio_init(struct tg3 *tp)
  1085. {
  1086. int i;
  1087. u32 reg;
  1088. struct phy_device *phydev;
  1089. if (tg3_flag(tp, 5717_PLUS)) {
  1090. u32 is_serdes;
  1091. tp->phy_addr = tp->pci_fn + 1;
  1092. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1093. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1094. else
  1095. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1096. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1097. if (is_serdes)
  1098. tp->phy_addr += 7;
  1099. } else
  1100. tp->phy_addr = TG3_PHY_MII_ADDR;
  1101. tg3_mdio_start(tp);
  1102. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1103. return 0;
  1104. tp->mdio_bus = mdiobus_alloc();
  1105. if (tp->mdio_bus == NULL)
  1106. return -ENOMEM;
  1107. tp->mdio_bus->name = "tg3 mdio bus";
  1108. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1109. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1110. tp->mdio_bus->priv = tp;
  1111. tp->mdio_bus->parent = &tp->pdev->dev;
  1112. tp->mdio_bus->read = &tg3_mdio_read;
  1113. tp->mdio_bus->write = &tg3_mdio_write;
  1114. tp->mdio_bus->reset = &tg3_mdio_reset;
  1115. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1116. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1117. for (i = 0; i < PHY_MAX_ADDR; i++)
  1118. tp->mdio_bus->irq[i] = PHY_POLL;
  1119. /* The bus registration will look for all the PHYs on the mdio bus.
  1120. * Unfortunately, it does not ensure the PHY is powered up before
  1121. * accessing the PHY ID registers. A chip reset is the
  1122. * quickest way to bring the device back to an operational state..
  1123. */
  1124. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1125. tg3_bmcr_reset(tp);
  1126. i = mdiobus_register(tp->mdio_bus);
  1127. if (i) {
  1128. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1129. mdiobus_free(tp->mdio_bus);
  1130. return i;
  1131. }
  1132. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1133. if (!phydev || !phydev->drv) {
  1134. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1135. mdiobus_unregister(tp->mdio_bus);
  1136. mdiobus_free(tp->mdio_bus);
  1137. return -ENODEV;
  1138. }
  1139. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1140. case PHY_ID_BCM57780:
  1141. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1142. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1143. break;
  1144. case PHY_ID_BCM50610:
  1145. case PHY_ID_BCM50610M:
  1146. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1147. PHY_BRCM_RX_REFCLK_UNUSED |
  1148. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1149. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1150. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1151. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1152. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1153. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1154. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1155. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1156. /* fallthru */
  1157. case PHY_ID_RTL8211C:
  1158. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1159. break;
  1160. case PHY_ID_RTL8201E:
  1161. case PHY_ID_BCMAC131:
  1162. phydev->interface = PHY_INTERFACE_MODE_MII;
  1163. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1164. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1165. break;
  1166. }
  1167. tg3_flag_set(tp, MDIOBUS_INITED);
  1168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1169. tg3_mdio_config_5785(tp);
  1170. return 0;
  1171. }
  1172. static void tg3_mdio_fini(struct tg3 *tp)
  1173. {
  1174. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1175. tg3_flag_clear(tp, MDIOBUS_INITED);
  1176. mdiobus_unregister(tp->mdio_bus);
  1177. mdiobus_free(tp->mdio_bus);
  1178. }
  1179. }
  1180. /* tp->lock is held. */
  1181. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1182. {
  1183. u32 val;
  1184. val = tr32(GRC_RX_CPU_EVENT);
  1185. val |= GRC_RX_CPU_DRIVER_EVENT;
  1186. tw32_f(GRC_RX_CPU_EVENT, val);
  1187. tp->last_event_jiffies = jiffies;
  1188. }
  1189. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1190. /* tp->lock is held. */
  1191. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1192. {
  1193. int i;
  1194. unsigned int delay_cnt;
  1195. long time_remain;
  1196. /* If enough time has passed, no wait is necessary. */
  1197. time_remain = (long)(tp->last_event_jiffies + 1 +
  1198. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1199. (long)jiffies;
  1200. if (time_remain < 0)
  1201. return;
  1202. /* Check if we can shorten the wait time. */
  1203. delay_cnt = jiffies_to_usecs(time_remain);
  1204. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1205. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1206. delay_cnt = (delay_cnt >> 3) + 1;
  1207. for (i = 0; i < delay_cnt; i++) {
  1208. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1209. break;
  1210. udelay(8);
  1211. }
  1212. }
  1213. /* tp->lock is held. */
  1214. static void tg3_ump_link_report(struct tg3 *tp)
  1215. {
  1216. u32 reg;
  1217. u32 val;
  1218. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1219. return;
  1220. tg3_wait_for_event_ack(tp);
  1221. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1222. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1223. val = 0;
  1224. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1225. val = reg << 16;
  1226. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1227. val |= (reg & 0xffff);
  1228. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1229. val = 0;
  1230. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1231. val = reg << 16;
  1232. if (!tg3_readphy(tp, MII_LPA, &reg))
  1233. val |= (reg & 0xffff);
  1234. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1235. val = 0;
  1236. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1237. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1238. val = reg << 16;
  1239. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1240. val |= (reg & 0xffff);
  1241. }
  1242. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1243. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1244. val = reg << 16;
  1245. else
  1246. val = 0;
  1247. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1248. tg3_generate_fw_event(tp);
  1249. }
  1250. /* tp->lock is held. */
  1251. static void tg3_stop_fw(struct tg3 *tp)
  1252. {
  1253. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1254. /* Wait for RX cpu to ACK the previous event. */
  1255. tg3_wait_for_event_ack(tp);
  1256. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1257. tg3_generate_fw_event(tp);
  1258. /* Wait for RX cpu to ACK this event. */
  1259. tg3_wait_for_event_ack(tp);
  1260. }
  1261. }
  1262. /* tp->lock is held. */
  1263. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1264. {
  1265. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1266. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1267. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1268. switch (kind) {
  1269. case RESET_KIND_INIT:
  1270. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1271. DRV_STATE_START);
  1272. break;
  1273. case RESET_KIND_SHUTDOWN:
  1274. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1275. DRV_STATE_UNLOAD);
  1276. break;
  1277. case RESET_KIND_SUSPEND:
  1278. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1279. DRV_STATE_SUSPEND);
  1280. break;
  1281. default:
  1282. break;
  1283. }
  1284. }
  1285. if (kind == RESET_KIND_INIT ||
  1286. kind == RESET_KIND_SUSPEND)
  1287. tg3_ape_driver_state_change(tp, kind);
  1288. }
  1289. /* tp->lock is held. */
  1290. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1291. {
  1292. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1293. switch (kind) {
  1294. case RESET_KIND_INIT:
  1295. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1296. DRV_STATE_START_DONE);
  1297. break;
  1298. case RESET_KIND_SHUTDOWN:
  1299. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1300. DRV_STATE_UNLOAD_DONE);
  1301. break;
  1302. default:
  1303. break;
  1304. }
  1305. }
  1306. if (kind == RESET_KIND_SHUTDOWN)
  1307. tg3_ape_driver_state_change(tp, kind);
  1308. }
  1309. /* tp->lock is held. */
  1310. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1311. {
  1312. if (tg3_flag(tp, ENABLE_ASF)) {
  1313. switch (kind) {
  1314. case RESET_KIND_INIT:
  1315. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1316. DRV_STATE_START);
  1317. break;
  1318. case RESET_KIND_SHUTDOWN:
  1319. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1320. DRV_STATE_UNLOAD);
  1321. break;
  1322. case RESET_KIND_SUSPEND:
  1323. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1324. DRV_STATE_SUSPEND);
  1325. break;
  1326. default:
  1327. break;
  1328. }
  1329. }
  1330. }
  1331. static int tg3_poll_fw(struct tg3 *tp)
  1332. {
  1333. int i;
  1334. u32 val;
  1335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1336. /* Wait up to 20ms for init done. */
  1337. for (i = 0; i < 200; i++) {
  1338. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1339. return 0;
  1340. udelay(100);
  1341. }
  1342. return -ENODEV;
  1343. }
  1344. /* Wait for firmware initialization to complete. */
  1345. for (i = 0; i < 100000; i++) {
  1346. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1347. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1348. break;
  1349. udelay(10);
  1350. }
  1351. /* Chip might not be fitted with firmware. Some Sun onboard
  1352. * parts are configured like that. So don't signal the timeout
  1353. * of the above loop as an error, but do report the lack of
  1354. * running firmware once.
  1355. */
  1356. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1357. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1358. netdev_info(tp->dev, "No firmware running\n");
  1359. }
  1360. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1361. /* The 57765 A0 needs a little more
  1362. * time to do some important work.
  1363. */
  1364. mdelay(10);
  1365. }
  1366. return 0;
  1367. }
  1368. static void tg3_link_report(struct tg3 *tp)
  1369. {
  1370. if (!netif_carrier_ok(tp->dev)) {
  1371. netif_info(tp, link, tp->dev, "Link is down\n");
  1372. tg3_ump_link_report(tp);
  1373. } else if (netif_msg_link(tp)) {
  1374. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1375. (tp->link_config.active_speed == SPEED_1000 ?
  1376. 1000 :
  1377. (tp->link_config.active_speed == SPEED_100 ?
  1378. 100 : 10)),
  1379. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1380. "full" : "half"));
  1381. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1382. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1383. "on" : "off",
  1384. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1385. "on" : "off");
  1386. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1387. netdev_info(tp->dev, "EEE is %s\n",
  1388. tp->setlpicnt ? "enabled" : "disabled");
  1389. tg3_ump_link_report(tp);
  1390. }
  1391. }
  1392. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1393. {
  1394. u16 miireg;
  1395. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1396. miireg = ADVERTISE_PAUSE_CAP;
  1397. else if (flow_ctrl & FLOW_CTRL_TX)
  1398. miireg = ADVERTISE_PAUSE_ASYM;
  1399. else if (flow_ctrl & FLOW_CTRL_RX)
  1400. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1401. else
  1402. miireg = 0;
  1403. return miireg;
  1404. }
  1405. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1406. {
  1407. u16 miireg;
  1408. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1409. miireg = ADVERTISE_1000XPAUSE;
  1410. else if (flow_ctrl & FLOW_CTRL_TX)
  1411. miireg = ADVERTISE_1000XPSE_ASYM;
  1412. else if (flow_ctrl & FLOW_CTRL_RX)
  1413. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1414. else
  1415. miireg = 0;
  1416. return miireg;
  1417. }
  1418. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1419. {
  1420. u8 cap = 0;
  1421. if (lcladv & ADVERTISE_1000XPAUSE) {
  1422. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1423. if (rmtadv & LPA_1000XPAUSE)
  1424. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1425. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1426. cap = FLOW_CTRL_RX;
  1427. } else {
  1428. if (rmtadv & LPA_1000XPAUSE)
  1429. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1430. }
  1431. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1432. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1433. cap = FLOW_CTRL_TX;
  1434. }
  1435. return cap;
  1436. }
  1437. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1438. {
  1439. u8 autoneg;
  1440. u8 flowctrl = 0;
  1441. u32 old_rx_mode = tp->rx_mode;
  1442. u32 old_tx_mode = tp->tx_mode;
  1443. if (tg3_flag(tp, USE_PHYLIB))
  1444. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1445. else
  1446. autoneg = tp->link_config.autoneg;
  1447. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1448. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1449. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1450. else
  1451. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1452. } else
  1453. flowctrl = tp->link_config.flowctrl;
  1454. tp->link_config.active_flowctrl = flowctrl;
  1455. if (flowctrl & FLOW_CTRL_RX)
  1456. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1457. else
  1458. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1459. if (old_rx_mode != tp->rx_mode)
  1460. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1461. if (flowctrl & FLOW_CTRL_TX)
  1462. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1463. else
  1464. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1465. if (old_tx_mode != tp->tx_mode)
  1466. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1467. }
  1468. static void tg3_adjust_link(struct net_device *dev)
  1469. {
  1470. u8 oldflowctrl, linkmesg = 0;
  1471. u32 mac_mode, lcl_adv, rmt_adv;
  1472. struct tg3 *tp = netdev_priv(dev);
  1473. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1474. spin_lock_bh(&tp->lock);
  1475. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1476. MAC_MODE_HALF_DUPLEX);
  1477. oldflowctrl = tp->link_config.active_flowctrl;
  1478. if (phydev->link) {
  1479. lcl_adv = 0;
  1480. rmt_adv = 0;
  1481. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1482. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1483. else if (phydev->speed == SPEED_1000 ||
  1484. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1485. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1486. else
  1487. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1488. if (phydev->duplex == DUPLEX_HALF)
  1489. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1490. else {
  1491. lcl_adv = tg3_advert_flowctrl_1000T(
  1492. tp->link_config.flowctrl);
  1493. if (phydev->pause)
  1494. rmt_adv = LPA_PAUSE_CAP;
  1495. if (phydev->asym_pause)
  1496. rmt_adv |= LPA_PAUSE_ASYM;
  1497. }
  1498. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1499. } else
  1500. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1501. if (mac_mode != tp->mac_mode) {
  1502. tp->mac_mode = mac_mode;
  1503. tw32_f(MAC_MODE, tp->mac_mode);
  1504. udelay(40);
  1505. }
  1506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1507. if (phydev->speed == SPEED_10)
  1508. tw32(MAC_MI_STAT,
  1509. MAC_MI_STAT_10MBPS_MODE |
  1510. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1511. else
  1512. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1513. }
  1514. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1515. tw32(MAC_TX_LENGTHS,
  1516. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1517. (6 << TX_LENGTHS_IPG_SHIFT) |
  1518. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1519. else
  1520. tw32(MAC_TX_LENGTHS,
  1521. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1522. (6 << TX_LENGTHS_IPG_SHIFT) |
  1523. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1524. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1525. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1526. phydev->speed != tp->link_config.active_speed ||
  1527. phydev->duplex != tp->link_config.active_duplex ||
  1528. oldflowctrl != tp->link_config.active_flowctrl)
  1529. linkmesg = 1;
  1530. tp->link_config.active_speed = phydev->speed;
  1531. tp->link_config.active_duplex = phydev->duplex;
  1532. spin_unlock_bh(&tp->lock);
  1533. if (linkmesg)
  1534. tg3_link_report(tp);
  1535. }
  1536. static int tg3_phy_init(struct tg3 *tp)
  1537. {
  1538. struct phy_device *phydev;
  1539. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1540. return 0;
  1541. /* Bring the PHY back to a known state. */
  1542. tg3_bmcr_reset(tp);
  1543. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1544. /* Attach the MAC to the PHY. */
  1545. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1546. phydev->dev_flags, phydev->interface);
  1547. if (IS_ERR(phydev)) {
  1548. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1549. return PTR_ERR(phydev);
  1550. }
  1551. /* Mask with MAC supported features. */
  1552. switch (phydev->interface) {
  1553. case PHY_INTERFACE_MODE_GMII:
  1554. case PHY_INTERFACE_MODE_RGMII:
  1555. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1556. phydev->supported &= (PHY_GBIT_FEATURES |
  1557. SUPPORTED_Pause |
  1558. SUPPORTED_Asym_Pause);
  1559. break;
  1560. }
  1561. /* fallthru */
  1562. case PHY_INTERFACE_MODE_MII:
  1563. phydev->supported &= (PHY_BASIC_FEATURES |
  1564. SUPPORTED_Pause |
  1565. SUPPORTED_Asym_Pause);
  1566. break;
  1567. default:
  1568. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1569. return -EINVAL;
  1570. }
  1571. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1572. phydev->advertising = phydev->supported;
  1573. return 0;
  1574. }
  1575. static void tg3_phy_start(struct tg3 *tp)
  1576. {
  1577. struct phy_device *phydev;
  1578. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1579. return;
  1580. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1581. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1582. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1583. phydev->speed = tp->link_config.orig_speed;
  1584. phydev->duplex = tp->link_config.orig_duplex;
  1585. phydev->autoneg = tp->link_config.orig_autoneg;
  1586. phydev->advertising = tp->link_config.orig_advertising;
  1587. }
  1588. phy_start(phydev);
  1589. phy_start_aneg(phydev);
  1590. }
  1591. static void tg3_phy_stop(struct tg3 *tp)
  1592. {
  1593. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1594. return;
  1595. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1596. }
  1597. static void tg3_phy_fini(struct tg3 *tp)
  1598. {
  1599. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1600. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1601. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1602. }
  1603. }
  1604. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1605. {
  1606. int err;
  1607. u32 val;
  1608. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1609. return 0;
  1610. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1611. /* Cannot do read-modify-write on 5401 */
  1612. err = tg3_phy_auxctl_write(tp,
  1613. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1614. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1615. 0x4c20);
  1616. goto done;
  1617. }
  1618. err = tg3_phy_auxctl_read(tp,
  1619. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1620. if (err)
  1621. return err;
  1622. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1623. err = tg3_phy_auxctl_write(tp,
  1624. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1625. done:
  1626. return err;
  1627. }
  1628. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1629. {
  1630. u32 phytest;
  1631. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1632. u32 phy;
  1633. tg3_writephy(tp, MII_TG3_FET_TEST,
  1634. phytest | MII_TG3_FET_SHADOW_EN);
  1635. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1636. if (enable)
  1637. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1638. else
  1639. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1640. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1641. }
  1642. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1643. }
  1644. }
  1645. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1646. {
  1647. u32 reg;
  1648. if (!tg3_flag(tp, 5705_PLUS) ||
  1649. (tg3_flag(tp, 5717_PLUS) &&
  1650. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1651. return;
  1652. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1653. tg3_phy_fet_toggle_apd(tp, enable);
  1654. return;
  1655. }
  1656. reg = MII_TG3_MISC_SHDW_WREN |
  1657. MII_TG3_MISC_SHDW_SCR5_SEL |
  1658. MII_TG3_MISC_SHDW_SCR5_LPED |
  1659. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1660. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1661. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1662. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1663. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1664. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1665. reg = MII_TG3_MISC_SHDW_WREN |
  1666. MII_TG3_MISC_SHDW_APD_SEL |
  1667. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1668. if (enable)
  1669. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1670. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1671. }
  1672. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1673. {
  1674. u32 phy;
  1675. if (!tg3_flag(tp, 5705_PLUS) ||
  1676. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1677. return;
  1678. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1679. u32 ephy;
  1680. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1681. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1682. tg3_writephy(tp, MII_TG3_FET_TEST,
  1683. ephy | MII_TG3_FET_SHADOW_EN);
  1684. if (!tg3_readphy(tp, reg, &phy)) {
  1685. if (enable)
  1686. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1687. else
  1688. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1689. tg3_writephy(tp, reg, phy);
  1690. }
  1691. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1692. }
  1693. } else {
  1694. int ret;
  1695. ret = tg3_phy_auxctl_read(tp,
  1696. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1697. if (!ret) {
  1698. if (enable)
  1699. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1700. else
  1701. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1702. tg3_phy_auxctl_write(tp,
  1703. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1704. }
  1705. }
  1706. }
  1707. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1708. {
  1709. int ret;
  1710. u32 val;
  1711. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1712. return;
  1713. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1714. if (!ret)
  1715. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1716. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1717. }
  1718. static void tg3_phy_apply_otp(struct tg3 *tp)
  1719. {
  1720. u32 otp, phy;
  1721. if (!tp->phy_otp)
  1722. return;
  1723. otp = tp->phy_otp;
  1724. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1725. return;
  1726. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1727. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1728. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1729. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1730. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1731. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1732. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1733. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1734. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1735. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1736. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1737. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1738. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1739. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1740. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1741. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1742. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1743. }
  1744. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1745. {
  1746. u32 val;
  1747. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1748. return;
  1749. tp->setlpicnt = 0;
  1750. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1751. current_link_up == 1 &&
  1752. tp->link_config.active_duplex == DUPLEX_FULL &&
  1753. (tp->link_config.active_speed == SPEED_100 ||
  1754. tp->link_config.active_speed == SPEED_1000)) {
  1755. u32 eeectl;
  1756. if (tp->link_config.active_speed == SPEED_1000)
  1757. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1758. else
  1759. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1760. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1761. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1762. TG3_CL45_D7_EEERES_STAT, &val);
  1763. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1764. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1765. tp->setlpicnt = 2;
  1766. }
  1767. if (!tp->setlpicnt) {
  1768. if (current_link_up == 1 &&
  1769. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1770. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1771. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1772. }
  1773. val = tr32(TG3_CPMU_EEE_MODE);
  1774. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1775. }
  1776. }
  1777. static void tg3_phy_eee_enable(struct tg3 *tp)
  1778. {
  1779. u32 val;
  1780. if (tp->link_config.active_speed == SPEED_1000 &&
  1781. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1784. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1785. val = MII_TG3_DSP_TAP26_ALNOKO |
  1786. MII_TG3_DSP_TAP26_RMRXSTO;
  1787. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1788. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1789. }
  1790. val = tr32(TG3_CPMU_EEE_MODE);
  1791. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1792. }
  1793. static int tg3_wait_macro_done(struct tg3 *tp)
  1794. {
  1795. int limit = 100;
  1796. while (limit--) {
  1797. u32 tmp32;
  1798. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1799. if ((tmp32 & 0x1000) == 0)
  1800. break;
  1801. }
  1802. }
  1803. if (limit < 0)
  1804. return -EBUSY;
  1805. return 0;
  1806. }
  1807. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1808. {
  1809. static const u32 test_pat[4][6] = {
  1810. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1811. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1812. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1813. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1814. };
  1815. int chan;
  1816. for (chan = 0; chan < 4; chan++) {
  1817. int i;
  1818. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1819. (chan * 0x2000) | 0x0200);
  1820. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1821. for (i = 0; i < 6; i++)
  1822. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1823. test_pat[chan][i]);
  1824. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1825. if (tg3_wait_macro_done(tp)) {
  1826. *resetp = 1;
  1827. return -EBUSY;
  1828. }
  1829. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1830. (chan * 0x2000) | 0x0200);
  1831. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1832. if (tg3_wait_macro_done(tp)) {
  1833. *resetp = 1;
  1834. return -EBUSY;
  1835. }
  1836. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1837. if (tg3_wait_macro_done(tp)) {
  1838. *resetp = 1;
  1839. return -EBUSY;
  1840. }
  1841. for (i = 0; i < 6; i += 2) {
  1842. u32 low, high;
  1843. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1844. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1845. tg3_wait_macro_done(tp)) {
  1846. *resetp = 1;
  1847. return -EBUSY;
  1848. }
  1849. low &= 0x7fff;
  1850. high &= 0x000f;
  1851. if (low != test_pat[chan][i] ||
  1852. high != test_pat[chan][i+1]) {
  1853. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1854. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1856. return -EBUSY;
  1857. }
  1858. }
  1859. }
  1860. return 0;
  1861. }
  1862. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1863. {
  1864. int chan;
  1865. for (chan = 0; chan < 4; chan++) {
  1866. int i;
  1867. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1868. (chan * 0x2000) | 0x0200);
  1869. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1870. for (i = 0; i < 6; i++)
  1871. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1872. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1873. if (tg3_wait_macro_done(tp))
  1874. return -EBUSY;
  1875. }
  1876. return 0;
  1877. }
  1878. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1879. {
  1880. u32 reg32, phy9_orig;
  1881. int retries, do_phy_reset, err;
  1882. retries = 10;
  1883. do_phy_reset = 1;
  1884. do {
  1885. if (do_phy_reset) {
  1886. err = tg3_bmcr_reset(tp);
  1887. if (err)
  1888. return err;
  1889. do_phy_reset = 0;
  1890. }
  1891. /* Disable transmitter and interrupt. */
  1892. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1893. continue;
  1894. reg32 |= 0x3000;
  1895. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1896. /* Set full-duplex, 1000 mbps. */
  1897. tg3_writephy(tp, MII_BMCR,
  1898. BMCR_FULLDPLX | BMCR_SPEED1000);
  1899. /* Set to master mode. */
  1900. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1901. continue;
  1902. tg3_writephy(tp, MII_CTRL1000,
  1903. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1904. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1905. if (err)
  1906. return err;
  1907. /* Block the PHY control access. */
  1908. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1909. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1910. if (!err)
  1911. break;
  1912. } while (--retries);
  1913. err = tg3_phy_reset_chanpat(tp);
  1914. if (err)
  1915. return err;
  1916. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1917. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1918. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1919. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1920. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1921. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1922. reg32 &= ~0x3000;
  1923. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1924. } else if (!err)
  1925. err = -EBUSY;
  1926. return err;
  1927. }
  1928. /* This will reset the tigon3 PHY if there is no valid
  1929. * link unless the FORCE argument is non-zero.
  1930. */
  1931. static int tg3_phy_reset(struct tg3 *tp)
  1932. {
  1933. u32 val, cpmuctrl;
  1934. int err;
  1935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1936. val = tr32(GRC_MISC_CFG);
  1937. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1938. udelay(40);
  1939. }
  1940. err = tg3_readphy(tp, MII_BMSR, &val);
  1941. err |= tg3_readphy(tp, MII_BMSR, &val);
  1942. if (err != 0)
  1943. return -EBUSY;
  1944. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1945. netif_carrier_off(tp->dev);
  1946. tg3_link_report(tp);
  1947. }
  1948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1951. err = tg3_phy_reset_5703_4_5(tp);
  1952. if (err)
  1953. return err;
  1954. goto out;
  1955. }
  1956. cpmuctrl = 0;
  1957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1958. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1959. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1960. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1961. tw32(TG3_CPMU_CTRL,
  1962. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1963. }
  1964. err = tg3_bmcr_reset(tp);
  1965. if (err)
  1966. return err;
  1967. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1968. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1969. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1970. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1971. }
  1972. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1973. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1974. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1975. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1976. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1977. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1978. udelay(40);
  1979. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1980. }
  1981. }
  1982. if (tg3_flag(tp, 5717_PLUS) &&
  1983. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1984. return 0;
  1985. tg3_phy_apply_otp(tp);
  1986. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1987. tg3_phy_toggle_apd(tp, true);
  1988. else
  1989. tg3_phy_toggle_apd(tp, false);
  1990. out:
  1991. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1992. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1993. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1994. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1995. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1996. }
  1997. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1998. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1999. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2000. }
  2001. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2002. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2003. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2004. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2005. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2006. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2007. }
  2008. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2009. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2010. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2011. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2012. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2013. tg3_writephy(tp, MII_TG3_TEST1,
  2014. MII_TG3_TEST1_TRIM_EN | 0x4);
  2015. } else
  2016. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2017. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2018. }
  2019. }
  2020. /* Set Extended packet length bit (bit 14) on all chips that */
  2021. /* support jumbo frames */
  2022. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2023. /* Cannot do read-modify-write on 5401 */
  2024. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2025. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2026. /* Set bit 14 with read-modify-write to preserve other bits */
  2027. err = tg3_phy_auxctl_read(tp,
  2028. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2029. if (!err)
  2030. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2031. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2032. }
  2033. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2034. * jumbo frames transmission.
  2035. */
  2036. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2037. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2038. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2039. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2040. }
  2041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2042. /* adjust output voltage */
  2043. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2044. }
  2045. tg3_phy_toggle_automdix(tp, 1);
  2046. tg3_phy_set_wirespeed(tp);
  2047. return 0;
  2048. }
  2049. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2050. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2051. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2052. TG3_GPIO_MSG_NEED_VAUX)
  2053. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2054. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2055. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2056. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2057. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2058. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2059. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2060. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2061. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2062. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2063. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2064. {
  2065. u32 status, shift;
  2066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2068. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2069. else
  2070. status = tr32(TG3_CPMU_DRV_STATUS);
  2071. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2072. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2073. status |= (newstat << shift);
  2074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2076. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2077. else
  2078. tw32(TG3_CPMU_DRV_STATUS, status);
  2079. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2080. }
  2081. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2082. {
  2083. if (!tg3_flag(tp, IS_NIC))
  2084. return 0;
  2085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2086. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2087. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2088. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2089. return -EIO;
  2090. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2091. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2092. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2093. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2094. } else {
  2095. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2096. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2097. }
  2098. return 0;
  2099. }
  2100. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2101. {
  2102. u32 grc_local_ctrl;
  2103. if (!tg3_flag(tp, IS_NIC) ||
  2104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2106. return;
  2107. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2108. tw32_wait_f(GRC_LOCAL_CTRL,
  2109. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2110. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2111. tw32_wait_f(GRC_LOCAL_CTRL,
  2112. grc_local_ctrl,
  2113. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2114. tw32_wait_f(GRC_LOCAL_CTRL,
  2115. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2116. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2117. }
  2118. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2119. {
  2120. if (!tg3_flag(tp, IS_NIC))
  2121. return;
  2122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2124. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2125. (GRC_LCLCTRL_GPIO_OE0 |
  2126. GRC_LCLCTRL_GPIO_OE1 |
  2127. GRC_LCLCTRL_GPIO_OE2 |
  2128. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2129. GRC_LCLCTRL_GPIO_OUTPUT1),
  2130. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2131. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2132. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2133. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2134. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2135. GRC_LCLCTRL_GPIO_OE1 |
  2136. GRC_LCLCTRL_GPIO_OE2 |
  2137. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2138. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2139. tp->grc_local_ctrl;
  2140. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2141. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2142. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2143. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2144. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2145. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2146. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2147. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2148. } else {
  2149. u32 no_gpio2;
  2150. u32 grc_local_ctrl = 0;
  2151. /* Workaround to prevent overdrawing Amps. */
  2152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2153. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2154. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2155. grc_local_ctrl,
  2156. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2157. }
  2158. /* On 5753 and variants, GPIO2 cannot be used. */
  2159. no_gpio2 = tp->nic_sram_data_cfg &
  2160. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2161. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2162. GRC_LCLCTRL_GPIO_OE1 |
  2163. GRC_LCLCTRL_GPIO_OE2 |
  2164. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2165. GRC_LCLCTRL_GPIO_OUTPUT2;
  2166. if (no_gpio2) {
  2167. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2168. GRC_LCLCTRL_GPIO_OUTPUT2);
  2169. }
  2170. tw32_wait_f(GRC_LOCAL_CTRL,
  2171. tp->grc_local_ctrl | grc_local_ctrl,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2174. tw32_wait_f(GRC_LOCAL_CTRL,
  2175. tp->grc_local_ctrl | grc_local_ctrl,
  2176. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2177. if (!no_gpio2) {
  2178. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2179. tw32_wait_f(GRC_LOCAL_CTRL,
  2180. tp->grc_local_ctrl | grc_local_ctrl,
  2181. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2182. }
  2183. }
  2184. }
  2185. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2186. {
  2187. u32 msg = 0;
  2188. /* Serialize power state transitions */
  2189. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2190. return;
  2191. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2192. msg = TG3_GPIO_MSG_NEED_VAUX;
  2193. msg = tg3_set_function_status(tp, msg);
  2194. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2195. goto done;
  2196. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2197. tg3_pwrsrc_switch_to_vaux(tp);
  2198. else
  2199. tg3_pwrsrc_die_with_vmain(tp);
  2200. done:
  2201. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2202. }
  2203. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2204. {
  2205. bool need_vaux = false;
  2206. /* The GPIOs do something completely different on 57765. */
  2207. if (!tg3_flag(tp, IS_NIC) ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  2209. return;
  2210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2213. tg3_frob_aux_power_5717(tp, include_wol ?
  2214. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2215. return;
  2216. }
  2217. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2218. struct net_device *dev_peer;
  2219. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2220. /* remove_one() may have been run on the peer. */
  2221. if (dev_peer) {
  2222. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2223. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2224. return;
  2225. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2226. tg3_flag(tp_peer, ENABLE_ASF))
  2227. need_vaux = true;
  2228. }
  2229. }
  2230. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2231. tg3_flag(tp, ENABLE_ASF))
  2232. need_vaux = true;
  2233. if (need_vaux)
  2234. tg3_pwrsrc_switch_to_vaux(tp);
  2235. else
  2236. tg3_pwrsrc_die_with_vmain(tp);
  2237. }
  2238. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2239. {
  2240. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2241. return 1;
  2242. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2243. if (speed != SPEED_10)
  2244. return 1;
  2245. } else if (speed == SPEED_10)
  2246. return 1;
  2247. return 0;
  2248. }
  2249. static int tg3_setup_phy(struct tg3 *, int);
  2250. static int tg3_halt_cpu(struct tg3 *, u32);
  2251. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2252. {
  2253. u32 val;
  2254. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2256. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2257. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2258. sg_dig_ctrl |=
  2259. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2260. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2261. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2262. }
  2263. return;
  2264. }
  2265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2266. tg3_bmcr_reset(tp);
  2267. val = tr32(GRC_MISC_CFG);
  2268. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2269. udelay(40);
  2270. return;
  2271. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2272. u32 phytest;
  2273. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2274. u32 phy;
  2275. tg3_writephy(tp, MII_ADVERTISE, 0);
  2276. tg3_writephy(tp, MII_BMCR,
  2277. BMCR_ANENABLE | BMCR_ANRESTART);
  2278. tg3_writephy(tp, MII_TG3_FET_TEST,
  2279. phytest | MII_TG3_FET_SHADOW_EN);
  2280. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2281. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2282. tg3_writephy(tp,
  2283. MII_TG3_FET_SHDW_AUXMODE4,
  2284. phy);
  2285. }
  2286. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2287. }
  2288. return;
  2289. } else if (do_low_power) {
  2290. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2291. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2292. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2293. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2294. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2295. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2296. }
  2297. /* The PHY should not be powered down on some chips because
  2298. * of bugs.
  2299. */
  2300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2302. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2303. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2304. return;
  2305. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2306. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2307. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2308. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2309. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2310. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2311. }
  2312. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2313. }
  2314. /* tp->lock is held. */
  2315. static int tg3_nvram_lock(struct tg3 *tp)
  2316. {
  2317. if (tg3_flag(tp, NVRAM)) {
  2318. int i;
  2319. if (tp->nvram_lock_cnt == 0) {
  2320. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2321. for (i = 0; i < 8000; i++) {
  2322. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2323. break;
  2324. udelay(20);
  2325. }
  2326. if (i == 8000) {
  2327. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2328. return -ENODEV;
  2329. }
  2330. }
  2331. tp->nvram_lock_cnt++;
  2332. }
  2333. return 0;
  2334. }
  2335. /* tp->lock is held. */
  2336. static void tg3_nvram_unlock(struct tg3 *tp)
  2337. {
  2338. if (tg3_flag(tp, NVRAM)) {
  2339. if (tp->nvram_lock_cnt > 0)
  2340. tp->nvram_lock_cnt--;
  2341. if (tp->nvram_lock_cnt == 0)
  2342. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2343. }
  2344. }
  2345. /* tp->lock is held. */
  2346. static void tg3_enable_nvram_access(struct tg3 *tp)
  2347. {
  2348. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2349. u32 nvaccess = tr32(NVRAM_ACCESS);
  2350. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2351. }
  2352. }
  2353. /* tp->lock is held. */
  2354. static void tg3_disable_nvram_access(struct tg3 *tp)
  2355. {
  2356. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2357. u32 nvaccess = tr32(NVRAM_ACCESS);
  2358. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2359. }
  2360. }
  2361. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2362. u32 offset, u32 *val)
  2363. {
  2364. u32 tmp;
  2365. int i;
  2366. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2367. return -EINVAL;
  2368. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2369. EEPROM_ADDR_DEVID_MASK |
  2370. EEPROM_ADDR_READ);
  2371. tw32(GRC_EEPROM_ADDR,
  2372. tmp |
  2373. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2374. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2375. EEPROM_ADDR_ADDR_MASK) |
  2376. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2377. for (i = 0; i < 1000; i++) {
  2378. tmp = tr32(GRC_EEPROM_ADDR);
  2379. if (tmp & EEPROM_ADDR_COMPLETE)
  2380. break;
  2381. msleep(1);
  2382. }
  2383. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2384. return -EBUSY;
  2385. tmp = tr32(GRC_EEPROM_DATA);
  2386. /*
  2387. * The data will always be opposite the native endian
  2388. * format. Perform a blind byteswap to compensate.
  2389. */
  2390. *val = swab32(tmp);
  2391. return 0;
  2392. }
  2393. #define NVRAM_CMD_TIMEOUT 10000
  2394. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2395. {
  2396. int i;
  2397. tw32(NVRAM_CMD, nvram_cmd);
  2398. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2399. udelay(10);
  2400. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2401. udelay(10);
  2402. break;
  2403. }
  2404. }
  2405. if (i == NVRAM_CMD_TIMEOUT)
  2406. return -EBUSY;
  2407. return 0;
  2408. }
  2409. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2410. {
  2411. if (tg3_flag(tp, NVRAM) &&
  2412. tg3_flag(tp, NVRAM_BUFFERED) &&
  2413. tg3_flag(tp, FLASH) &&
  2414. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2415. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2416. addr = ((addr / tp->nvram_pagesize) <<
  2417. ATMEL_AT45DB0X1B_PAGE_POS) +
  2418. (addr % tp->nvram_pagesize);
  2419. return addr;
  2420. }
  2421. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2422. {
  2423. if (tg3_flag(tp, NVRAM) &&
  2424. tg3_flag(tp, NVRAM_BUFFERED) &&
  2425. tg3_flag(tp, FLASH) &&
  2426. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2427. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2428. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2429. tp->nvram_pagesize) +
  2430. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2431. return addr;
  2432. }
  2433. /* NOTE: Data read in from NVRAM is byteswapped according to
  2434. * the byteswapping settings for all other register accesses.
  2435. * tg3 devices are BE devices, so on a BE machine, the data
  2436. * returned will be exactly as it is seen in NVRAM. On a LE
  2437. * machine, the 32-bit value will be byteswapped.
  2438. */
  2439. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2440. {
  2441. int ret;
  2442. if (!tg3_flag(tp, NVRAM))
  2443. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2444. offset = tg3_nvram_phys_addr(tp, offset);
  2445. if (offset > NVRAM_ADDR_MSK)
  2446. return -EINVAL;
  2447. ret = tg3_nvram_lock(tp);
  2448. if (ret)
  2449. return ret;
  2450. tg3_enable_nvram_access(tp);
  2451. tw32(NVRAM_ADDR, offset);
  2452. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2453. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2454. if (ret == 0)
  2455. *val = tr32(NVRAM_RDDATA);
  2456. tg3_disable_nvram_access(tp);
  2457. tg3_nvram_unlock(tp);
  2458. return ret;
  2459. }
  2460. /* Ensures NVRAM data is in bytestream format. */
  2461. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2462. {
  2463. u32 v;
  2464. int res = tg3_nvram_read(tp, offset, &v);
  2465. if (!res)
  2466. *val = cpu_to_be32(v);
  2467. return res;
  2468. }
  2469. #define RX_CPU_SCRATCH_BASE 0x30000
  2470. #define RX_CPU_SCRATCH_SIZE 0x04000
  2471. #define TX_CPU_SCRATCH_BASE 0x34000
  2472. #define TX_CPU_SCRATCH_SIZE 0x04000
  2473. /* tp->lock is held. */
  2474. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2475. {
  2476. int i;
  2477. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2479. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2480. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2481. return 0;
  2482. }
  2483. if (offset == RX_CPU_BASE) {
  2484. for (i = 0; i < 10000; i++) {
  2485. tw32(offset + CPU_STATE, 0xffffffff);
  2486. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2487. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2488. break;
  2489. }
  2490. tw32(offset + CPU_STATE, 0xffffffff);
  2491. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2492. udelay(10);
  2493. } else {
  2494. for (i = 0; i < 10000; i++) {
  2495. tw32(offset + CPU_STATE, 0xffffffff);
  2496. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2497. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2498. break;
  2499. }
  2500. }
  2501. if (i >= 10000) {
  2502. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2503. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2504. return -ENODEV;
  2505. }
  2506. /* Clear firmware's nvram arbitration. */
  2507. if (tg3_flag(tp, NVRAM))
  2508. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2509. return 0;
  2510. }
  2511. struct fw_info {
  2512. unsigned int fw_base;
  2513. unsigned int fw_len;
  2514. const __be32 *fw_data;
  2515. };
  2516. /* tp->lock is held. */
  2517. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2518. u32 cpu_scratch_base, int cpu_scratch_size,
  2519. struct fw_info *info)
  2520. {
  2521. int err, lock_err, i;
  2522. void (*write_op)(struct tg3 *, u32, u32);
  2523. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2524. netdev_err(tp->dev,
  2525. "%s: Trying to load TX cpu firmware which is 5705\n",
  2526. __func__);
  2527. return -EINVAL;
  2528. }
  2529. if (tg3_flag(tp, 5705_PLUS))
  2530. write_op = tg3_write_mem;
  2531. else
  2532. write_op = tg3_write_indirect_reg32;
  2533. /* It is possible that bootcode is still loading at this point.
  2534. * Get the nvram lock first before halting the cpu.
  2535. */
  2536. lock_err = tg3_nvram_lock(tp);
  2537. err = tg3_halt_cpu(tp, cpu_base);
  2538. if (!lock_err)
  2539. tg3_nvram_unlock(tp);
  2540. if (err)
  2541. goto out;
  2542. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2543. write_op(tp, cpu_scratch_base + i, 0);
  2544. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2545. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2546. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2547. write_op(tp, (cpu_scratch_base +
  2548. (info->fw_base & 0xffff) +
  2549. (i * sizeof(u32))),
  2550. be32_to_cpu(info->fw_data[i]));
  2551. err = 0;
  2552. out:
  2553. return err;
  2554. }
  2555. /* tp->lock is held. */
  2556. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2557. {
  2558. struct fw_info info;
  2559. const __be32 *fw_data;
  2560. int err, i;
  2561. fw_data = (void *)tp->fw->data;
  2562. /* Firmware blob starts with version numbers, followed by
  2563. start address and length. We are setting complete length.
  2564. length = end_address_of_bss - start_address_of_text.
  2565. Remainder is the blob to be loaded contiguously
  2566. from start address. */
  2567. info.fw_base = be32_to_cpu(fw_data[1]);
  2568. info.fw_len = tp->fw->size - 12;
  2569. info.fw_data = &fw_data[3];
  2570. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2571. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2572. &info);
  2573. if (err)
  2574. return err;
  2575. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2576. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2577. &info);
  2578. if (err)
  2579. return err;
  2580. /* Now startup only the RX cpu. */
  2581. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2582. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2583. for (i = 0; i < 5; i++) {
  2584. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2585. break;
  2586. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2587. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2588. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2589. udelay(1000);
  2590. }
  2591. if (i >= 5) {
  2592. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2593. "should be %08x\n", __func__,
  2594. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2595. return -ENODEV;
  2596. }
  2597. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2598. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2599. return 0;
  2600. }
  2601. /* tp->lock is held. */
  2602. static int tg3_load_tso_firmware(struct tg3 *tp)
  2603. {
  2604. struct fw_info info;
  2605. const __be32 *fw_data;
  2606. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2607. int err, i;
  2608. if (tg3_flag(tp, HW_TSO_1) ||
  2609. tg3_flag(tp, HW_TSO_2) ||
  2610. tg3_flag(tp, HW_TSO_3))
  2611. return 0;
  2612. fw_data = (void *)tp->fw->data;
  2613. /* Firmware blob starts with version numbers, followed by
  2614. start address and length. We are setting complete length.
  2615. length = end_address_of_bss - start_address_of_text.
  2616. Remainder is the blob to be loaded contiguously
  2617. from start address. */
  2618. info.fw_base = be32_to_cpu(fw_data[1]);
  2619. cpu_scratch_size = tp->fw_len;
  2620. info.fw_len = tp->fw->size - 12;
  2621. info.fw_data = &fw_data[3];
  2622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2623. cpu_base = RX_CPU_BASE;
  2624. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2625. } else {
  2626. cpu_base = TX_CPU_BASE;
  2627. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2628. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2629. }
  2630. err = tg3_load_firmware_cpu(tp, cpu_base,
  2631. cpu_scratch_base, cpu_scratch_size,
  2632. &info);
  2633. if (err)
  2634. return err;
  2635. /* Now startup the cpu. */
  2636. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2637. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2638. for (i = 0; i < 5; i++) {
  2639. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2640. break;
  2641. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2642. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2643. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2644. udelay(1000);
  2645. }
  2646. if (i >= 5) {
  2647. netdev_err(tp->dev,
  2648. "%s fails to set CPU PC, is %08x should be %08x\n",
  2649. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2650. return -ENODEV;
  2651. }
  2652. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2653. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2654. return 0;
  2655. }
  2656. /* tp->lock is held. */
  2657. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2658. {
  2659. u32 addr_high, addr_low;
  2660. int i;
  2661. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2662. tp->dev->dev_addr[1]);
  2663. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2664. (tp->dev->dev_addr[3] << 16) |
  2665. (tp->dev->dev_addr[4] << 8) |
  2666. (tp->dev->dev_addr[5] << 0));
  2667. for (i = 0; i < 4; i++) {
  2668. if (i == 1 && skip_mac_1)
  2669. continue;
  2670. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2671. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2672. }
  2673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2675. for (i = 0; i < 12; i++) {
  2676. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2677. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2678. }
  2679. }
  2680. addr_high = (tp->dev->dev_addr[0] +
  2681. tp->dev->dev_addr[1] +
  2682. tp->dev->dev_addr[2] +
  2683. tp->dev->dev_addr[3] +
  2684. tp->dev->dev_addr[4] +
  2685. tp->dev->dev_addr[5]) &
  2686. TX_BACKOFF_SEED_MASK;
  2687. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2688. }
  2689. static void tg3_enable_register_access(struct tg3 *tp)
  2690. {
  2691. /*
  2692. * Make sure register accesses (indirect or otherwise) will function
  2693. * correctly.
  2694. */
  2695. pci_write_config_dword(tp->pdev,
  2696. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2697. }
  2698. static int tg3_power_up(struct tg3 *tp)
  2699. {
  2700. int err;
  2701. tg3_enable_register_access(tp);
  2702. err = pci_set_power_state(tp->pdev, PCI_D0);
  2703. if (!err) {
  2704. /* Switch out of Vaux if it is a NIC */
  2705. tg3_pwrsrc_switch_to_vmain(tp);
  2706. } else {
  2707. netdev_err(tp->dev, "Transition to D0 failed\n");
  2708. }
  2709. return err;
  2710. }
  2711. static int tg3_power_down_prepare(struct tg3 *tp)
  2712. {
  2713. u32 misc_host_ctrl;
  2714. bool device_should_wake, do_low_power;
  2715. tg3_enable_register_access(tp);
  2716. /* Restore the CLKREQ setting. */
  2717. if (tg3_flag(tp, CLKREQ_BUG)) {
  2718. u16 lnkctl;
  2719. pci_read_config_word(tp->pdev,
  2720. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2721. &lnkctl);
  2722. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2723. pci_write_config_word(tp->pdev,
  2724. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2725. lnkctl);
  2726. }
  2727. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2728. tw32(TG3PCI_MISC_HOST_CTRL,
  2729. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2730. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2731. tg3_flag(tp, WOL_ENABLE);
  2732. if (tg3_flag(tp, USE_PHYLIB)) {
  2733. do_low_power = false;
  2734. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2735. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2736. struct phy_device *phydev;
  2737. u32 phyid, advertising;
  2738. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2739. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2740. tp->link_config.orig_speed = phydev->speed;
  2741. tp->link_config.orig_duplex = phydev->duplex;
  2742. tp->link_config.orig_autoneg = phydev->autoneg;
  2743. tp->link_config.orig_advertising = phydev->advertising;
  2744. advertising = ADVERTISED_TP |
  2745. ADVERTISED_Pause |
  2746. ADVERTISED_Autoneg |
  2747. ADVERTISED_10baseT_Half;
  2748. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2749. if (tg3_flag(tp, WOL_SPEED_100MB))
  2750. advertising |=
  2751. ADVERTISED_100baseT_Half |
  2752. ADVERTISED_100baseT_Full |
  2753. ADVERTISED_10baseT_Full;
  2754. else
  2755. advertising |= ADVERTISED_10baseT_Full;
  2756. }
  2757. phydev->advertising = advertising;
  2758. phy_start_aneg(phydev);
  2759. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2760. if (phyid != PHY_ID_BCMAC131) {
  2761. phyid &= PHY_BCM_OUI_MASK;
  2762. if (phyid == PHY_BCM_OUI_1 ||
  2763. phyid == PHY_BCM_OUI_2 ||
  2764. phyid == PHY_BCM_OUI_3)
  2765. do_low_power = true;
  2766. }
  2767. }
  2768. } else {
  2769. do_low_power = true;
  2770. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2771. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2772. tp->link_config.orig_speed = tp->link_config.speed;
  2773. tp->link_config.orig_duplex = tp->link_config.duplex;
  2774. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2775. }
  2776. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2777. tp->link_config.speed = SPEED_10;
  2778. tp->link_config.duplex = DUPLEX_HALF;
  2779. tp->link_config.autoneg = AUTONEG_ENABLE;
  2780. tg3_setup_phy(tp, 0);
  2781. }
  2782. }
  2783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2784. u32 val;
  2785. val = tr32(GRC_VCPU_EXT_CTRL);
  2786. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2787. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2788. int i;
  2789. u32 val;
  2790. for (i = 0; i < 200; i++) {
  2791. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2792. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2793. break;
  2794. msleep(1);
  2795. }
  2796. }
  2797. if (tg3_flag(tp, WOL_CAP))
  2798. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2799. WOL_DRV_STATE_SHUTDOWN |
  2800. WOL_DRV_WOL |
  2801. WOL_SET_MAGIC_PKT);
  2802. if (device_should_wake) {
  2803. u32 mac_mode;
  2804. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2805. if (do_low_power &&
  2806. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2807. tg3_phy_auxctl_write(tp,
  2808. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2809. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2810. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2811. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2812. udelay(40);
  2813. }
  2814. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2815. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2816. else
  2817. mac_mode = MAC_MODE_PORT_MODE_MII;
  2818. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2819. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2820. ASIC_REV_5700) {
  2821. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2822. SPEED_100 : SPEED_10;
  2823. if (tg3_5700_link_polarity(tp, speed))
  2824. mac_mode |= MAC_MODE_LINK_POLARITY;
  2825. else
  2826. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2827. }
  2828. } else {
  2829. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2830. }
  2831. if (!tg3_flag(tp, 5750_PLUS))
  2832. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2833. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2834. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2835. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2836. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2837. if (tg3_flag(tp, ENABLE_APE))
  2838. mac_mode |= MAC_MODE_APE_TX_EN |
  2839. MAC_MODE_APE_RX_EN |
  2840. MAC_MODE_TDE_ENABLE;
  2841. tw32_f(MAC_MODE, mac_mode);
  2842. udelay(100);
  2843. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2844. udelay(10);
  2845. }
  2846. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2847. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2849. u32 base_val;
  2850. base_val = tp->pci_clock_ctrl;
  2851. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2852. CLOCK_CTRL_TXCLK_DISABLE);
  2853. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2854. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2855. } else if (tg3_flag(tp, 5780_CLASS) ||
  2856. tg3_flag(tp, CPMU_PRESENT) ||
  2857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2858. /* do nothing */
  2859. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2860. u32 newbits1, newbits2;
  2861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2863. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2864. CLOCK_CTRL_TXCLK_DISABLE |
  2865. CLOCK_CTRL_ALTCLK);
  2866. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2867. } else if (tg3_flag(tp, 5705_PLUS)) {
  2868. newbits1 = CLOCK_CTRL_625_CORE;
  2869. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2870. } else {
  2871. newbits1 = CLOCK_CTRL_ALTCLK;
  2872. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2873. }
  2874. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2875. 40);
  2876. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2877. 40);
  2878. if (!tg3_flag(tp, 5705_PLUS)) {
  2879. u32 newbits3;
  2880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2882. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2883. CLOCK_CTRL_TXCLK_DISABLE |
  2884. CLOCK_CTRL_44MHZ_CORE);
  2885. } else {
  2886. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2887. }
  2888. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2889. tp->pci_clock_ctrl | newbits3, 40);
  2890. }
  2891. }
  2892. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2893. tg3_power_down_phy(tp, do_low_power);
  2894. tg3_frob_aux_power(tp, true);
  2895. /* Workaround for unstable PLL clock */
  2896. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2897. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2898. u32 val = tr32(0x7d00);
  2899. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2900. tw32(0x7d00, val);
  2901. if (!tg3_flag(tp, ENABLE_ASF)) {
  2902. int err;
  2903. err = tg3_nvram_lock(tp);
  2904. tg3_halt_cpu(tp, RX_CPU_BASE);
  2905. if (!err)
  2906. tg3_nvram_unlock(tp);
  2907. }
  2908. }
  2909. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2910. return 0;
  2911. }
  2912. static void tg3_power_down(struct tg3 *tp)
  2913. {
  2914. tg3_power_down_prepare(tp);
  2915. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2916. pci_set_power_state(tp->pdev, PCI_D3hot);
  2917. }
  2918. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2919. {
  2920. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2921. case MII_TG3_AUX_STAT_10HALF:
  2922. *speed = SPEED_10;
  2923. *duplex = DUPLEX_HALF;
  2924. break;
  2925. case MII_TG3_AUX_STAT_10FULL:
  2926. *speed = SPEED_10;
  2927. *duplex = DUPLEX_FULL;
  2928. break;
  2929. case MII_TG3_AUX_STAT_100HALF:
  2930. *speed = SPEED_100;
  2931. *duplex = DUPLEX_HALF;
  2932. break;
  2933. case MII_TG3_AUX_STAT_100FULL:
  2934. *speed = SPEED_100;
  2935. *duplex = DUPLEX_FULL;
  2936. break;
  2937. case MII_TG3_AUX_STAT_1000HALF:
  2938. *speed = SPEED_1000;
  2939. *duplex = DUPLEX_HALF;
  2940. break;
  2941. case MII_TG3_AUX_STAT_1000FULL:
  2942. *speed = SPEED_1000;
  2943. *duplex = DUPLEX_FULL;
  2944. break;
  2945. default:
  2946. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2947. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2948. SPEED_10;
  2949. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2950. DUPLEX_HALF;
  2951. break;
  2952. }
  2953. *speed = SPEED_INVALID;
  2954. *duplex = DUPLEX_INVALID;
  2955. break;
  2956. }
  2957. }
  2958. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2959. {
  2960. int err = 0;
  2961. u32 val, new_adv;
  2962. new_adv = ADVERTISE_CSMA;
  2963. if (advertise & ADVERTISED_10baseT_Half)
  2964. new_adv |= ADVERTISE_10HALF;
  2965. if (advertise & ADVERTISED_10baseT_Full)
  2966. new_adv |= ADVERTISE_10FULL;
  2967. if (advertise & ADVERTISED_100baseT_Half)
  2968. new_adv |= ADVERTISE_100HALF;
  2969. if (advertise & ADVERTISED_100baseT_Full)
  2970. new_adv |= ADVERTISE_100FULL;
  2971. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2972. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2973. if (err)
  2974. goto done;
  2975. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2976. goto done;
  2977. new_adv = 0;
  2978. if (advertise & ADVERTISED_1000baseT_Half)
  2979. new_adv |= ADVERTISE_1000HALF;
  2980. if (advertise & ADVERTISED_1000baseT_Full)
  2981. new_adv |= ADVERTISE_1000FULL;
  2982. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2983. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2984. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2985. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2986. if (err)
  2987. goto done;
  2988. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2989. goto done;
  2990. tw32(TG3_CPMU_EEE_MODE,
  2991. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2992. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2993. if (!err) {
  2994. u32 err2;
  2995. val = 0;
  2996. /* Advertise 100-BaseTX EEE ability */
  2997. if (advertise & ADVERTISED_100baseT_Full)
  2998. val |= MDIO_AN_EEE_ADV_100TX;
  2999. /* Advertise 1000-BaseT EEE ability */
  3000. if (advertise & ADVERTISED_1000baseT_Full)
  3001. val |= MDIO_AN_EEE_ADV_1000T;
  3002. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3003. if (err)
  3004. val = 0;
  3005. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3006. case ASIC_REV_5717:
  3007. case ASIC_REV_57765:
  3008. case ASIC_REV_5719:
  3009. /* If we advertised any eee advertisements above... */
  3010. if (val)
  3011. val = MII_TG3_DSP_TAP26_ALNOKO |
  3012. MII_TG3_DSP_TAP26_RMRXSTO |
  3013. MII_TG3_DSP_TAP26_OPCSINPT;
  3014. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3015. /* Fall through */
  3016. case ASIC_REV_5720:
  3017. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3018. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3019. MII_TG3_DSP_CH34TP2_HIBW01);
  3020. }
  3021. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3022. if (!err)
  3023. err = err2;
  3024. }
  3025. done:
  3026. return err;
  3027. }
  3028. static void tg3_phy_copper_begin(struct tg3 *tp)
  3029. {
  3030. u32 new_adv;
  3031. int i;
  3032. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3033. new_adv = ADVERTISED_10baseT_Half |
  3034. ADVERTISED_10baseT_Full;
  3035. if (tg3_flag(tp, WOL_SPEED_100MB))
  3036. new_adv |= ADVERTISED_100baseT_Half |
  3037. ADVERTISED_100baseT_Full;
  3038. tg3_phy_autoneg_cfg(tp, new_adv,
  3039. FLOW_CTRL_TX | FLOW_CTRL_RX);
  3040. } else if (tp->link_config.speed == SPEED_INVALID) {
  3041. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3042. tp->link_config.advertising &=
  3043. ~(ADVERTISED_1000baseT_Half |
  3044. ADVERTISED_1000baseT_Full);
  3045. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  3046. tp->link_config.flowctrl);
  3047. } else {
  3048. /* Asking for a specific link mode. */
  3049. if (tp->link_config.speed == SPEED_1000) {
  3050. if (tp->link_config.duplex == DUPLEX_FULL)
  3051. new_adv = ADVERTISED_1000baseT_Full;
  3052. else
  3053. new_adv = ADVERTISED_1000baseT_Half;
  3054. } else if (tp->link_config.speed == SPEED_100) {
  3055. if (tp->link_config.duplex == DUPLEX_FULL)
  3056. new_adv = ADVERTISED_100baseT_Full;
  3057. else
  3058. new_adv = ADVERTISED_100baseT_Half;
  3059. } else {
  3060. if (tp->link_config.duplex == DUPLEX_FULL)
  3061. new_adv = ADVERTISED_10baseT_Full;
  3062. else
  3063. new_adv = ADVERTISED_10baseT_Half;
  3064. }
  3065. tg3_phy_autoneg_cfg(tp, new_adv,
  3066. tp->link_config.flowctrl);
  3067. }
  3068. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  3069. tp->link_config.speed != SPEED_INVALID) {
  3070. u32 bmcr, orig_bmcr;
  3071. tp->link_config.active_speed = tp->link_config.speed;
  3072. tp->link_config.active_duplex = tp->link_config.duplex;
  3073. bmcr = 0;
  3074. switch (tp->link_config.speed) {
  3075. default:
  3076. case SPEED_10:
  3077. break;
  3078. case SPEED_100:
  3079. bmcr |= BMCR_SPEED100;
  3080. break;
  3081. case SPEED_1000:
  3082. bmcr |= BMCR_SPEED1000;
  3083. break;
  3084. }
  3085. if (tp->link_config.duplex == DUPLEX_FULL)
  3086. bmcr |= BMCR_FULLDPLX;
  3087. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3088. (bmcr != orig_bmcr)) {
  3089. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3090. for (i = 0; i < 1500; i++) {
  3091. u32 tmp;
  3092. udelay(10);
  3093. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3094. tg3_readphy(tp, MII_BMSR, &tmp))
  3095. continue;
  3096. if (!(tmp & BMSR_LSTATUS)) {
  3097. udelay(40);
  3098. break;
  3099. }
  3100. }
  3101. tg3_writephy(tp, MII_BMCR, bmcr);
  3102. udelay(40);
  3103. }
  3104. } else {
  3105. tg3_writephy(tp, MII_BMCR,
  3106. BMCR_ANENABLE | BMCR_ANRESTART);
  3107. }
  3108. }
  3109. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3110. {
  3111. int err;
  3112. /* Turn off tap power management. */
  3113. /* Set Extended packet length bit */
  3114. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3115. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3116. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3117. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3118. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3119. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3120. udelay(40);
  3121. return err;
  3122. }
  3123. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  3124. {
  3125. u32 adv_reg, all_mask = 0;
  3126. if (mask & ADVERTISED_10baseT_Half)
  3127. all_mask |= ADVERTISE_10HALF;
  3128. if (mask & ADVERTISED_10baseT_Full)
  3129. all_mask |= ADVERTISE_10FULL;
  3130. if (mask & ADVERTISED_100baseT_Half)
  3131. all_mask |= ADVERTISE_100HALF;
  3132. if (mask & ADVERTISED_100baseT_Full)
  3133. all_mask |= ADVERTISE_100FULL;
  3134. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  3135. return 0;
  3136. if ((adv_reg & ADVERTISE_ALL) != all_mask)
  3137. return 0;
  3138. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3139. u32 tg3_ctrl;
  3140. all_mask = 0;
  3141. if (mask & ADVERTISED_1000baseT_Half)
  3142. all_mask |= ADVERTISE_1000HALF;
  3143. if (mask & ADVERTISED_1000baseT_Full)
  3144. all_mask |= ADVERTISE_1000FULL;
  3145. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3146. return 0;
  3147. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3148. if (tg3_ctrl != all_mask)
  3149. return 0;
  3150. }
  3151. return 1;
  3152. }
  3153. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  3154. {
  3155. u32 curadv, reqadv;
  3156. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3157. return 1;
  3158. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3159. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  3160. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3161. if (curadv != reqadv)
  3162. return 0;
  3163. if (tg3_flag(tp, PAUSE_AUTONEG))
  3164. tg3_readphy(tp, MII_LPA, rmtadv);
  3165. } else {
  3166. /* Reprogram the advertisement register, even if it
  3167. * does not affect the current link. If the link
  3168. * gets renegotiated in the future, we can save an
  3169. * additional renegotiation cycle by advertising
  3170. * it correctly in the first place.
  3171. */
  3172. if (curadv != reqadv) {
  3173. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  3174. ADVERTISE_PAUSE_ASYM);
  3175. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  3176. }
  3177. }
  3178. return 1;
  3179. }
  3180. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3181. {
  3182. int current_link_up;
  3183. u32 bmsr, val;
  3184. u32 lcl_adv, rmt_adv;
  3185. u16 current_speed;
  3186. u8 current_duplex;
  3187. int i, err;
  3188. tw32(MAC_EVENT, 0);
  3189. tw32_f(MAC_STATUS,
  3190. (MAC_STATUS_SYNC_CHANGED |
  3191. MAC_STATUS_CFG_CHANGED |
  3192. MAC_STATUS_MI_COMPLETION |
  3193. MAC_STATUS_LNKSTATE_CHANGED));
  3194. udelay(40);
  3195. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3196. tw32_f(MAC_MI_MODE,
  3197. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3198. udelay(80);
  3199. }
  3200. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3201. /* Some third-party PHYs need to be reset on link going
  3202. * down.
  3203. */
  3204. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3207. netif_carrier_ok(tp->dev)) {
  3208. tg3_readphy(tp, MII_BMSR, &bmsr);
  3209. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3210. !(bmsr & BMSR_LSTATUS))
  3211. force_reset = 1;
  3212. }
  3213. if (force_reset)
  3214. tg3_phy_reset(tp);
  3215. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3216. tg3_readphy(tp, MII_BMSR, &bmsr);
  3217. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3218. !tg3_flag(tp, INIT_COMPLETE))
  3219. bmsr = 0;
  3220. if (!(bmsr & BMSR_LSTATUS)) {
  3221. err = tg3_init_5401phy_dsp(tp);
  3222. if (err)
  3223. return err;
  3224. tg3_readphy(tp, MII_BMSR, &bmsr);
  3225. for (i = 0; i < 1000; i++) {
  3226. udelay(10);
  3227. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3228. (bmsr & BMSR_LSTATUS)) {
  3229. udelay(40);
  3230. break;
  3231. }
  3232. }
  3233. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3234. TG3_PHY_REV_BCM5401_B0 &&
  3235. !(bmsr & BMSR_LSTATUS) &&
  3236. tp->link_config.active_speed == SPEED_1000) {
  3237. err = tg3_phy_reset(tp);
  3238. if (!err)
  3239. err = tg3_init_5401phy_dsp(tp);
  3240. if (err)
  3241. return err;
  3242. }
  3243. }
  3244. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3245. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3246. /* 5701 {A0,B0} CRC bug workaround */
  3247. tg3_writephy(tp, 0x15, 0x0a75);
  3248. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3249. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3250. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3251. }
  3252. /* Clear pending interrupts... */
  3253. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3254. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3255. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3256. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3257. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3258. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3261. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3262. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3263. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3264. else
  3265. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3266. }
  3267. current_link_up = 0;
  3268. current_speed = SPEED_INVALID;
  3269. current_duplex = DUPLEX_INVALID;
  3270. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3271. err = tg3_phy_auxctl_read(tp,
  3272. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3273. &val);
  3274. if (!err && !(val & (1 << 10))) {
  3275. tg3_phy_auxctl_write(tp,
  3276. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3277. val | (1 << 10));
  3278. goto relink;
  3279. }
  3280. }
  3281. bmsr = 0;
  3282. for (i = 0; i < 100; i++) {
  3283. tg3_readphy(tp, MII_BMSR, &bmsr);
  3284. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3285. (bmsr & BMSR_LSTATUS))
  3286. break;
  3287. udelay(40);
  3288. }
  3289. if (bmsr & BMSR_LSTATUS) {
  3290. u32 aux_stat, bmcr;
  3291. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3292. for (i = 0; i < 2000; i++) {
  3293. udelay(10);
  3294. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3295. aux_stat)
  3296. break;
  3297. }
  3298. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3299. &current_speed,
  3300. &current_duplex);
  3301. bmcr = 0;
  3302. for (i = 0; i < 200; i++) {
  3303. tg3_readphy(tp, MII_BMCR, &bmcr);
  3304. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3305. continue;
  3306. if (bmcr && bmcr != 0x7fff)
  3307. break;
  3308. udelay(10);
  3309. }
  3310. lcl_adv = 0;
  3311. rmt_adv = 0;
  3312. tp->link_config.active_speed = current_speed;
  3313. tp->link_config.active_duplex = current_duplex;
  3314. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3315. if ((bmcr & BMCR_ANENABLE) &&
  3316. tg3_copper_is_advertising_all(tp,
  3317. tp->link_config.advertising)) {
  3318. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  3319. &rmt_adv))
  3320. current_link_up = 1;
  3321. }
  3322. } else {
  3323. if (!(bmcr & BMCR_ANENABLE) &&
  3324. tp->link_config.speed == current_speed &&
  3325. tp->link_config.duplex == current_duplex &&
  3326. tp->link_config.flowctrl ==
  3327. tp->link_config.active_flowctrl) {
  3328. current_link_up = 1;
  3329. }
  3330. }
  3331. if (current_link_up == 1 &&
  3332. tp->link_config.active_duplex == DUPLEX_FULL)
  3333. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3334. }
  3335. relink:
  3336. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3337. tg3_phy_copper_begin(tp);
  3338. tg3_readphy(tp, MII_BMSR, &bmsr);
  3339. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3340. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3341. current_link_up = 1;
  3342. }
  3343. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3344. if (current_link_up == 1) {
  3345. if (tp->link_config.active_speed == SPEED_100 ||
  3346. tp->link_config.active_speed == SPEED_10)
  3347. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3348. else
  3349. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3350. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3351. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3352. else
  3353. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3354. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3355. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3356. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3357. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3358. if (current_link_up == 1 &&
  3359. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3360. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3361. else
  3362. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3363. }
  3364. /* ??? Without this setting Netgear GA302T PHY does not
  3365. * ??? send/receive packets...
  3366. */
  3367. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3368. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3369. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3370. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3371. udelay(80);
  3372. }
  3373. tw32_f(MAC_MODE, tp->mac_mode);
  3374. udelay(40);
  3375. tg3_phy_eee_adjust(tp, current_link_up);
  3376. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3377. /* Polled via timer. */
  3378. tw32_f(MAC_EVENT, 0);
  3379. } else {
  3380. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3381. }
  3382. udelay(40);
  3383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3384. current_link_up == 1 &&
  3385. tp->link_config.active_speed == SPEED_1000 &&
  3386. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3387. udelay(120);
  3388. tw32_f(MAC_STATUS,
  3389. (MAC_STATUS_SYNC_CHANGED |
  3390. MAC_STATUS_CFG_CHANGED));
  3391. udelay(40);
  3392. tg3_write_mem(tp,
  3393. NIC_SRAM_FIRMWARE_MBOX,
  3394. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3395. }
  3396. /* Prevent send BD corruption. */
  3397. if (tg3_flag(tp, CLKREQ_BUG)) {
  3398. u16 oldlnkctl, newlnkctl;
  3399. pci_read_config_word(tp->pdev,
  3400. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3401. &oldlnkctl);
  3402. if (tp->link_config.active_speed == SPEED_100 ||
  3403. tp->link_config.active_speed == SPEED_10)
  3404. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3405. else
  3406. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3407. if (newlnkctl != oldlnkctl)
  3408. pci_write_config_word(tp->pdev,
  3409. pci_pcie_cap(tp->pdev) +
  3410. PCI_EXP_LNKCTL, newlnkctl);
  3411. }
  3412. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3413. if (current_link_up)
  3414. netif_carrier_on(tp->dev);
  3415. else
  3416. netif_carrier_off(tp->dev);
  3417. tg3_link_report(tp);
  3418. }
  3419. return 0;
  3420. }
  3421. struct tg3_fiber_aneginfo {
  3422. int state;
  3423. #define ANEG_STATE_UNKNOWN 0
  3424. #define ANEG_STATE_AN_ENABLE 1
  3425. #define ANEG_STATE_RESTART_INIT 2
  3426. #define ANEG_STATE_RESTART 3
  3427. #define ANEG_STATE_DISABLE_LINK_OK 4
  3428. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3429. #define ANEG_STATE_ABILITY_DETECT 6
  3430. #define ANEG_STATE_ACK_DETECT_INIT 7
  3431. #define ANEG_STATE_ACK_DETECT 8
  3432. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3433. #define ANEG_STATE_COMPLETE_ACK 10
  3434. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3435. #define ANEG_STATE_IDLE_DETECT 12
  3436. #define ANEG_STATE_LINK_OK 13
  3437. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3438. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3439. u32 flags;
  3440. #define MR_AN_ENABLE 0x00000001
  3441. #define MR_RESTART_AN 0x00000002
  3442. #define MR_AN_COMPLETE 0x00000004
  3443. #define MR_PAGE_RX 0x00000008
  3444. #define MR_NP_LOADED 0x00000010
  3445. #define MR_TOGGLE_TX 0x00000020
  3446. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3447. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3448. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3449. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3450. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3451. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3452. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3453. #define MR_TOGGLE_RX 0x00002000
  3454. #define MR_NP_RX 0x00004000
  3455. #define MR_LINK_OK 0x80000000
  3456. unsigned long link_time, cur_time;
  3457. u32 ability_match_cfg;
  3458. int ability_match_count;
  3459. char ability_match, idle_match, ack_match;
  3460. u32 txconfig, rxconfig;
  3461. #define ANEG_CFG_NP 0x00000080
  3462. #define ANEG_CFG_ACK 0x00000040
  3463. #define ANEG_CFG_RF2 0x00000020
  3464. #define ANEG_CFG_RF1 0x00000010
  3465. #define ANEG_CFG_PS2 0x00000001
  3466. #define ANEG_CFG_PS1 0x00008000
  3467. #define ANEG_CFG_HD 0x00004000
  3468. #define ANEG_CFG_FD 0x00002000
  3469. #define ANEG_CFG_INVAL 0x00001f06
  3470. };
  3471. #define ANEG_OK 0
  3472. #define ANEG_DONE 1
  3473. #define ANEG_TIMER_ENAB 2
  3474. #define ANEG_FAILED -1
  3475. #define ANEG_STATE_SETTLE_TIME 10000
  3476. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3477. struct tg3_fiber_aneginfo *ap)
  3478. {
  3479. u16 flowctrl;
  3480. unsigned long delta;
  3481. u32 rx_cfg_reg;
  3482. int ret;
  3483. if (ap->state == ANEG_STATE_UNKNOWN) {
  3484. ap->rxconfig = 0;
  3485. ap->link_time = 0;
  3486. ap->cur_time = 0;
  3487. ap->ability_match_cfg = 0;
  3488. ap->ability_match_count = 0;
  3489. ap->ability_match = 0;
  3490. ap->idle_match = 0;
  3491. ap->ack_match = 0;
  3492. }
  3493. ap->cur_time++;
  3494. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3495. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3496. if (rx_cfg_reg != ap->ability_match_cfg) {
  3497. ap->ability_match_cfg = rx_cfg_reg;
  3498. ap->ability_match = 0;
  3499. ap->ability_match_count = 0;
  3500. } else {
  3501. if (++ap->ability_match_count > 1) {
  3502. ap->ability_match = 1;
  3503. ap->ability_match_cfg = rx_cfg_reg;
  3504. }
  3505. }
  3506. if (rx_cfg_reg & ANEG_CFG_ACK)
  3507. ap->ack_match = 1;
  3508. else
  3509. ap->ack_match = 0;
  3510. ap->idle_match = 0;
  3511. } else {
  3512. ap->idle_match = 1;
  3513. ap->ability_match_cfg = 0;
  3514. ap->ability_match_count = 0;
  3515. ap->ability_match = 0;
  3516. ap->ack_match = 0;
  3517. rx_cfg_reg = 0;
  3518. }
  3519. ap->rxconfig = rx_cfg_reg;
  3520. ret = ANEG_OK;
  3521. switch (ap->state) {
  3522. case ANEG_STATE_UNKNOWN:
  3523. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3524. ap->state = ANEG_STATE_AN_ENABLE;
  3525. /* fallthru */
  3526. case ANEG_STATE_AN_ENABLE:
  3527. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3528. if (ap->flags & MR_AN_ENABLE) {
  3529. ap->link_time = 0;
  3530. ap->cur_time = 0;
  3531. ap->ability_match_cfg = 0;
  3532. ap->ability_match_count = 0;
  3533. ap->ability_match = 0;
  3534. ap->idle_match = 0;
  3535. ap->ack_match = 0;
  3536. ap->state = ANEG_STATE_RESTART_INIT;
  3537. } else {
  3538. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3539. }
  3540. break;
  3541. case ANEG_STATE_RESTART_INIT:
  3542. ap->link_time = ap->cur_time;
  3543. ap->flags &= ~(MR_NP_LOADED);
  3544. ap->txconfig = 0;
  3545. tw32(MAC_TX_AUTO_NEG, 0);
  3546. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3547. tw32_f(MAC_MODE, tp->mac_mode);
  3548. udelay(40);
  3549. ret = ANEG_TIMER_ENAB;
  3550. ap->state = ANEG_STATE_RESTART;
  3551. /* fallthru */
  3552. case ANEG_STATE_RESTART:
  3553. delta = ap->cur_time - ap->link_time;
  3554. if (delta > ANEG_STATE_SETTLE_TIME)
  3555. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3556. else
  3557. ret = ANEG_TIMER_ENAB;
  3558. break;
  3559. case ANEG_STATE_DISABLE_LINK_OK:
  3560. ret = ANEG_DONE;
  3561. break;
  3562. case ANEG_STATE_ABILITY_DETECT_INIT:
  3563. ap->flags &= ~(MR_TOGGLE_TX);
  3564. ap->txconfig = ANEG_CFG_FD;
  3565. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3566. if (flowctrl & ADVERTISE_1000XPAUSE)
  3567. ap->txconfig |= ANEG_CFG_PS1;
  3568. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3569. ap->txconfig |= ANEG_CFG_PS2;
  3570. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3571. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3572. tw32_f(MAC_MODE, tp->mac_mode);
  3573. udelay(40);
  3574. ap->state = ANEG_STATE_ABILITY_DETECT;
  3575. break;
  3576. case ANEG_STATE_ABILITY_DETECT:
  3577. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3578. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3579. break;
  3580. case ANEG_STATE_ACK_DETECT_INIT:
  3581. ap->txconfig |= ANEG_CFG_ACK;
  3582. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3583. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3584. tw32_f(MAC_MODE, tp->mac_mode);
  3585. udelay(40);
  3586. ap->state = ANEG_STATE_ACK_DETECT;
  3587. /* fallthru */
  3588. case ANEG_STATE_ACK_DETECT:
  3589. if (ap->ack_match != 0) {
  3590. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3591. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3592. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3593. } else {
  3594. ap->state = ANEG_STATE_AN_ENABLE;
  3595. }
  3596. } else if (ap->ability_match != 0 &&
  3597. ap->rxconfig == 0) {
  3598. ap->state = ANEG_STATE_AN_ENABLE;
  3599. }
  3600. break;
  3601. case ANEG_STATE_COMPLETE_ACK_INIT:
  3602. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3603. ret = ANEG_FAILED;
  3604. break;
  3605. }
  3606. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3607. MR_LP_ADV_HALF_DUPLEX |
  3608. MR_LP_ADV_SYM_PAUSE |
  3609. MR_LP_ADV_ASYM_PAUSE |
  3610. MR_LP_ADV_REMOTE_FAULT1 |
  3611. MR_LP_ADV_REMOTE_FAULT2 |
  3612. MR_LP_ADV_NEXT_PAGE |
  3613. MR_TOGGLE_RX |
  3614. MR_NP_RX);
  3615. if (ap->rxconfig & ANEG_CFG_FD)
  3616. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3617. if (ap->rxconfig & ANEG_CFG_HD)
  3618. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3619. if (ap->rxconfig & ANEG_CFG_PS1)
  3620. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3621. if (ap->rxconfig & ANEG_CFG_PS2)
  3622. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3623. if (ap->rxconfig & ANEG_CFG_RF1)
  3624. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3625. if (ap->rxconfig & ANEG_CFG_RF2)
  3626. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3627. if (ap->rxconfig & ANEG_CFG_NP)
  3628. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3629. ap->link_time = ap->cur_time;
  3630. ap->flags ^= (MR_TOGGLE_TX);
  3631. if (ap->rxconfig & 0x0008)
  3632. ap->flags |= MR_TOGGLE_RX;
  3633. if (ap->rxconfig & ANEG_CFG_NP)
  3634. ap->flags |= MR_NP_RX;
  3635. ap->flags |= MR_PAGE_RX;
  3636. ap->state = ANEG_STATE_COMPLETE_ACK;
  3637. ret = ANEG_TIMER_ENAB;
  3638. break;
  3639. case ANEG_STATE_COMPLETE_ACK:
  3640. if (ap->ability_match != 0 &&
  3641. ap->rxconfig == 0) {
  3642. ap->state = ANEG_STATE_AN_ENABLE;
  3643. break;
  3644. }
  3645. delta = ap->cur_time - ap->link_time;
  3646. if (delta > ANEG_STATE_SETTLE_TIME) {
  3647. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3648. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3649. } else {
  3650. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3651. !(ap->flags & MR_NP_RX)) {
  3652. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3653. } else {
  3654. ret = ANEG_FAILED;
  3655. }
  3656. }
  3657. }
  3658. break;
  3659. case ANEG_STATE_IDLE_DETECT_INIT:
  3660. ap->link_time = ap->cur_time;
  3661. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3662. tw32_f(MAC_MODE, tp->mac_mode);
  3663. udelay(40);
  3664. ap->state = ANEG_STATE_IDLE_DETECT;
  3665. ret = ANEG_TIMER_ENAB;
  3666. break;
  3667. case ANEG_STATE_IDLE_DETECT:
  3668. if (ap->ability_match != 0 &&
  3669. ap->rxconfig == 0) {
  3670. ap->state = ANEG_STATE_AN_ENABLE;
  3671. break;
  3672. }
  3673. delta = ap->cur_time - ap->link_time;
  3674. if (delta > ANEG_STATE_SETTLE_TIME) {
  3675. /* XXX another gem from the Broadcom driver :( */
  3676. ap->state = ANEG_STATE_LINK_OK;
  3677. }
  3678. break;
  3679. case ANEG_STATE_LINK_OK:
  3680. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3681. ret = ANEG_DONE;
  3682. break;
  3683. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3684. /* ??? unimplemented */
  3685. break;
  3686. case ANEG_STATE_NEXT_PAGE_WAIT:
  3687. /* ??? unimplemented */
  3688. break;
  3689. default:
  3690. ret = ANEG_FAILED;
  3691. break;
  3692. }
  3693. return ret;
  3694. }
  3695. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3696. {
  3697. int res = 0;
  3698. struct tg3_fiber_aneginfo aninfo;
  3699. int status = ANEG_FAILED;
  3700. unsigned int tick;
  3701. u32 tmp;
  3702. tw32_f(MAC_TX_AUTO_NEG, 0);
  3703. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3704. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3705. udelay(40);
  3706. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3707. udelay(40);
  3708. memset(&aninfo, 0, sizeof(aninfo));
  3709. aninfo.flags |= MR_AN_ENABLE;
  3710. aninfo.state = ANEG_STATE_UNKNOWN;
  3711. aninfo.cur_time = 0;
  3712. tick = 0;
  3713. while (++tick < 195000) {
  3714. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3715. if (status == ANEG_DONE || status == ANEG_FAILED)
  3716. break;
  3717. udelay(1);
  3718. }
  3719. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3720. tw32_f(MAC_MODE, tp->mac_mode);
  3721. udelay(40);
  3722. *txflags = aninfo.txconfig;
  3723. *rxflags = aninfo.flags;
  3724. if (status == ANEG_DONE &&
  3725. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3726. MR_LP_ADV_FULL_DUPLEX)))
  3727. res = 1;
  3728. return res;
  3729. }
  3730. static void tg3_init_bcm8002(struct tg3 *tp)
  3731. {
  3732. u32 mac_status = tr32(MAC_STATUS);
  3733. int i;
  3734. /* Reset when initting first time or we have a link. */
  3735. if (tg3_flag(tp, INIT_COMPLETE) &&
  3736. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3737. return;
  3738. /* Set PLL lock range. */
  3739. tg3_writephy(tp, 0x16, 0x8007);
  3740. /* SW reset */
  3741. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3742. /* Wait for reset to complete. */
  3743. /* XXX schedule_timeout() ... */
  3744. for (i = 0; i < 500; i++)
  3745. udelay(10);
  3746. /* Config mode; select PMA/Ch 1 regs. */
  3747. tg3_writephy(tp, 0x10, 0x8411);
  3748. /* Enable auto-lock and comdet, select txclk for tx. */
  3749. tg3_writephy(tp, 0x11, 0x0a10);
  3750. tg3_writephy(tp, 0x18, 0x00a0);
  3751. tg3_writephy(tp, 0x16, 0x41ff);
  3752. /* Assert and deassert POR. */
  3753. tg3_writephy(tp, 0x13, 0x0400);
  3754. udelay(40);
  3755. tg3_writephy(tp, 0x13, 0x0000);
  3756. tg3_writephy(tp, 0x11, 0x0a50);
  3757. udelay(40);
  3758. tg3_writephy(tp, 0x11, 0x0a10);
  3759. /* Wait for signal to stabilize */
  3760. /* XXX schedule_timeout() ... */
  3761. for (i = 0; i < 15000; i++)
  3762. udelay(10);
  3763. /* Deselect the channel register so we can read the PHYID
  3764. * later.
  3765. */
  3766. tg3_writephy(tp, 0x10, 0x8011);
  3767. }
  3768. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3769. {
  3770. u16 flowctrl;
  3771. u32 sg_dig_ctrl, sg_dig_status;
  3772. u32 serdes_cfg, expected_sg_dig_ctrl;
  3773. int workaround, port_a;
  3774. int current_link_up;
  3775. serdes_cfg = 0;
  3776. expected_sg_dig_ctrl = 0;
  3777. workaround = 0;
  3778. port_a = 1;
  3779. current_link_up = 0;
  3780. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3781. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3782. workaround = 1;
  3783. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3784. port_a = 0;
  3785. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3786. /* preserve bits 20-23 for voltage regulator */
  3787. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3788. }
  3789. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3790. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3791. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3792. if (workaround) {
  3793. u32 val = serdes_cfg;
  3794. if (port_a)
  3795. val |= 0xc010000;
  3796. else
  3797. val |= 0x4010000;
  3798. tw32_f(MAC_SERDES_CFG, val);
  3799. }
  3800. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3801. }
  3802. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3803. tg3_setup_flow_control(tp, 0, 0);
  3804. current_link_up = 1;
  3805. }
  3806. goto out;
  3807. }
  3808. /* Want auto-negotiation. */
  3809. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3810. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3811. if (flowctrl & ADVERTISE_1000XPAUSE)
  3812. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3813. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3814. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3815. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3816. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3817. tp->serdes_counter &&
  3818. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3819. MAC_STATUS_RCVD_CFG)) ==
  3820. MAC_STATUS_PCS_SYNCED)) {
  3821. tp->serdes_counter--;
  3822. current_link_up = 1;
  3823. goto out;
  3824. }
  3825. restart_autoneg:
  3826. if (workaround)
  3827. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3828. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3829. udelay(5);
  3830. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3831. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3832. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3833. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3834. MAC_STATUS_SIGNAL_DET)) {
  3835. sg_dig_status = tr32(SG_DIG_STATUS);
  3836. mac_status = tr32(MAC_STATUS);
  3837. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3838. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3839. u32 local_adv = 0, remote_adv = 0;
  3840. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3841. local_adv |= ADVERTISE_1000XPAUSE;
  3842. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3843. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3844. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3845. remote_adv |= LPA_1000XPAUSE;
  3846. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3847. remote_adv |= LPA_1000XPAUSE_ASYM;
  3848. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3849. current_link_up = 1;
  3850. tp->serdes_counter = 0;
  3851. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3852. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3853. if (tp->serdes_counter)
  3854. tp->serdes_counter--;
  3855. else {
  3856. if (workaround) {
  3857. u32 val = serdes_cfg;
  3858. if (port_a)
  3859. val |= 0xc010000;
  3860. else
  3861. val |= 0x4010000;
  3862. tw32_f(MAC_SERDES_CFG, val);
  3863. }
  3864. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3865. udelay(40);
  3866. /* Link parallel detection - link is up */
  3867. /* only if we have PCS_SYNC and not */
  3868. /* receiving config code words */
  3869. mac_status = tr32(MAC_STATUS);
  3870. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3871. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3872. tg3_setup_flow_control(tp, 0, 0);
  3873. current_link_up = 1;
  3874. tp->phy_flags |=
  3875. TG3_PHYFLG_PARALLEL_DETECT;
  3876. tp->serdes_counter =
  3877. SERDES_PARALLEL_DET_TIMEOUT;
  3878. } else
  3879. goto restart_autoneg;
  3880. }
  3881. }
  3882. } else {
  3883. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3884. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3885. }
  3886. out:
  3887. return current_link_up;
  3888. }
  3889. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3890. {
  3891. int current_link_up = 0;
  3892. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3893. goto out;
  3894. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3895. u32 txflags, rxflags;
  3896. int i;
  3897. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3898. u32 local_adv = 0, remote_adv = 0;
  3899. if (txflags & ANEG_CFG_PS1)
  3900. local_adv |= ADVERTISE_1000XPAUSE;
  3901. if (txflags & ANEG_CFG_PS2)
  3902. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3903. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3904. remote_adv |= LPA_1000XPAUSE;
  3905. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3906. remote_adv |= LPA_1000XPAUSE_ASYM;
  3907. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3908. current_link_up = 1;
  3909. }
  3910. for (i = 0; i < 30; i++) {
  3911. udelay(20);
  3912. tw32_f(MAC_STATUS,
  3913. (MAC_STATUS_SYNC_CHANGED |
  3914. MAC_STATUS_CFG_CHANGED));
  3915. udelay(40);
  3916. if ((tr32(MAC_STATUS) &
  3917. (MAC_STATUS_SYNC_CHANGED |
  3918. MAC_STATUS_CFG_CHANGED)) == 0)
  3919. break;
  3920. }
  3921. mac_status = tr32(MAC_STATUS);
  3922. if (current_link_up == 0 &&
  3923. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3924. !(mac_status & MAC_STATUS_RCVD_CFG))
  3925. current_link_up = 1;
  3926. } else {
  3927. tg3_setup_flow_control(tp, 0, 0);
  3928. /* Forcing 1000FD link up. */
  3929. current_link_up = 1;
  3930. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3931. udelay(40);
  3932. tw32_f(MAC_MODE, tp->mac_mode);
  3933. udelay(40);
  3934. }
  3935. out:
  3936. return current_link_up;
  3937. }
  3938. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3939. {
  3940. u32 orig_pause_cfg;
  3941. u16 orig_active_speed;
  3942. u8 orig_active_duplex;
  3943. u32 mac_status;
  3944. int current_link_up;
  3945. int i;
  3946. orig_pause_cfg = tp->link_config.active_flowctrl;
  3947. orig_active_speed = tp->link_config.active_speed;
  3948. orig_active_duplex = tp->link_config.active_duplex;
  3949. if (!tg3_flag(tp, HW_AUTONEG) &&
  3950. netif_carrier_ok(tp->dev) &&
  3951. tg3_flag(tp, INIT_COMPLETE)) {
  3952. mac_status = tr32(MAC_STATUS);
  3953. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3954. MAC_STATUS_SIGNAL_DET |
  3955. MAC_STATUS_CFG_CHANGED |
  3956. MAC_STATUS_RCVD_CFG);
  3957. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3958. MAC_STATUS_SIGNAL_DET)) {
  3959. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3960. MAC_STATUS_CFG_CHANGED));
  3961. return 0;
  3962. }
  3963. }
  3964. tw32_f(MAC_TX_AUTO_NEG, 0);
  3965. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3966. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3967. tw32_f(MAC_MODE, tp->mac_mode);
  3968. udelay(40);
  3969. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3970. tg3_init_bcm8002(tp);
  3971. /* Enable link change event even when serdes polling. */
  3972. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3973. udelay(40);
  3974. current_link_up = 0;
  3975. mac_status = tr32(MAC_STATUS);
  3976. if (tg3_flag(tp, HW_AUTONEG))
  3977. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3978. else
  3979. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3980. tp->napi[0].hw_status->status =
  3981. (SD_STATUS_UPDATED |
  3982. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3983. for (i = 0; i < 100; i++) {
  3984. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3985. MAC_STATUS_CFG_CHANGED));
  3986. udelay(5);
  3987. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3988. MAC_STATUS_CFG_CHANGED |
  3989. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3990. break;
  3991. }
  3992. mac_status = tr32(MAC_STATUS);
  3993. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3994. current_link_up = 0;
  3995. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3996. tp->serdes_counter == 0) {
  3997. tw32_f(MAC_MODE, (tp->mac_mode |
  3998. MAC_MODE_SEND_CONFIGS));
  3999. udelay(1);
  4000. tw32_f(MAC_MODE, tp->mac_mode);
  4001. }
  4002. }
  4003. if (current_link_up == 1) {
  4004. tp->link_config.active_speed = SPEED_1000;
  4005. tp->link_config.active_duplex = DUPLEX_FULL;
  4006. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4007. LED_CTRL_LNKLED_OVERRIDE |
  4008. LED_CTRL_1000MBPS_ON));
  4009. } else {
  4010. tp->link_config.active_speed = SPEED_INVALID;
  4011. tp->link_config.active_duplex = DUPLEX_INVALID;
  4012. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4013. LED_CTRL_LNKLED_OVERRIDE |
  4014. LED_CTRL_TRAFFIC_OVERRIDE));
  4015. }
  4016. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4017. if (current_link_up)
  4018. netif_carrier_on(tp->dev);
  4019. else
  4020. netif_carrier_off(tp->dev);
  4021. tg3_link_report(tp);
  4022. } else {
  4023. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4024. if (orig_pause_cfg != now_pause_cfg ||
  4025. orig_active_speed != tp->link_config.active_speed ||
  4026. orig_active_duplex != tp->link_config.active_duplex)
  4027. tg3_link_report(tp);
  4028. }
  4029. return 0;
  4030. }
  4031. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4032. {
  4033. int current_link_up, err = 0;
  4034. u32 bmsr, bmcr;
  4035. u16 current_speed;
  4036. u8 current_duplex;
  4037. u32 local_adv, remote_adv;
  4038. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4039. tw32_f(MAC_MODE, tp->mac_mode);
  4040. udelay(40);
  4041. tw32(MAC_EVENT, 0);
  4042. tw32_f(MAC_STATUS,
  4043. (MAC_STATUS_SYNC_CHANGED |
  4044. MAC_STATUS_CFG_CHANGED |
  4045. MAC_STATUS_MI_COMPLETION |
  4046. MAC_STATUS_LNKSTATE_CHANGED));
  4047. udelay(40);
  4048. if (force_reset)
  4049. tg3_phy_reset(tp);
  4050. current_link_up = 0;
  4051. current_speed = SPEED_INVALID;
  4052. current_duplex = DUPLEX_INVALID;
  4053. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4054. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4056. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4057. bmsr |= BMSR_LSTATUS;
  4058. else
  4059. bmsr &= ~BMSR_LSTATUS;
  4060. }
  4061. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4062. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4063. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4064. /* do nothing, just check for link up at the end */
  4065. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4066. u32 adv, new_adv;
  4067. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4068. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4069. ADVERTISE_1000XPAUSE |
  4070. ADVERTISE_1000XPSE_ASYM |
  4071. ADVERTISE_SLCT);
  4072. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4073. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  4074. new_adv |= ADVERTISE_1000XHALF;
  4075. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  4076. new_adv |= ADVERTISE_1000XFULL;
  4077. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4078. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  4079. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4080. tg3_writephy(tp, MII_BMCR, bmcr);
  4081. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4082. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4083. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4084. return err;
  4085. }
  4086. } else {
  4087. u32 new_bmcr;
  4088. bmcr &= ~BMCR_SPEED1000;
  4089. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4090. if (tp->link_config.duplex == DUPLEX_FULL)
  4091. new_bmcr |= BMCR_FULLDPLX;
  4092. if (new_bmcr != bmcr) {
  4093. /* BMCR_SPEED1000 is a reserved bit that needs
  4094. * to be set on write.
  4095. */
  4096. new_bmcr |= BMCR_SPEED1000;
  4097. /* Force a linkdown */
  4098. if (netif_carrier_ok(tp->dev)) {
  4099. u32 adv;
  4100. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4101. adv &= ~(ADVERTISE_1000XFULL |
  4102. ADVERTISE_1000XHALF |
  4103. ADVERTISE_SLCT);
  4104. tg3_writephy(tp, MII_ADVERTISE, adv);
  4105. tg3_writephy(tp, MII_BMCR, bmcr |
  4106. BMCR_ANRESTART |
  4107. BMCR_ANENABLE);
  4108. udelay(10);
  4109. netif_carrier_off(tp->dev);
  4110. }
  4111. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4112. bmcr = new_bmcr;
  4113. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4114. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4115. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4116. ASIC_REV_5714) {
  4117. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4118. bmsr |= BMSR_LSTATUS;
  4119. else
  4120. bmsr &= ~BMSR_LSTATUS;
  4121. }
  4122. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4123. }
  4124. }
  4125. if (bmsr & BMSR_LSTATUS) {
  4126. current_speed = SPEED_1000;
  4127. current_link_up = 1;
  4128. if (bmcr & BMCR_FULLDPLX)
  4129. current_duplex = DUPLEX_FULL;
  4130. else
  4131. current_duplex = DUPLEX_HALF;
  4132. local_adv = 0;
  4133. remote_adv = 0;
  4134. if (bmcr & BMCR_ANENABLE) {
  4135. u32 common;
  4136. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4137. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4138. common = local_adv & remote_adv;
  4139. if (common & (ADVERTISE_1000XHALF |
  4140. ADVERTISE_1000XFULL)) {
  4141. if (common & ADVERTISE_1000XFULL)
  4142. current_duplex = DUPLEX_FULL;
  4143. else
  4144. current_duplex = DUPLEX_HALF;
  4145. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4146. /* Link is up via parallel detect */
  4147. } else {
  4148. current_link_up = 0;
  4149. }
  4150. }
  4151. }
  4152. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4153. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4154. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4155. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4156. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4157. tw32_f(MAC_MODE, tp->mac_mode);
  4158. udelay(40);
  4159. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4160. tp->link_config.active_speed = current_speed;
  4161. tp->link_config.active_duplex = current_duplex;
  4162. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4163. if (current_link_up)
  4164. netif_carrier_on(tp->dev);
  4165. else {
  4166. netif_carrier_off(tp->dev);
  4167. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4168. }
  4169. tg3_link_report(tp);
  4170. }
  4171. return err;
  4172. }
  4173. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4174. {
  4175. if (tp->serdes_counter) {
  4176. /* Give autoneg time to complete. */
  4177. tp->serdes_counter--;
  4178. return;
  4179. }
  4180. if (!netif_carrier_ok(tp->dev) &&
  4181. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4182. u32 bmcr;
  4183. tg3_readphy(tp, MII_BMCR, &bmcr);
  4184. if (bmcr & BMCR_ANENABLE) {
  4185. u32 phy1, phy2;
  4186. /* Select shadow register 0x1f */
  4187. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4188. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4189. /* Select expansion interrupt status register */
  4190. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4191. MII_TG3_DSP_EXP1_INT_STAT);
  4192. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4193. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4194. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4195. /* We have signal detect and not receiving
  4196. * config code words, link is up by parallel
  4197. * detection.
  4198. */
  4199. bmcr &= ~BMCR_ANENABLE;
  4200. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4201. tg3_writephy(tp, MII_BMCR, bmcr);
  4202. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4203. }
  4204. }
  4205. } else if (netif_carrier_ok(tp->dev) &&
  4206. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4207. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4208. u32 phy2;
  4209. /* Select expansion interrupt status register */
  4210. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4211. MII_TG3_DSP_EXP1_INT_STAT);
  4212. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4213. if (phy2 & 0x20) {
  4214. u32 bmcr;
  4215. /* Config code words received, turn on autoneg. */
  4216. tg3_readphy(tp, MII_BMCR, &bmcr);
  4217. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4218. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4219. }
  4220. }
  4221. }
  4222. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4223. {
  4224. u32 val;
  4225. int err;
  4226. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4227. err = tg3_setup_fiber_phy(tp, force_reset);
  4228. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4229. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4230. else
  4231. err = tg3_setup_copper_phy(tp, force_reset);
  4232. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4233. u32 scale;
  4234. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4235. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4236. scale = 65;
  4237. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4238. scale = 6;
  4239. else
  4240. scale = 12;
  4241. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4242. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4243. tw32(GRC_MISC_CFG, val);
  4244. }
  4245. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4246. (6 << TX_LENGTHS_IPG_SHIFT);
  4247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4248. val |= tr32(MAC_TX_LENGTHS) &
  4249. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4250. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4251. if (tp->link_config.active_speed == SPEED_1000 &&
  4252. tp->link_config.active_duplex == DUPLEX_HALF)
  4253. tw32(MAC_TX_LENGTHS, val |
  4254. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4255. else
  4256. tw32(MAC_TX_LENGTHS, val |
  4257. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4258. if (!tg3_flag(tp, 5705_PLUS)) {
  4259. if (netif_carrier_ok(tp->dev)) {
  4260. tw32(HOSTCC_STAT_COAL_TICKS,
  4261. tp->coal.stats_block_coalesce_usecs);
  4262. } else {
  4263. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4264. }
  4265. }
  4266. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4267. val = tr32(PCIE_PWR_MGMT_THRESH);
  4268. if (!netif_carrier_ok(tp->dev))
  4269. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4270. tp->pwrmgmt_thresh;
  4271. else
  4272. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4273. tw32(PCIE_PWR_MGMT_THRESH, val);
  4274. }
  4275. return err;
  4276. }
  4277. static inline int tg3_irq_sync(struct tg3 *tp)
  4278. {
  4279. return tp->irq_sync;
  4280. }
  4281. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4282. {
  4283. int i;
  4284. dst = (u32 *)((u8 *)dst + off);
  4285. for (i = 0; i < len; i += sizeof(u32))
  4286. *dst++ = tr32(off + i);
  4287. }
  4288. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4289. {
  4290. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4291. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4292. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4293. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4294. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4295. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4296. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4297. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4298. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4299. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4300. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4301. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4302. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4303. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4304. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4305. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4306. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4307. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4308. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4309. if (tg3_flag(tp, SUPPORT_MSIX))
  4310. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4311. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4312. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4313. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4314. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4315. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4316. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4317. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4318. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4319. if (!tg3_flag(tp, 5705_PLUS)) {
  4320. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4321. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4322. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4323. }
  4324. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4325. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4326. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4327. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4328. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4329. if (tg3_flag(tp, NVRAM))
  4330. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4331. }
  4332. static void tg3_dump_state(struct tg3 *tp)
  4333. {
  4334. int i;
  4335. u32 *regs;
  4336. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4337. if (!regs) {
  4338. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4339. return;
  4340. }
  4341. if (tg3_flag(tp, PCI_EXPRESS)) {
  4342. /* Read up to but not including private PCI registers */
  4343. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4344. regs[i / sizeof(u32)] = tr32(i);
  4345. } else
  4346. tg3_dump_legacy_regs(tp, regs);
  4347. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4348. if (!regs[i + 0] && !regs[i + 1] &&
  4349. !regs[i + 2] && !regs[i + 3])
  4350. continue;
  4351. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4352. i * 4,
  4353. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4354. }
  4355. kfree(regs);
  4356. for (i = 0; i < tp->irq_cnt; i++) {
  4357. struct tg3_napi *tnapi = &tp->napi[i];
  4358. /* SW status block */
  4359. netdev_err(tp->dev,
  4360. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4361. i,
  4362. tnapi->hw_status->status,
  4363. tnapi->hw_status->status_tag,
  4364. tnapi->hw_status->rx_jumbo_consumer,
  4365. tnapi->hw_status->rx_consumer,
  4366. tnapi->hw_status->rx_mini_consumer,
  4367. tnapi->hw_status->idx[0].rx_producer,
  4368. tnapi->hw_status->idx[0].tx_consumer);
  4369. netdev_err(tp->dev,
  4370. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4371. i,
  4372. tnapi->last_tag, tnapi->last_irq_tag,
  4373. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4374. tnapi->rx_rcb_ptr,
  4375. tnapi->prodring.rx_std_prod_idx,
  4376. tnapi->prodring.rx_std_cons_idx,
  4377. tnapi->prodring.rx_jmb_prod_idx,
  4378. tnapi->prodring.rx_jmb_cons_idx);
  4379. }
  4380. }
  4381. /* This is called whenever we suspect that the system chipset is re-
  4382. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4383. * is bogus tx completions. We try to recover by setting the
  4384. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4385. * in the workqueue.
  4386. */
  4387. static void tg3_tx_recover(struct tg3 *tp)
  4388. {
  4389. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4390. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4391. netdev_warn(tp->dev,
  4392. "The system may be re-ordering memory-mapped I/O "
  4393. "cycles to the network device, attempting to recover. "
  4394. "Please report the problem to the driver maintainer "
  4395. "and include system chipset information.\n");
  4396. spin_lock(&tp->lock);
  4397. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4398. spin_unlock(&tp->lock);
  4399. }
  4400. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4401. {
  4402. /* Tell compiler to fetch tx indices from memory. */
  4403. barrier();
  4404. return tnapi->tx_pending -
  4405. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4406. }
  4407. /* Tigon3 never reports partial packet sends. So we do not
  4408. * need special logic to handle SKBs that have not had all
  4409. * of their frags sent yet, like SunGEM does.
  4410. */
  4411. static void tg3_tx(struct tg3_napi *tnapi)
  4412. {
  4413. struct tg3 *tp = tnapi->tp;
  4414. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4415. u32 sw_idx = tnapi->tx_cons;
  4416. struct netdev_queue *txq;
  4417. int index = tnapi - tp->napi;
  4418. if (tg3_flag(tp, ENABLE_TSS))
  4419. index--;
  4420. txq = netdev_get_tx_queue(tp->dev, index);
  4421. while (sw_idx != hw_idx) {
  4422. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4423. struct sk_buff *skb = ri->skb;
  4424. int i, tx_bug = 0;
  4425. if (unlikely(skb == NULL)) {
  4426. tg3_tx_recover(tp);
  4427. return;
  4428. }
  4429. pci_unmap_single(tp->pdev,
  4430. dma_unmap_addr(ri, mapping),
  4431. skb_headlen(skb),
  4432. PCI_DMA_TODEVICE);
  4433. ri->skb = NULL;
  4434. while (ri->fragmented) {
  4435. ri->fragmented = false;
  4436. sw_idx = NEXT_TX(sw_idx);
  4437. ri = &tnapi->tx_buffers[sw_idx];
  4438. }
  4439. sw_idx = NEXT_TX(sw_idx);
  4440. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4441. ri = &tnapi->tx_buffers[sw_idx];
  4442. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4443. tx_bug = 1;
  4444. pci_unmap_page(tp->pdev,
  4445. dma_unmap_addr(ri, mapping),
  4446. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4447. PCI_DMA_TODEVICE);
  4448. while (ri->fragmented) {
  4449. ri->fragmented = false;
  4450. sw_idx = NEXT_TX(sw_idx);
  4451. ri = &tnapi->tx_buffers[sw_idx];
  4452. }
  4453. sw_idx = NEXT_TX(sw_idx);
  4454. }
  4455. dev_kfree_skb(skb);
  4456. if (unlikely(tx_bug)) {
  4457. tg3_tx_recover(tp);
  4458. return;
  4459. }
  4460. }
  4461. tnapi->tx_cons = sw_idx;
  4462. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4463. * before checking for netif_queue_stopped(). Without the
  4464. * memory barrier, there is a small possibility that tg3_start_xmit()
  4465. * will miss it and cause the queue to be stopped forever.
  4466. */
  4467. smp_mb();
  4468. if (unlikely(netif_tx_queue_stopped(txq) &&
  4469. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4470. __netif_tx_lock(txq, smp_processor_id());
  4471. if (netif_tx_queue_stopped(txq) &&
  4472. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4473. netif_tx_wake_queue(txq);
  4474. __netif_tx_unlock(txq);
  4475. }
  4476. }
  4477. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4478. {
  4479. if (!ri->skb)
  4480. return;
  4481. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4482. map_sz, PCI_DMA_FROMDEVICE);
  4483. dev_kfree_skb_any(ri->skb);
  4484. ri->skb = NULL;
  4485. }
  4486. /* Returns size of skb allocated or < 0 on error.
  4487. *
  4488. * We only need to fill in the address because the other members
  4489. * of the RX descriptor are invariant, see tg3_init_rings.
  4490. *
  4491. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4492. * posting buffers we only dirty the first cache line of the RX
  4493. * descriptor (containing the address). Whereas for the RX status
  4494. * buffers the cpu only reads the last cacheline of the RX descriptor
  4495. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4496. */
  4497. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4498. u32 opaque_key, u32 dest_idx_unmasked)
  4499. {
  4500. struct tg3_rx_buffer_desc *desc;
  4501. struct ring_info *map;
  4502. struct sk_buff *skb;
  4503. dma_addr_t mapping;
  4504. int skb_size, dest_idx;
  4505. switch (opaque_key) {
  4506. case RXD_OPAQUE_RING_STD:
  4507. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4508. desc = &tpr->rx_std[dest_idx];
  4509. map = &tpr->rx_std_buffers[dest_idx];
  4510. skb_size = tp->rx_pkt_map_sz;
  4511. break;
  4512. case RXD_OPAQUE_RING_JUMBO:
  4513. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4514. desc = &tpr->rx_jmb[dest_idx].std;
  4515. map = &tpr->rx_jmb_buffers[dest_idx];
  4516. skb_size = TG3_RX_JMB_MAP_SZ;
  4517. break;
  4518. default:
  4519. return -EINVAL;
  4520. }
  4521. /* Do not overwrite any of the map or rp information
  4522. * until we are sure we can commit to a new buffer.
  4523. *
  4524. * Callers depend upon this behavior and assume that
  4525. * we leave everything unchanged if we fail.
  4526. */
  4527. skb = netdev_alloc_skb(tp->dev, skb_size + TG3_RX_OFFSET(tp));
  4528. if (skb == NULL)
  4529. return -ENOMEM;
  4530. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4531. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4532. PCI_DMA_FROMDEVICE);
  4533. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4534. dev_kfree_skb(skb);
  4535. return -EIO;
  4536. }
  4537. map->skb = skb;
  4538. dma_unmap_addr_set(map, mapping, mapping);
  4539. desc->addr_hi = ((u64)mapping >> 32);
  4540. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4541. return skb_size;
  4542. }
  4543. /* We only need to move over in the address because the other
  4544. * members of the RX descriptor are invariant. See notes above
  4545. * tg3_alloc_rx_skb for full details.
  4546. */
  4547. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4548. struct tg3_rx_prodring_set *dpr,
  4549. u32 opaque_key, int src_idx,
  4550. u32 dest_idx_unmasked)
  4551. {
  4552. struct tg3 *tp = tnapi->tp;
  4553. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4554. struct ring_info *src_map, *dest_map;
  4555. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4556. int dest_idx;
  4557. switch (opaque_key) {
  4558. case RXD_OPAQUE_RING_STD:
  4559. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4560. dest_desc = &dpr->rx_std[dest_idx];
  4561. dest_map = &dpr->rx_std_buffers[dest_idx];
  4562. src_desc = &spr->rx_std[src_idx];
  4563. src_map = &spr->rx_std_buffers[src_idx];
  4564. break;
  4565. case RXD_OPAQUE_RING_JUMBO:
  4566. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4567. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4568. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4569. src_desc = &spr->rx_jmb[src_idx].std;
  4570. src_map = &spr->rx_jmb_buffers[src_idx];
  4571. break;
  4572. default:
  4573. return;
  4574. }
  4575. dest_map->skb = src_map->skb;
  4576. dma_unmap_addr_set(dest_map, mapping,
  4577. dma_unmap_addr(src_map, mapping));
  4578. dest_desc->addr_hi = src_desc->addr_hi;
  4579. dest_desc->addr_lo = src_desc->addr_lo;
  4580. /* Ensure that the update to the skb happens after the physical
  4581. * addresses have been transferred to the new BD location.
  4582. */
  4583. smp_wmb();
  4584. src_map->skb = NULL;
  4585. }
  4586. /* The RX ring scheme is composed of multiple rings which post fresh
  4587. * buffers to the chip, and one special ring the chip uses to report
  4588. * status back to the host.
  4589. *
  4590. * The special ring reports the status of received packets to the
  4591. * host. The chip does not write into the original descriptor the
  4592. * RX buffer was obtained from. The chip simply takes the original
  4593. * descriptor as provided by the host, updates the status and length
  4594. * field, then writes this into the next status ring entry.
  4595. *
  4596. * Each ring the host uses to post buffers to the chip is described
  4597. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4598. * it is first placed into the on-chip ram. When the packet's length
  4599. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4600. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4601. * which is within the range of the new packet's length is chosen.
  4602. *
  4603. * The "separate ring for rx status" scheme may sound queer, but it makes
  4604. * sense from a cache coherency perspective. If only the host writes
  4605. * to the buffer post rings, and only the chip writes to the rx status
  4606. * rings, then cache lines never move beyond shared-modified state.
  4607. * If both the host and chip were to write into the same ring, cache line
  4608. * eviction could occur since both entities want it in an exclusive state.
  4609. */
  4610. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4611. {
  4612. struct tg3 *tp = tnapi->tp;
  4613. u32 work_mask, rx_std_posted = 0;
  4614. u32 std_prod_idx, jmb_prod_idx;
  4615. u32 sw_idx = tnapi->rx_rcb_ptr;
  4616. u16 hw_idx;
  4617. int received;
  4618. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4619. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4620. /*
  4621. * We need to order the read of hw_idx and the read of
  4622. * the opaque cookie.
  4623. */
  4624. rmb();
  4625. work_mask = 0;
  4626. received = 0;
  4627. std_prod_idx = tpr->rx_std_prod_idx;
  4628. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4629. while (sw_idx != hw_idx && budget > 0) {
  4630. struct ring_info *ri;
  4631. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4632. unsigned int len;
  4633. struct sk_buff *skb;
  4634. dma_addr_t dma_addr;
  4635. u32 opaque_key, desc_idx, *post_ptr;
  4636. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4637. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4638. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4639. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4640. dma_addr = dma_unmap_addr(ri, mapping);
  4641. skb = ri->skb;
  4642. post_ptr = &std_prod_idx;
  4643. rx_std_posted++;
  4644. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4645. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4646. dma_addr = dma_unmap_addr(ri, mapping);
  4647. skb = ri->skb;
  4648. post_ptr = &jmb_prod_idx;
  4649. } else
  4650. goto next_pkt_nopost;
  4651. work_mask |= opaque_key;
  4652. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4653. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4654. drop_it:
  4655. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4656. desc_idx, *post_ptr);
  4657. drop_it_no_recycle:
  4658. /* Other statistics kept track of by card. */
  4659. tp->rx_dropped++;
  4660. goto next_pkt;
  4661. }
  4662. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4663. ETH_FCS_LEN;
  4664. if (len > TG3_RX_COPY_THRESH(tp)) {
  4665. int skb_size;
  4666. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4667. *post_ptr);
  4668. if (skb_size < 0)
  4669. goto drop_it;
  4670. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4671. PCI_DMA_FROMDEVICE);
  4672. /* Ensure that the update to the skb happens
  4673. * after the usage of the old DMA mapping.
  4674. */
  4675. smp_wmb();
  4676. ri->skb = NULL;
  4677. skb_put(skb, len);
  4678. } else {
  4679. struct sk_buff *copy_skb;
  4680. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4681. desc_idx, *post_ptr);
  4682. copy_skb = netdev_alloc_skb(tp->dev, len +
  4683. TG3_RAW_IP_ALIGN);
  4684. if (copy_skb == NULL)
  4685. goto drop_it_no_recycle;
  4686. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4687. skb_put(copy_skb, len);
  4688. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4689. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4690. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4691. /* We'll reuse the original ring buffer. */
  4692. skb = copy_skb;
  4693. }
  4694. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4695. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4696. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4697. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4698. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4699. else
  4700. skb_checksum_none_assert(skb);
  4701. skb->protocol = eth_type_trans(skb, tp->dev);
  4702. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4703. skb->protocol != htons(ETH_P_8021Q)) {
  4704. dev_kfree_skb(skb);
  4705. goto drop_it_no_recycle;
  4706. }
  4707. if (desc->type_flags & RXD_FLAG_VLAN &&
  4708. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4709. __vlan_hwaccel_put_tag(skb,
  4710. desc->err_vlan & RXD_VLAN_MASK);
  4711. napi_gro_receive(&tnapi->napi, skb);
  4712. received++;
  4713. budget--;
  4714. next_pkt:
  4715. (*post_ptr)++;
  4716. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4717. tpr->rx_std_prod_idx = std_prod_idx &
  4718. tp->rx_std_ring_mask;
  4719. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4720. tpr->rx_std_prod_idx);
  4721. work_mask &= ~RXD_OPAQUE_RING_STD;
  4722. rx_std_posted = 0;
  4723. }
  4724. next_pkt_nopost:
  4725. sw_idx++;
  4726. sw_idx &= tp->rx_ret_ring_mask;
  4727. /* Refresh hw_idx to see if there is new work */
  4728. if (sw_idx == hw_idx) {
  4729. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4730. rmb();
  4731. }
  4732. }
  4733. /* ACK the status ring. */
  4734. tnapi->rx_rcb_ptr = sw_idx;
  4735. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4736. /* Refill RX ring(s). */
  4737. if (!tg3_flag(tp, ENABLE_RSS)) {
  4738. if (work_mask & RXD_OPAQUE_RING_STD) {
  4739. tpr->rx_std_prod_idx = std_prod_idx &
  4740. tp->rx_std_ring_mask;
  4741. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4742. tpr->rx_std_prod_idx);
  4743. }
  4744. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4745. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4746. tp->rx_jmb_ring_mask;
  4747. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4748. tpr->rx_jmb_prod_idx);
  4749. }
  4750. mmiowb();
  4751. } else if (work_mask) {
  4752. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4753. * updated before the producer indices can be updated.
  4754. */
  4755. smp_wmb();
  4756. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4757. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4758. if (tnapi != &tp->napi[1])
  4759. napi_schedule(&tp->napi[1].napi);
  4760. }
  4761. return received;
  4762. }
  4763. static void tg3_poll_link(struct tg3 *tp)
  4764. {
  4765. /* handle link change and other phy events */
  4766. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4767. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4768. if (sblk->status & SD_STATUS_LINK_CHG) {
  4769. sblk->status = SD_STATUS_UPDATED |
  4770. (sblk->status & ~SD_STATUS_LINK_CHG);
  4771. spin_lock(&tp->lock);
  4772. if (tg3_flag(tp, USE_PHYLIB)) {
  4773. tw32_f(MAC_STATUS,
  4774. (MAC_STATUS_SYNC_CHANGED |
  4775. MAC_STATUS_CFG_CHANGED |
  4776. MAC_STATUS_MI_COMPLETION |
  4777. MAC_STATUS_LNKSTATE_CHANGED));
  4778. udelay(40);
  4779. } else
  4780. tg3_setup_phy(tp, 0);
  4781. spin_unlock(&tp->lock);
  4782. }
  4783. }
  4784. }
  4785. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4786. struct tg3_rx_prodring_set *dpr,
  4787. struct tg3_rx_prodring_set *spr)
  4788. {
  4789. u32 si, di, cpycnt, src_prod_idx;
  4790. int i, err = 0;
  4791. while (1) {
  4792. src_prod_idx = spr->rx_std_prod_idx;
  4793. /* Make sure updates to the rx_std_buffers[] entries and the
  4794. * standard producer index are seen in the correct order.
  4795. */
  4796. smp_rmb();
  4797. if (spr->rx_std_cons_idx == src_prod_idx)
  4798. break;
  4799. if (spr->rx_std_cons_idx < src_prod_idx)
  4800. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4801. else
  4802. cpycnt = tp->rx_std_ring_mask + 1 -
  4803. spr->rx_std_cons_idx;
  4804. cpycnt = min(cpycnt,
  4805. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4806. si = spr->rx_std_cons_idx;
  4807. di = dpr->rx_std_prod_idx;
  4808. for (i = di; i < di + cpycnt; i++) {
  4809. if (dpr->rx_std_buffers[i].skb) {
  4810. cpycnt = i - di;
  4811. err = -ENOSPC;
  4812. break;
  4813. }
  4814. }
  4815. if (!cpycnt)
  4816. break;
  4817. /* Ensure that updates to the rx_std_buffers ring and the
  4818. * shadowed hardware producer ring from tg3_recycle_skb() are
  4819. * ordered correctly WRT the skb check above.
  4820. */
  4821. smp_rmb();
  4822. memcpy(&dpr->rx_std_buffers[di],
  4823. &spr->rx_std_buffers[si],
  4824. cpycnt * sizeof(struct ring_info));
  4825. for (i = 0; i < cpycnt; i++, di++, si++) {
  4826. struct tg3_rx_buffer_desc *sbd, *dbd;
  4827. sbd = &spr->rx_std[si];
  4828. dbd = &dpr->rx_std[di];
  4829. dbd->addr_hi = sbd->addr_hi;
  4830. dbd->addr_lo = sbd->addr_lo;
  4831. }
  4832. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4833. tp->rx_std_ring_mask;
  4834. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4835. tp->rx_std_ring_mask;
  4836. }
  4837. while (1) {
  4838. src_prod_idx = spr->rx_jmb_prod_idx;
  4839. /* Make sure updates to the rx_jmb_buffers[] entries and
  4840. * the jumbo producer index are seen in the correct order.
  4841. */
  4842. smp_rmb();
  4843. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4844. break;
  4845. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4846. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4847. else
  4848. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4849. spr->rx_jmb_cons_idx;
  4850. cpycnt = min(cpycnt,
  4851. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4852. si = spr->rx_jmb_cons_idx;
  4853. di = dpr->rx_jmb_prod_idx;
  4854. for (i = di; i < di + cpycnt; i++) {
  4855. if (dpr->rx_jmb_buffers[i].skb) {
  4856. cpycnt = i - di;
  4857. err = -ENOSPC;
  4858. break;
  4859. }
  4860. }
  4861. if (!cpycnt)
  4862. break;
  4863. /* Ensure that updates to the rx_jmb_buffers ring and the
  4864. * shadowed hardware producer ring from tg3_recycle_skb() are
  4865. * ordered correctly WRT the skb check above.
  4866. */
  4867. smp_rmb();
  4868. memcpy(&dpr->rx_jmb_buffers[di],
  4869. &spr->rx_jmb_buffers[si],
  4870. cpycnt * sizeof(struct ring_info));
  4871. for (i = 0; i < cpycnt; i++, di++, si++) {
  4872. struct tg3_rx_buffer_desc *sbd, *dbd;
  4873. sbd = &spr->rx_jmb[si].std;
  4874. dbd = &dpr->rx_jmb[di].std;
  4875. dbd->addr_hi = sbd->addr_hi;
  4876. dbd->addr_lo = sbd->addr_lo;
  4877. }
  4878. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4879. tp->rx_jmb_ring_mask;
  4880. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4881. tp->rx_jmb_ring_mask;
  4882. }
  4883. return err;
  4884. }
  4885. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4886. {
  4887. struct tg3 *tp = tnapi->tp;
  4888. /* run TX completion thread */
  4889. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4890. tg3_tx(tnapi);
  4891. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4892. return work_done;
  4893. }
  4894. /* run RX thread, within the bounds set by NAPI.
  4895. * All RX "locking" is done by ensuring outside
  4896. * code synchronizes with tg3->napi.poll()
  4897. */
  4898. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4899. work_done += tg3_rx(tnapi, budget - work_done);
  4900. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4901. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4902. int i, err = 0;
  4903. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4904. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4905. for (i = 1; i < tp->irq_cnt; i++)
  4906. err |= tg3_rx_prodring_xfer(tp, dpr,
  4907. &tp->napi[i].prodring);
  4908. wmb();
  4909. if (std_prod_idx != dpr->rx_std_prod_idx)
  4910. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4911. dpr->rx_std_prod_idx);
  4912. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4913. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4914. dpr->rx_jmb_prod_idx);
  4915. mmiowb();
  4916. if (err)
  4917. tw32_f(HOSTCC_MODE, tp->coal_now);
  4918. }
  4919. return work_done;
  4920. }
  4921. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  4922. {
  4923. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  4924. schedule_work(&tp->reset_task);
  4925. }
  4926. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  4927. {
  4928. cancel_work_sync(&tp->reset_task);
  4929. tg3_flag_clear(tp, RESET_TASK_PENDING);
  4930. }
  4931. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4932. {
  4933. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4934. struct tg3 *tp = tnapi->tp;
  4935. int work_done = 0;
  4936. struct tg3_hw_status *sblk = tnapi->hw_status;
  4937. while (1) {
  4938. work_done = tg3_poll_work(tnapi, work_done, budget);
  4939. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4940. goto tx_recovery;
  4941. if (unlikely(work_done >= budget))
  4942. break;
  4943. /* tp->last_tag is used in tg3_int_reenable() below
  4944. * to tell the hw how much work has been processed,
  4945. * so we must read it before checking for more work.
  4946. */
  4947. tnapi->last_tag = sblk->status_tag;
  4948. tnapi->last_irq_tag = tnapi->last_tag;
  4949. rmb();
  4950. /* check for RX/TX work to do */
  4951. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4952. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4953. napi_complete(napi);
  4954. /* Reenable interrupts. */
  4955. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4956. mmiowb();
  4957. break;
  4958. }
  4959. }
  4960. return work_done;
  4961. tx_recovery:
  4962. /* work_done is guaranteed to be less than budget. */
  4963. napi_complete(napi);
  4964. tg3_reset_task_schedule(tp);
  4965. return work_done;
  4966. }
  4967. static void tg3_process_error(struct tg3 *tp)
  4968. {
  4969. u32 val;
  4970. bool real_error = false;
  4971. if (tg3_flag(tp, ERROR_PROCESSED))
  4972. return;
  4973. /* Check Flow Attention register */
  4974. val = tr32(HOSTCC_FLOW_ATTN);
  4975. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4976. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4977. real_error = true;
  4978. }
  4979. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4980. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4981. real_error = true;
  4982. }
  4983. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4984. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4985. real_error = true;
  4986. }
  4987. if (!real_error)
  4988. return;
  4989. tg3_dump_state(tp);
  4990. tg3_flag_set(tp, ERROR_PROCESSED);
  4991. tg3_reset_task_schedule(tp);
  4992. }
  4993. static int tg3_poll(struct napi_struct *napi, int budget)
  4994. {
  4995. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4996. struct tg3 *tp = tnapi->tp;
  4997. int work_done = 0;
  4998. struct tg3_hw_status *sblk = tnapi->hw_status;
  4999. while (1) {
  5000. if (sblk->status & SD_STATUS_ERROR)
  5001. tg3_process_error(tp);
  5002. tg3_poll_link(tp);
  5003. work_done = tg3_poll_work(tnapi, work_done, budget);
  5004. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5005. goto tx_recovery;
  5006. if (unlikely(work_done >= budget))
  5007. break;
  5008. if (tg3_flag(tp, TAGGED_STATUS)) {
  5009. /* tp->last_tag is used in tg3_int_reenable() below
  5010. * to tell the hw how much work has been processed,
  5011. * so we must read it before checking for more work.
  5012. */
  5013. tnapi->last_tag = sblk->status_tag;
  5014. tnapi->last_irq_tag = tnapi->last_tag;
  5015. rmb();
  5016. } else
  5017. sblk->status &= ~SD_STATUS_UPDATED;
  5018. if (likely(!tg3_has_work(tnapi))) {
  5019. napi_complete(napi);
  5020. tg3_int_reenable(tnapi);
  5021. break;
  5022. }
  5023. }
  5024. return work_done;
  5025. tx_recovery:
  5026. /* work_done is guaranteed to be less than budget. */
  5027. napi_complete(napi);
  5028. tg3_reset_task_schedule(tp);
  5029. return work_done;
  5030. }
  5031. static void tg3_napi_disable(struct tg3 *tp)
  5032. {
  5033. int i;
  5034. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5035. napi_disable(&tp->napi[i].napi);
  5036. }
  5037. static void tg3_napi_enable(struct tg3 *tp)
  5038. {
  5039. int i;
  5040. for (i = 0; i < tp->irq_cnt; i++)
  5041. napi_enable(&tp->napi[i].napi);
  5042. }
  5043. static void tg3_napi_init(struct tg3 *tp)
  5044. {
  5045. int i;
  5046. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5047. for (i = 1; i < tp->irq_cnt; i++)
  5048. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5049. }
  5050. static void tg3_napi_fini(struct tg3 *tp)
  5051. {
  5052. int i;
  5053. for (i = 0; i < tp->irq_cnt; i++)
  5054. netif_napi_del(&tp->napi[i].napi);
  5055. }
  5056. static inline void tg3_netif_stop(struct tg3 *tp)
  5057. {
  5058. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5059. tg3_napi_disable(tp);
  5060. netif_tx_disable(tp->dev);
  5061. }
  5062. static inline void tg3_netif_start(struct tg3 *tp)
  5063. {
  5064. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5065. * appropriate so long as all callers are assured to
  5066. * have free tx slots (such as after tg3_init_hw)
  5067. */
  5068. netif_tx_wake_all_queues(tp->dev);
  5069. tg3_napi_enable(tp);
  5070. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5071. tg3_enable_ints(tp);
  5072. }
  5073. static void tg3_irq_quiesce(struct tg3 *tp)
  5074. {
  5075. int i;
  5076. BUG_ON(tp->irq_sync);
  5077. tp->irq_sync = 1;
  5078. smp_mb();
  5079. for (i = 0; i < tp->irq_cnt; i++)
  5080. synchronize_irq(tp->napi[i].irq_vec);
  5081. }
  5082. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5083. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5084. * with as well. Most of the time, this is not necessary except when
  5085. * shutting down the device.
  5086. */
  5087. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5088. {
  5089. spin_lock_bh(&tp->lock);
  5090. if (irq_sync)
  5091. tg3_irq_quiesce(tp);
  5092. }
  5093. static inline void tg3_full_unlock(struct tg3 *tp)
  5094. {
  5095. spin_unlock_bh(&tp->lock);
  5096. }
  5097. /* One-shot MSI handler - Chip automatically disables interrupt
  5098. * after sending MSI so driver doesn't have to do it.
  5099. */
  5100. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5101. {
  5102. struct tg3_napi *tnapi = dev_id;
  5103. struct tg3 *tp = tnapi->tp;
  5104. prefetch(tnapi->hw_status);
  5105. if (tnapi->rx_rcb)
  5106. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5107. if (likely(!tg3_irq_sync(tp)))
  5108. napi_schedule(&tnapi->napi);
  5109. return IRQ_HANDLED;
  5110. }
  5111. /* MSI ISR - No need to check for interrupt sharing and no need to
  5112. * flush status block and interrupt mailbox. PCI ordering rules
  5113. * guarantee that MSI will arrive after the status block.
  5114. */
  5115. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5116. {
  5117. struct tg3_napi *tnapi = dev_id;
  5118. struct tg3 *tp = tnapi->tp;
  5119. prefetch(tnapi->hw_status);
  5120. if (tnapi->rx_rcb)
  5121. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5122. /*
  5123. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5124. * chip-internal interrupt pending events.
  5125. * Writing non-zero to intr-mbox-0 additional tells the
  5126. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5127. * event coalescing.
  5128. */
  5129. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5130. if (likely(!tg3_irq_sync(tp)))
  5131. napi_schedule(&tnapi->napi);
  5132. return IRQ_RETVAL(1);
  5133. }
  5134. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5135. {
  5136. struct tg3_napi *tnapi = dev_id;
  5137. struct tg3 *tp = tnapi->tp;
  5138. struct tg3_hw_status *sblk = tnapi->hw_status;
  5139. unsigned int handled = 1;
  5140. /* In INTx mode, it is possible for the interrupt to arrive at
  5141. * the CPU before the status block posted prior to the interrupt.
  5142. * Reading the PCI State register will confirm whether the
  5143. * interrupt is ours and will flush the status block.
  5144. */
  5145. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5146. if (tg3_flag(tp, CHIP_RESETTING) ||
  5147. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5148. handled = 0;
  5149. goto out;
  5150. }
  5151. }
  5152. /*
  5153. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5154. * chip-internal interrupt pending events.
  5155. * Writing non-zero to intr-mbox-0 additional tells the
  5156. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5157. * event coalescing.
  5158. *
  5159. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5160. * spurious interrupts. The flush impacts performance but
  5161. * excessive spurious interrupts can be worse in some cases.
  5162. */
  5163. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5164. if (tg3_irq_sync(tp))
  5165. goto out;
  5166. sblk->status &= ~SD_STATUS_UPDATED;
  5167. if (likely(tg3_has_work(tnapi))) {
  5168. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5169. napi_schedule(&tnapi->napi);
  5170. } else {
  5171. /* No work, shared interrupt perhaps? re-enable
  5172. * interrupts, and flush that PCI write
  5173. */
  5174. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5175. 0x00000000);
  5176. }
  5177. out:
  5178. return IRQ_RETVAL(handled);
  5179. }
  5180. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5181. {
  5182. struct tg3_napi *tnapi = dev_id;
  5183. struct tg3 *tp = tnapi->tp;
  5184. struct tg3_hw_status *sblk = tnapi->hw_status;
  5185. unsigned int handled = 1;
  5186. /* In INTx mode, it is possible for the interrupt to arrive at
  5187. * the CPU before the status block posted prior to the interrupt.
  5188. * Reading the PCI State register will confirm whether the
  5189. * interrupt is ours and will flush the status block.
  5190. */
  5191. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5192. if (tg3_flag(tp, CHIP_RESETTING) ||
  5193. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5194. handled = 0;
  5195. goto out;
  5196. }
  5197. }
  5198. /*
  5199. * writing any value to intr-mbox-0 clears PCI INTA# and
  5200. * chip-internal interrupt pending events.
  5201. * writing non-zero to intr-mbox-0 additional tells the
  5202. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5203. * event coalescing.
  5204. *
  5205. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5206. * spurious interrupts. The flush impacts performance but
  5207. * excessive spurious interrupts can be worse in some cases.
  5208. */
  5209. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5210. /*
  5211. * In a shared interrupt configuration, sometimes other devices'
  5212. * interrupts will scream. We record the current status tag here
  5213. * so that the above check can report that the screaming interrupts
  5214. * are unhandled. Eventually they will be silenced.
  5215. */
  5216. tnapi->last_irq_tag = sblk->status_tag;
  5217. if (tg3_irq_sync(tp))
  5218. goto out;
  5219. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5220. napi_schedule(&tnapi->napi);
  5221. out:
  5222. return IRQ_RETVAL(handled);
  5223. }
  5224. /* ISR for interrupt test */
  5225. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5226. {
  5227. struct tg3_napi *tnapi = dev_id;
  5228. struct tg3 *tp = tnapi->tp;
  5229. struct tg3_hw_status *sblk = tnapi->hw_status;
  5230. if ((sblk->status & SD_STATUS_UPDATED) ||
  5231. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5232. tg3_disable_ints(tp);
  5233. return IRQ_RETVAL(1);
  5234. }
  5235. return IRQ_RETVAL(0);
  5236. }
  5237. static int tg3_init_hw(struct tg3 *, int);
  5238. static int tg3_halt(struct tg3 *, int, int);
  5239. /* Restart hardware after configuration changes, self-test, etc.
  5240. * Invoked with tp->lock held.
  5241. */
  5242. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  5243. __releases(tp->lock)
  5244. __acquires(tp->lock)
  5245. {
  5246. int err;
  5247. err = tg3_init_hw(tp, reset_phy);
  5248. if (err) {
  5249. netdev_err(tp->dev,
  5250. "Failed to re-initialize device, aborting\n");
  5251. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5252. tg3_full_unlock(tp);
  5253. del_timer_sync(&tp->timer);
  5254. tp->irq_sync = 0;
  5255. tg3_napi_enable(tp);
  5256. dev_close(tp->dev);
  5257. tg3_full_lock(tp, 0);
  5258. }
  5259. return err;
  5260. }
  5261. #ifdef CONFIG_NET_POLL_CONTROLLER
  5262. static void tg3_poll_controller(struct net_device *dev)
  5263. {
  5264. int i;
  5265. struct tg3 *tp = netdev_priv(dev);
  5266. for (i = 0; i < tp->irq_cnt; i++)
  5267. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5268. }
  5269. #endif
  5270. static void tg3_reset_task(struct work_struct *work)
  5271. {
  5272. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  5273. int err;
  5274. tg3_full_lock(tp, 0);
  5275. if (!netif_running(tp->dev)) {
  5276. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5277. tg3_full_unlock(tp);
  5278. return;
  5279. }
  5280. tg3_full_unlock(tp);
  5281. tg3_phy_stop(tp);
  5282. tg3_netif_stop(tp);
  5283. tg3_full_lock(tp, 1);
  5284. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  5285. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  5286. tp->write32_rx_mbox = tg3_write_flush_reg32;
  5287. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  5288. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5289. }
  5290. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  5291. err = tg3_init_hw(tp, 1);
  5292. if (err)
  5293. goto out;
  5294. tg3_netif_start(tp);
  5295. out:
  5296. tg3_full_unlock(tp);
  5297. if (!err)
  5298. tg3_phy_start(tp);
  5299. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5300. }
  5301. static void tg3_tx_timeout(struct net_device *dev)
  5302. {
  5303. struct tg3 *tp = netdev_priv(dev);
  5304. if (netif_msg_tx_err(tp)) {
  5305. netdev_err(dev, "transmit timed out, resetting\n");
  5306. tg3_dump_state(tp);
  5307. }
  5308. tg3_reset_task_schedule(tp);
  5309. }
  5310. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5311. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5312. {
  5313. u32 base = (u32) mapping & 0xffffffff;
  5314. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5315. }
  5316. /* Test for DMA addresses > 40-bit */
  5317. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5318. int len)
  5319. {
  5320. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5321. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5322. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5323. return 0;
  5324. #else
  5325. return 0;
  5326. #endif
  5327. }
  5328. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5329. dma_addr_t mapping, u32 len, u32 flags,
  5330. u32 mss, u32 vlan)
  5331. {
  5332. txbd->addr_hi = ((u64) mapping >> 32);
  5333. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5334. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5335. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5336. }
  5337. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5338. dma_addr_t map, u32 len, u32 flags,
  5339. u32 mss, u32 vlan)
  5340. {
  5341. struct tg3 *tp = tnapi->tp;
  5342. bool hwbug = false;
  5343. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5344. hwbug = 1;
  5345. if (tg3_4g_overflow_test(map, len))
  5346. hwbug = 1;
  5347. if (tg3_40bit_overflow_test(tp, map, len))
  5348. hwbug = 1;
  5349. if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
  5350. u32 prvidx = *entry;
  5351. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5352. while (len > TG3_TX_BD_DMA_MAX && *budget) {
  5353. u32 frag_len = TG3_TX_BD_DMA_MAX;
  5354. len -= TG3_TX_BD_DMA_MAX;
  5355. /* Avoid the 8byte DMA problem */
  5356. if (len <= 8) {
  5357. len += TG3_TX_BD_DMA_MAX / 2;
  5358. frag_len = TG3_TX_BD_DMA_MAX / 2;
  5359. }
  5360. tnapi->tx_buffers[*entry].fragmented = true;
  5361. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5362. frag_len, tmp_flag, mss, vlan);
  5363. *budget -= 1;
  5364. prvidx = *entry;
  5365. *entry = NEXT_TX(*entry);
  5366. map += frag_len;
  5367. }
  5368. if (len) {
  5369. if (*budget) {
  5370. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5371. len, flags, mss, vlan);
  5372. *budget -= 1;
  5373. *entry = NEXT_TX(*entry);
  5374. } else {
  5375. hwbug = 1;
  5376. tnapi->tx_buffers[prvidx].fragmented = false;
  5377. }
  5378. }
  5379. } else {
  5380. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5381. len, flags, mss, vlan);
  5382. *entry = NEXT_TX(*entry);
  5383. }
  5384. return hwbug;
  5385. }
  5386. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5387. {
  5388. int i;
  5389. struct sk_buff *skb;
  5390. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5391. skb = txb->skb;
  5392. txb->skb = NULL;
  5393. pci_unmap_single(tnapi->tp->pdev,
  5394. dma_unmap_addr(txb, mapping),
  5395. skb_headlen(skb),
  5396. PCI_DMA_TODEVICE);
  5397. while (txb->fragmented) {
  5398. txb->fragmented = false;
  5399. entry = NEXT_TX(entry);
  5400. txb = &tnapi->tx_buffers[entry];
  5401. }
  5402. for (i = 0; i <= last; i++) {
  5403. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5404. entry = NEXT_TX(entry);
  5405. txb = &tnapi->tx_buffers[entry];
  5406. pci_unmap_page(tnapi->tp->pdev,
  5407. dma_unmap_addr(txb, mapping),
  5408. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5409. while (txb->fragmented) {
  5410. txb->fragmented = false;
  5411. entry = NEXT_TX(entry);
  5412. txb = &tnapi->tx_buffers[entry];
  5413. }
  5414. }
  5415. }
  5416. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5417. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5418. struct sk_buff **pskb,
  5419. u32 *entry, u32 *budget,
  5420. u32 base_flags, u32 mss, u32 vlan)
  5421. {
  5422. struct tg3 *tp = tnapi->tp;
  5423. struct sk_buff *new_skb, *skb = *pskb;
  5424. dma_addr_t new_addr = 0;
  5425. int ret = 0;
  5426. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5427. new_skb = skb_copy(skb, GFP_ATOMIC);
  5428. else {
  5429. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5430. new_skb = skb_copy_expand(skb,
  5431. skb_headroom(skb) + more_headroom,
  5432. skb_tailroom(skb), GFP_ATOMIC);
  5433. }
  5434. if (!new_skb) {
  5435. ret = -1;
  5436. } else {
  5437. /* New SKB is guaranteed to be linear. */
  5438. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5439. PCI_DMA_TODEVICE);
  5440. /* Make sure the mapping succeeded */
  5441. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5442. dev_kfree_skb(new_skb);
  5443. ret = -1;
  5444. } else {
  5445. u32 save_entry = *entry;
  5446. base_flags |= TXD_FLAG_END;
  5447. tnapi->tx_buffers[*entry].skb = new_skb;
  5448. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5449. mapping, new_addr);
  5450. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5451. new_skb->len, base_flags,
  5452. mss, vlan)) {
  5453. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5454. dev_kfree_skb(new_skb);
  5455. ret = -1;
  5456. }
  5457. }
  5458. }
  5459. dev_kfree_skb(skb);
  5460. *pskb = new_skb;
  5461. return ret;
  5462. }
  5463. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5464. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5465. * TSO header is greater than 80 bytes.
  5466. */
  5467. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5468. {
  5469. struct sk_buff *segs, *nskb;
  5470. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5471. /* Estimate the number of fragments in the worst case */
  5472. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5473. netif_stop_queue(tp->dev);
  5474. /* netif_tx_stop_queue() must be done before checking
  5475. * checking tx index in tg3_tx_avail() below, because in
  5476. * tg3_tx(), we update tx index before checking for
  5477. * netif_tx_queue_stopped().
  5478. */
  5479. smp_mb();
  5480. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5481. return NETDEV_TX_BUSY;
  5482. netif_wake_queue(tp->dev);
  5483. }
  5484. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5485. if (IS_ERR(segs))
  5486. goto tg3_tso_bug_end;
  5487. do {
  5488. nskb = segs;
  5489. segs = segs->next;
  5490. nskb->next = NULL;
  5491. tg3_start_xmit(nskb, tp->dev);
  5492. } while (segs);
  5493. tg3_tso_bug_end:
  5494. dev_kfree_skb(skb);
  5495. return NETDEV_TX_OK;
  5496. }
  5497. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5498. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5499. */
  5500. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5501. {
  5502. struct tg3 *tp = netdev_priv(dev);
  5503. u32 len, entry, base_flags, mss, vlan = 0;
  5504. u32 budget;
  5505. int i = -1, would_hit_hwbug;
  5506. dma_addr_t mapping;
  5507. struct tg3_napi *tnapi;
  5508. struct netdev_queue *txq;
  5509. unsigned int last;
  5510. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5511. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5512. if (tg3_flag(tp, ENABLE_TSS))
  5513. tnapi++;
  5514. budget = tg3_tx_avail(tnapi);
  5515. /* We are running in BH disabled context with netif_tx_lock
  5516. * and TX reclaim runs via tp->napi.poll inside of a software
  5517. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5518. * no IRQ context deadlocks to worry about either. Rejoice!
  5519. */
  5520. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5521. if (!netif_tx_queue_stopped(txq)) {
  5522. netif_tx_stop_queue(txq);
  5523. /* This is a hard error, log it. */
  5524. netdev_err(dev,
  5525. "BUG! Tx Ring full when queue awake!\n");
  5526. }
  5527. return NETDEV_TX_BUSY;
  5528. }
  5529. entry = tnapi->tx_prod;
  5530. base_flags = 0;
  5531. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5532. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5533. mss = skb_shinfo(skb)->gso_size;
  5534. if (mss) {
  5535. struct iphdr *iph;
  5536. u32 tcp_opt_len, hdr_len;
  5537. if (skb_header_cloned(skb) &&
  5538. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5539. goto drop;
  5540. iph = ip_hdr(skb);
  5541. tcp_opt_len = tcp_optlen(skb);
  5542. if (skb_is_gso_v6(skb)) {
  5543. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5544. } else {
  5545. u32 ip_tcp_len;
  5546. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5547. hdr_len = ip_tcp_len + tcp_opt_len;
  5548. iph->check = 0;
  5549. iph->tot_len = htons(mss + hdr_len);
  5550. }
  5551. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5552. tg3_flag(tp, TSO_BUG))
  5553. return tg3_tso_bug(tp, skb);
  5554. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5555. TXD_FLAG_CPU_POST_DMA);
  5556. if (tg3_flag(tp, HW_TSO_1) ||
  5557. tg3_flag(tp, HW_TSO_2) ||
  5558. tg3_flag(tp, HW_TSO_3)) {
  5559. tcp_hdr(skb)->check = 0;
  5560. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5561. } else
  5562. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5563. iph->daddr, 0,
  5564. IPPROTO_TCP,
  5565. 0);
  5566. if (tg3_flag(tp, HW_TSO_3)) {
  5567. mss |= (hdr_len & 0xc) << 12;
  5568. if (hdr_len & 0x10)
  5569. base_flags |= 0x00000010;
  5570. base_flags |= (hdr_len & 0x3e0) << 5;
  5571. } else if (tg3_flag(tp, HW_TSO_2))
  5572. mss |= hdr_len << 9;
  5573. else if (tg3_flag(tp, HW_TSO_1) ||
  5574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5575. if (tcp_opt_len || iph->ihl > 5) {
  5576. int tsflags;
  5577. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5578. mss |= (tsflags << 11);
  5579. }
  5580. } else {
  5581. if (tcp_opt_len || iph->ihl > 5) {
  5582. int tsflags;
  5583. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5584. base_flags |= tsflags << 12;
  5585. }
  5586. }
  5587. }
  5588. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5589. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5590. base_flags |= TXD_FLAG_JMB_PKT;
  5591. if (vlan_tx_tag_present(skb)) {
  5592. base_flags |= TXD_FLAG_VLAN;
  5593. vlan = vlan_tx_tag_get(skb);
  5594. }
  5595. len = skb_headlen(skb);
  5596. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5597. if (pci_dma_mapping_error(tp->pdev, mapping))
  5598. goto drop;
  5599. tnapi->tx_buffers[entry].skb = skb;
  5600. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5601. would_hit_hwbug = 0;
  5602. if (tg3_flag(tp, 5701_DMA_BUG))
  5603. would_hit_hwbug = 1;
  5604. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5605. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5606. mss, vlan)) {
  5607. would_hit_hwbug = 1;
  5608. /* Now loop through additional data fragments, and queue them. */
  5609. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5610. u32 tmp_mss = mss;
  5611. if (!tg3_flag(tp, HW_TSO_1) &&
  5612. !tg3_flag(tp, HW_TSO_2) &&
  5613. !tg3_flag(tp, HW_TSO_3))
  5614. tmp_mss = 0;
  5615. last = skb_shinfo(skb)->nr_frags - 1;
  5616. for (i = 0; i <= last; i++) {
  5617. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5618. len = skb_frag_size(frag);
  5619. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5620. len, DMA_TO_DEVICE);
  5621. tnapi->tx_buffers[entry].skb = NULL;
  5622. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5623. mapping);
  5624. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5625. goto dma_error;
  5626. if (!budget ||
  5627. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5628. len, base_flags |
  5629. ((i == last) ? TXD_FLAG_END : 0),
  5630. tmp_mss, vlan)) {
  5631. would_hit_hwbug = 1;
  5632. break;
  5633. }
  5634. }
  5635. }
  5636. if (would_hit_hwbug) {
  5637. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5638. /* If the workaround fails due to memory/mapping
  5639. * failure, silently drop this packet.
  5640. */
  5641. entry = tnapi->tx_prod;
  5642. budget = tg3_tx_avail(tnapi);
  5643. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5644. base_flags, mss, vlan))
  5645. goto drop_nofree;
  5646. }
  5647. skb_tx_timestamp(skb);
  5648. /* Packets are ready, update Tx producer idx local and on card. */
  5649. tw32_tx_mbox(tnapi->prodmbox, entry);
  5650. tnapi->tx_prod = entry;
  5651. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5652. netif_tx_stop_queue(txq);
  5653. /* netif_tx_stop_queue() must be done before checking
  5654. * checking tx index in tg3_tx_avail() below, because in
  5655. * tg3_tx(), we update tx index before checking for
  5656. * netif_tx_queue_stopped().
  5657. */
  5658. smp_mb();
  5659. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5660. netif_tx_wake_queue(txq);
  5661. }
  5662. mmiowb();
  5663. return NETDEV_TX_OK;
  5664. dma_error:
  5665. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5666. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5667. drop:
  5668. dev_kfree_skb(skb);
  5669. drop_nofree:
  5670. tp->tx_dropped++;
  5671. return NETDEV_TX_OK;
  5672. }
  5673. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5674. {
  5675. if (enable) {
  5676. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5677. MAC_MODE_PORT_MODE_MASK);
  5678. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5679. if (!tg3_flag(tp, 5705_PLUS))
  5680. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5681. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5682. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5683. else
  5684. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5685. } else {
  5686. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5687. if (tg3_flag(tp, 5705_PLUS) ||
  5688. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5690. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5691. }
  5692. tw32(MAC_MODE, tp->mac_mode);
  5693. udelay(40);
  5694. }
  5695. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5696. {
  5697. u32 val, bmcr, mac_mode, ptest = 0;
  5698. tg3_phy_toggle_apd(tp, false);
  5699. tg3_phy_toggle_automdix(tp, 0);
  5700. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5701. return -EIO;
  5702. bmcr = BMCR_FULLDPLX;
  5703. switch (speed) {
  5704. case SPEED_10:
  5705. break;
  5706. case SPEED_100:
  5707. bmcr |= BMCR_SPEED100;
  5708. break;
  5709. case SPEED_1000:
  5710. default:
  5711. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5712. speed = SPEED_100;
  5713. bmcr |= BMCR_SPEED100;
  5714. } else {
  5715. speed = SPEED_1000;
  5716. bmcr |= BMCR_SPEED1000;
  5717. }
  5718. }
  5719. if (extlpbk) {
  5720. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5721. tg3_readphy(tp, MII_CTRL1000, &val);
  5722. val |= CTL1000_AS_MASTER |
  5723. CTL1000_ENABLE_MASTER;
  5724. tg3_writephy(tp, MII_CTRL1000, val);
  5725. } else {
  5726. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5727. MII_TG3_FET_PTEST_TRIM_2;
  5728. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5729. }
  5730. } else
  5731. bmcr |= BMCR_LOOPBACK;
  5732. tg3_writephy(tp, MII_BMCR, bmcr);
  5733. /* The write needs to be flushed for the FETs */
  5734. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5735. tg3_readphy(tp, MII_BMCR, &bmcr);
  5736. udelay(40);
  5737. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5739. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5740. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5741. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5742. /* The write needs to be flushed for the AC131 */
  5743. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5744. }
  5745. /* Reset to prevent losing 1st rx packet intermittently */
  5746. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5747. tg3_flag(tp, 5780_CLASS)) {
  5748. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5749. udelay(10);
  5750. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5751. }
  5752. mac_mode = tp->mac_mode &
  5753. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5754. if (speed == SPEED_1000)
  5755. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5756. else
  5757. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5759. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5760. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5761. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5762. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5763. mac_mode |= MAC_MODE_LINK_POLARITY;
  5764. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5765. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5766. }
  5767. tw32(MAC_MODE, mac_mode);
  5768. udelay(40);
  5769. return 0;
  5770. }
  5771. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5772. {
  5773. struct tg3 *tp = netdev_priv(dev);
  5774. if (features & NETIF_F_LOOPBACK) {
  5775. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5776. return;
  5777. spin_lock_bh(&tp->lock);
  5778. tg3_mac_loopback(tp, true);
  5779. netif_carrier_on(tp->dev);
  5780. spin_unlock_bh(&tp->lock);
  5781. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5782. } else {
  5783. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5784. return;
  5785. spin_lock_bh(&tp->lock);
  5786. tg3_mac_loopback(tp, false);
  5787. /* Force link status check */
  5788. tg3_setup_phy(tp, 1);
  5789. spin_unlock_bh(&tp->lock);
  5790. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5791. }
  5792. }
  5793. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5794. {
  5795. struct tg3 *tp = netdev_priv(dev);
  5796. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5797. features &= ~NETIF_F_ALL_TSO;
  5798. return features;
  5799. }
  5800. static int tg3_set_features(struct net_device *dev, u32 features)
  5801. {
  5802. u32 changed = dev->features ^ features;
  5803. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5804. tg3_set_loopback(dev, features);
  5805. return 0;
  5806. }
  5807. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5808. int new_mtu)
  5809. {
  5810. dev->mtu = new_mtu;
  5811. if (new_mtu > ETH_DATA_LEN) {
  5812. if (tg3_flag(tp, 5780_CLASS)) {
  5813. netdev_update_features(dev);
  5814. tg3_flag_clear(tp, TSO_CAPABLE);
  5815. } else {
  5816. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5817. }
  5818. } else {
  5819. if (tg3_flag(tp, 5780_CLASS)) {
  5820. tg3_flag_set(tp, TSO_CAPABLE);
  5821. netdev_update_features(dev);
  5822. }
  5823. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5824. }
  5825. }
  5826. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5827. {
  5828. struct tg3 *tp = netdev_priv(dev);
  5829. int err;
  5830. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5831. return -EINVAL;
  5832. if (!netif_running(dev)) {
  5833. /* We'll just catch it later when the
  5834. * device is up'd.
  5835. */
  5836. tg3_set_mtu(dev, tp, new_mtu);
  5837. return 0;
  5838. }
  5839. tg3_phy_stop(tp);
  5840. tg3_netif_stop(tp);
  5841. tg3_full_lock(tp, 1);
  5842. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5843. tg3_set_mtu(dev, tp, new_mtu);
  5844. err = tg3_restart_hw(tp, 0);
  5845. if (!err)
  5846. tg3_netif_start(tp);
  5847. tg3_full_unlock(tp);
  5848. if (!err)
  5849. tg3_phy_start(tp);
  5850. return err;
  5851. }
  5852. static void tg3_rx_prodring_free(struct tg3 *tp,
  5853. struct tg3_rx_prodring_set *tpr)
  5854. {
  5855. int i;
  5856. if (tpr != &tp->napi[0].prodring) {
  5857. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5858. i = (i + 1) & tp->rx_std_ring_mask)
  5859. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5860. tp->rx_pkt_map_sz);
  5861. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5862. for (i = tpr->rx_jmb_cons_idx;
  5863. i != tpr->rx_jmb_prod_idx;
  5864. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5865. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5866. TG3_RX_JMB_MAP_SZ);
  5867. }
  5868. }
  5869. return;
  5870. }
  5871. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5872. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5873. tp->rx_pkt_map_sz);
  5874. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5875. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5876. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5877. TG3_RX_JMB_MAP_SZ);
  5878. }
  5879. }
  5880. /* Initialize rx rings for packet processing.
  5881. *
  5882. * The chip has been shut down and the driver detached from
  5883. * the networking, so no interrupts or new tx packets will
  5884. * end up in the driver. tp->{tx,}lock are held and thus
  5885. * we may not sleep.
  5886. */
  5887. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5888. struct tg3_rx_prodring_set *tpr)
  5889. {
  5890. u32 i, rx_pkt_dma_sz;
  5891. tpr->rx_std_cons_idx = 0;
  5892. tpr->rx_std_prod_idx = 0;
  5893. tpr->rx_jmb_cons_idx = 0;
  5894. tpr->rx_jmb_prod_idx = 0;
  5895. if (tpr != &tp->napi[0].prodring) {
  5896. memset(&tpr->rx_std_buffers[0], 0,
  5897. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5898. if (tpr->rx_jmb_buffers)
  5899. memset(&tpr->rx_jmb_buffers[0], 0,
  5900. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5901. goto done;
  5902. }
  5903. /* Zero out all descriptors. */
  5904. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5905. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5906. if (tg3_flag(tp, 5780_CLASS) &&
  5907. tp->dev->mtu > ETH_DATA_LEN)
  5908. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5909. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5910. /* Initialize invariants of the rings, we only set this
  5911. * stuff once. This works because the card does not
  5912. * write into the rx buffer posting rings.
  5913. */
  5914. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5915. struct tg3_rx_buffer_desc *rxd;
  5916. rxd = &tpr->rx_std[i];
  5917. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5918. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5919. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5920. (i << RXD_OPAQUE_INDEX_SHIFT));
  5921. }
  5922. /* Now allocate fresh SKBs for each rx ring. */
  5923. for (i = 0; i < tp->rx_pending; i++) {
  5924. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5925. netdev_warn(tp->dev,
  5926. "Using a smaller RX standard ring. Only "
  5927. "%d out of %d buffers were allocated "
  5928. "successfully\n", i, tp->rx_pending);
  5929. if (i == 0)
  5930. goto initfail;
  5931. tp->rx_pending = i;
  5932. break;
  5933. }
  5934. }
  5935. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5936. goto done;
  5937. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5938. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5939. goto done;
  5940. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5941. struct tg3_rx_buffer_desc *rxd;
  5942. rxd = &tpr->rx_jmb[i].std;
  5943. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5944. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5945. RXD_FLAG_JUMBO;
  5946. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5947. (i << RXD_OPAQUE_INDEX_SHIFT));
  5948. }
  5949. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5950. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5951. netdev_warn(tp->dev,
  5952. "Using a smaller RX jumbo ring. Only %d "
  5953. "out of %d buffers were allocated "
  5954. "successfully\n", i, tp->rx_jumbo_pending);
  5955. if (i == 0)
  5956. goto initfail;
  5957. tp->rx_jumbo_pending = i;
  5958. break;
  5959. }
  5960. }
  5961. done:
  5962. return 0;
  5963. initfail:
  5964. tg3_rx_prodring_free(tp, tpr);
  5965. return -ENOMEM;
  5966. }
  5967. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5968. struct tg3_rx_prodring_set *tpr)
  5969. {
  5970. kfree(tpr->rx_std_buffers);
  5971. tpr->rx_std_buffers = NULL;
  5972. kfree(tpr->rx_jmb_buffers);
  5973. tpr->rx_jmb_buffers = NULL;
  5974. if (tpr->rx_std) {
  5975. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5976. tpr->rx_std, tpr->rx_std_mapping);
  5977. tpr->rx_std = NULL;
  5978. }
  5979. if (tpr->rx_jmb) {
  5980. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5981. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5982. tpr->rx_jmb = NULL;
  5983. }
  5984. }
  5985. static int tg3_rx_prodring_init(struct tg3 *tp,
  5986. struct tg3_rx_prodring_set *tpr)
  5987. {
  5988. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5989. GFP_KERNEL);
  5990. if (!tpr->rx_std_buffers)
  5991. return -ENOMEM;
  5992. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5993. TG3_RX_STD_RING_BYTES(tp),
  5994. &tpr->rx_std_mapping,
  5995. GFP_KERNEL);
  5996. if (!tpr->rx_std)
  5997. goto err_out;
  5998. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5999. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6000. GFP_KERNEL);
  6001. if (!tpr->rx_jmb_buffers)
  6002. goto err_out;
  6003. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6004. TG3_RX_JMB_RING_BYTES(tp),
  6005. &tpr->rx_jmb_mapping,
  6006. GFP_KERNEL);
  6007. if (!tpr->rx_jmb)
  6008. goto err_out;
  6009. }
  6010. return 0;
  6011. err_out:
  6012. tg3_rx_prodring_fini(tp, tpr);
  6013. return -ENOMEM;
  6014. }
  6015. /* Free up pending packets in all rx/tx rings.
  6016. *
  6017. * The chip has been shut down and the driver detached from
  6018. * the networking, so no interrupts or new tx packets will
  6019. * end up in the driver. tp->{tx,}lock is not held and we are not
  6020. * in an interrupt context and thus may sleep.
  6021. */
  6022. static void tg3_free_rings(struct tg3 *tp)
  6023. {
  6024. int i, j;
  6025. for (j = 0; j < tp->irq_cnt; j++) {
  6026. struct tg3_napi *tnapi = &tp->napi[j];
  6027. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6028. if (!tnapi->tx_buffers)
  6029. continue;
  6030. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6031. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6032. if (!skb)
  6033. continue;
  6034. tg3_tx_skb_unmap(tnapi, i,
  6035. skb_shinfo(skb)->nr_frags - 1);
  6036. dev_kfree_skb_any(skb);
  6037. }
  6038. }
  6039. }
  6040. /* Initialize tx/rx rings for packet processing.
  6041. *
  6042. * The chip has been shut down and the driver detached from
  6043. * the networking, so no interrupts or new tx packets will
  6044. * end up in the driver. tp->{tx,}lock are held and thus
  6045. * we may not sleep.
  6046. */
  6047. static int tg3_init_rings(struct tg3 *tp)
  6048. {
  6049. int i;
  6050. /* Free up all the SKBs. */
  6051. tg3_free_rings(tp);
  6052. for (i = 0; i < tp->irq_cnt; i++) {
  6053. struct tg3_napi *tnapi = &tp->napi[i];
  6054. tnapi->last_tag = 0;
  6055. tnapi->last_irq_tag = 0;
  6056. tnapi->hw_status->status = 0;
  6057. tnapi->hw_status->status_tag = 0;
  6058. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6059. tnapi->tx_prod = 0;
  6060. tnapi->tx_cons = 0;
  6061. if (tnapi->tx_ring)
  6062. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6063. tnapi->rx_rcb_ptr = 0;
  6064. if (tnapi->rx_rcb)
  6065. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6066. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6067. tg3_free_rings(tp);
  6068. return -ENOMEM;
  6069. }
  6070. }
  6071. return 0;
  6072. }
  6073. /*
  6074. * Must not be invoked with interrupt sources disabled and
  6075. * the hardware shutdown down.
  6076. */
  6077. static void tg3_free_consistent(struct tg3 *tp)
  6078. {
  6079. int i;
  6080. for (i = 0; i < tp->irq_cnt; i++) {
  6081. struct tg3_napi *tnapi = &tp->napi[i];
  6082. if (tnapi->tx_ring) {
  6083. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6084. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6085. tnapi->tx_ring = NULL;
  6086. }
  6087. kfree(tnapi->tx_buffers);
  6088. tnapi->tx_buffers = NULL;
  6089. if (tnapi->rx_rcb) {
  6090. dma_free_coherent(&tp->pdev->dev,
  6091. TG3_RX_RCB_RING_BYTES(tp),
  6092. tnapi->rx_rcb,
  6093. tnapi->rx_rcb_mapping);
  6094. tnapi->rx_rcb = NULL;
  6095. }
  6096. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6097. if (tnapi->hw_status) {
  6098. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6099. tnapi->hw_status,
  6100. tnapi->status_mapping);
  6101. tnapi->hw_status = NULL;
  6102. }
  6103. }
  6104. if (tp->hw_stats) {
  6105. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6106. tp->hw_stats, tp->stats_mapping);
  6107. tp->hw_stats = NULL;
  6108. }
  6109. }
  6110. /*
  6111. * Must not be invoked with interrupt sources disabled and
  6112. * the hardware shutdown down. Can sleep.
  6113. */
  6114. static int tg3_alloc_consistent(struct tg3 *tp)
  6115. {
  6116. int i;
  6117. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6118. sizeof(struct tg3_hw_stats),
  6119. &tp->stats_mapping,
  6120. GFP_KERNEL);
  6121. if (!tp->hw_stats)
  6122. goto err_out;
  6123. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6124. for (i = 0; i < tp->irq_cnt; i++) {
  6125. struct tg3_napi *tnapi = &tp->napi[i];
  6126. struct tg3_hw_status *sblk;
  6127. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6128. TG3_HW_STATUS_SIZE,
  6129. &tnapi->status_mapping,
  6130. GFP_KERNEL);
  6131. if (!tnapi->hw_status)
  6132. goto err_out;
  6133. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6134. sblk = tnapi->hw_status;
  6135. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6136. goto err_out;
  6137. /* If multivector TSS is enabled, vector 0 does not handle
  6138. * tx interrupts. Don't allocate any resources for it.
  6139. */
  6140. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6141. (i && tg3_flag(tp, ENABLE_TSS))) {
  6142. tnapi->tx_buffers = kzalloc(
  6143. sizeof(struct tg3_tx_ring_info) *
  6144. TG3_TX_RING_SIZE, GFP_KERNEL);
  6145. if (!tnapi->tx_buffers)
  6146. goto err_out;
  6147. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6148. TG3_TX_RING_BYTES,
  6149. &tnapi->tx_desc_mapping,
  6150. GFP_KERNEL);
  6151. if (!tnapi->tx_ring)
  6152. goto err_out;
  6153. }
  6154. /*
  6155. * When RSS is enabled, the status block format changes
  6156. * slightly. The "rx_jumbo_consumer", "reserved",
  6157. * and "rx_mini_consumer" members get mapped to the
  6158. * other three rx return ring producer indexes.
  6159. */
  6160. switch (i) {
  6161. default:
  6162. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6163. break;
  6164. case 2:
  6165. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6166. break;
  6167. case 3:
  6168. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6169. break;
  6170. case 4:
  6171. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6172. break;
  6173. }
  6174. /*
  6175. * If multivector RSS is enabled, vector 0 does not handle
  6176. * rx or tx interrupts. Don't allocate any resources for it.
  6177. */
  6178. if (!i && tg3_flag(tp, ENABLE_RSS))
  6179. continue;
  6180. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6181. TG3_RX_RCB_RING_BYTES(tp),
  6182. &tnapi->rx_rcb_mapping,
  6183. GFP_KERNEL);
  6184. if (!tnapi->rx_rcb)
  6185. goto err_out;
  6186. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6187. }
  6188. return 0;
  6189. err_out:
  6190. tg3_free_consistent(tp);
  6191. return -ENOMEM;
  6192. }
  6193. #define MAX_WAIT_CNT 1000
  6194. /* To stop a block, clear the enable bit and poll till it
  6195. * clears. tp->lock is held.
  6196. */
  6197. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6198. {
  6199. unsigned int i;
  6200. u32 val;
  6201. if (tg3_flag(tp, 5705_PLUS)) {
  6202. switch (ofs) {
  6203. case RCVLSC_MODE:
  6204. case DMAC_MODE:
  6205. case MBFREE_MODE:
  6206. case BUFMGR_MODE:
  6207. case MEMARB_MODE:
  6208. /* We can't enable/disable these bits of the
  6209. * 5705/5750, just say success.
  6210. */
  6211. return 0;
  6212. default:
  6213. break;
  6214. }
  6215. }
  6216. val = tr32(ofs);
  6217. val &= ~enable_bit;
  6218. tw32_f(ofs, val);
  6219. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6220. udelay(100);
  6221. val = tr32(ofs);
  6222. if ((val & enable_bit) == 0)
  6223. break;
  6224. }
  6225. if (i == MAX_WAIT_CNT && !silent) {
  6226. dev_err(&tp->pdev->dev,
  6227. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6228. ofs, enable_bit);
  6229. return -ENODEV;
  6230. }
  6231. return 0;
  6232. }
  6233. /* tp->lock is held. */
  6234. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6235. {
  6236. int i, err;
  6237. tg3_disable_ints(tp);
  6238. tp->rx_mode &= ~RX_MODE_ENABLE;
  6239. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6240. udelay(10);
  6241. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6242. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6243. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6244. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6245. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6246. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6247. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6248. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6249. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6250. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6251. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6252. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6253. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6254. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6255. tw32_f(MAC_MODE, tp->mac_mode);
  6256. udelay(40);
  6257. tp->tx_mode &= ~TX_MODE_ENABLE;
  6258. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6259. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6260. udelay(100);
  6261. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6262. break;
  6263. }
  6264. if (i >= MAX_WAIT_CNT) {
  6265. dev_err(&tp->pdev->dev,
  6266. "%s timed out, TX_MODE_ENABLE will not clear "
  6267. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6268. err |= -ENODEV;
  6269. }
  6270. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6271. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6272. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6273. tw32(FTQ_RESET, 0xffffffff);
  6274. tw32(FTQ_RESET, 0x00000000);
  6275. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6276. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6277. for (i = 0; i < tp->irq_cnt; i++) {
  6278. struct tg3_napi *tnapi = &tp->napi[i];
  6279. if (tnapi->hw_status)
  6280. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6281. }
  6282. if (tp->hw_stats)
  6283. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6284. return err;
  6285. }
  6286. /* Save PCI command register before chip reset */
  6287. static void tg3_save_pci_state(struct tg3 *tp)
  6288. {
  6289. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6290. }
  6291. /* Restore PCI state after chip reset */
  6292. static void tg3_restore_pci_state(struct tg3 *tp)
  6293. {
  6294. u32 val;
  6295. /* Re-enable indirect register accesses. */
  6296. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6297. tp->misc_host_ctrl);
  6298. /* Set MAX PCI retry to zero. */
  6299. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6300. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6301. tg3_flag(tp, PCIX_MODE))
  6302. val |= PCISTATE_RETRY_SAME_DMA;
  6303. /* Allow reads and writes to the APE register and memory space. */
  6304. if (tg3_flag(tp, ENABLE_APE))
  6305. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6306. PCISTATE_ALLOW_APE_SHMEM_WR |
  6307. PCISTATE_ALLOW_APE_PSPACE_WR;
  6308. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6309. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6310. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6311. if (tg3_flag(tp, PCI_EXPRESS))
  6312. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6313. else {
  6314. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6315. tp->pci_cacheline_sz);
  6316. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6317. tp->pci_lat_timer);
  6318. }
  6319. }
  6320. /* Make sure PCI-X relaxed ordering bit is clear. */
  6321. if (tg3_flag(tp, PCIX_MODE)) {
  6322. u16 pcix_cmd;
  6323. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6324. &pcix_cmd);
  6325. pcix_cmd &= ~PCI_X_CMD_ERO;
  6326. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6327. pcix_cmd);
  6328. }
  6329. if (tg3_flag(tp, 5780_CLASS)) {
  6330. /* Chip reset on 5780 will reset MSI enable bit,
  6331. * so need to restore it.
  6332. */
  6333. if (tg3_flag(tp, USING_MSI)) {
  6334. u16 ctrl;
  6335. pci_read_config_word(tp->pdev,
  6336. tp->msi_cap + PCI_MSI_FLAGS,
  6337. &ctrl);
  6338. pci_write_config_word(tp->pdev,
  6339. tp->msi_cap + PCI_MSI_FLAGS,
  6340. ctrl | PCI_MSI_FLAGS_ENABLE);
  6341. val = tr32(MSGINT_MODE);
  6342. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6343. }
  6344. }
  6345. }
  6346. /* tp->lock is held. */
  6347. static int tg3_chip_reset(struct tg3 *tp)
  6348. {
  6349. u32 val;
  6350. void (*write_op)(struct tg3 *, u32, u32);
  6351. int i, err;
  6352. tg3_nvram_lock(tp);
  6353. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6354. /* No matching tg3_nvram_unlock() after this because
  6355. * chip reset below will undo the nvram lock.
  6356. */
  6357. tp->nvram_lock_cnt = 0;
  6358. /* GRC_MISC_CFG core clock reset will clear the memory
  6359. * enable bit in PCI register 4 and the MSI enable bit
  6360. * on some chips, so we save relevant registers here.
  6361. */
  6362. tg3_save_pci_state(tp);
  6363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6364. tg3_flag(tp, 5755_PLUS))
  6365. tw32(GRC_FASTBOOT_PC, 0);
  6366. /*
  6367. * We must avoid the readl() that normally takes place.
  6368. * It locks machines, causes machine checks, and other
  6369. * fun things. So, temporarily disable the 5701
  6370. * hardware workaround, while we do the reset.
  6371. */
  6372. write_op = tp->write32;
  6373. if (write_op == tg3_write_flush_reg32)
  6374. tp->write32 = tg3_write32;
  6375. /* Prevent the irq handler from reading or writing PCI registers
  6376. * during chip reset when the memory enable bit in the PCI command
  6377. * register may be cleared. The chip does not generate interrupt
  6378. * at this time, but the irq handler may still be called due to irq
  6379. * sharing or irqpoll.
  6380. */
  6381. tg3_flag_set(tp, CHIP_RESETTING);
  6382. for (i = 0; i < tp->irq_cnt; i++) {
  6383. struct tg3_napi *tnapi = &tp->napi[i];
  6384. if (tnapi->hw_status) {
  6385. tnapi->hw_status->status = 0;
  6386. tnapi->hw_status->status_tag = 0;
  6387. }
  6388. tnapi->last_tag = 0;
  6389. tnapi->last_irq_tag = 0;
  6390. }
  6391. smp_mb();
  6392. for (i = 0; i < tp->irq_cnt; i++)
  6393. synchronize_irq(tp->napi[i].irq_vec);
  6394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6395. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6396. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6397. }
  6398. /* do the reset */
  6399. val = GRC_MISC_CFG_CORECLK_RESET;
  6400. if (tg3_flag(tp, PCI_EXPRESS)) {
  6401. /* Force PCIe 1.0a mode */
  6402. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6403. !tg3_flag(tp, 57765_PLUS) &&
  6404. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6405. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6406. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6407. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6408. tw32(GRC_MISC_CFG, (1 << 29));
  6409. val |= (1 << 29);
  6410. }
  6411. }
  6412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6413. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6414. tw32(GRC_VCPU_EXT_CTRL,
  6415. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6416. }
  6417. /* Manage gphy power for all CPMU absent PCIe devices. */
  6418. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6419. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6420. tw32(GRC_MISC_CFG, val);
  6421. /* restore 5701 hardware bug workaround write method */
  6422. tp->write32 = write_op;
  6423. /* Unfortunately, we have to delay before the PCI read back.
  6424. * Some 575X chips even will not respond to a PCI cfg access
  6425. * when the reset command is given to the chip.
  6426. *
  6427. * How do these hardware designers expect things to work
  6428. * properly if the PCI write is posted for a long period
  6429. * of time? It is always necessary to have some method by
  6430. * which a register read back can occur to push the write
  6431. * out which does the reset.
  6432. *
  6433. * For most tg3 variants the trick below was working.
  6434. * Ho hum...
  6435. */
  6436. udelay(120);
  6437. /* Flush PCI posted writes. The normal MMIO registers
  6438. * are inaccessible at this time so this is the only
  6439. * way to make this reliably (actually, this is no longer
  6440. * the case, see above). I tried to use indirect
  6441. * register read/write but this upset some 5701 variants.
  6442. */
  6443. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6444. udelay(120);
  6445. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6446. u16 val16;
  6447. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6448. int i;
  6449. u32 cfg_val;
  6450. /* Wait for link training to complete. */
  6451. for (i = 0; i < 5000; i++)
  6452. udelay(100);
  6453. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6454. pci_write_config_dword(tp->pdev, 0xc4,
  6455. cfg_val | (1 << 15));
  6456. }
  6457. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6458. pci_read_config_word(tp->pdev,
  6459. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6460. &val16);
  6461. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6462. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6463. /*
  6464. * Older PCIe devices only support the 128 byte
  6465. * MPS setting. Enforce the restriction.
  6466. */
  6467. if (!tg3_flag(tp, CPMU_PRESENT))
  6468. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6469. pci_write_config_word(tp->pdev,
  6470. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6471. val16);
  6472. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6473. /* Clear error status */
  6474. pci_write_config_word(tp->pdev,
  6475. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6476. PCI_EXP_DEVSTA_CED |
  6477. PCI_EXP_DEVSTA_NFED |
  6478. PCI_EXP_DEVSTA_FED |
  6479. PCI_EXP_DEVSTA_URD);
  6480. }
  6481. tg3_restore_pci_state(tp);
  6482. tg3_flag_clear(tp, CHIP_RESETTING);
  6483. tg3_flag_clear(tp, ERROR_PROCESSED);
  6484. val = 0;
  6485. if (tg3_flag(tp, 5780_CLASS))
  6486. val = tr32(MEMARB_MODE);
  6487. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6488. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6489. tg3_stop_fw(tp);
  6490. tw32(0x5000, 0x400);
  6491. }
  6492. tw32(GRC_MODE, tp->grc_mode);
  6493. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6494. val = tr32(0xc4);
  6495. tw32(0xc4, val | (1 << 15));
  6496. }
  6497. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6499. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6500. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6501. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6502. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6503. }
  6504. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6505. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6506. val = tp->mac_mode;
  6507. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6508. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6509. val = tp->mac_mode;
  6510. } else
  6511. val = 0;
  6512. tw32_f(MAC_MODE, val);
  6513. udelay(40);
  6514. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6515. err = tg3_poll_fw(tp);
  6516. if (err)
  6517. return err;
  6518. tg3_mdio_start(tp);
  6519. if (tg3_flag(tp, PCI_EXPRESS) &&
  6520. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6521. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6522. !tg3_flag(tp, 57765_PLUS)) {
  6523. val = tr32(0x7c00);
  6524. tw32(0x7c00, val | (1 << 25));
  6525. }
  6526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6527. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6528. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6529. }
  6530. /* Reprobe ASF enable state. */
  6531. tg3_flag_clear(tp, ENABLE_ASF);
  6532. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6533. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6534. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6535. u32 nic_cfg;
  6536. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6537. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6538. tg3_flag_set(tp, ENABLE_ASF);
  6539. tp->last_event_jiffies = jiffies;
  6540. if (tg3_flag(tp, 5750_PLUS))
  6541. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6542. }
  6543. }
  6544. return 0;
  6545. }
  6546. /* tp->lock is held. */
  6547. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6548. {
  6549. int err;
  6550. tg3_stop_fw(tp);
  6551. tg3_write_sig_pre_reset(tp, kind);
  6552. tg3_abort_hw(tp, silent);
  6553. err = tg3_chip_reset(tp);
  6554. __tg3_set_mac_addr(tp, 0);
  6555. tg3_write_sig_legacy(tp, kind);
  6556. tg3_write_sig_post_reset(tp, kind);
  6557. if (err)
  6558. return err;
  6559. return 0;
  6560. }
  6561. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6562. {
  6563. struct tg3 *tp = netdev_priv(dev);
  6564. struct sockaddr *addr = p;
  6565. int err = 0, skip_mac_1 = 0;
  6566. if (!is_valid_ether_addr(addr->sa_data))
  6567. return -EINVAL;
  6568. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6569. if (!netif_running(dev))
  6570. return 0;
  6571. if (tg3_flag(tp, ENABLE_ASF)) {
  6572. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6573. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6574. addr0_low = tr32(MAC_ADDR_0_LOW);
  6575. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6576. addr1_low = tr32(MAC_ADDR_1_LOW);
  6577. /* Skip MAC addr 1 if ASF is using it. */
  6578. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6579. !(addr1_high == 0 && addr1_low == 0))
  6580. skip_mac_1 = 1;
  6581. }
  6582. spin_lock_bh(&tp->lock);
  6583. __tg3_set_mac_addr(tp, skip_mac_1);
  6584. spin_unlock_bh(&tp->lock);
  6585. return err;
  6586. }
  6587. /* tp->lock is held. */
  6588. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6589. dma_addr_t mapping, u32 maxlen_flags,
  6590. u32 nic_addr)
  6591. {
  6592. tg3_write_mem(tp,
  6593. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6594. ((u64) mapping >> 32));
  6595. tg3_write_mem(tp,
  6596. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6597. ((u64) mapping & 0xffffffff));
  6598. tg3_write_mem(tp,
  6599. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6600. maxlen_flags);
  6601. if (!tg3_flag(tp, 5705_PLUS))
  6602. tg3_write_mem(tp,
  6603. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6604. nic_addr);
  6605. }
  6606. static void __tg3_set_rx_mode(struct net_device *);
  6607. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6608. {
  6609. int i;
  6610. if (!tg3_flag(tp, ENABLE_TSS)) {
  6611. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6612. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6613. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6614. } else {
  6615. tw32(HOSTCC_TXCOL_TICKS, 0);
  6616. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6617. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6618. }
  6619. if (!tg3_flag(tp, ENABLE_RSS)) {
  6620. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6621. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6622. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6623. } else {
  6624. tw32(HOSTCC_RXCOL_TICKS, 0);
  6625. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6626. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6627. }
  6628. if (!tg3_flag(tp, 5705_PLUS)) {
  6629. u32 val = ec->stats_block_coalesce_usecs;
  6630. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6631. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6632. if (!netif_carrier_ok(tp->dev))
  6633. val = 0;
  6634. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6635. }
  6636. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6637. u32 reg;
  6638. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6639. tw32(reg, ec->rx_coalesce_usecs);
  6640. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6641. tw32(reg, ec->rx_max_coalesced_frames);
  6642. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6643. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6644. if (tg3_flag(tp, ENABLE_TSS)) {
  6645. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6646. tw32(reg, ec->tx_coalesce_usecs);
  6647. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6648. tw32(reg, ec->tx_max_coalesced_frames);
  6649. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6650. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6651. }
  6652. }
  6653. for (; i < tp->irq_max - 1; i++) {
  6654. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6655. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6656. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6657. if (tg3_flag(tp, ENABLE_TSS)) {
  6658. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6659. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6660. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6661. }
  6662. }
  6663. }
  6664. /* tp->lock is held. */
  6665. static void tg3_rings_reset(struct tg3 *tp)
  6666. {
  6667. int i;
  6668. u32 stblk, txrcb, rxrcb, limit;
  6669. struct tg3_napi *tnapi = &tp->napi[0];
  6670. /* Disable all transmit rings but the first. */
  6671. if (!tg3_flag(tp, 5705_PLUS))
  6672. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6673. else if (tg3_flag(tp, 5717_PLUS))
  6674. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6675. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6676. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6677. else
  6678. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6679. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6680. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6681. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6682. BDINFO_FLAGS_DISABLED);
  6683. /* Disable all receive return rings but the first. */
  6684. if (tg3_flag(tp, 5717_PLUS))
  6685. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6686. else if (!tg3_flag(tp, 5705_PLUS))
  6687. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6688. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6690. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6691. else
  6692. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6693. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6694. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6695. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6696. BDINFO_FLAGS_DISABLED);
  6697. /* Disable interrupts */
  6698. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6699. tp->napi[0].chk_msi_cnt = 0;
  6700. tp->napi[0].last_rx_cons = 0;
  6701. tp->napi[0].last_tx_cons = 0;
  6702. /* Zero mailbox registers. */
  6703. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6704. for (i = 1; i < tp->irq_max; i++) {
  6705. tp->napi[i].tx_prod = 0;
  6706. tp->napi[i].tx_cons = 0;
  6707. if (tg3_flag(tp, ENABLE_TSS))
  6708. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6709. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6710. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6711. tp->napi[i].chk_msi_cnt = 0;
  6712. tp->napi[i].last_rx_cons = 0;
  6713. tp->napi[i].last_tx_cons = 0;
  6714. }
  6715. if (!tg3_flag(tp, ENABLE_TSS))
  6716. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6717. } else {
  6718. tp->napi[0].tx_prod = 0;
  6719. tp->napi[0].tx_cons = 0;
  6720. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6721. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6722. }
  6723. /* Make sure the NIC-based send BD rings are disabled. */
  6724. if (!tg3_flag(tp, 5705_PLUS)) {
  6725. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6726. for (i = 0; i < 16; i++)
  6727. tw32_tx_mbox(mbox + i * 8, 0);
  6728. }
  6729. txrcb = NIC_SRAM_SEND_RCB;
  6730. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6731. /* Clear status block in ram. */
  6732. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6733. /* Set status block DMA address */
  6734. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6735. ((u64) tnapi->status_mapping >> 32));
  6736. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6737. ((u64) tnapi->status_mapping & 0xffffffff));
  6738. if (tnapi->tx_ring) {
  6739. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6740. (TG3_TX_RING_SIZE <<
  6741. BDINFO_FLAGS_MAXLEN_SHIFT),
  6742. NIC_SRAM_TX_BUFFER_DESC);
  6743. txrcb += TG3_BDINFO_SIZE;
  6744. }
  6745. if (tnapi->rx_rcb) {
  6746. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6747. (tp->rx_ret_ring_mask + 1) <<
  6748. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6749. rxrcb += TG3_BDINFO_SIZE;
  6750. }
  6751. stblk = HOSTCC_STATBLCK_RING1;
  6752. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6753. u64 mapping = (u64)tnapi->status_mapping;
  6754. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6755. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6756. /* Clear status block in ram. */
  6757. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6758. if (tnapi->tx_ring) {
  6759. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6760. (TG3_TX_RING_SIZE <<
  6761. BDINFO_FLAGS_MAXLEN_SHIFT),
  6762. NIC_SRAM_TX_BUFFER_DESC);
  6763. txrcb += TG3_BDINFO_SIZE;
  6764. }
  6765. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6766. ((tp->rx_ret_ring_mask + 1) <<
  6767. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6768. stblk += 8;
  6769. rxrcb += TG3_BDINFO_SIZE;
  6770. }
  6771. }
  6772. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6773. {
  6774. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6775. if (!tg3_flag(tp, 5750_PLUS) ||
  6776. tg3_flag(tp, 5780_CLASS) ||
  6777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6779. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6780. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6782. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6783. else
  6784. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6785. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6786. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6787. val = min(nic_rep_thresh, host_rep_thresh);
  6788. tw32(RCVBDI_STD_THRESH, val);
  6789. if (tg3_flag(tp, 57765_PLUS))
  6790. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6791. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6792. return;
  6793. if (!tg3_flag(tp, 5705_PLUS))
  6794. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6795. else
  6796. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6797. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6798. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6799. tw32(RCVBDI_JUMBO_THRESH, val);
  6800. if (tg3_flag(tp, 57765_PLUS))
  6801. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6802. }
  6803. /* tp->lock is held. */
  6804. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6805. {
  6806. u32 val, rdmac_mode;
  6807. int i, err, limit;
  6808. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6809. tg3_disable_ints(tp);
  6810. tg3_stop_fw(tp);
  6811. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6812. if (tg3_flag(tp, INIT_COMPLETE))
  6813. tg3_abort_hw(tp, 1);
  6814. /* Enable MAC control of LPI */
  6815. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6816. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6817. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6818. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6819. tw32_f(TG3_CPMU_EEE_CTRL,
  6820. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6821. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6822. TG3_CPMU_EEEMD_LPI_IN_TX |
  6823. TG3_CPMU_EEEMD_LPI_IN_RX |
  6824. TG3_CPMU_EEEMD_EEE_ENABLE;
  6825. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6826. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6827. if (tg3_flag(tp, ENABLE_APE))
  6828. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6829. tw32_f(TG3_CPMU_EEE_MODE, val);
  6830. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6831. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6832. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6833. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6834. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6835. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6836. }
  6837. if (reset_phy)
  6838. tg3_phy_reset(tp);
  6839. err = tg3_chip_reset(tp);
  6840. if (err)
  6841. return err;
  6842. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6843. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6844. val = tr32(TG3_CPMU_CTRL);
  6845. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6846. tw32(TG3_CPMU_CTRL, val);
  6847. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6848. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6849. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6850. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6851. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6852. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6853. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6854. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6855. val = tr32(TG3_CPMU_HST_ACC);
  6856. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6857. val |= CPMU_HST_ACC_MACCLK_6_25;
  6858. tw32(TG3_CPMU_HST_ACC, val);
  6859. }
  6860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6861. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6862. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6863. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6864. tw32(PCIE_PWR_MGMT_THRESH, val);
  6865. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6866. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6867. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6868. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6869. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6870. }
  6871. if (tg3_flag(tp, L1PLLPD_EN)) {
  6872. u32 grc_mode = tr32(GRC_MODE);
  6873. /* Access the lower 1K of PL PCIE block registers. */
  6874. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6875. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6876. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6877. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6878. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6879. tw32(GRC_MODE, grc_mode);
  6880. }
  6881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6882. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6883. u32 grc_mode = tr32(GRC_MODE);
  6884. /* Access the lower 1K of PL PCIE block registers. */
  6885. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6886. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6887. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6888. TG3_PCIE_PL_LO_PHYCTL5);
  6889. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6890. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6891. tw32(GRC_MODE, grc_mode);
  6892. }
  6893. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6894. u32 grc_mode = tr32(GRC_MODE);
  6895. /* Access the lower 1K of DL PCIE block registers. */
  6896. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6897. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6898. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6899. TG3_PCIE_DL_LO_FTSMAX);
  6900. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6901. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6902. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6903. tw32(GRC_MODE, grc_mode);
  6904. }
  6905. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6906. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6907. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6908. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6909. }
  6910. /* This works around an issue with Athlon chipsets on
  6911. * B3 tigon3 silicon. This bit has no effect on any
  6912. * other revision. But do not set this on PCI Express
  6913. * chips and don't even touch the clocks if the CPMU is present.
  6914. */
  6915. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6916. if (!tg3_flag(tp, PCI_EXPRESS))
  6917. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6918. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6919. }
  6920. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6921. tg3_flag(tp, PCIX_MODE)) {
  6922. val = tr32(TG3PCI_PCISTATE);
  6923. val |= PCISTATE_RETRY_SAME_DMA;
  6924. tw32(TG3PCI_PCISTATE, val);
  6925. }
  6926. if (tg3_flag(tp, ENABLE_APE)) {
  6927. /* Allow reads and writes to the
  6928. * APE register and memory space.
  6929. */
  6930. val = tr32(TG3PCI_PCISTATE);
  6931. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6932. PCISTATE_ALLOW_APE_SHMEM_WR |
  6933. PCISTATE_ALLOW_APE_PSPACE_WR;
  6934. tw32(TG3PCI_PCISTATE, val);
  6935. }
  6936. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6937. /* Enable some hw fixes. */
  6938. val = tr32(TG3PCI_MSI_DATA);
  6939. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6940. tw32(TG3PCI_MSI_DATA, val);
  6941. }
  6942. /* Descriptor ring init may make accesses to the
  6943. * NIC SRAM area to setup the TX descriptors, so we
  6944. * can only do this after the hardware has been
  6945. * successfully reset.
  6946. */
  6947. err = tg3_init_rings(tp);
  6948. if (err)
  6949. return err;
  6950. if (tg3_flag(tp, 57765_PLUS)) {
  6951. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6952. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6953. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6954. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6955. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6956. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6957. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6958. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6959. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6960. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6961. /* This value is determined during the probe time DMA
  6962. * engine test, tg3_test_dma.
  6963. */
  6964. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6965. }
  6966. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6967. GRC_MODE_4X_NIC_SEND_RINGS |
  6968. GRC_MODE_NO_TX_PHDR_CSUM |
  6969. GRC_MODE_NO_RX_PHDR_CSUM);
  6970. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6971. /* Pseudo-header checksum is done by hardware logic and not
  6972. * the offload processers, so make the chip do the pseudo-
  6973. * header checksums on receive. For transmit it is more
  6974. * convenient to do the pseudo-header checksum in software
  6975. * as Linux does that on transmit for us in all cases.
  6976. */
  6977. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6978. tw32(GRC_MODE,
  6979. tp->grc_mode |
  6980. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6981. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6982. val = tr32(GRC_MISC_CFG);
  6983. val &= ~0xff;
  6984. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6985. tw32(GRC_MISC_CFG, val);
  6986. /* Initialize MBUF/DESC pool. */
  6987. if (tg3_flag(tp, 5750_PLUS)) {
  6988. /* Do nothing. */
  6989. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6990. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6991. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6992. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6993. else
  6994. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6995. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6996. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6997. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6998. int fw_len;
  6999. fw_len = tp->fw_len;
  7000. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7001. tw32(BUFMGR_MB_POOL_ADDR,
  7002. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7003. tw32(BUFMGR_MB_POOL_SIZE,
  7004. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7005. }
  7006. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7007. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7008. tp->bufmgr_config.mbuf_read_dma_low_water);
  7009. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7010. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7011. tw32(BUFMGR_MB_HIGH_WATER,
  7012. tp->bufmgr_config.mbuf_high_water);
  7013. } else {
  7014. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7015. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7016. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7017. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7018. tw32(BUFMGR_MB_HIGH_WATER,
  7019. tp->bufmgr_config.mbuf_high_water_jumbo);
  7020. }
  7021. tw32(BUFMGR_DMA_LOW_WATER,
  7022. tp->bufmgr_config.dma_low_water);
  7023. tw32(BUFMGR_DMA_HIGH_WATER,
  7024. tp->bufmgr_config.dma_high_water);
  7025. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7027. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7029. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7030. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7031. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7032. tw32(BUFMGR_MODE, val);
  7033. for (i = 0; i < 2000; i++) {
  7034. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7035. break;
  7036. udelay(10);
  7037. }
  7038. if (i >= 2000) {
  7039. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7040. return -ENODEV;
  7041. }
  7042. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7043. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7044. tg3_setup_rxbd_thresholds(tp);
  7045. /* Initialize TG3_BDINFO's at:
  7046. * RCVDBDI_STD_BD: standard eth size rx ring
  7047. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7048. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7049. *
  7050. * like so:
  7051. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7052. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7053. * ring attribute flags
  7054. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7055. *
  7056. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7057. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7058. *
  7059. * The size of each ring is fixed in the firmware, but the location is
  7060. * configurable.
  7061. */
  7062. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7063. ((u64) tpr->rx_std_mapping >> 32));
  7064. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7065. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7066. if (!tg3_flag(tp, 5717_PLUS))
  7067. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7068. NIC_SRAM_RX_BUFFER_DESC);
  7069. /* Disable the mini ring */
  7070. if (!tg3_flag(tp, 5705_PLUS))
  7071. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7072. BDINFO_FLAGS_DISABLED);
  7073. /* Program the jumbo buffer descriptor ring control
  7074. * blocks on those devices that have them.
  7075. */
  7076. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7077. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7078. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7079. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7080. ((u64) tpr->rx_jmb_mapping >> 32));
  7081. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7082. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7083. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7084. BDINFO_FLAGS_MAXLEN_SHIFT;
  7085. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7086. val | BDINFO_FLAGS_USE_EXT_RECV);
  7087. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7089. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7090. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7091. } else {
  7092. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7093. BDINFO_FLAGS_DISABLED);
  7094. }
  7095. if (tg3_flag(tp, 57765_PLUS)) {
  7096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7097. val = TG3_RX_STD_MAX_SIZE_5700;
  7098. else
  7099. val = TG3_RX_STD_MAX_SIZE_5717;
  7100. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7101. val |= (TG3_RX_STD_DMA_SZ << 2);
  7102. } else
  7103. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7104. } else
  7105. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7106. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7107. tpr->rx_std_prod_idx = tp->rx_pending;
  7108. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7109. tpr->rx_jmb_prod_idx =
  7110. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7111. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7112. tg3_rings_reset(tp);
  7113. /* Initialize MAC address and backoff seed. */
  7114. __tg3_set_mac_addr(tp, 0);
  7115. /* MTU + ethernet header + FCS + optional VLAN tag */
  7116. tw32(MAC_RX_MTU_SIZE,
  7117. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7118. /* The slot time is changed by tg3_setup_phy if we
  7119. * run at gigabit with half duplex.
  7120. */
  7121. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7122. (6 << TX_LENGTHS_IPG_SHIFT) |
  7123. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7125. val |= tr32(MAC_TX_LENGTHS) &
  7126. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7127. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7128. tw32(MAC_TX_LENGTHS, val);
  7129. /* Receive rules. */
  7130. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7131. tw32(RCVLPC_CONFIG, 0x0181);
  7132. /* Calculate RDMAC_MODE setting early, we need it to determine
  7133. * the RCVLPC_STATE_ENABLE mask.
  7134. */
  7135. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7136. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7137. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7138. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7139. RDMAC_MODE_LNGREAD_ENAB);
  7140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7141. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7145. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7146. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7147. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7149. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7150. if (tg3_flag(tp, TSO_CAPABLE) &&
  7151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7152. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7153. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7154. !tg3_flag(tp, IS_5788)) {
  7155. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7156. }
  7157. }
  7158. if (tg3_flag(tp, PCI_EXPRESS))
  7159. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7160. if (tg3_flag(tp, HW_TSO_1) ||
  7161. tg3_flag(tp, HW_TSO_2) ||
  7162. tg3_flag(tp, HW_TSO_3))
  7163. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7164. if (tg3_flag(tp, 57765_PLUS) ||
  7165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7167. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7169. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7171. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7174. tg3_flag(tp, 57765_PLUS)) {
  7175. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7176. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7177. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7178. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7179. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7180. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7181. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7182. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7183. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7184. }
  7185. tw32(TG3_RDMA_RSRVCTRL_REG,
  7186. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7187. }
  7188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7190. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7191. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7192. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7193. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7194. }
  7195. /* Receive/send statistics. */
  7196. if (tg3_flag(tp, 5750_PLUS)) {
  7197. val = tr32(RCVLPC_STATS_ENABLE);
  7198. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7199. tw32(RCVLPC_STATS_ENABLE, val);
  7200. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7201. tg3_flag(tp, TSO_CAPABLE)) {
  7202. val = tr32(RCVLPC_STATS_ENABLE);
  7203. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7204. tw32(RCVLPC_STATS_ENABLE, val);
  7205. } else {
  7206. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7207. }
  7208. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7209. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7210. tw32(SNDDATAI_STATSCTRL,
  7211. (SNDDATAI_SCTRL_ENABLE |
  7212. SNDDATAI_SCTRL_FASTUPD));
  7213. /* Setup host coalescing engine. */
  7214. tw32(HOSTCC_MODE, 0);
  7215. for (i = 0; i < 2000; i++) {
  7216. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7217. break;
  7218. udelay(10);
  7219. }
  7220. __tg3_set_coalesce(tp, &tp->coal);
  7221. if (!tg3_flag(tp, 5705_PLUS)) {
  7222. /* Status/statistics block address. See tg3_timer,
  7223. * the tg3_periodic_fetch_stats call there, and
  7224. * tg3_get_stats to see how this works for 5705/5750 chips.
  7225. */
  7226. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7227. ((u64) tp->stats_mapping >> 32));
  7228. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7229. ((u64) tp->stats_mapping & 0xffffffff));
  7230. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7231. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7232. /* Clear statistics and status block memory areas */
  7233. for (i = NIC_SRAM_STATS_BLK;
  7234. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7235. i += sizeof(u32)) {
  7236. tg3_write_mem(tp, i, 0);
  7237. udelay(40);
  7238. }
  7239. }
  7240. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7241. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7242. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7243. if (!tg3_flag(tp, 5705_PLUS))
  7244. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7245. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7246. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7247. /* reset to prevent losing 1st rx packet intermittently */
  7248. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7249. udelay(10);
  7250. }
  7251. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7252. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7253. MAC_MODE_FHDE_ENABLE;
  7254. if (tg3_flag(tp, ENABLE_APE))
  7255. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7256. if (!tg3_flag(tp, 5705_PLUS) &&
  7257. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7258. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7259. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7260. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7261. udelay(40);
  7262. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7263. * If TG3_FLAG_IS_NIC is zero, we should read the
  7264. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7265. * whether used as inputs or outputs, are set by boot code after
  7266. * reset.
  7267. */
  7268. if (!tg3_flag(tp, IS_NIC)) {
  7269. u32 gpio_mask;
  7270. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7271. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7272. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7274. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7275. GRC_LCLCTRL_GPIO_OUTPUT3;
  7276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7277. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7278. tp->grc_local_ctrl &= ~gpio_mask;
  7279. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7280. /* GPIO1 must be driven high for eeprom write protect */
  7281. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7282. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7283. GRC_LCLCTRL_GPIO_OUTPUT1);
  7284. }
  7285. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7286. udelay(100);
  7287. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7288. val = tr32(MSGINT_MODE);
  7289. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7290. if (!tg3_flag(tp, 1SHOT_MSI))
  7291. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7292. tw32(MSGINT_MODE, val);
  7293. }
  7294. if (!tg3_flag(tp, 5705_PLUS)) {
  7295. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7296. udelay(40);
  7297. }
  7298. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7299. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7300. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7301. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7302. WDMAC_MODE_LNGREAD_ENAB);
  7303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7304. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7305. if (tg3_flag(tp, TSO_CAPABLE) &&
  7306. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7307. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7308. /* nothing */
  7309. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7310. !tg3_flag(tp, IS_5788)) {
  7311. val |= WDMAC_MODE_RX_ACCEL;
  7312. }
  7313. }
  7314. /* Enable host coalescing bug fix */
  7315. if (tg3_flag(tp, 5755_PLUS))
  7316. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7318. val |= WDMAC_MODE_BURST_ALL_DATA;
  7319. tw32_f(WDMAC_MODE, val);
  7320. udelay(40);
  7321. if (tg3_flag(tp, PCIX_MODE)) {
  7322. u16 pcix_cmd;
  7323. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7324. &pcix_cmd);
  7325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7326. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7327. pcix_cmd |= PCI_X_CMD_READ_2K;
  7328. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7329. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7330. pcix_cmd |= PCI_X_CMD_READ_2K;
  7331. }
  7332. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7333. pcix_cmd);
  7334. }
  7335. tw32_f(RDMAC_MODE, rdmac_mode);
  7336. udelay(40);
  7337. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7338. if (!tg3_flag(tp, 5705_PLUS))
  7339. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7341. tw32(SNDDATAC_MODE,
  7342. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7343. else
  7344. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7345. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7346. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7347. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7348. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7349. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7350. tw32(RCVDBDI_MODE, val);
  7351. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7352. if (tg3_flag(tp, HW_TSO_1) ||
  7353. tg3_flag(tp, HW_TSO_2) ||
  7354. tg3_flag(tp, HW_TSO_3))
  7355. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7356. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7357. if (tg3_flag(tp, ENABLE_TSS))
  7358. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7359. tw32(SNDBDI_MODE, val);
  7360. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7361. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7362. err = tg3_load_5701_a0_firmware_fix(tp);
  7363. if (err)
  7364. return err;
  7365. }
  7366. if (tg3_flag(tp, TSO_CAPABLE)) {
  7367. err = tg3_load_tso_firmware(tp);
  7368. if (err)
  7369. return err;
  7370. }
  7371. tp->tx_mode = TX_MODE_ENABLE;
  7372. if (tg3_flag(tp, 5755_PLUS) ||
  7373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7374. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7376. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7377. tp->tx_mode &= ~val;
  7378. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7379. }
  7380. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7381. udelay(100);
  7382. if (tg3_flag(tp, ENABLE_RSS)) {
  7383. int i = 0;
  7384. u32 reg = MAC_RSS_INDIR_TBL_0;
  7385. if (tp->irq_cnt == 2) {
  7386. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7387. tw32(reg, 0x0);
  7388. reg += 4;
  7389. }
  7390. } else {
  7391. u32 val;
  7392. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7393. val = i % (tp->irq_cnt - 1);
  7394. i++;
  7395. for (; i % 8; i++) {
  7396. val <<= 4;
  7397. val |= (i % (tp->irq_cnt - 1));
  7398. }
  7399. tw32(reg, val);
  7400. reg += 4;
  7401. }
  7402. }
  7403. /* Setup the "secret" hash key. */
  7404. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7405. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7406. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7407. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7408. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7409. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7410. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7411. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7412. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7413. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7414. }
  7415. tp->rx_mode = RX_MODE_ENABLE;
  7416. if (tg3_flag(tp, 5755_PLUS))
  7417. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7418. if (tg3_flag(tp, ENABLE_RSS))
  7419. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7420. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7421. RX_MODE_RSS_IPV6_HASH_EN |
  7422. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7423. RX_MODE_RSS_IPV4_HASH_EN |
  7424. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7425. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7426. udelay(10);
  7427. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7428. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7429. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7430. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7431. udelay(10);
  7432. }
  7433. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7434. udelay(10);
  7435. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7436. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7437. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7438. /* Set drive transmission level to 1.2V */
  7439. /* only if the signal pre-emphasis bit is not set */
  7440. val = tr32(MAC_SERDES_CFG);
  7441. val &= 0xfffff000;
  7442. val |= 0x880;
  7443. tw32(MAC_SERDES_CFG, val);
  7444. }
  7445. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7446. tw32(MAC_SERDES_CFG, 0x616000);
  7447. }
  7448. /* Prevent chip from dropping frames when flow control
  7449. * is enabled.
  7450. */
  7451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7452. val = 1;
  7453. else
  7454. val = 2;
  7455. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7457. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7458. /* Use hardware link auto-negotiation */
  7459. tg3_flag_set(tp, HW_AUTONEG);
  7460. }
  7461. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7462. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7463. u32 tmp;
  7464. tmp = tr32(SERDES_RX_CTRL);
  7465. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7466. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7467. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7468. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7469. }
  7470. if (!tg3_flag(tp, USE_PHYLIB)) {
  7471. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7472. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7473. tp->link_config.speed = tp->link_config.orig_speed;
  7474. tp->link_config.duplex = tp->link_config.orig_duplex;
  7475. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7476. }
  7477. err = tg3_setup_phy(tp, 0);
  7478. if (err)
  7479. return err;
  7480. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7481. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7482. u32 tmp;
  7483. /* Clear CRC stats. */
  7484. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7485. tg3_writephy(tp, MII_TG3_TEST1,
  7486. tmp | MII_TG3_TEST1_CRC_EN);
  7487. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7488. }
  7489. }
  7490. }
  7491. __tg3_set_rx_mode(tp->dev);
  7492. /* Initialize receive rules. */
  7493. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7494. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7495. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7496. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7497. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7498. limit = 8;
  7499. else
  7500. limit = 16;
  7501. if (tg3_flag(tp, ENABLE_ASF))
  7502. limit -= 4;
  7503. switch (limit) {
  7504. case 16:
  7505. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7506. case 15:
  7507. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7508. case 14:
  7509. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7510. case 13:
  7511. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7512. case 12:
  7513. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7514. case 11:
  7515. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7516. case 10:
  7517. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7518. case 9:
  7519. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7520. case 8:
  7521. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7522. case 7:
  7523. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7524. case 6:
  7525. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7526. case 5:
  7527. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7528. case 4:
  7529. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7530. case 3:
  7531. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7532. case 2:
  7533. case 1:
  7534. default:
  7535. break;
  7536. }
  7537. if (tg3_flag(tp, ENABLE_APE))
  7538. /* Write our heartbeat update interval to APE. */
  7539. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7540. APE_HOST_HEARTBEAT_INT_DISABLE);
  7541. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7542. return 0;
  7543. }
  7544. /* Called at device open time to get the chip ready for
  7545. * packet processing. Invoked with tp->lock held.
  7546. */
  7547. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7548. {
  7549. tg3_switch_clocks(tp);
  7550. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7551. return tg3_reset_hw(tp, reset_phy);
  7552. }
  7553. #define TG3_STAT_ADD32(PSTAT, REG) \
  7554. do { u32 __val = tr32(REG); \
  7555. (PSTAT)->low += __val; \
  7556. if ((PSTAT)->low < __val) \
  7557. (PSTAT)->high += 1; \
  7558. } while (0)
  7559. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7560. {
  7561. struct tg3_hw_stats *sp = tp->hw_stats;
  7562. if (!netif_carrier_ok(tp->dev))
  7563. return;
  7564. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7565. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7566. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7567. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7568. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7569. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7570. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7571. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7572. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7573. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7574. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7575. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7576. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7577. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7578. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7579. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7580. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7581. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7582. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7583. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7584. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7585. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7586. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7587. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7588. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7589. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7590. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7591. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7592. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7593. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7594. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7595. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7596. } else {
  7597. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7598. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7599. if (val) {
  7600. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7601. sp->rx_discards.low += val;
  7602. if (sp->rx_discards.low < val)
  7603. sp->rx_discards.high += 1;
  7604. }
  7605. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7606. }
  7607. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7608. }
  7609. static void tg3_chk_missed_msi(struct tg3 *tp)
  7610. {
  7611. u32 i;
  7612. for (i = 0; i < tp->irq_cnt; i++) {
  7613. struct tg3_napi *tnapi = &tp->napi[i];
  7614. if (tg3_has_work(tnapi)) {
  7615. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7616. tnapi->last_tx_cons == tnapi->tx_cons) {
  7617. if (tnapi->chk_msi_cnt < 1) {
  7618. tnapi->chk_msi_cnt++;
  7619. return;
  7620. }
  7621. tg3_msi(0, tnapi);
  7622. }
  7623. }
  7624. tnapi->chk_msi_cnt = 0;
  7625. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7626. tnapi->last_tx_cons = tnapi->tx_cons;
  7627. }
  7628. }
  7629. static void tg3_timer(unsigned long __opaque)
  7630. {
  7631. struct tg3 *tp = (struct tg3 *) __opaque;
  7632. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7633. goto restart_timer;
  7634. spin_lock(&tp->lock);
  7635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7637. tg3_chk_missed_msi(tp);
  7638. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7639. /* All of this garbage is because when using non-tagged
  7640. * IRQ status the mailbox/status_block protocol the chip
  7641. * uses with the cpu is race prone.
  7642. */
  7643. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7644. tw32(GRC_LOCAL_CTRL,
  7645. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7646. } else {
  7647. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7648. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7649. }
  7650. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7651. spin_unlock(&tp->lock);
  7652. tg3_reset_task_schedule(tp);
  7653. goto restart_timer;
  7654. }
  7655. }
  7656. /* This part only runs once per second. */
  7657. if (!--tp->timer_counter) {
  7658. if (tg3_flag(tp, 5705_PLUS))
  7659. tg3_periodic_fetch_stats(tp);
  7660. if (tp->setlpicnt && !--tp->setlpicnt)
  7661. tg3_phy_eee_enable(tp);
  7662. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7663. u32 mac_stat;
  7664. int phy_event;
  7665. mac_stat = tr32(MAC_STATUS);
  7666. phy_event = 0;
  7667. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7668. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7669. phy_event = 1;
  7670. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7671. phy_event = 1;
  7672. if (phy_event)
  7673. tg3_setup_phy(tp, 0);
  7674. } else if (tg3_flag(tp, POLL_SERDES)) {
  7675. u32 mac_stat = tr32(MAC_STATUS);
  7676. int need_setup = 0;
  7677. if (netif_carrier_ok(tp->dev) &&
  7678. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7679. need_setup = 1;
  7680. }
  7681. if (!netif_carrier_ok(tp->dev) &&
  7682. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7683. MAC_STATUS_SIGNAL_DET))) {
  7684. need_setup = 1;
  7685. }
  7686. if (need_setup) {
  7687. if (!tp->serdes_counter) {
  7688. tw32_f(MAC_MODE,
  7689. (tp->mac_mode &
  7690. ~MAC_MODE_PORT_MODE_MASK));
  7691. udelay(40);
  7692. tw32_f(MAC_MODE, tp->mac_mode);
  7693. udelay(40);
  7694. }
  7695. tg3_setup_phy(tp, 0);
  7696. }
  7697. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7698. tg3_flag(tp, 5780_CLASS)) {
  7699. tg3_serdes_parallel_detect(tp);
  7700. }
  7701. tp->timer_counter = tp->timer_multiplier;
  7702. }
  7703. /* Heartbeat is only sent once every 2 seconds.
  7704. *
  7705. * The heartbeat is to tell the ASF firmware that the host
  7706. * driver is still alive. In the event that the OS crashes,
  7707. * ASF needs to reset the hardware to free up the FIFO space
  7708. * that may be filled with rx packets destined for the host.
  7709. * If the FIFO is full, ASF will no longer function properly.
  7710. *
  7711. * Unintended resets have been reported on real time kernels
  7712. * where the timer doesn't run on time. Netpoll will also have
  7713. * same problem.
  7714. *
  7715. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7716. * to check the ring condition when the heartbeat is expiring
  7717. * before doing the reset. This will prevent most unintended
  7718. * resets.
  7719. */
  7720. if (!--tp->asf_counter) {
  7721. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7722. tg3_wait_for_event_ack(tp);
  7723. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7724. FWCMD_NICDRV_ALIVE3);
  7725. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7726. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7727. TG3_FW_UPDATE_TIMEOUT_SEC);
  7728. tg3_generate_fw_event(tp);
  7729. }
  7730. tp->asf_counter = tp->asf_multiplier;
  7731. }
  7732. spin_unlock(&tp->lock);
  7733. restart_timer:
  7734. tp->timer.expires = jiffies + tp->timer_offset;
  7735. add_timer(&tp->timer);
  7736. }
  7737. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7738. {
  7739. irq_handler_t fn;
  7740. unsigned long flags;
  7741. char *name;
  7742. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7743. if (tp->irq_cnt == 1)
  7744. name = tp->dev->name;
  7745. else {
  7746. name = &tnapi->irq_lbl[0];
  7747. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7748. name[IFNAMSIZ-1] = 0;
  7749. }
  7750. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7751. fn = tg3_msi;
  7752. if (tg3_flag(tp, 1SHOT_MSI))
  7753. fn = tg3_msi_1shot;
  7754. flags = 0;
  7755. } else {
  7756. fn = tg3_interrupt;
  7757. if (tg3_flag(tp, TAGGED_STATUS))
  7758. fn = tg3_interrupt_tagged;
  7759. flags = IRQF_SHARED;
  7760. }
  7761. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7762. }
  7763. static int tg3_test_interrupt(struct tg3 *tp)
  7764. {
  7765. struct tg3_napi *tnapi = &tp->napi[0];
  7766. struct net_device *dev = tp->dev;
  7767. int err, i, intr_ok = 0;
  7768. u32 val;
  7769. if (!netif_running(dev))
  7770. return -ENODEV;
  7771. tg3_disable_ints(tp);
  7772. free_irq(tnapi->irq_vec, tnapi);
  7773. /*
  7774. * Turn off MSI one shot mode. Otherwise this test has no
  7775. * observable way to know whether the interrupt was delivered.
  7776. */
  7777. if (tg3_flag(tp, 57765_PLUS)) {
  7778. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7779. tw32(MSGINT_MODE, val);
  7780. }
  7781. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7782. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7783. if (err)
  7784. return err;
  7785. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7786. tg3_enable_ints(tp);
  7787. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7788. tnapi->coal_now);
  7789. for (i = 0; i < 5; i++) {
  7790. u32 int_mbox, misc_host_ctrl;
  7791. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7792. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7793. if ((int_mbox != 0) ||
  7794. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7795. intr_ok = 1;
  7796. break;
  7797. }
  7798. if (tg3_flag(tp, 57765_PLUS) &&
  7799. tnapi->hw_status->status_tag != tnapi->last_tag)
  7800. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7801. msleep(10);
  7802. }
  7803. tg3_disable_ints(tp);
  7804. free_irq(tnapi->irq_vec, tnapi);
  7805. err = tg3_request_irq(tp, 0);
  7806. if (err)
  7807. return err;
  7808. if (intr_ok) {
  7809. /* Reenable MSI one shot mode. */
  7810. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  7811. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7812. tw32(MSGINT_MODE, val);
  7813. }
  7814. return 0;
  7815. }
  7816. return -EIO;
  7817. }
  7818. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7819. * successfully restored
  7820. */
  7821. static int tg3_test_msi(struct tg3 *tp)
  7822. {
  7823. int err;
  7824. u16 pci_cmd;
  7825. if (!tg3_flag(tp, USING_MSI))
  7826. return 0;
  7827. /* Turn off SERR reporting in case MSI terminates with Master
  7828. * Abort.
  7829. */
  7830. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7831. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7832. pci_cmd & ~PCI_COMMAND_SERR);
  7833. err = tg3_test_interrupt(tp);
  7834. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7835. if (!err)
  7836. return 0;
  7837. /* other failures */
  7838. if (err != -EIO)
  7839. return err;
  7840. /* MSI test failed, go back to INTx mode */
  7841. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7842. "to INTx mode. Please report this failure to the PCI "
  7843. "maintainer and include system chipset information\n");
  7844. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7845. pci_disable_msi(tp->pdev);
  7846. tg3_flag_clear(tp, USING_MSI);
  7847. tp->napi[0].irq_vec = tp->pdev->irq;
  7848. err = tg3_request_irq(tp, 0);
  7849. if (err)
  7850. return err;
  7851. /* Need to reset the chip because the MSI cycle may have terminated
  7852. * with Master Abort.
  7853. */
  7854. tg3_full_lock(tp, 1);
  7855. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7856. err = tg3_init_hw(tp, 1);
  7857. tg3_full_unlock(tp);
  7858. if (err)
  7859. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7860. return err;
  7861. }
  7862. static int tg3_request_firmware(struct tg3 *tp)
  7863. {
  7864. const __be32 *fw_data;
  7865. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7866. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7867. tp->fw_needed);
  7868. return -ENOENT;
  7869. }
  7870. fw_data = (void *)tp->fw->data;
  7871. /* Firmware blob starts with version numbers, followed by
  7872. * start address and _full_ length including BSS sections
  7873. * (which must be longer than the actual data, of course
  7874. */
  7875. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7876. if (tp->fw_len < (tp->fw->size - 12)) {
  7877. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7878. tp->fw_len, tp->fw_needed);
  7879. release_firmware(tp->fw);
  7880. tp->fw = NULL;
  7881. return -EINVAL;
  7882. }
  7883. /* We no longer need firmware; we have it. */
  7884. tp->fw_needed = NULL;
  7885. return 0;
  7886. }
  7887. static bool tg3_enable_msix(struct tg3 *tp)
  7888. {
  7889. int i, rc, cpus = num_online_cpus();
  7890. struct msix_entry msix_ent[tp->irq_max];
  7891. if (cpus == 1)
  7892. /* Just fallback to the simpler MSI mode. */
  7893. return false;
  7894. /*
  7895. * We want as many rx rings enabled as there are cpus.
  7896. * The first MSIX vector only deals with link interrupts, etc,
  7897. * so we add one to the number of vectors we are requesting.
  7898. */
  7899. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7900. for (i = 0; i < tp->irq_max; i++) {
  7901. msix_ent[i].entry = i;
  7902. msix_ent[i].vector = 0;
  7903. }
  7904. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7905. if (rc < 0) {
  7906. return false;
  7907. } else if (rc != 0) {
  7908. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7909. return false;
  7910. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7911. tp->irq_cnt, rc);
  7912. tp->irq_cnt = rc;
  7913. }
  7914. for (i = 0; i < tp->irq_max; i++)
  7915. tp->napi[i].irq_vec = msix_ent[i].vector;
  7916. netif_set_real_num_tx_queues(tp->dev, 1);
  7917. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7918. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7919. pci_disable_msix(tp->pdev);
  7920. return false;
  7921. }
  7922. if (tp->irq_cnt > 1) {
  7923. tg3_flag_set(tp, ENABLE_RSS);
  7924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7926. tg3_flag_set(tp, ENABLE_TSS);
  7927. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7928. }
  7929. }
  7930. return true;
  7931. }
  7932. static void tg3_ints_init(struct tg3 *tp)
  7933. {
  7934. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7935. !tg3_flag(tp, TAGGED_STATUS)) {
  7936. /* All MSI supporting chips should support tagged
  7937. * status. Assert that this is the case.
  7938. */
  7939. netdev_warn(tp->dev,
  7940. "MSI without TAGGED_STATUS? Not using MSI\n");
  7941. goto defcfg;
  7942. }
  7943. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7944. tg3_flag_set(tp, USING_MSIX);
  7945. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7946. tg3_flag_set(tp, USING_MSI);
  7947. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7948. u32 msi_mode = tr32(MSGINT_MODE);
  7949. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7950. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7951. if (!tg3_flag(tp, 1SHOT_MSI))
  7952. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7953. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7954. }
  7955. defcfg:
  7956. if (!tg3_flag(tp, USING_MSIX)) {
  7957. tp->irq_cnt = 1;
  7958. tp->napi[0].irq_vec = tp->pdev->irq;
  7959. netif_set_real_num_tx_queues(tp->dev, 1);
  7960. netif_set_real_num_rx_queues(tp->dev, 1);
  7961. }
  7962. }
  7963. static void tg3_ints_fini(struct tg3 *tp)
  7964. {
  7965. if (tg3_flag(tp, USING_MSIX))
  7966. pci_disable_msix(tp->pdev);
  7967. else if (tg3_flag(tp, USING_MSI))
  7968. pci_disable_msi(tp->pdev);
  7969. tg3_flag_clear(tp, USING_MSI);
  7970. tg3_flag_clear(tp, USING_MSIX);
  7971. tg3_flag_clear(tp, ENABLE_RSS);
  7972. tg3_flag_clear(tp, ENABLE_TSS);
  7973. }
  7974. static int tg3_open(struct net_device *dev)
  7975. {
  7976. struct tg3 *tp = netdev_priv(dev);
  7977. int i, err;
  7978. if (tp->fw_needed) {
  7979. err = tg3_request_firmware(tp);
  7980. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7981. if (err)
  7982. return err;
  7983. } else if (err) {
  7984. netdev_warn(tp->dev, "TSO capability disabled\n");
  7985. tg3_flag_clear(tp, TSO_CAPABLE);
  7986. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7987. netdev_notice(tp->dev, "TSO capability restored\n");
  7988. tg3_flag_set(tp, TSO_CAPABLE);
  7989. }
  7990. }
  7991. netif_carrier_off(tp->dev);
  7992. err = tg3_power_up(tp);
  7993. if (err)
  7994. return err;
  7995. tg3_full_lock(tp, 0);
  7996. tg3_disable_ints(tp);
  7997. tg3_flag_clear(tp, INIT_COMPLETE);
  7998. tg3_full_unlock(tp);
  7999. /*
  8000. * Setup interrupts first so we know how
  8001. * many NAPI resources to allocate
  8002. */
  8003. tg3_ints_init(tp);
  8004. /* The placement of this call is tied
  8005. * to the setup and use of Host TX descriptors.
  8006. */
  8007. err = tg3_alloc_consistent(tp);
  8008. if (err)
  8009. goto err_out1;
  8010. tg3_napi_init(tp);
  8011. tg3_napi_enable(tp);
  8012. for (i = 0; i < tp->irq_cnt; i++) {
  8013. struct tg3_napi *tnapi = &tp->napi[i];
  8014. err = tg3_request_irq(tp, i);
  8015. if (err) {
  8016. for (i--; i >= 0; i--) {
  8017. tnapi = &tp->napi[i];
  8018. free_irq(tnapi->irq_vec, tnapi);
  8019. }
  8020. goto err_out2;
  8021. }
  8022. }
  8023. tg3_full_lock(tp, 0);
  8024. err = tg3_init_hw(tp, 1);
  8025. if (err) {
  8026. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8027. tg3_free_rings(tp);
  8028. } else {
  8029. if (tg3_flag(tp, TAGGED_STATUS) &&
  8030. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8031. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  8032. tp->timer_offset = HZ;
  8033. else
  8034. tp->timer_offset = HZ / 10;
  8035. BUG_ON(tp->timer_offset > HZ);
  8036. tp->timer_counter = tp->timer_multiplier =
  8037. (HZ / tp->timer_offset);
  8038. tp->asf_counter = tp->asf_multiplier =
  8039. ((HZ / tp->timer_offset) * 2);
  8040. init_timer(&tp->timer);
  8041. tp->timer.expires = jiffies + tp->timer_offset;
  8042. tp->timer.data = (unsigned long) tp;
  8043. tp->timer.function = tg3_timer;
  8044. }
  8045. tg3_full_unlock(tp);
  8046. if (err)
  8047. goto err_out3;
  8048. if (tg3_flag(tp, USING_MSI)) {
  8049. err = tg3_test_msi(tp);
  8050. if (err) {
  8051. tg3_full_lock(tp, 0);
  8052. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8053. tg3_free_rings(tp);
  8054. tg3_full_unlock(tp);
  8055. goto err_out2;
  8056. }
  8057. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8058. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8059. tw32(PCIE_TRANSACTION_CFG,
  8060. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8061. }
  8062. }
  8063. tg3_phy_start(tp);
  8064. tg3_full_lock(tp, 0);
  8065. add_timer(&tp->timer);
  8066. tg3_flag_set(tp, INIT_COMPLETE);
  8067. tg3_enable_ints(tp);
  8068. tg3_full_unlock(tp);
  8069. netif_tx_start_all_queues(dev);
  8070. /*
  8071. * Reset loopback feature if it was turned on while the device was down
  8072. * make sure that it's installed properly now.
  8073. */
  8074. if (dev->features & NETIF_F_LOOPBACK)
  8075. tg3_set_loopback(dev, dev->features);
  8076. return 0;
  8077. err_out3:
  8078. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8079. struct tg3_napi *tnapi = &tp->napi[i];
  8080. free_irq(tnapi->irq_vec, tnapi);
  8081. }
  8082. err_out2:
  8083. tg3_napi_disable(tp);
  8084. tg3_napi_fini(tp);
  8085. tg3_free_consistent(tp);
  8086. err_out1:
  8087. tg3_ints_fini(tp);
  8088. tg3_frob_aux_power(tp, false);
  8089. pci_set_power_state(tp->pdev, PCI_D3hot);
  8090. return err;
  8091. }
  8092. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  8093. struct rtnl_link_stats64 *);
  8094. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  8095. static int tg3_close(struct net_device *dev)
  8096. {
  8097. int i;
  8098. struct tg3 *tp = netdev_priv(dev);
  8099. tg3_napi_disable(tp);
  8100. tg3_reset_task_cancel(tp);
  8101. netif_tx_stop_all_queues(dev);
  8102. del_timer_sync(&tp->timer);
  8103. tg3_phy_stop(tp);
  8104. tg3_full_lock(tp, 1);
  8105. tg3_disable_ints(tp);
  8106. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8107. tg3_free_rings(tp);
  8108. tg3_flag_clear(tp, INIT_COMPLETE);
  8109. tg3_full_unlock(tp);
  8110. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8111. struct tg3_napi *tnapi = &tp->napi[i];
  8112. free_irq(tnapi->irq_vec, tnapi);
  8113. }
  8114. tg3_ints_fini(tp);
  8115. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  8116. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  8117. sizeof(tp->estats_prev));
  8118. tg3_napi_fini(tp);
  8119. tg3_free_consistent(tp);
  8120. tg3_power_down(tp);
  8121. netif_carrier_off(tp->dev);
  8122. return 0;
  8123. }
  8124. static inline u64 get_stat64(tg3_stat64_t *val)
  8125. {
  8126. return ((u64)val->high << 32) | ((u64)val->low);
  8127. }
  8128. static u64 calc_crc_errors(struct tg3 *tp)
  8129. {
  8130. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8131. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8132. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8134. u32 val;
  8135. spin_lock_bh(&tp->lock);
  8136. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8137. tg3_writephy(tp, MII_TG3_TEST1,
  8138. val | MII_TG3_TEST1_CRC_EN);
  8139. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8140. } else
  8141. val = 0;
  8142. spin_unlock_bh(&tp->lock);
  8143. tp->phy_crc_errors += val;
  8144. return tp->phy_crc_errors;
  8145. }
  8146. return get_stat64(&hw_stats->rx_fcs_errors);
  8147. }
  8148. #define ESTAT_ADD(member) \
  8149. estats->member = old_estats->member + \
  8150. get_stat64(&hw_stats->member)
  8151. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  8152. {
  8153. struct tg3_ethtool_stats *estats = &tp->estats;
  8154. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8155. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8156. if (!hw_stats)
  8157. return old_estats;
  8158. ESTAT_ADD(rx_octets);
  8159. ESTAT_ADD(rx_fragments);
  8160. ESTAT_ADD(rx_ucast_packets);
  8161. ESTAT_ADD(rx_mcast_packets);
  8162. ESTAT_ADD(rx_bcast_packets);
  8163. ESTAT_ADD(rx_fcs_errors);
  8164. ESTAT_ADD(rx_align_errors);
  8165. ESTAT_ADD(rx_xon_pause_rcvd);
  8166. ESTAT_ADD(rx_xoff_pause_rcvd);
  8167. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8168. ESTAT_ADD(rx_xoff_entered);
  8169. ESTAT_ADD(rx_frame_too_long_errors);
  8170. ESTAT_ADD(rx_jabbers);
  8171. ESTAT_ADD(rx_undersize_packets);
  8172. ESTAT_ADD(rx_in_length_errors);
  8173. ESTAT_ADD(rx_out_length_errors);
  8174. ESTAT_ADD(rx_64_or_less_octet_packets);
  8175. ESTAT_ADD(rx_65_to_127_octet_packets);
  8176. ESTAT_ADD(rx_128_to_255_octet_packets);
  8177. ESTAT_ADD(rx_256_to_511_octet_packets);
  8178. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8179. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8180. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8181. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8182. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8183. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8184. ESTAT_ADD(tx_octets);
  8185. ESTAT_ADD(tx_collisions);
  8186. ESTAT_ADD(tx_xon_sent);
  8187. ESTAT_ADD(tx_xoff_sent);
  8188. ESTAT_ADD(tx_flow_control);
  8189. ESTAT_ADD(tx_mac_errors);
  8190. ESTAT_ADD(tx_single_collisions);
  8191. ESTAT_ADD(tx_mult_collisions);
  8192. ESTAT_ADD(tx_deferred);
  8193. ESTAT_ADD(tx_excessive_collisions);
  8194. ESTAT_ADD(tx_late_collisions);
  8195. ESTAT_ADD(tx_collide_2times);
  8196. ESTAT_ADD(tx_collide_3times);
  8197. ESTAT_ADD(tx_collide_4times);
  8198. ESTAT_ADD(tx_collide_5times);
  8199. ESTAT_ADD(tx_collide_6times);
  8200. ESTAT_ADD(tx_collide_7times);
  8201. ESTAT_ADD(tx_collide_8times);
  8202. ESTAT_ADD(tx_collide_9times);
  8203. ESTAT_ADD(tx_collide_10times);
  8204. ESTAT_ADD(tx_collide_11times);
  8205. ESTAT_ADD(tx_collide_12times);
  8206. ESTAT_ADD(tx_collide_13times);
  8207. ESTAT_ADD(tx_collide_14times);
  8208. ESTAT_ADD(tx_collide_15times);
  8209. ESTAT_ADD(tx_ucast_packets);
  8210. ESTAT_ADD(tx_mcast_packets);
  8211. ESTAT_ADD(tx_bcast_packets);
  8212. ESTAT_ADD(tx_carrier_sense_errors);
  8213. ESTAT_ADD(tx_discards);
  8214. ESTAT_ADD(tx_errors);
  8215. ESTAT_ADD(dma_writeq_full);
  8216. ESTAT_ADD(dma_write_prioq_full);
  8217. ESTAT_ADD(rxbds_empty);
  8218. ESTAT_ADD(rx_discards);
  8219. ESTAT_ADD(rx_errors);
  8220. ESTAT_ADD(rx_threshold_hit);
  8221. ESTAT_ADD(dma_readq_full);
  8222. ESTAT_ADD(dma_read_prioq_full);
  8223. ESTAT_ADD(tx_comp_queue_full);
  8224. ESTAT_ADD(ring_set_send_prod_index);
  8225. ESTAT_ADD(ring_status_update);
  8226. ESTAT_ADD(nic_irqs);
  8227. ESTAT_ADD(nic_avoided_irqs);
  8228. ESTAT_ADD(nic_tx_threshold_hit);
  8229. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8230. return estats;
  8231. }
  8232. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8233. struct rtnl_link_stats64 *stats)
  8234. {
  8235. struct tg3 *tp = netdev_priv(dev);
  8236. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8237. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8238. if (!hw_stats)
  8239. return old_stats;
  8240. stats->rx_packets = old_stats->rx_packets +
  8241. get_stat64(&hw_stats->rx_ucast_packets) +
  8242. get_stat64(&hw_stats->rx_mcast_packets) +
  8243. get_stat64(&hw_stats->rx_bcast_packets);
  8244. stats->tx_packets = old_stats->tx_packets +
  8245. get_stat64(&hw_stats->tx_ucast_packets) +
  8246. get_stat64(&hw_stats->tx_mcast_packets) +
  8247. get_stat64(&hw_stats->tx_bcast_packets);
  8248. stats->rx_bytes = old_stats->rx_bytes +
  8249. get_stat64(&hw_stats->rx_octets);
  8250. stats->tx_bytes = old_stats->tx_bytes +
  8251. get_stat64(&hw_stats->tx_octets);
  8252. stats->rx_errors = old_stats->rx_errors +
  8253. get_stat64(&hw_stats->rx_errors);
  8254. stats->tx_errors = old_stats->tx_errors +
  8255. get_stat64(&hw_stats->tx_errors) +
  8256. get_stat64(&hw_stats->tx_mac_errors) +
  8257. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8258. get_stat64(&hw_stats->tx_discards);
  8259. stats->multicast = old_stats->multicast +
  8260. get_stat64(&hw_stats->rx_mcast_packets);
  8261. stats->collisions = old_stats->collisions +
  8262. get_stat64(&hw_stats->tx_collisions);
  8263. stats->rx_length_errors = old_stats->rx_length_errors +
  8264. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8265. get_stat64(&hw_stats->rx_undersize_packets);
  8266. stats->rx_over_errors = old_stats->rx_over_errors +
  8267. get_stat64(&hw_stats->rxbds_empty);
  8268. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8269. get_stat64(&hw_stats->rx_align_errors);
  8270. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8271. get_stat64(&hw_stats->tx_discards);
  8272. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8273. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8274. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8275. calc_crc_errors(tp);
  8276. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8277. get_stat64(&hw_stats->rx_discards);
  8278. stats->rx_dropped = tp->rx_dropped;
  8279. stats->tx_dropped = tp->tx_dropped;
  8280. return stats;
  8281. }
  8282. static inline u32 calc_crc(unsigned char *buf, int len)
  8283. {
  8284. u32 reg;
  8285. u32 tmp;
  8286. int j, k;
  8287. reg = 0xffffffff;
  8288. for (j = 0; j < len; j++) {
  8289. reg ^= buf[j];
  8290. for (k = 0; k < 8; k++) {
  8291. tmp = reg & 0x01;
  8292. reg >>= 1;
  8293. if (tmp)
  8294. reg ^= 0xedb88320;
  8295. }
  8296. }
  8297. return ~reg;
  8298. }
  8299. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8300. {
  8301. /* accept or reject all multicast frames */
  8302. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8303. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8304. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8305. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8306. }
  8307. static void __tg3_set_rx_mode(struct net_device *dev)
  8308. {
  8309. struct tg3 *tp = netdev_priv(dev);
  8310. u32 rx_mode;
  8311. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8312. RX_MODE_KEEP_VLAN_TAG);
  8313. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8314. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8315. * flag clear.
  8316. */
  8317. if (!tg3_flag(tp, ENABLE_ASF))
  8318. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8319. #endif
  8320. if (dev->flags & IFF_PROMISC) {
  8321. /* Promiscuous mode. */
  8322. rx_mode |= RX_MODE_PROMISC;
  8323. } else if (dev->flags & IFF_ALLMULTI) {
  8324. /* Accept all multicast. */
  8325. tg3_set_multi(tp, 1);
  8326. } else if (netdev_mc_empty(dev)) {
  8327. /* Reject all multicast. */
  8328. tg3_set_multi(tp, 0);
  8329. } else {
  8330. /* Accept one or more multicast(s). */
  8331. struct netdev_hw_addr *ha;
  8332. u32 mc_filter[4] = { 0, };
  8333. u32 regidx;
  8334. u32 bit;
  8335. u32 crc;
  8336. netdev_for_each_mc_addr(ha, dev) {
  8337. crc = calc_crc(ha->addr, ETH_ALEN);
  8338. bit = ~crc & 0x7f;
  8339. regidx = (bit & 0x60) >> 5;
  8340. bit &= 0x1f;
  8341. mc_filter[regidx] |= (1 << bit);
  8342. }
  8343. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8344. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8345. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8346. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8347. }
  8348. if (rx_mode != tp->rx_mode) {
  8349. tp->rx_mode = rx_mode;
  8350. tw32_f(MAC_RX_MODE, rx_mode);
  8351. udelay(10);
  8352. }
  8353. }
  8354. static void tg3_set_rx_mode(struct net_device *dev)
  8355. {
  8356. struct tg3 *tp = netdev_priv(dev);
  8357. if (!netif_running(dev))
  8358. return;
  8359. tg3_full_lock(tp, 0);
  8360. __tg3_set_rx_mode(dev);
  8361. tg3_full_unlock(tp);
  8362. }
  8363. static int tg3_get_regs_len(struct net_device *dev)
  8364. {
  8365. return TG3_REG_BLK_SIZE;
  8366. }
  8367. static void tg3_get_regs(struct net_device *dev,
  8368. struct ethtool_regs *regs, void *_p)
  8369. {
  8370. struct tg3 *tp = netdev_priv(dev);
  8371. regs->version = 0;
  8372. memset(_p, 0, TG3_REG_BLK_SIZE);
  8373. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8374. return;
  8375. tg3_full_lock(tp, 0);
  8376. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8377. tg3_full_unlock(tp);
  8378. }
  8379. static int tg3_get_eeprom_len(struct net_device *dev)
  8380. {
  8381. struct tg3 *tp = netdev_priv(dev);
  8382. return tp->nvram_size;
  8383. }
  8384. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8385. {
  8386. struct tg3 *tp = netdev_priv(dev);
  8387. int ret;
  8388. u8 *pd;
  8389. u32 i, offset, len, b_offset, b_count;
  8390. __be32 val;
  8391. if (tg3_flag(tp, NO_NVRAM))
  8392. return -EINVAL;
  8393. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8394. return -EAGAIN;
  8395. offset = eeprom->offset;
  8396. len = eeprom->len;
  8397. eeprom->len = 0;
  8398. eeprom->magic = TG3_EEPROM_MAGIC;
  8399. if (offset & 3) {
  8400. /* adjustments to start on required 4 byte boundary */
  8401. b_offset = offset & 3;
  8402. b_count = 4 - b_offset;
  8403. if (b_count > len) {
  8404. /* i.e. offset=1 len=2 */
  8405. b_count = len;
  8406. }
  8407. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8408. if (ret)
  8409. return ret;
  8410. memcpy(data, ((char *)&val) + b_offset, b_count);
  8411. len -= b_count;
  8412. offset += b_count;
  8413. eeprom->len += b_count;
  8414. }
  8415. /* read bytes up to the last 4 byte boundary */
  8416. pd = &data[eeprom->len];
  8417. for (i = 0; i < (len - (len & 3)); i += 4) {
  8418. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8419. if (ret) {
  8420. eeprom->len += i;
  8421. return ret;
  8422. }
  8423. memcpy(pd + i, &val, 4);
  8424. }
  8425. eeprom->len += i;
  8426. if (len & 3) {
  8427. /* read last bytes not ending on 4 byte boundary */
  8428. pd = &data[eeprom->len];
  8429. b_count = len & 3;
  8430. b_offset = offset + len - b_count;
  8431. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8432. if (ret)
  8433. return ret;
  8434. memcpy(pd, &val, b_count);
  8435. eeprom->len += b_count;
  8436. }
  8437. return 0;
  8438. }
  8439. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8440. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8441. {
  8442. struct tg3 *tp = netdev_priv(dev);
  8443. int ret;
  8444. u32 offset, len, b_offset, odd_len;
  8445. u8 *buf;
  8446. __be32 start, end;
  8447. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8448. return -EAGAIN;
  8449. if (tg3_flag(tp, NO_NVRAM) ||
  8450. eeprom->magic != TG3_EEPROM_MAGIC)
  8451. return -EINVAL;
  8452. offset = eeprom->offset;
  8453. len = eeprom->len;
  8454. if ((b_offset = (offset & 3))) {
  8455. /* adjustments to start on required 4 byte boundary */
  8456. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8457. if (ret)
  8458. return ret;
  8459. len += b_offset;
  8460. offset &= ~3;
  8461. if (len < 4)
  8462. len = 4;
  8463. }
  8464. odd_len = 0;
  8465. if (len & 3) {
  8466. /* adjustments to end on required 4 byte boundary */
  8467. odd_len = 1;
  8468. len = (len + 3) & ~3;
  8469. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8470. if (ret)
  8471. return ret;
  8472. }
  8473. buf = data;
  8474. if (b_offset || odd_len) {
  8475. buf = kmalloc(len, GFP_KERNEL);
  8476. if (!buf)
  8477. return -ENOMEM;
  8478. if (b_offset)
  8479. memcpy(buf, &start, 4);
  8480. if (odd_len)
  8481. memcpy(buf+len-4, &end, 4);
  8482. memcpy(buf + b_offset, data, eeprom->len);
  8483. }
  8484. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8485. if (buf != data)
  8486. kfree(buf);
  8487. return ret;
  8488. }
  8489. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8490. {
  8491. struct tg3 *tp = netdev_priv(dev);
  8492. if (tg3_flag(tp, USE_PHYLIB)) {
  8493. struct phy_device *phydev;
  8494. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8495. return -EAGAIN;
  8496. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8497. return phy_ethtool_gset(phydev, cmd);
  8498. }
  8499. cmd->supported = (SUPPORTED_Autoneg);
  8500. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8501. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8502. SUPPORTED_1000baseT_Full);
  8503. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8504. cmd->supported |= (SUPPORTED_100baseT_Half |
  8505. SUPPORTED_100baseT_Full |
  8506. SUPPORTED_10baseT_Half |
  8507. SUPPORTED_10baseT_Full |
  8508. SUPPORTED_TP);
  8509. cmd->port = PORT_TP;
  8510. } else {
  8511. cmd->supported |= SUPPORTED_FIBRE;
  8512. cmd->port = PORT_FIBRE;
  8513. }
  8514. cmd->advertising = tp->link_config.advertising;
  8515. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8516. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8517. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8518. cmd->advertising |= ADVERTISED_Pause;
  8519. } else {
  8520. cmd->advertising |= ADVERTISED_Pause |
  8521. ADVERTISED_Asym_Pause;
  8522. }
  8523. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8524. cmd->advertising |= ADVERTISED_Asym_Pause;
  8525. }
  8526. }
  8527. if (netif_running(dev)) {
  8528. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8529. cmd->duplex = tp->link_config.active_duplex;
  8530. } else {
  8531. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8532. cmd->duplex = DUPLEX_INVALID;
  8533. }
  8534. cmd->phy_address = tp->phy_addr;
  8535. cmd->transceiver = XCVR_INTERNAL;
  8536. cmd->autoneg = tp->link_config.autoneg;
  8537. cmd->maxtxpkt = 0;
  8538. cmd->maxrxpkt = 0;
  8539. return 0;
  8540. }
  8541. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8542. {
  8543. struct tg3 *tp = netdev_priv(dev);
  8544. u32 speed = ethtool_cmd_speed(cmd);
  8545. if (tg3_flag(tp, USE_PHYLIB)) {
  8546. struct phy_device *phydev;
  8547. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8548. return -EAGAIN;
  8549. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8550. return phy_ethtool_sset(phydev, cmd);
  8551. }
  8552. if (cmd->autoneg != AUTONEG_ENABLE &&
  8553. cmd->autoneg != AUTONEG_DISABLE)
  8554. return -EINVAL;
  8555. if (cmd->autoneg == AUTONEG_DISABLE &&
  8556. cmd->duplex != DUPLEX_FULL &&
  8557. cmd->duplex != DUPLEX_HALF)
  8558. return -EINVAL;
  8559. if (cmd->autoneg == AUTONEG_ENABLE) {
  8560. u32 mask = ADVERTISED_Autoneg |
  8561. ADVERTISED_Pause |
  8562. ADVERTISED_Asym_Pause;
  8563. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8564. mask |= ADVERTISED_1000baseT_Half |
  8565. ADVERTISED_1000baseT_Full;
  8566. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8567. mask |= ADVERTISED_100baseT_Half |
  8568. ADVERTISED_100baseT_Full |
  8569. ADVERTISED_10baseT_Half |
  8570. ADVERTISED_10baseT_Full |
  8571. ADVERTISED_TP;
  8572. else
  8573. mask |= ADVERTISED_FIBRE;
  8574. if (cmd->advertising & ~mask)
  8575. return -EINVAL;
  8576. mask &= (ADVERTISED_1000baseT_Half |
  8577. ADVERTISED_1000baseT_Full |
  8578. ADVERTISED_100baseT_Half |
  8579. ADVERTISED_100baseT_Full |
  8580. ADVERTISED_10baseT_Half |
  8581. ADVERTISED_10baseT_Full);
  8582. cmd->advertising &= mask;
  8583. } else {
  8584. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8585. if (speed != SPEED_1000)
  8586. return -EINVAL;
  8587. if (cmd->duplex != DUPLEX_FULL)
  8588. return -EINVAL;
  8589. } else {
  8590. if (speed != SPEED_100 &&
  8591. speed != SPEED_10)
  8592. return -EINVAL;
  8593. }
  8594. }
  8595. tg3_full_lock(tp, 0);
  8596. tp->link_config.autoneg = cmd->autoneg;
  8597. if (cmd->autoneg == AUTONEG_ENABLE) {
  8598. tp->link_config.advertising = (cmd->advertising |
  8599. ADVERTISED_Autoneg);
  8600. tp->link_config.speed = SPEED_INVALID;
  8601. tp->link_config.duplex = DUPLEX_INVALID;
  8602. } else {
  8603. tp->link_config.advertising = 0;
  8604. tp->link_config.speed = speed;
  8605. tp->link_config.duplex = cmd->duplex;
  8606. }
  8607. tp->link_config.orig_speed = tp->link_config.speed;
  8608. tp->link_config.orig_duplex = tp->link_config.duplex;
  8609. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8610. if (netif_running(dev))
  8611. tg3_setup_phy(tp, 1);
  8612. tg3_full_unlock(tp);
  8613. return 0;
  8614. }
  8615. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8616. {
  8617. struct tg3 *tp = netdev_priv(dev);
  8618. strcpy(info->driver, DRV_MODULE_NAME);
  8619. strcpy(info->version, DRV_MODULE_VERSION);
  8620. strcpy(info->fw_version, tp->fw_ver);
  8621. strcpy(info->bus_info, pci_name(tp->pdev));
  8622. }
  8623. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8624. {
  8625. struct tg3 *tp = netdev_priv(dev);
  8626. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8627. wol->supported = WAKE_MAGIC;
  8628. else
  8629. wol->supported = 0;
  8630. wol->wolopts = 0;
  8631. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8632. wol->wolopts = WAKE_MAGIC;
  8633. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8634. }
  8635. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8636. {
  8637. struct tg3 *tp = netdev_priv(dev);
  8638. struct device *dp = &tp->pdev->dev;
  8639. if (wol->wolopts & ~WAKE_MAGIC)
  8640. return -EINVAL;
  8641. if ((wol->wolopts & WAKE_MAGIC) &&
  8642. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8643. return -EINVAL;
  8644. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8645. spin_lock_bh(&tp->lock);
  8646. if (device_may_wakeup(dp))
  8647. tg3_flag_set(tp, WOL_ENABLE);
  8648. else
  8649. tg3_flag_clear(tp, WOL_ENABLE);
  8650. spin_unlock_bh(&tp->lock);
  8651. return 0;
  8652. }
  8653. static u32 tg3_get_msglevel(struct net_device *dev)
  8654. {
  8655. struct tg3 *tp = netdev_priv(dev);
  8656. return tp->msg_enable;
  8657. }
  8658. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8659. {
  8660. struct tg3 *tp = netdev_priv(dev);
  8661. tp->msg_enable = value;
  8662. }
  8663. static int tg3_nway_reset(struct net_device *dev)
  8664. {
  8665. struct tg3 *tp = netdev_priv(dev);
  8666. int r;
  8667. if (!netif_running(dev))
  8668. return -EAGAIN;
  8669. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8670. return -EINVAL;
  8671. if (tg3_flag(tp, USE_PHYLIB)) {
  8672. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8673. return -EAGAIN;
  8674. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8675. } else {
  8676. u32 bmcr;
  8677. spin_lock_bh(&tp->lock);
  8678. r = -EINVAL;
  8679. tg3_readphy(tp, MII_BMCR, &bmcr);
  8680. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8681. ((bmcr & BMCR_ANENABLE) ||
  8682. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8683. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8684. BMCR_ANENABLE);
  8685. r = 0;
  8686. }
  8687. spin_unlock_bh(&tp->lock);
  8688. }
  8689. return r;
  8690. }
  8691. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8692. {
  8693. struct tg3 *tp = netdev_priv(dev);
  8694. ering->rx_max_pending = tp->rx_std_ring_mask;
  8695. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8696. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8697. else
  8698. ering->rx_jumbo_max_pending = 0;
  8699. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8700. ering->rx_pending = tp->rx_pending;
  8701. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8702. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8703. else
  8704. ering->rx_jumbo_pending = 0;
  8705. ering->tx_pending = tp->napi[0].tx_pending;
  8706. }
  8707. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8708. {
  8709. struct tg3 *tp = netdev_priv(dev);
  8710. int i, irq_sync = 0, err = 0;
  8711. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8712. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8713. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8714. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8715. (tg3_flag(tp, TSO_BUG) &&
  8716. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8717. return -EINVAL;
  8718. if (netif_running(dev)) {
  8719. tg3_phy_stop(tp);
  8720. tg3_netif_stop(tp);
  8721. irq_sync = 1;
  8722. }
  8723. tg3_full_lock(tp, irq_sync);
  8724. tp->rx_pending = ering->rx_pending;
  8725. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8726. tp->rx_pending > 63)
  8727. tp->rx_pending = 63;
  8728. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8729. for (i = 0; i < tp->irq_max; i++)
  8730. tp->napi[i].tx_pending = ering->tx_pending;
  8731. if (netif_running(dev)) {
  8732. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8733. err = tg3_restart_hw(tp, 1);
  8734. if (!err)
  8735. tg3_netif_start(tp);
  8736. }
  8737. tg3_full_unlock(tp);
  8738. if (irq_sync && !err)
  8739. tg3_phy_start(tp);
  8740. return err;
  8741. }
  8742. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8743. {
  8744. struct tg3 *tp = netdev_priv(dev);
  8745. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8746. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8747. epause->rx_pause = 1;
  8748. else
  8749. epause->rx_pause = 0;
  8750. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8751. epause->tx_pause = 1;
  8752. else
  8753. epause->tx_pause = 0;
  8754. }
  8755. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8756. {
  8757. struct tg3 *tp = netdev_priv(dev);
  8758. int err = 0;
  8759. if (tg3_flag(tp, USE_PHYLIB)) {
  8760. u32 newadv;
  8761. struct phy_device *phydev;
  8762. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8763. if (!(phydev->supported & SUPPORTED_Pause) ||
  8764. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8765. (epause->rx_pause != epause->tx_pause)))
  8766. return -EINVAL;
  8767. tp->link_config.flowctrl = 0;
  8768. if (epause->rx_pause) {
  8769. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8770. if (epause->tx_pause) {
  8771. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8772. newadv = ADVERTISED_Pause;
  8773. } else
  8774. newadv = ADVERTISED_Pause |
  8775. ADVERTISED_Asym_Pause;
  8776. } else if (epause->tx_pause) {
  8777. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8778. newadv = ADVERTISED_Asym_Pause;
  8779. } else
  8780. newadv = 0;
  8781. if (epause->autoneg)
  8782. tg3_flag_set(tp, PAUSE_AUTONEG);
  8783. else
  8784. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8785. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8786. u32 oldadv = phydev->advertising &
  8787. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8788. if (oldadv != newadv) {
  8789. phydev->advertising &=
  8790. ~(ADVERTISED_Pause |
  8791. ADVERTISED_Asym_Pause);
  8792. phydev->advertising |= newadv;
  8793. if (phydev->autoneg) {
  8794. /*
  8795. * Always renegotiate the link to
  8796. * inform our link partner of our
  8797. * flow control settings, even if the
  8798. * flow control is forced. Let
  8799. * tg3_adjust_link() do the final
  8800. * flow control setup.
  8801. */
  8802. return phy_start_aneg(phydev);
  8803. }
  8804. }
  8805. if (!epause->autoneg)
  8806. tg3_setup_flow_control(tp, 0, 0);
  8807. } else {
  8808. tp->link_config.orig_advertising &=
  8809. ~(ADVERTISED_Pause |
  8810. ADVERTISED_Asym_Pause);
  8811. tp->link_config.orig_advertising |= newadv;
  8812. }
  8813. } else {
  8814. int irq_sync = 0;
  8815. if (netif_running(dev)) {
  8816. tg3_netif_stop(tp);
  8817. irq_sync = 1;
  8818. }
  8819. tg3_full_lock(tp, irq_sync);
  8820. if (epause->autoneg)
  8821. tg3_flag_set(tp, PAUSE_AUTONEG);
  8822. else
  8823. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8824. if (epause->rx_pause)
  8825. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8826. else
  8827. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8828. if (epause->tx_pause)
  8829. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8830. else
  8831. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8832. if (netif_running(dev)) {
  8833. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8834. err = tg3_restart_hw(tp, 1);
  8835. if (!err)
  8836. tg3_netif_start(tp);
  8837. }
  8838. tg3_full_unlock(tp);
  8839. }
  8840. return err;
  8841. }
  8842. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8843. {
  8844. switch (sset) {
  8845. case ETH_SS_TEST:
  8846. return TG3_NUM_TEST;
  8847. case ETH_SS_STATS:
  8848. return TG3_NUM_STATS;
  8849. default:
  8850. return -EOPNOTSUPP;
  8851. }
  8852. }
  8853. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8854. {
  8855. switch (stringset) {
  8856. case ETH_SS_STATS:
  8857. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8858. break;
  8859. case ETH_SS_TEST:
  8860. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8861. break;
  8862. default:
  8863. WARN_ON(1); /* we need a WARN() */
  8864. break;
  8865. }
  8866. }
  8867. static int tg3_set_phys_id(struct net_device *dev,
  8868. enum ethtool_phys_id_state state)
  8869. {
  8870. struct tg3 *tp = netdev_priv(dev);
  8871. if (!netif_running(tp->dev))
  8872. return -EAGAIN;
  8873. switch (state) {
  8874. case ETHTOOL_ID_ACTIVE:
  8875. return 1; /* cycle on/off once per second */
  8876. case ETHTOOL_ID_ON:
  8877. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8878. LED_CTRL_1000MBPS_ON |
  8879. LED_CTRL_100MBPS_ON |
  8880. LED_CTRL_10MBPS_ON |
  8881. LED_CTRL_TRAFFIC_OVERRIDE |
  8882. LED_CTRL_TRAFFIC_BLINK |
  8883. LED_CTRL_TRAFFIC_LED);
  8884. break;
  8885. case ETHTOOL_ID_OFF:
  8886. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8887. LED_CTRL_TRAFFIC_OVERRIDE);
  8888. break;
  8889. case ETHTOOL_ID_INACTIVE:
  8890. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8891. break;
  8892. }
  8893. return 0;
  8894. }
  8895. static void tg3_get_ethtool_stats(struct net_device *dev,
  8896. struct ethtool_stats *estats, u64 *tmp_stats)
  8897. {
  8898. struct tg3 *tp = netdev_priv(dev);
  8899. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8900. }
  8901. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8902. {
  8903. int i;
  8904. __be32 *buf;
  8905. u32 offset = 0, len = 0;
  8906. u32 magic, val;
  8907. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8908. return NULL;
  8909. if (magic == TG3_EEPROM_MAGIC) {
  8910. for (offset = TG3_NVM_DIR_START;
  8911. offset < TG3_NVM_DIR_END;
  8912. offset += TG3_NVM_DIRENT_SIZE) {
  8913. if (tg3_nvram_read(tp, offset, &val))
  8914. return NULL;
  8915. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8916. TG3_NVM_DIRTYPE_EXTVPD)
  8917. break;
  8918. }
  8919. if (offset != TG3_NVM_DIR_END) {
  8920. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8921. if (tg3_nvram_read(tp, offset + 4, &offset))
  8922. return NULL;
  8923. offset = tg3_nvram_logical_addr(tp, offset);
  8924. }
  8925. }
  8926. if (!offset || !len) {
  8927. offset = TG3_NVM_VPD_OFF;
  8928. len = TG3_NVM_VPD_LEN;
  8929. }
  8930. buf = kmalloc(len, GFP_KERNEL);
  8931. if (buf == NULL)
  8932. return NULL;
  8933. if (magic == TG3_EEPROM_MAGIC) {
  8934. for (i = 0; i < len; i += 4) {
  8935. /* The data is in little-endian format in NVRAM.
  8936. * Use the big-endian read routines to preserve
  8937. * the byte order as it exists in NVRAM.
  8938. */
  8939. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8940. goto error;
  8941. }
  8942. } else {
  8943. u8 *ptr;
  8944. ssize_t cnt;
  8945. unsigned int pos = 0;
  8946. ptr = (u8 *)&buf[0];
  8947. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8948. cnt = pci_read_vpd(tp->pdev, pos,
  8949. len - pos, ptr);
  8950. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8951. cnt = 0;
  8952. else if (cnt < 0)
  8953. goto error;
  8954. }
  8955. if (pos != len)
  8956. goto error;
  8957. }
  8958. *vpdlen = len;
  8959. return buf;
  8960. error:
  8961. kfree(buf);
  8962. return NULL;
  8963. }
  8964. #define NVRAM_TEST_SIZE 0x100
  8965. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8966. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8967. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8968. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8969. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8970. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8971. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8972. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8973. static int tg3_test_nvram(struct tg3 *tp)
  8974. {
  8975. u32 csum, magic, len;
  8976. __be32 *buf;
  8977. int i, j, k, err = 0, size;
  8978. if (tg3_flag(tp, NO_NVRAM))
  8979. return 0;
  8980. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8981. return -EIO;
  8982. if (magic == TG3_EEPROM_MAGIC)
  8983. size = NVRAM_TEST_SIZE;
  8984. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8985. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8986. TG3_EEPROM_SB_FORMAT_1) {
  8987. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8988. case TG3_EEPROM_SB_REVISION_0:
  8989. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8990. break;
  8991. case TG3_EEPROM_SB_REVISION_2:
  8992. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8993. break;
  8994. case TG3_EEPROM_SB_REVISION_3:
  8995. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8996. break;
  8997. case TG3_EEPROM_SB_REVISION_4:
  8998. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8999. break;
  9000. case TG3_EEPROM_SB_REVISION_5:
  9001. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9002. break;
  9003. case TG3_EEPROM_SB_REVISION_6:
  9004. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9005. break;
  9006. default:
  9007. return -EIO;
  9008. }
  9009. } else
  9010. return 0;
  9011. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9012. size = NVRAM_SELFBOOT_HW_SIZE;
  9013. else
  9014. return -EIO;
  9015. buf = kmalloc(size, GFP_KERNEL);
  9016. if (buf == NULL)
  9017. return -ENOMEM;
  9018. err = -EIO;
  9019. for (i = 0, j = 0; i < size; i += 4, j++) {
  9020. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9021. if (err)
  9022. break;
  9023. }
  9024. if (i < size)
  9025. goto out;
  9026. /* Selfboot format */
  9027. magic = be32_to_cpu(buf[0]);
  9028. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9029. TG3_EEPROM_MAGIC_FW) {
  9030. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9031. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9032. TG3_EEPROM_SB_REVISION_2) {
  9033. /* For rev 2, the csum doesn't include the MBA. */
  9034. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9035. csum8 += buf8[i];
  9036. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9037. csum8 += buf8[i];
  9038. } else {
  9039. for (i = 0; i < size; i++)
  9040. csum8 += buf8[i];
  9041. }
  9042. if (csum8 == 0) {
  9043. err = 0;
  9044. goto out;
  9045. }
  9046. err = -EIO;
  9047. goto out;
  9048. }
  9049. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9050. TG3_EEPROM_MAGIC_HW) {
  9051. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9052. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9053. u8 *buf8 = (u8 *) buf;
  9054. /* Separate the parity bits and the data bytes. */
  9055. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9056. if ((i == 0) || (i == 8)) {
  9057. int l;
  9058. u8 msk;
  9059. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9060. parity[k++] = buf8[i] & msk;
  9061. i++;
  9062. } else if (i == 16) {
  9063. int l;
  9064. u8 msk;
  9065. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9066. parity[k++] = buf8[i] & msk;
  9067. i++;
  9068. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9069. parity[k++] = buf8[i] & msk;
  9070. i++;
  9071. }
  9072. data[j++] = buf8[i];
  9073. }
  9074. err = -EIO;
  9075. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9076. u8 hw8 = hweight8(data[i]);
  9077. if ((hw8 & 0x1) && parity[i])
  9078. goto out;
  9079. else if (!(hw8 & 0x1) && !parity[i])
  9080. goto out;
  9081. }
  9082. err = 0;
  9083. goto out;
  9084. }
  9085. err = -EIO;
  9086. /* Bootstrap checksum at offset 0x10 */
  9087. csum = calc_crc((unsigned char *) buf, 0x10);
  9088. if (csum != le32_to_cpu(buf[0x10/4]))
  9089. goto out;
  9090. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9091. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9092. if (csum != le32_to_cpu(buf[0xfc/4]))
  9093. goto out;
  9094. kfree(buf);
  9095. buf = tg3_vpd_readblock(tp, &len);
  9096. if (!buf)
  9097. return -ENOMEM;
  9098. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9099. if (i > 0) {
  9100. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9101. if (j < 0)
  9102. goto out;
  9103. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9104. goto out;
  9105. i += PCI_VPD_LRDT_TAG_SIZE;
  9106. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9107. PCI_VPD_RO_KEYWORD_CHKSUM);
  9108. if (j > 0) {
  9109. u8 csum8 = 0;
  9110. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9111. for (i = 0; i <= j; i++)
  9112. csum8 += ((u8 *)buf)[i];
  9113. if (csum8)
  9114. goto out;
  9115. }
  9116. }
  9117. err = 0;
  9118. out:
  9119. kfree(buf);
  9120. return err;
  9121. }
  9122. #define TG3_SERDES_TIMEOUT_SEC 2
  9123. #define TG3_COPPER_TIMEOUT_SEC 6
  9124. static int tg3_test_link(struct tg3 *tp)
  9125. {
  9126. int i, max;
  9127. if (!netif_running(tp->dev))
  9128. return -ENODEV;
  9129. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9130. max = TG3_SERDES_TIMEOUT_SEC;
  9131. else
  9132. max = TG3_COPPER_TIMEOUT_SEC;
  9133. for (i = 0; i < max; i++) {
  9134. if (netif_carrier_ok(tp->dev))
  9135. return 0;
  9136. if (msleep_interruptible(1000))
  9137. break;
  9138. }
  9139. return -EIO;
  9140. }
  9141. /* Only test the commonly used registers */
  9142. static int tg3_test_registers(struct tg3 *tp)
  9143. {
  9144. int i, is_5705, is_5750;
  9145. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9146. static struct {
  9147. u16 offset;
  9148. u16 flags;
  9149. #define TG3_FL_5705 0x1
  9150. #define TG3_FL_NOT_5705 0x2
  9151. #define TG3_FL_NOT_5788 0x4
  9152. #define TG3_FL_NOT_5750 0x8
  9153. u32 read_mask;
  9154. u32 write_mask;
  9155. } reg_tbl[] = {
  9156. /* MAC Control Registers */
  9157. { MAC_MODE, TG3_FL_NOT_5705,
  9158. 0x00000000, 0x00ef6f8c },
  9159. { MAC_MODE, TG3_FL_5705,
  9160. 0x00000000, 0x01ef6b8c },
  9161. { MAC_STATUS, TG3_FL_NOT_5705,
  9162. 0x03800107, 0x00000000 },
  9163. { MAC_STATUS, TG3_FL_5705,
  9164. 0x03800100, 0x00000000 },
  9165. { MAC_ADDR_0_HIGH, 0x0000,
  9166. 0x00000000, 0x0000ffff },
  9167. { MAC_ADDR_0_LOW, 0x0000,
  9168. 0x00000000, 0xffffffff },
  9169. { MAC_RX_MTU_SIZE, 0x0000,
  9170. 0x00000000, 0x0000ffff },
  9171. { MAC_TX_MODE, 0x0000,
  9172. 0x00000000, 0x00000070 },
  9173. { MAC_TX_LENGTHS, 0x0000,
  9174. 0x00000000, 0x00003fff },
  9175. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9176. 0x00000000, 0x000007fc },
  9177. { MAC_RX_MODE, TG3_FL_5705,
  9178. 0x00000000, 0x000007dc },
  9179. { MAC_HASH_REG_0, 0x0000,
  9180. 0x00000000, 0xffffffff },
  9181. { MAC_HASH_REG_1, 0x0000,
  9182. 0x00000000, 0xffffffff },
  9183. { MAC_HASH_REG_2, 0x0000,
  9184. 0x00000000, 0xffffffff },
  9185. { MAC_HASH_REG_3, 0x0000,
  9186. 0x00000000, 0xffffffff },
  9187. /* Receive Data and Receive BD Initiator Control Registers. */
  9188. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9189. 0x00000000, 0xffffffff },
  9190. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9191. 0x00000000, 0xffffffff },
  9192. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9193. 0x00000000, 0x00000003 },
  9194. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9195. 0x00000000, 0xffffffff },
  9196. { RCVDBDI_STD_BD+0, 0x0000,
  9197. 0x00000000, 0xffffffff },
  9198. { RCVDBDI_STD_BD+4, 0x0000,
  9199. 0x00000000, 0xffffffff },
  9200. { RCVDBDI_STD_BD+8, 0x0000,
  9201. 0x00000000, 0xffff0002 },
  9202. { RCVDBDI_STD_BD+0xc, 0x0000,
  9203. 0x00000000, 0xffffffff },
  9204. /* Receive BD Initiator Control Registers. */
  9205. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9206. 0x00000000, 0xffffffff },
  9207. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9208. 0x00000000, 0x000003ff },
  9209. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9210. 0x00000000, 0xffffffff },
  9211. /* Host Coalescing Control Registers. */
  9212. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9213. 0x00000000, 0x00000004 },
  9214. { HOSTCC_MODE, TG3_FL_5705,
  9215. 0x00000000, 0x000000f6 },
  9216. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9217. 0x00000000, 0xffffffff },
  9218. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9219. 0x00000000, 0x000003ff },
  9220. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9221. 0x00000000, 0xffffffff },
  9222. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9223. 0x00000000, 0x000003ff },
  9224. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9225. 0x00000000, 0xffffffff },
  9226. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9227. 0x00000000, 0x000000ff },
  9228. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9229. 0x00000000, 0xffffffff },
  9230. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9231. 0x00000000, 0x000000ff },
  9232. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9233. 0x00000000, 0xffffffff },
  9234. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9235. 0x00000000, 0xffffffff },
  9236. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9237. 0x00000000, 0xffffffff },
  9238. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9239. 0x00000000, 0x000000ff },
  9240. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9241. 0x00000000, 0xffffffff },
  9242. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9243. 0x00000000, 0x000000ff },
  9244. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9245. 0x00000000, 0xffffffff },
  9246. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9247. 0x00000000, 0xffffffff },
  9248. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9249. 0x00000000, 0xffffffff },
  9250. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9251. 0x00000000, 0xffffffff },
  9252. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9253. 0x00000000, 0xffffffff },
  9254. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9255. 0xffffffff, 0x00000000 },
  9256. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9257. 0xffffffff, 0x00000000 },
  9258. /* Buffer Manager Control Registers. */
  9259. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9260. 0x00000000, 0x007fff80 },
  9261. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9262. 0x00000000, 0x007fffff },
  9263. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9264. 0x00000000, 0x0000003f },
  9265. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9266. 0x00000000, 0x000001ff },
  9267. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9268. 0x00000000, 0x000001ff },
  9269. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9270. 0xffffffff, 0x00000000 },
  9271. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9272. 0xffffffff, 0x00000000 },
  9273. /* Mailbox Registers */
  9274. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9275. 0x00000000, 0x000001ff },
  9276. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9277. 0x00000000, 0x000001ff },
  9278. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9279. 0x00000000, 0x000007ff },
  9280. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9281. 0x00000000, 0x000001ff },
  9282. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9283. };
  9284. is_5705 = is_5750 = 0;
  9285. if (tg3_flag(tp, 5705_PLUS)) {
  9286. is_5705 = 1;
  9287. if (tg3_flag(tp, 5750_PLUS))
  9288. is_5750 = 1;
  9289. }
  9290. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9291. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9292. continue;
  9293. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9294. continue;
  9295. if (tg3_flag(tp, IS_5788) &&
  9296. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9297. continue;
  9298. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9299. continue;
  9300. offset = (u32) reg_tbl[i].offset;
  9301. read_mask = reg_tbl[i].read_mask;
  9302. write_mask = reg_tbl[i].write_mask;
  9303. /* Save the original register content */
  9304. save_val = tr32(offset);
  9305. /* Determine the read-only value. */
  9306. read_val = save_val & read_mask;
  9307. /* Write zero to the register, then make sure the read-only bits
  9308. * are not changed and the read/write bits are all zeros.
  9309. */
  9310. tw32(offset, 0);
  9311. val = tr32(offset);
  9312. /* Test the read-only and read/write bits. */
  9313. if (((val & read_mask) != read_val) || (val & write_mask))
  9314. goto out;
  9315. /* Write ones to all the bits defined by RdMask and WrMask, then
  9316. * make sure the read-only bits are not changed and the
  9317. * read/write bits are all ones.
  9318. */
  9319. tw32(offset, read_mask | write_mask);
  9320. val = tr32(offset);
  9321. /* Test the read-only bits. */
  9322. if ((val & read_mask) != read_val)
  9323. goto out;
  9324. /* Test the read/write bits. */
  9325. if ((val & write_mask) != write_mask)
  9326. goto out;
  9327. tw32(offset, save_val);
  9328. }
  9329. return 0;
  9330. out:
  9331. if (netif_msg_hw(tp))
  9332. netdev_err(tp->dev,
  9333. "Register test failed at offset %x\n", offset);
  9334. tw32(offset, save_val);
  9335. return -EIO;
  9336. }
  9337. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9338. {
  9339. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9340. int i;
  9341. u32 j;
  9342. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9343. for (j = 0; j < len; j += 4) {
  9344. u32 val;
  9345. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9346. tg3_read_mem(tp, offset + j, &val);
  9347. if (val != test_pattern[i])
  9348. return -EIO;
  9349. }
  9350. }
  9351. return 0;
  9352. }
  9353. static int tg3_test_memory(struct tg3 *tp)
  9354. {
  9355. static struct mem_entry {
  9356. u32 offset;
  9357. u32 len;
  9358. } mem_tbl_570x[] = {
  9359. { 0x00000000, 0x00b50},
  9360. { 0x00002000, 0x1c000},
  9361. { 0xffffffff, 0x00000}
  9362. }, mem_tbl_5705[] = {
  9363. { 0x00000100, 0x0000c},
  9364. { 0x00000200, 0x00008},
  9365. { 0x00004000, 0x00800},
  9366. { 0x00006000, 0x01000},
  9367. { 0x00008000, 0x02000},
  9368. { 0x00010000, 0x0e000},
  9369. { 0xffffffff, 0x00000}
  9370. }, mem_tbl_5755[] = {
  9371. { 0x00000200, 0x00008},
  9372. { 0x00004000, 0x00800},
  9373. { 0x00006000, 0x00800},
  9374. { 0x00008000, 0x02000},
  9375. { 0x00010000, 0x0c000},
  9376. { 0xffffffff, 0x00000}
  9377. }, mem_tbl_5906[] = {
  9378. { 0x00000200, 0x00008},
  9379. { 0x00004000, 0x00400},
  9380. { 0x00006000, 0x00400},
  9381. { 0x00008000, 0x01000},
  9382. { 0x00010000, 0x01000},
  9383. { 0xffffffff, 0x00000}
  9384. }, mem_tbl_5717[] = {
  9385. { 0x00000200, 0x00008},
  9386. { 0x00010000, 0x0a000},
  9387. { 0x00020000, 0x13c00},
  9388. { 0xffffffff, 0x00000}
  9389. }, mem_tbl_57765[] = {
  9390. { 0x00000200, 0x00008},
  9391. { 0x00004000, 0x00800},
  9392. { 0x00006000, 0x09800},
  9393. { 0x00010000, 0x0a000},
  9394. { 0xffffffff, 0x00000}
  9395. };
  9396. struct mem_entry *mem_tbl;
  9397. int err = 0;
  9398. int i;
  9399. if (tg3_flag(tp, 5717_PLUS))
  9400. mem_tbl = mem_tbl_5717;
  9401. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9402. mem_tbl = mem_tbl_57765;
  9403. else if (tg3_flag(tp, 5755_PLUS))
  9404. mem_tbl = mem_tbl_5755;
  9405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9406. mem_tbl = mem_tbl_5906;
  9407. else if (tg3_flag(tp, 5705_PLUS))
  9408. mem_tbl = mem_tbl_5705;
  9409. else
  9410. mem_tbl = mem_tbl_570x;
  9411. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9412. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9413. if (err)
  9414. break;
  9415. }
  9416. return err;
  9417. }
  9418. #define TG3_TSO_MSS 500
  9419. #define TG3_TSO_IP_HDR_LEN 20
  9420. #define TG3_TSO_TCP_HDR_LEN 20
  9421. #define TG3_TSO_TCP_OPT_LEN 12
  9422. static const u8 tg3_tso_header[] = {
  9423. 0x08, 0x00,
  9424. 0x45, 0x00, 0x00, 0x00,
  9425. 0x00, 0x00, 0x40, 0x00,
  9426. 0x40, 0x06, 0x00, 0x00,
  9427. 0x0a, 0x00, 0x00, 0x01,
  9428. 0x0a, 0x00, 0x00, 0x02,
  9429. 0x0d, 0x00, 0xe0, 0x00,
  9430. 0x00, 0x00, 0x01, 0x00,
  9431. 0x00, 0x00, 0x02, 0x00,
  9432. 0x80, 0x10, 0x10, 0x00,
  9433. 0x14, 0x09, 0x00, 0x00,
  9434. 0x01, 0x01, 0x08, 0x0a,
  9435. 0x11, 0x11, 0x11, 0x11,
  9436. 0x11, 0x11, 0x11, 0x11,
  9437. };
  9438. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9439. {
  9440. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9441. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9442. u32 budget;
  9443. struct sk_buff *skb, *rx_skb;
  9444. u8 *tx_data;
  9445. dma_addr_t map;
  9446. int num_pkts, tx_len, rx_len, i, err;
  9447. struct tg3_rx_buffer_desc *desc;
  9448. struct tg3_napi *tnapi, *rnapi;
  9449. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9450. tnapi = &tp->napi[0];
  9451. rnapi = &tp->napi[0];
  9452. if (tp->irq_cnt > 1) {
  9453. if (tg3_flag(tp, ENABLE_RSS))
  9454. rnapi = &tp->napi[1];
  9455. if (tg3_flag(tp, ENABLE_TSS))
  9456. tnapi = &tp->napi[1];
  9457. }
  9458. coal_now = tnapi->coal_now | rnapi->coal_now;
  9459. err = -EIO;
  9460. tx_len = pktsz;
  9461. skb = netdev_alloc_skb(tp->dev, tx_len);
  9462. if (!skb)
  9463. return -ENOMEM;
  9464. tx_data = skb_put(skb, tx_len);
  9465. memcpy(tx_data, tp->dev->dev_addr, 6);
  9466. memset(tx_data + 6, 0x0, 8);
  9467. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9468. if (tso_loopback) {
  9469. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9470. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9471. TG3_TSO_TCP_OPT_LEN;
  9472. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9473. sizeof(tg3_tso_header));
  9474. mss = TG3_TSO_MSS;
  9475. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9476. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9477. /* Set the total length field in the IP header */
  9478. iph->tot_len = htons((u16)(mss + hdr_len));
  9479. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9480. TXD_FLAG_CPU_POST_DMA);
  9481. if (tg3_flag(tp, HW_TSO_1) ||
  9482. tg3_flag(tp, HW_TSO_2) ||
  9483. tg3_flag(tp, HW_TSO_3)) {
  9484. struct tcphdr *th;
  9485. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9486. th = (struct tcphdr *)&tx_data[val];
  9487. th->check = 0;
  9488. } else
  9489. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9490. if (tg3_flag(tp, HW_TSO_3)) {
  9491. mss |= (hdr_len & 0xc) << 12;
  9492. if (hdr_len & 0x10)
  9493. base_flags |= 0x00000010;
  9494. base_flags |= (hdr_len & 0x3e0) << 5;
  9495. } else if (tg3_flag(tp, HW_TSO_2))
  9496. mss |= hdr_len << 9;
  9497. else if (tg3_flag(tp, HW_TSO_1) ||
  9498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9499. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9500. } else {
  9501. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9502. }
  9503. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9504. } else {
  9505. num_pkts = 1;
  9506. data_off = ETH_HLEN;
  9507. }
  9508. for (i = data_off; i < tx_len; i++)
  9509. tx_data[i] = (u8) (i & 0xff);
  9510. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9511. if (pci_dma_mapping_error(tp->pdev, map)) {
  9512. dev_kfree_skb(skb);
  9513. return -EIO;
  9514. }
  9515. val = tnapi->tx_prod;
  9516. tnapi->tx_buffers[val].skb = skb;
  9517. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9518. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9519. rnapi->coal_now);
  9520. udelay(10);
  9521. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9522. budget = tg3_tx_avail(tnapi);
  9523. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9524. base_flags | TXD_FLAG_END, mss, 0)) {
  9525. tnapi->tx_buffers[val].skb = NULL;
  9526. dev_kfree_skb(skb);
  9527. return -EIO;
  9528. }
  9529. tnapi->tx_prod++;
  9530. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9531. tr32_mailbox(tnapi->prodmbox);
  9532. udelay(10);
  9533. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9534. for (i = 0; i < 35; i++) {
  9535. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9536. coal_now);
  9537. udelay(10);
  9538. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9539. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9540. if ((tx_idx == tnapi->tx_prod) &&
  9541. (rx_idx == (rx_start_idx + num_pkts)))
  9542. break;
  9543. }
  9544. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9545. dev_kfree_skb(skb);
  9546. if (tx_idx != tnapi->tx_prod)
  9547. goto out;
  9548. if (rx_idx != rx_start_idx + num_pkts)
  9549. goto out;
  9550. val = data_off;
  9551. while (rx_idx != rx_start_idx) {
  9552. desc = &rnapi->rx_rcb[rx_start_idx++];
  9553. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9554. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9555. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9556. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9557. goto out;
  9558. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9559. - ETH_FCS_LEN;
  9560. if (!tso_loopback) {
  9561. if (rx_len != tx_len)
  9562. goto out;
  9563. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9564. if (opaque_key != RXD_OPAQUE_RING_STD)
  9565. goto out;
  9566. } else {
  9567. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9568. goto out;
  9569. }
  9570. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9571. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9572. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9573. goto out;
  9574. }
  9575. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9576. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9577. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9578. mapping);
  9579. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9580. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9581. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9582. mapping);
  9583. } else
  9584. goto out;
  9585. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9586. PCI_DMA_FROMDEVICE);
  9587. for (i = data_off; i < rx_len; i++, val++) {
  9588. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9589. goto out;
  9590. }
  9591. }
  9592. err = 0;
  9593. /* tg3_free_rings will unmap and free the rx_skb */
  9594. out:
  9595. return err;
  9596. }
  9597. #define TG3_STD_LOOPBACK_FAILED 1
  9598. #define TG3_JMB_LOOPBACK_FAILED 2
  9599. #define TG3_TSO_LOOPBACK_FAILED 4
  9600. #define TG3_LOOPBACK_FAILED \
  9601. (TG3_STD_LOOPBACK_FAILED | \
  9602. TG3_JMB_LOOPBACK_FAILED | \
  9603. TG3_TSO_LOOPBACK_FAILED)
  9604. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9605. {
  9606. int err = -EIO;
  9607. u32 eee_cap;
  9608. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9609. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9610. if (!netif_running(tp->dev)) {
  9611. data[0] = TG3_LOOPBACK_FAILED;
  9612. data[1] = TG3_LOOPBACK_FAILED;
  9613. if (do_extlpbk)
  9614. data[2] = TG3_LOOPBACK_FAILED;
  9615. goto done;
  9616. }
  9617. err = tg3_reset_hw(tp, 1);
  9618. if (err) {
  9619. data[0] = TG3_LOOPBACK_FAILED;
  9620. data[1] = TG3_LOOPBACK_FAILED;
  9621. if (do_extlpbk)
  9622. data[2] = TG3_LOOPBACK_FAILED;
  9623. goto done;
  9624. }
  9625. if (tg3_flag(tp, ENABLE_RSS)) {
  9626. int i;
  9627. /* Reroute all rx packets to the 1st queue */
  9628. for (i = MAC_RSS_INDIR_TBL_0;
  9629. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9630. tw32(i, 0x0);
  9631. }
  9632. /* HW errata - mac loopback fails in some cases on 5780.
  9633. * Normal traffic and PHY loopback are not affected by
  9634. * errata. Also, the MAC loopback test is deprecated for
  9635. * all newer ASIC revisions.
  9636. */
  9637. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9638. !tg3_flag(tp, CPMU_PRESENT)) {
  9639. tg3_mac_loopback(tp, true);
  9640. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9641. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9642. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9643. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9644. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9645. tg3_mac_loopback(tp, false);
  9646. }
  9647. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9648. !tg3_flag(tp, USE_PHYLIB)) {
  9649. int i;
  9650. tg3_phy_lpbk_set(tp, 0, false);
  9651. /* Wait for link */
  9652. for (i = 0; i < 100; i++) {
  9653. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9654. break;
  9655. mdelay(1);
  9656. }
  9657. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9658. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9659. if (tg3_flag(tp, TSO_CAPABLE) &&
  9660. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9661. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9662. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9663. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9664. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9665. if (do_extlpbk) {
  9666. tg3_phy_lpbk_set(tp, 0, true);
  9667. /* All link indications report up, but the hardware
  9668. * isn't really ready for about 20 msec. Double it
  9669. * to be sure.
  9670. */
  9671. mdelay(40);
  9672. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9673. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9674. if (tg3_flag(tp, TSO_CAPABLE) &&
  9675. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9676. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9677. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9678. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9679. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9680. }
  9681. /* Re-enable gphy autopowerdown. */
  9682. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9683. tg3_phy_toggle_apd(tp, true);
  9684. }
  9685. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9686. done:
  9687. tp->phy_flags |= eee_cap;
  9688. return err;
  9689. }
  9690. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9691. u64 *data)
  9692. {
  9693. struct tg3 *tp = netdev_priv(dev);
  9694. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9695. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9696. tg3_power_up(tp)) {
  9697. etest->flags |= ETH_TEST_FL_FAILED;
  9698. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9699. return;
  9700. }
  9701. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9702. if (tg3_test_nvram(tp) != 0) {
  9703. etest->flags |= ETH_TEST_FL_FAILED;
  9704. data[0] = 1;
  9705. }
  9706. if (!doextlpbk && tg3_test_link(tp)) {
  9707. etest->flags |= ETH_TEST_FL_FAILED;
  9708. data[1] = 1;
  9709. }
  9710. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9711. int err, err2 = 0, irq_sync = 0;
  9712. if (netif_running(dev)) {
  9713. tg3_phy_stop(tp);
  9714. tg3_netif_stop(tp);
  9715. irq_sync = 1;
  9716. }
  9717. tg3_full_lock(tp, irq_sync);
  9718. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9719. err = tg3_nvram_lock(tp);
  9720. tg3_halt_cpu(tp, RX_CPU_BASE);
  9721. if (!tg3_flag(tp, 5705_PLUS))
  9722. tg3_halt_cpu(tp, TX_CPU_BASE);
  9723. if (!err)
  9724. tg3_nvram_unlock(tp);
  9725. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9726. tg3_phy_reset(tp);
  9727. if (tg3_test_registers(tp) != 0) {
  9728. etest->flags |= ETH_TEST_FL_FAILED;
  9729. data[2] = 1;
  9730. }
  9731. if (tg3_test_memory(tp) != 0) {
  9732. etest->flags |= ETH_TEST_FL_FAILED;
  9733. data[3] = 1;
  9734. }
  9735. if (doextlpbk)
  9736. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9737. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9738. etest->flags |= ETH_TEST_FL_FAILED;
  9739. tg3_full_unlock(tp);
  9740. if (tg3_test_interrupt(tp) != 0) {
  9741. etest->flags |= ETH_TEST_FL_FAILED;
  9742. data[7] = 1;
  9743. }
  9744. tg3_full_lock(tp, 0);
  9745. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9746. if (netif_running(dev)) {
  9747. tg3_flag_set(tp, INIT_COMPLETE);
  9748. err2 = tg3_restart_hw(tp, 1);
  9749. if (!err2)
  9750. tg3_netif_start(tp);
  9751. }
  9752. tg3_full_unlock(tp);
  9753. if (irq_sync && !err2)
  9754. tg3_phy_start(tp);
  9755. }
  9756. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9757. tg3_power_down(tp);
  9758. }
  9759. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9760. {
  9761. struct mii_ioctl_data *data = if_mii(ifr);
  9762. struct tg3 *tp = netdev_priv(dev);
  9763. int err;
  9764. if (tg3_flag(tp, USE_PHYLIB)) {
  9765. struct phy_device *phydev;
  9766. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9767. return -EAGAIN;
  9768. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9769. return phy_mii_ioctl(phydev, ifr, cmd);
  9770. }
  9771. switch (cmd) {
  9772. case SIOCGMIIPHY:
  9773. data->phy_id = tp->phy_addr;
  9774. /* fallthru */
  9775. case SIOCGMIIREG: {
  9776. u32 mii_regval;
  9777. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9778. break; /* We have no PHY */
  9779. if (!netif_running(dev))
  9780. return -EAGAIN;
  9781. spin_lock_bh(&tp->lock);
  9782. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9783. spin_unlock_bh(&tp->lock);
  9784. data->val_out = mii_regval;
  9785. return err;
  9786. }
  9787. case SIOCSMIIREG:
  9788. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9789. break; /* We have no PHY */
  9790. if (!netif_running(dev))
  9791. return -EAGAIN;
  9792. spin_lock_bh(&tp->lock);
  9793. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9794. spin_unlock_bh(&tp->lock);
  9795. return err;
  9796. default:
  9797. /* do nothing */
  9798. break;
  9799. }
  9800. return -EOPNOTSUPP;
  9801. }
  9802. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9803. {
  9804. struct tg3 *tp = netdev_priv(dev);
  9805. memcpy(ec, &tp->coal, sizeof(*ec));
  9806. return 0;
  9807. }
  9808. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9809. {
  9810. struct tg3 *tp = netdev_priv(dev);
  9811. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9812. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9813. if (!tg3_flag(tp, 5705_PLUS)) {
  9814. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9815. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9816. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9817. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9818. }
  9819. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9820. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9821. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9822. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9823. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9824. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9825. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9826. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9827. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9828. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9829. return -EINVAL;
  9830. /* No rx interrupts will be generated if both are zero */
  9831. if ((ec->rx_coalesce_usecs == 0) &&
  9832. (ec->rx_max_coalesced_frames == 0))
  9833. return -EINVAL;
  9834. /* No tx interrupts will be generated if both are zero */
  9835. if ((ec->tx_coalesce_usecs == 0) &&
  9836. (ec->tx_max_coalesced_frames == 0))
  9837. return -EINVAL;
  9838. /* Only copy relevant parameters, ignore all others. */
  9839. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9840. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9841. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9842. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9843. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9844. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9845. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9846. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9847. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9848. if (netif_running(dev)) {
  9849. tg3_full_lock(tp, 0);
  9850. __tg3_set_coalesce(tp, &tp->coal);
  9851. tg3_full_unlock(tp);
  9852. }
  9853. return 0;
  9854. }
  9855. static const struct ethtool_ops tg3_ethtool_ops = {
  9856. .get_settings = tg3_get_settings,
  9857. .set_settings = tg3_set_settings,
  9858. .get_drvinfo = tg3_get_drvinfo,
  9859. .get_regs_len = tg3_get_regs_len,
  9860. .get_regs = tg3_get_regs,
  9861. .get_wol = tg3_get_wol,
  9862. .set_wol = tg3_set_wol,
  9863. .get_msglevel = tg3_get_msglevel,
  9864. .set_msglevel = tg3_set_msglevel,
  9865. .nway_reset = tg3_nway_reset,
  9866. .get_link = ethtool_op_get_link,
  9867. .get_eeprom_len = tg3_get_eeprom_len,
  9868. .get_eeprom = tg3_get_eeprom,
  9869. .set_eeprom = tg3_set_eeprom,
  9870. .get_ringparam = tg3_get_ringparam,
  9871. .set_ringparam = tg3_set_ringparam,
  9872. .get_pauseparam = tg3_get_pauseparam,
  9873. .set_pauseparam = tg3_set_pauseparam,
  9874. .self_test = tg3_self_test,
  9875. .get_strings = tg3_get_strings,
  9876. .set_phys_id = tg3_set_phys_id,
  9877. .get_ethtool_stats = tg3_get_ethtool_stats,
  9878. .get_coalesce = tg3_get_coalesce,
  9879. .set_coalesce = tg3_set_coalesce,
  9880. .get_sset_count = tg3_get_sset_count,
  9881. };
  9882. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9883. {
  9884. u32 cursize, val, magic;
  9885. tp->nvram_size = EEPROM_CHIP_SIZE;
  9886. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9887. return;
  9888. if ((magic != TG3_EEPROM_MAGIC) &&
  9889. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9890. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9891. return;
  9892. /*
  9893. * Size the chip by reading offsets at increasing powers of two.
  9894. * When we encounter our validation signature, we know the addressing
  9895. * has wrapped around, and thus have our chip size.
  9896. */
  9897. cursize = 0x10;
  9898. while (cursize < tp->nvram_size) {
  9899. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9900. return;
  9901. if (val == magic)
  9902. break;
  9903. cursize <<= 1;
  9904. }
  9905. tp->nvram_size = cursize;
  9906. }
  9907. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9908. {
  9909. u32 val;
  9910. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9911. return;
  9912. /* Selfboot format */
  9913. if (val != TG3_EEPROM_MAGIC) {
  9914. tg3_get_eeprom_size(tp);
  9915. return;
  9916. }
  9917. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9918. if (val != 0) {
  9919. /* This is confusing. We want to operate on the
  9920. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9921. * call will read from NVRAM and byteswap the data
  9922. * according to the byteswapping settings for all
  9923. * other register accesses. This ensures the data we
  9924. * want will always reside in the lower 16-bits.
  9925. * However, the data in NVRAM is in LE format, which
  9926. * means the data from the NVRAM read will always be
  9927. * opposite the endianness of the CPU. The 16-bit
  9928. * byteswap then brings the data to CPU endianness.
  9929. */
  9930. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9931. return;
  9932. }
  9933. }
  9934. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9935. }
  9936. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9937. {
  9938. u32 nvcfg1;
  9939. nvcfg1 = tr32(NVRAM_CFG1);
  9940. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9941. tg3_flag_set(tp, FLASH);
  9942. } else {
  9943. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9944. tw32(NVRAM_CFG1, nvcfg1);
  9945. }
  9946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9947. tg3_flag(tp, 5780_CLASS)) {
  9948. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9949. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9950. tp->nvram_jedecnum = JEDEC_ATMEL;
  9951. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9952. tg3_flag_set(tp, NVRAM_BUFFERED);
  9953. break;
  9954. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9955. tp->nvram_jedecnum = JEDEC_ATMEL;
  9956. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9957. break;
  9958. case FLASH_VENDOR_ATMEL_EEPROM:
  9959. tp->nvram_jedecnum = JEDEC_ATMEL;
  9960. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9961. tg3_flag_set(tp, NVRAM_BUFFERED);
  9962. break;
  9963. case FLASH_VENDOR_ST:
  9964. tp->nvram_jedecnum = JEDEC_ST;
  9965. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9966. tg3_flag_set(tp, NVRAM_BUFFERED);
  9967. break;
  9968. case FLASH_VENDOR_SAIFUN:
  9969. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9970. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9971. break;
  9972. case FLASH_VENDOR_SST_SMALL:
  9973. case FLASH_VENDOR_SST_LARGE:
  9974. tp->nvram_jedecnum = JEDEC_SST;
  9975. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9976. break;
  9977. }
  9978. } else {
  9979. tp->nvram_jedecnum = JEDEC_ATMEL;
  9980. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9981. tg3_flag_set(tp, NVRAM_BUFFERED);
  9982. }
  9983. }
  9984. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9985. {
  9986. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9987. case FLASH_5752PAGE_SIZE_256:
  9988. tp->nvram_pagesize = 256;
  9989. break;
  9990. case FLASH_5752PAGE_SIZE_512:
  9991. tp->nvram_pagesize = 512;
  9992. break;
  9993. case FLASH_5752PAGE_SIZE_1K:
  9994. tp->nvram_pagesize = 1024;
  9995. break;
  9996. case FLASH_5752PAGE_SIZE_2K:
  9997. tp->nvram_pagesize = 2048;
  9998. break;
  9999. case FLASH_5752PAGE_SIZE_4K:
  10000. tp->nvram_pagesize = 4096;
  10001. break;
  10002. case FLASH_5752PAGE_SIZE_264:
  10003. tp->nvram_pagesize = 264;
  10004. break;
  10005. case FLASH_5752PAGE_SIZE_528:
  10006. tp->nvram_pagesize = 528;
  10007. break;
  10008. }
  10009. }
  10010. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10011. {
  10012. u32 nvcfg1;
  10013. nvcfg1 = tr32(NVRAM_CFG1);
  10014. /* NVRAM protection for TPM */
  10015. if (nvcfg1 & (1 << 27))
  10016. tg3_flag_set(tp, PROTECTED_NVRAM);
  10017. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10018. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10019. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10020. tp->nvram_jedecnum = JEDEC_ATMEL;
  10021. tg3_flag_set(tp, NVRAM_BUFFERED);
  10022. break;
  10023. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10024. tp->nvram_jedecnum = JEDEC_ATMEL;
  10025. tg3_flag_set(tp, NVRAM_BUFFERED);
  10026. tg3_flag_set(tp, FLASH);
  10027. break;
  10028. case FLASH_5752VENDOR_ST_M45PE10:
  10029. case FLASH_5752VENDOR_ST_M45PE20:
  10030. case FLASH_5752VENDOR_ST_M45PE40:
  10031. tp->nvram_jedecnum = JEDEC_ST;
  10032. tg3_flag_set(tp, NVRAM_BUFFERED);
  10033. tg3_flag_set(tp, FLASH);
  10034. break;
  10035. }
  10036. if (tg3_flag(tp, FLASH)) {
  10037. tg3_nvram_get_pagesize(tp, nvcfg1);
  10038. } else {
  10039. /* For eeprom, set pagesize to maximum eeprom size */
  10040. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10041. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10042. tw32(NVRAM_CFG1, nvcfg1);
  10043. }
  10044. }
  10045. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10046. {
  10047. u32 nvcfg1, protect = 0;
  10048. nvcfg1 = tr32(NVRAM_CFG1);
  10049. /* NVRAM protection for TPM */
  10050. if (nvcfg1 & (1 << 27)) {
  10051. tg3_flag_set(tp, PROTECTED_NVRAM);
  10052. protect = 1;
  10053. }
  10054. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10055. switch (nvcfg1) {
  10056. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10057. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10058. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10059. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10060. tp->nvram_jedecnum = JEDEC_ATMEL;
  10061. tg3_flag_set(tp, NVRAM_BUFFERED);
  10062. tg3_flag_set(tp, FLASH);
  10063. tp->nvram_pagesize = 264;
  10064. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10065. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10066. tp->nvram_size = (protect ? 0x3e200 :
  10067. TG3_NVRAM_SIZE_512KB);
  10068. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10069. tp->nvram_size = (protect ? 0x1f200 :
  10070. TG3_NVRAM_SIZE_256KB);
  10071. else
  10072. tp->nvram_size = (protect ? 0x1f200 :
  10073. TG3_NVRAM_SIZE_128KB);
  10074. break;
  10075. case FLASH_5752VENDOR_ST_M45PE10:
  10076. case FLASH_5752VENDOR_ST_M45PE20:
  10077. case FLASH_5752VENDOR_ST_M45PE40:
  10078. tp->nvram_jedecnum = JEDEC_ST;
  10079. tg3_flag_set(tp, NVRAM_BUFFERED);
  10080. tg3_flag_set(tp, FLASH);
  10081. tp->nvram_pagesize = 256;
  10082. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10083. tp->nvram_size = (protect ?
  10084. TG3_NVRAM_SIZE_64KB :
  10085. TG3_NVRAM_SIZE_128KB);
  10086. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10087. tp->nvram_size = (protect ?
  10088. TG3_NVRAM_SIZE_64KB :
  10089. TG3_NVRAM_SIZE_256KB);
  10090. else
  10091. tp->nvram_size = (protect ?
  10092. TG3_NVRAM_SIZE_128KB :
  10093. TG3_NVRAM_SIZE_512KB);
  10094. break;
  10095. }
  10096. }
  10097. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10098. {
  10099. u32 nvcfg1;
  10100. nvcfg1 = tr32(NVRAM_CFG1);
  10101. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10102. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10103. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10104. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10105. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10106. tp->nvram_jedecnum = JEDEC_ATMEL;
  10107. tg3_flag_set(tp, NVRAM_BUFFERED);
  10108. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10109. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10110. tw32(NVRAM_CFG1, nvcfg1);
  10111. break;
  10112. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10113. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10114. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10115. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10116. tp->nvram_jedecnum = JEDEC_ATMEL;
  10117. tg3_flag_set(tp, NVRAM_BUFFERED);
  10118. tg3_flag_set(tp, FLASH);
  10119. tp->nvram_pagesize = 264;
  10120. break;
  10121. case FLASH_5752VENDOR_ST_M45PE10:
  10122. case FLASH_5752VENDOR_ST_M45PE20:
  10123. case FLASH_5752VENDOR_ST_M45PE40:
  10124. tp->nvram_jedecnum = JEDEC_ST;
  10125. tg3_flag_set(tp, NVRAM_BUFFERED);
  10126. tg3_flag_set(tp, FLASH);
  10127. tp->nvram_pagesize = 256;
  10128. break;
  10129. }
  10130. }
  10131. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10132. {
  10133. u32 nvcfg1, protect = 0;
  10134. nvcfg1 = tr32(NVRAM_CFG1);
  10135. /* NVRAM protection for TPM */
  10136. if (nvcfg1 & (1 << 27)) {
  10137. tg3_flag_set(tp, PROTECTED_NVRAM);
  10138. protect = 1;
  10139. }
  10140. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10141. switch (nvcfg1) {
  10142. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10143. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10144. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10145. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10146. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10147. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10148. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10149. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10150. tp->nvram_jedecnum = JEDEC_ATMEL;
  10151. tg3_flag_set(tp, NVRAM_BUFFERED);
  10152. tg3_flag_set(tp, FLASH);
  10153. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10154. tp->nvram_pagesize = 256;
  10155. break;
  10156. case FLASH_5761VENDOR_ST_A_M45PE20:
  10157. case FLASH_5761VENDOR_ST_A_M45PE40:
  10158. case FLASH_5761VENDOR_ST_A_M45PE80:
  10159. case FLASH_5761VENDOR_ST_A_M45PE16:
  10160. case FLASH_5761VENDOR_ST_M_M45PE20:
  10161. case FLASH_5761VENDOR_ST_M_M45PE40:
  10162. case FLASH_5761VENDOR_ST_M_M45PE80:
  10163. case FLASH_5761VENDOR_ST_M_M45PE16:
  10164. tp->nvram_jedecnum = JEDEC_ST;
  10165. tg3_flag_set(tp, NVRAM_BUFFERED);
  10166. tg3_flag_set(tp, FLASH);
  10167. tp->nvram_pagesize = 256;
  10168. break;
  10169. }
  10170. if (protect) {
  10171. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10172. } else {
  10173. switch (nvcfg1) {
  10174. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10175. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10176. case FLASH_5761VENDOR_ST_A_M45PE16:
  10177. case FLASH_5761VENDOR_ST_M_M45PE16:
  10178. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10179. break;
  10180. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10181. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10182. case FLASH_5761VENDOR_ST_A_M45PE80:
  10183. case FLASH_5761VENDOR_ST_M_M45PE80:
  10184. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10185. break;
  10186. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10187. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10188. case FLASH_5761VENDOR_ST_A_M45PE40:
  10189. case FLASH_5761VENDOR_ST_M_M45PE40:
  10190. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10191. break;
  10192. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10193. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10194. case FLASH_5761VENDOR_ST_A_M45PE20:
  10195. case FLASH_5761VENDOR_ST_M_M45PE20:
  10196. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10197. break;
  10198. }
  10199. }
  10200. }
  10201. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10202. {
  10203. tp->nvram_jedecnum = JEDEC_ATMEL;
  10204. tg3_flag_set(tp, NVRAM_BUFFERED);
  10205. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10206. }
  10207. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10208. {
  10209. u32 nvcfg1;
  10210. nvcfg1 = tr32(NVRAM_CFG1);
  10211. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10212. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10213. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10214. tp->nvram_jedecnum = JEDEC_ATMEL;
  10215. tg3_flag_set(tp, NVRAM_BUFFERED);
  10216. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10217. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10218. tw32(NVRAM_CFG1, nvcfg1);
  10219. return;
  10220. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10221. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10222. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10223. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10224. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10225. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10226. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10227. tp->nvram_jedecnum = JEDEC_ATMEL;
  10228. tg3_flag_set(tp, NVRAM_BUFFERED);
  10229. tg3_flag_set(tp, FLASH);
  10230. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10231. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10232. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10233. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10234. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10235. break;
  10236. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10237. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10238. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10239. break;
  10240. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10241. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10242. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10243. break;
  10244. }
  10245. break;
  10246. case FLASH_5752VENDOR_ST_M45PE10:
  10247. case FLASH_5752VENDOR_ST_M45PE20:
  10248. case FLASH_5752VENDOR_ST_M45PE40:
  10249. tp->nvram_jedecnum = JEDEC_ST;
  10250. tg3_flag_set(tp, NVRAM_BUFFERED);
  10251. tg3_flag_set(tp, FLASH);
  10252. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10253. case FLASH_5752VENDOR_ST_M45PE10:
  10254. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10255. break;
  10256. case FLASH_5752VENDOR_ST_M45PE20:
  10257. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10258. break;
  10259. case FLASH_5752VENDOR_ST_M45PE40:
  10260. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10261. break;
  10262. }
  10263. break;
  10264. default:
  10265. tg3_flag_set(tp, NO_NVRAM);
  10266. return;
  10267. }
  10268. tg3_nvram_get_pagesize(tp, nvcfg1);
  10269. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10270. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10271. }
  10272. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10273. {
  10274. u32 nvcfg1;
  10275. nvcfg1 = tr32(NVRAM_CFG1);
  10276. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10277. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10278. case FLASH_5717VENDOR_MICRO_EEPROM:
  10279. tp->nvram_jedecnum = JEDEC_ATMEL;
  10280. tg3_flag_set(tp, NVRAM_BUFFERED);
  10281. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10282. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10283. tw32(NVRAM_CFG1, nvcfg1);
  10284. return;
  10285. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10286. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10287. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10288. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10289. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10290. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10291. case FLASH_5717VENDOR_ATMEL_45USPT:
  10292. tp->nvram_jedecnum = JEDEC_ATMEL;
  10293. tg3_flag_set(tp, NVRAM_BUFFERED);
  10294. tg3_flag_set(tp, FLASH);
  10295. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10296. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10297. /* Detect size with tg3_nvram_get_size() */
  10298. break;
  10299. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10300. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10301. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10302. break;
  10303. default:
  10304. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10305. break;
  10306. }
  10307. break;
  10308. case FLASH_5717VENDOR_ST_M_M25PE10:
  10309. case FLASH_5717VENDOR_ST_A_M25PE10:
  10310. case FLASH_5717VENDOR_ST_M_M45PE10:
  10311. case FLASH_5717VENDOR_ST_A_M45PE10:
  10312. case FLASH_5717VENDOR_ST_M_M25PE20:
  10313. case FLASH_5717VENDOR_ST_A_M25PE20:
  10314. case FLASH_5717VENDOR_ST_M_M45PE20:
  10315. case FLASH_5717VENDOR_ST_A_M45PE20:
  10316. case FLASH_5717VENDOR_ST_25USPT:
  10317. case FLASH_5717VENDOR_ST_45USPT:
  10318. tp->nvram_jedecnum = JEDEC_ST;
  10319. tg3_flag_set(tp, NVRAM_BUFFERED);
  10320. tg3_flag_set(tp, FLASH);
  10321. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10322. case FLASH_5717VENDOR_ST_M_M25PE20:
  10323. case FLASH_5717VENDOR_ST_M_M45PE20:
  10324. /* Detect size with tg3_nvram_get_size() */
  10325. break;
  10326. case FLASH_5717VENDOR_ST_A_M25PE20:
  10327. case FLASH_5717VENDOR_ST_A_M45PE20:
  10328. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10329. break;
  10330. default:
  10331. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10332. break;
  10333. }
  10334. break;
  10335. default:
  10336. tg3_flag_set(tp, NO_NVRAM);
  10337. return;
  10338. }
  10339. tg3_nvram_get_pagesize(tp, nvcfg1);
  10340. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10341. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10342. }
  10343. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10344. {
  10345. u32 nvcfg1, nvmpinstrp;
  10346. nvcfg1 = tr32(NVRAM_CFG1);
  10347. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10348. switch (nvmpinstrp) {
  10349. case FLASH_5720_EEPROM_HD:
  10350. case FLASH_5720_EEPROM_LD:
  10351. tp->nvram_jedecnum = JEDEC_ATMEL;
  10352. tg3_flag_set(tp, NVRAM_BUFFERED);
  10353. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10354. tw32(NVRAM_CFG1, nvcfg1);
  10355. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10356. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10357. else
  10358. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10359. return;
  10360. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10361. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10362. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10363. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10364. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10365. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10366. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10367. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10368. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10369. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10370. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10371. case FLASH_5720VENDOR_ATMEL_45USPT:
  10372. tp->nvram_jedecnum = JEDEC_ATMEL;
  10373. tg3_flag_set(tp, NVRAM_BUFFERED);
  10374. tg3_flag_set(tp, FLASH);
  10375. switch (nvmpinstrp) {
  10376. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10377. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10378. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10379. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10380. break;
  10381. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10382. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10383. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10384. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10385. break;
  10386. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10387. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10388. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10389. break;
  10390. default:
  10391. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10392. break;
  10393. }
  10394. break;
  10395. case FLASH_5720VENDOR_M_ST_M25PE10:
  10396. case FLASH_5720VENDOR_M_ST_M45PE10:
  10397. case FLASH_5720VENDOR_A_ST_M25PE10:
  10398. case FLASH_5720VENDOR_A_ST_M45PE10:
  10399. case FLASH_5720VENDOR_M_ST_M25PE20:
  10400. case FLASH_5720VENDOR_M_ST_M45PE20:
  10401. case FLASH_5720VENDOR_A_ST_M25PE20:
  10402. case FLASH_5720VENDOR_A_ST_M45PE20:
  10403. case FLASH_5720VENDOR_M_ST_M25PE40:
  10404. case FLASH_5720VENDOR_M_ST_M45PE40:
  10405. case FLASH_5720VENDOR_A_ST_M25PE40:
  10406. case FLASH_5720VENDOR_A_ST_M45PE40:
  10407. case FLASH_5720VENDOR_M_ST_M25PE80:
  10408. case FLASH_5720VENDOR_M_ST_M45PE80:
  10409. case FLASH_5720VENDOR_A_ST_M25PE80:
  10410. case FLASH_5720VENDOR_A_ST_M45PE80:
  10411. case FLASH_5720VENDOR_ST_25USPT:
  10412. case FLASH_5720VENDOR_ST_45USPT:
  10413. tp->nvram_jedecnum = JEDEC_ST;
  10414. tg3_flag_set(tp, NVRAM_BUFFERED);
  10415. tg3_flag_set(tp, FLASH);
  10416. switch (nvmpinstrp) {
  10417. case FLASH_5720VENDOR_M_ST_M25PE20:
  10418. case FLASH_5720VENDOR_M_ST_M45PE20:
  10419. case FLASH_5720VENDOR_A_ST_M25PE20:
  10420. case FLASH_5720VENDOR_A_ST_M45PE20:
  10421. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10422. break;
  10423. case FLASH_5720VENDOR_M_ST_M25PE40:
  10424. case FLASH_5720VENDOR_M_ST_M45PE40:
  10425. case FLASH_5720VENDOR_A_ST_M25PE40:
  10426. case FLASH_5720VENDOR_A_ST_M45PE40:
  10427. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10428. break;
  10429. case FLASH_5720VENDOR_M_ST_M25PE80:
  10430. case FLASH_5720VENDOR_M_ST_M45PE80:
  10431. case FLASH_5720VENDOR_A_ST_M25PE80:
  10432. case FLASH_5720VENDOR_A_ST_M45PE80:
  10433. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10434. break;
  10435. default:
  10436. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10437. break;
  10438. }
  10439. break;
  10440. default:
  10441. tg3_flag_set(tp, NO_NVRAM);
  10442. return;
  10443. }
  10444. tg3_nvram_get_pagesize(tp, nvcfg1);
  10445. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10446. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10447. }
  10448. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10449. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10450. {
  10451. tw32_f(GRC_EEPROM_ADDR,
  10452. (EEPROM_ADDR_FSM_RESET |
  10453. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10454. EEPROM_ADDR_CLKPERD_SHIFT)));
  10455. msleep(1);
  10456. /* Enable seeprom accesses. */
  10457. tw32_f(GRC_LOCAL_CTRL,
  10458. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10459. udelay(100);
  10460. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10461. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10462. tg3_flag_set(tp, NVRAM);
  10463. if (tg3_nvram_lock(tp)) {
  10464. netdev_warn(tp->dev,
  10465. "Cannot get nvram lock, %s failed\n",
  10466. __func__);
  10467. return;
  10468. }
  10469. tg3_enable_nvram_access(tp);
  10470. tp->nvram_size = 0;
  10471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10472. tg3_get_5752_nvram_info(tp);
  10473. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10474. tg3_get_5755_nvram_info(tp);
  10475. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10476. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10478. tg3_get_5787_nvram_info(tp);
  10479. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10480. tg3_get_5761_nvram_info(tp);
  10481. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10482. tg3_get_5906_nvram_info(tp);
  10483. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10485. tg3_get_57780_nvram_info(tp);
  10486. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10488. tg3_get_5717_nvram_info(tp);
  10489. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10490. tg3_get_5720_nvram_info(tp);
  10491. else
  10492. tg3_get_nvram_info(tp);
  10493. if (tp->nvram_size == 0)
  10494. tg3_get_nvram_size(tp);
  10495. tg3_disable_nvram_access(tp);
  10496. tg3_nvram_unlock(tp);
  10497. } else {
  10498. tg3_flag_clear(tp, NVRAM);
  10499. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10500. tg3_get_eeprom_size(tp);
  10501. }
  10502. }
  10503. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10504. u32 offset, u32 len, u8 *buf)
  10505. {
  10506. int i, j, rc = 0;
  10507. u32 val;
  10508. for (i = 0; i < len; i += 4) {
  10509. u32 addr;
  10510. __be32 data;
  10511. addr = offset + i;
  10512. memcpy(&data, buf + i, 4);
  10513. /*
  10514. * The SEEPROM interface expects the data to always be opposite
  10515. * the native endian format. We accomplish this by reversing
  10516. * all the operations that would have been performed on the
  10517. * data from a call to tg3_nvram_read_be32().
  10518. */
  10519. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10520. val = tr32(GRC_EEPROM_ADDR);
  10521. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10522. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10523. EEPROM_ADDR_READ);
  10524. tw32(GRC_EEPROM_ADDR, val |
  10525. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10526. (addr & EEPROM_ADDR_ADDR_MASK) |
  10527. EEPROM_ADDR_START |
  10528. EEPROM_ADDR_WRITE);
  10529. for (j = 0; j < 1000; j++) {
  10530. val = tr32(GRC_EEPROM_ADDR);
  10531. if (val & EEPROM_ADDR_COMPLETE)
  10532. break;
  10533. msleep(1);
  10534. }
  10535. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10536. rc = -EBUSY;
  10537. break;
  10538. }
  10539. }
  10540. return rc;
  10541. }
  10542. /* offset and length are dword aligned */
  10543. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10544. u8 *buf)
  10545. {
  10546. int ret = 0;
  10547. u32 pagesize = tp->nvram_pagesize;
  10548. u32 pagemask = pagesize - 1;
  10549. u32 nvram_cmd;
  10550. u8 *tmp;
  10551. tmp = kmalloc(pagesize, GFP_KERNEL);
  10552. if (tmp == NULL)
  10553. return -ENOMEM;
  10554. while (len) {
  10555. int j;
  10556. u32 phy_addr, page_off, size;
  10557. phy_addr = offset & ~pagemask;
  10558. for (j = 0; j < pagesize; j += 4) {
  10559. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10560. (__be32 *) (tmp + j));
  10561. if (ret)
  10562. break;
  10563. }
  10564. if (ret)
  10565. break;
  10566. page_off = offset & pagemask;
  10567. size = pagesize;
  10568. if (len < size)
  10569. size = len;
  10570. len -= size;
  10571. memcpy(tmp + page_off, buf, size);
  10572. offset = offset + (pagesize - page_off);
  10573. tg3_enable_nvram_access(tp);
  10574. /*
  10575. * Before we can erase the flash page, we need
  10576. * to issue a special "write enable" command.
  10577. */
  10578. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10579. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10580. break;
  10581. /* Erase the target page */
  10582. tw32(NVRAM_ADDR, phy_addr);
  10583. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10584. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10585. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10586. break;
  10587. /* Issue another write enable to start the write. */
  10588. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10589. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10590. break;
  10591. for (j = 0; j < pagesize; j += 4) {
  10592. __be32 data;
  10593. data = *((__be32 *) (tmp + j));
  10594. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10595. tw32(NVRAM_ADDR, phy_addr + j);
  10596. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10597. NVRAM_CMD_WR;
  10598. if (j == 0)
  10599. nvram_cmd |= NVRAM_CMD_FIRST;
  10600. else if (j == (pagesize - 4))
  10601. nvram_cmd |= NVRAM_CMD_LAST;
  10602. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10603. break;
  10604. }
  10605. if (ret)
  10606. break;
  10607. }
  10608. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10609. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10610. kfree(tmp);
  10611. return ret;
  10612. }
  10613. /* offset and length are dword aligned */
  10614. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10615. u8 *buf)
  10616. {
  10617. int i, ret = 0;
  10618. for (i = 0; i < len; i += 4, offset += 4) {
  10619. u32 page_off, phy_addr, nvram_cmd;
  10620. __be32 data;
  10621. memcpy(&data, buf + i, 4);
  10622. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10623. page_off = offset % tp->nvram_pagesize;
  10624. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10625. tw32(NVRAM_ADDR, phy_addr);
  10626. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10627. if (page_off == 0 || i == 0)
  10628. nvram_cmd |= NVRAM_CMD_FIRST;
  10629. if (page_off == (tp->nvram_pagesize - 4))
  10630. nvram_cmd |= NVRAM_CMD_LAST;
  10631. if (i == (len - 4))
  10632. nvram_cmd |= NVRAM_CMD_LAST;
  10633. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10634. !tg3_flag(tp, 5755_PLUS) &&
  10635. (tp->nvram_jedecnum == JEDEC_ST) &&
  10636. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10637. if ((ret = tg3_nvram_exec_cmd(tp,
  10638. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10639. NVRAM_CMD_DONE)))
  10640. break;
  10641. }
  10642. if (!tg3_flag(tp, FLASH)) {
  10643. /* We always do complete word writes to eeprom. */
  10644. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10645. }
  10646. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10647. break;
  10648. }
  10649. return ret;
  10650. }
  10651. /* offset and length are dword aligned */
  10652. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10653. {
  10654. int ret;
  10655. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10656. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10657. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10658. udelay(40);
  10659. }
  10660. if (!tg3_flag(tp, NVRAM)) {
  10661. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10662. } else {
  10663. u32 grc_mode;
  10664. ret = tg3_nvram_lock(tp);
  10665. if (ret)
  10666. return ret;
  10667. tg3_enable_nvram_access(tp);
  10668. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10669. tw32(NVRAM_WRITE1, 0x406);
  10670. grc_mode = tr32(GRC_MODE);
  10671. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10672. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10673. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10674. buf);
  10675. } else {
  10676. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10677. buf);
  10678. }
  10679. grc_mode = tr32(GRC_MODE);
  10680. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10681. tg3_disable_nvram_access(tp);
  10682. tg3_nvram_unlock(tp);
  10683. }
  10684. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10685. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10686. udelay(40);
  10687. }
  10688. return ret;
  10689. }
  10690. struct subsys_tbl_ent {
  10691. u16 subsys_vendor, subsys_devid;
  10692. u32 phy_id;
  10693. };
  10694. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10695. /* Broadcom boards. */
  10696. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10697. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10698. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10699. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10700. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10701. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10702. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10703. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10704. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10705. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10706. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10707. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10708. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10709. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10710. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10711. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10712. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10713. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10714. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10715. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10716. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10717. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10718. /* 3com boards. */
  10719. { TG3PCI_SUBVENDOR_ID_3COM,
  10720. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10721. { TG3PCI_SUBVENDOR_ID_3COM,
  10722. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10723. { TG3PCI_SUBVENDOR_ID_3COM,
  10724. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10725. { TG3PCI_SUBVENDOR_ID_3COM,
  10726. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10727. { TG3PCI_SUBVENDOR_ID_3COM,
  10728. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10729. /* DELL boards. */
  10730. { TG3PCI_SUBVENDOR_ID_DELL,
  10731. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10732. { TG3PCI_SUBVENDOR_ID_DELL,
  10733. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10734. { TG3PCI_SUBVENDOR_ID_DELL,
  10735. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10736. { TG3PCI_SUBVENDOR_ID_DELL,
  10737. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10738. /* Compaq boards. */
  10739. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10740. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10741. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10742. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10743. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10744. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10745. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10746. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10747. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10748. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10749. /* IBM boards. */
  10750. { TG3PCI_SUBVENDOR_ID_IBM,
  10751. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10752. };
  10753. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10754. {
  10755. int i;
  10756. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10757. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10758. tp->pdev->subsystem_vendor) &&
  10759. (subsys_id_to_phy_id[i].subsys_devid ==
  10760. tp->pdev->subsystem_device))
  10761. return &subsys_id_to_phy_id[i];
  10762. }
  10763. return NULL;
  10764. }
  10765. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10766. {
  10767. u32 val;
  10768. tp->phy_id = TG3_PHY_ID_INVALID;
  10769. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10770. /* Assume an onboard device and WOL capable by default. */
  10771. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10772. tg3_flag_set(tp, WOL_CAP);
  10773. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10774. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10775. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10776. tg3_flag_set(tp, IS_NIC);
  10777. }
  10778. val = tr32(VCPU_CFGSHDW);
  10779. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10780. tg3_flag_set(tp, ASPM_WORKAROUND);
  10781. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10782. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10783. tg3_flag_set(tp, WOL_ENABLE);
  10784. device_set_wakeup_enable(&tp->pdev->dev, true);
  10785. }
  10786. goto done;
  10787. }
  10788. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10789. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10790. u32 nic_cfg, led_cfg;
  10791. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10792. int eeprom_phy_serdes = 0;
  10793. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10794. tp->nic_sram_data_cfg = nic_cfg;
  10795. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10796. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10797. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10798. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10799. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10800. (ver > 0) && (ver < 0x100))
  10801. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10803. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10804. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10805. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10806. eeprom_phy_serdes = 1;
  10807. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10808. if (nic_phy_id != 0) {
  10809. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10810. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10811. eeprom_phy_id = (id1 >> 16) << 10;
  10812. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10813. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10814. } else
  10815. eeprom_phy_id = 0;
  10816. tp->phy_id = eeprom_phy_id;
  10817. if (eeprom_phy_serdes) {
  10818. if (!tg3_flag(tp, 5705_PLUS))
  10819. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10820. else
  10821. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10822. }
  10823. if (tg3_flag(tp, 5750_PLUS))
  10824. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10825. SHASTA_EXT_LED_MODE_MASK);
  10826. else
  10827. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10828. switch (led_cfg) {
  10829. default:
  10830. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10831. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10832. break;
  10833. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10834. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10835. break;
  10836. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10837. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10838. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10839. * read on some older 5700/5701 bootcode.
  10840. */
  10841. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10842. ASIC_REV_5700 ||
  10843. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10844. ASIC_REV_5701)
  10845. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10846. break;
  10847. case SHASTA_EXT_LED_SHARED:
  10848. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10849. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10850. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10851. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10852. LED_CTRL_MODE_PHY_2);
  10853. break;
  10854. case SHASTA_EXT_LED_MAC:
  10855. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10856. break;
  10857. case SHASTA_EXT_LED_COMBO:
  10858. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10859. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10860. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10861. LED_CTRL_MODE_PHY_2);
  10862. break;
  10863. }
  10864. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10866. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10867. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10868. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10869. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10870. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10871. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10872. if ((tp->pdev->subsystem_vendor ==
  10873. PCI_VENDOR_ID_ARIMA) &&
  10874. (tp->pdev->subsystem_device == 0x205a ||
  10875. tp->pdev->subsystem_device == 0x2063))
  10876. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10877. } else {
  10878. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10879. tg3_flag_set(tp, IS_NIC);
  10880. }
  10881. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10882. tg3_flag_set(tp, ENABLE_ASF);
  10883. if (tg3_flag(tp, 5750_PLUS))
  10884. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10885. }
  10886. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10887. tg3_flag(tp, 5750_PLUS))
  10888. tg3_flag_set(tp, ENABLE_APE);
  10889. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10890. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10891. tg3_flag_clear(tp, WOL_CAP);
  10892. if (tg3_flag(tp, WOL_CAP) &&
  10893. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10894. tg3_flag_set(tp, WOL_ENABLE);
  10895. device_set_wakeup_enable(&tp->pdev->dev, true);
  10896. }
  10897. if (cfg2 & (1 << 17))
  10898. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10899. /* serdes signal pre-emphasis in register 0x590 set by */
  10900. /* bootcode if bit 18 is set */
  10901. if (cfg2 & (1 << 18))
  10902. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10903. if ((tg3_flag(tp, 57765_PLUS) ||
  10904. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10905. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10906. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10907. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10908. if (tg3_flag(tp, PCI_EXPRESS) &&
  10909. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10910. !tg3_flag(tp, 57765_PLUS)) {
  10911. u32 cfg3;
  10912. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10913. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10914. tg3_flag_set(tp, ASPM_WORKAROUND);
  10915. }
  10916. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10917. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10918. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10919. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10920. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10921. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10922. }
  10923. done:
  10924. if (tg3_flag(tp, WOL_CAP))
  10925. device_set_wakeup_enable(&tp->pdev->dev,
  10926. tg3_flag(tp, WOL_ENABLE));
  10927. else
  10928. device_set_wakeup_capable(&tp->pdev->dev, false);
  10929. }
  10930. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10931. {
  10932. int i;
  10933. u32 val;
  10934. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10935. tw32(OTP_CTRL, cmd);
  10936. /* Wait for up to 1 ms for command to execute. */
  10937. for (i = 0; i < 100; i++) {
  10938. val = tr32(OTP_STATUS);
  10939. if (val & OTP_STATUS_CMD_DONE)
  10940. break;
  10941. udelay(10);
  10942. }
  10943. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10944. }
  10945. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10946. * configuration is a 32-bit value that straddles the alignment boundary.
  10947. * We do two 32-bit reads and then shift and merge the results.
  10948. */
  10949. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10950. {
  10951. u32 bhalf_otp, thalf_otp;
  10952. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10953. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10954. return 0;
  10955. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10956. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10957. return 0;
  10958. thalf_otp = tr32(OTP_READ_DATA);
  10959. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10960. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10961. return 0;
  10962. bhalf_otp = tr32(OTP_READ_DATA);
  10963. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10964. }
  10965. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10966. {
  10967. u32 adv = ADVERTISED_Autoneg |
  10968. ADVERTISED_Pause;
  10969. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10970. adv |= ADVERTISED_1000baseT_Half |
  10971. ADVERTISED_1000baseT_Full;
  10972. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10973. adv |= ADVERTISED_100baseT_Half |
  10974. ADVERTISED_100baseT_Full |
  10975. ADVERTISED_10baseT_Half |
  10976. ADVERTISED_10baseT_Full |
  10977. ADVERTISED_TP;
  10978. else
  10979. adv |= ADVERTISED_FIBRE;
  10980. tp->link_config.advertising = adv;
  10981. tp->link_config.speed = SPEED_INVALID;
  10982. tp->link_config.duplex = DUPLEX_INVALID;
  10983. tp->link_config.autoneg = AUTONEG_ENABLE;
  10984. tp->link_config.active_speed = SPEED_INVALID;
  10985. tp->link_config.active_duplex = DUPLEX_INVALID;
  10986. tp->link_config.orig_speed = SPEED_INVALID;
  10987. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10988. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10989. }
  10990. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10991. {
  10992. u32 hw_phy_id_1, hw_phy_id_2;
  10993. u32 hw_phy_id, hw_phy_id_masked;
  10994. int err;
  10995. /* flow control autonegotiation is default behavior */
  10996. tg3_flag_set(tp, PAUSE_AUTONEG);
  10997. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10998. if (tg3_flag(tp, USE_PHYLIB))
  10999. return tg3_phy_init(tp);
  11000. /* Reading the PHY ID register can conflict with ASF
  11001. * firmware access to the PHY hardware.
  11002. */
  11003. err = 0;
  11004. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11005. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11006. } else {
  11007. /* Now read the physical PHY_ID from the chip and verify
  11008. * that it is sane. If it doesn't look good, we fall back
  11009. * to either the hard-coded table based PHY_ID and failing
  11010. * that the value found in the eeprom area.
  11011. */
  11012. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11013. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11014. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11015. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11016. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11017. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11018. }
  11019. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11020. tp->phy_id = hw_phy_id;
  11021. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11022. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11023. else
  11024. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11025. } else {
  11026. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11027. /* Do nothing, phy ID already set up in
  11028. * tg3_get_eeprom_hw_cfg().
  11029. */
  11030. } else {
  11031. struct subsys_tbl_ent *p;
  11032. /* No eeprom signature? Try the hardcoded
  11033. * subsys device table.
  11034. */
  11035. p = tg3_lookup_by_subsys(tp);
  11036. if (!p)
  11037. return -ENODEV;
  11038. tp->phy_id = p->phy_id;
  11039. if (!tp->phy_id ||
  11040. tp->phy_id == TG3_PHY_ID_BCM8002)
  11041. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11042. }
  11043. }
  11044. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11045. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11047. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11048. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11049. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11050. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11051. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11052. tg3_phy_init_link_config(tp);
  11053. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11054. !tg3_flag(tp, ENABLE_APE) &&
  11055. !tg3_flag(tp, ENABLE_ASF)) {
  11056. u32 bmsr, mask;
  11057. tg3_readphy(tp, MII_BMSR, &bmsr);
  11058. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11059. (bmsr & BMSR_LSTATUS))
  11060. goto skip_phy_reset;
  11061. err = tg3_phy_reset(tp);
  11062. if (err)
  11063. return err;
  11064. tg3_phy_set_wirespeed(tp);
  11065. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11066. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11067. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  11068. if (!tg3_copper_is_advertising_all(tp, mask)) {
  11069. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11070. tp->link_config.flowctrl);
  11071. tg3_writephy(tp, MII_BMCR,
  11072. BMCR_ANENABLE | BMCR_ANRESTART);
  11073. }
  11074. }
  11075. skip_phy_reset:
  11076. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11077. err = tg3_init_5401phy_dsp(tp);
  11078. if (err)
  11079. return err;
  11080. err = tg3_init_5401phy_dsp(tp);
  11081. }
  11082. return err;
  11083. }
  11084. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11085. {
  11086. u8 *vpd_data;
  11087. unsigned int block_end, rosize, len;
  11088. u32 vpdlen;
  11089. int j, i = 0;
  11090. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11091. if (!vpd_data)
  11092. goto out_no_vpd;
  11093. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11094. if (i < 0)
  11095. goto out_not_found;
  11096. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11097. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11098. i += PCI_VPD_LRDT_TAG_SIZE;
  11099. if (block_end > vpdlen)
  11100. goto out_not_found;
  11101. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11102. PCI_VPD_RO_KEYWORD_MFR_ID);
  11103. if (j > 0) {
  11104. len = pci_vpd_info_field_size(&vpd_data[j]);
  11105. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11106. if (j + len > block_end || len != 4 ||
  11107. memcmp(&vpd_data[j], "1028", 4))
  11108. goto partno;
  11109. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11110. PCI_VPD_RO_KEYWORD_VENDOR0);
  11111. if (j < 0)
  11112. goto partno;
  11113. len = pci_vpd_info_field_size(&vpd_data[j]);
  11114. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11115. if (j + len > block_end)
  11116. goto partno;
  11117. memcpy(tp->fw_ver, &vpd_data[j], len);
  11118. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11119. }
  11120. partno:
  11121. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11122. PCI_VPD_RO_KEYWORD_PARTNO);
  11123. if (i < 0)
  11124. goto out_not_found;
  11125. len = pci_vpd_info_field_size(&vpd_data[i]);
  11126. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11127. if (len > TG3_BPN_SIZE ||
  11128. (len + i) > vpdlen)
  11129. goto out_not_found;
  11130. memcpy(tp->board_part_number, &vpd_data[i], len);
  11131. out_not_found:
  11132. kfree(vpd_data);
  11133. if (tp->board_part_number[0])
  11134. return;
  11135. out_no_vpd:
  11136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11137. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11138. strcpy(tp->board_part_number, "BCM5717");
  11139. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11140. strcpy(tp->board_part_number, "BCM5718");
  11141. else
  11142. goto nomatch;
  11143. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11144. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11145. strcpy(tp->board_part_number, "BCM57780");
  11146. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11147. strcpy(tp->board_part_number, "BCM57760");
  11148. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11149. strcpy(tp->board_part_number, "BCM57790");
  11150. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11151. strcpy(tp->board_part_number, "BCM57788");
  11152. else
  11153. goto nomatch;
  11154. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11155. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11156. strcpy(tp->board_part_number, "BCM57761");
  11157. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11158. strcpy(tp->board_part_number, "BCM57765");
  11159. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11160. strcpy(tp->board_part_number, "BCM57781");
  11161. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11162. strcpy(tp->board_part_number, "BCM57785");
  11163. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11164. strcpy(tp->board_part_number, "BCM57791");
  11165. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11166. strcpy(tp->board_part_number, "BCM57795");
  11167. else
  11168. goto nomatch;
  11169. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11170. strcpy(tp->board_part_number, "BCM95906");
  11171. } else {
  11172. nomatch:
  11173. strcpy(tp->board_part_number, "none");
  11174. }
  11175. }
  11176. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11177. {
  11178. u32 val;
  11179. if (tg3_nvram_read(tp, offset, &val) ||
  11180. (val & 0xfc000000) != 0x0c000000 ||
  11181. tg3_nvram_read(tp, offset + 4, &val) ||
  11182. val != 0)
  11183. return 0;
  11184. return 1;
  11185. }
  11186. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11187. {
  11188. u32 val, offset, start, ver_offset;
  11189. int i, dst_off;
  11190. bool newver = false;
  11191. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11192. tg3_nvram_read(tp, 0x4, &start))
  11193. return;
  11194. offset = tg3_nvram_logical_addr(tp, offset);
  11195. if (tg3_nvram_read(tp, offset, &val))
  11196. return;
  11197. if ((val & 0xfc000000) == 0x0c000000) {
  11198. if (tg3_nvram_read(tp, offset + 4, &val))
  11199. return;
  11200. if (val == 0)
  11201. newver = true;
  11202. }
  11203. dst_off = strlen(tp->fw_ver);
  11204. if (newver) {
  11205. if (TG3_VER_SIZE - dst_off < 16 ||
  11206. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11207. return;
  11208. offset = offset + ver_offset - start;
  11209. for (i = 0; i < 16; i += 4) {
  11210. __be32 v;
  11211. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11212. return;
  11213. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11214. }
  11215. } else {
  11216. u32 major, minor;
  11217. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11218. return;
  11219. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11220. TG3_NVM_BCVER_MAJSFT;
  11221. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11222. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11223. "v%d.%02d", major, minor);
  11224. }
  11225. }
  11226. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11227. {
  11228. u32 val, major, minor;
  11229. /* Use native endian representation */
  11230. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11231. return;
  11232. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11233. TG3_NVM_HWSB_CFG1_MAJSFT;
  11234. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11235. TG3_NVM_HWSB_CFG1_MINSFT;
  11236. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11237. }
  11238. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11239. {
  11240. u32 offset, major, minor, build;
  11241. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11242. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11243. return;
  11244. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11245. case TG3_EEPROM_SB_REVISION_0:
  11246. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11247. break;
  11248. case TG3_EEPROM_SB_REVISION_2:
  11249. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11250. break;
  11251. case TG3_EEPROM_SB_REVISION_3:
  11252. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11253. break;
  11254. case TG3_EEPROM_SB_REVISION_4:
  11255. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11256. break;
  11257. case TG3_EEPROM_SB_REVISION_5:
  11258. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11259. break;
  11260. case TG3_EEPROM_SB_REVISION_6:
  11261. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11262. break;
  11263. default:
  11264. return;
  11265. }
  11266. if (tg3_nvram_read(tp, offset, &val))
  11267. return;
  11268. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11269. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11270. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11271. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11272. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11273. if (minor > 99 || build > 26)
  11274. return;
  11275. offset = strlen(tp->fw_ver);
  11276. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11277. " v%d.%02d", major, minor);
  11278. if (build > 0) {
  11279. offset = strlen(tp->fw_ver);
  11280. if (offset < TG3_VER_SIZE - 1)
  11281. tp->fw_ver[offset] = 'a' + build - 1;
  11282. }
  11283. }
  11284. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11285. {
  11286. u32 val, offset, start;
  11287. int i, vlen;
  11288. for (offset = TG3_NVM_DIR_START;
  11289. offset < TG3_NVM_DIR_END;
  11290. offset += TG3_NVM_DIRENT_SIZE) {
  11291. if (tg3_nvram_read(tp, offset, &val))
  11292. return;
  11293. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11294. break;
  11295. }
  11296. if (offset == TG3_NVM_DIR_END)
  11297. return;
  11298. if (!tg3_flag(tp, 5705_PLUS))
  11299. start = 0x08000000;
  11300. else if (tg3_nvram_read(tp, offset - 4, &start))
  11301. return;
  11302. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11303. !tg3_fw_img_is_valid(tp, offset) ||
  11304. tg3_nvram_read(tp, offset + 8, &val))
  11305. return;
  11306. offset += val - start;
  11307. vlen = strlen(tp->fw_ver);
  11308. tp->fw_ver[vlen++] = ',';
  11309. tp->fw_ver[vlen++] = ' ';
  11310. for (i = 0; i < 4; i++) {
  11311. __be32 v;
  11312. if (tg3_nvram_read_be32(tp, offset, &v))
  11313. return;
  11314. offset += sizeof(v);
  11315. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11316. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11317. break;
  11318. }
  11319. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11320. vlen += sizeof(v);
  11321. }
  11322. }
  11323. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11324. {
  11325. int vlen;
  11326. u32 apedata;
  11327. char *fwtype;
  11328. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11329. return;
  11330. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11331. if (apedata != APE_SEG_SIG_MAGIC)
  11332. return;
  11333. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11334. if (!(apedata & APE_FW_STATUS_READY))
  11335. return;
  11336. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11337. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11338. tg3_flag_set(tp, APE_HAS_NCSI);
  11339. fwtype = "NCSI";
  11340. } else {
  11341. fwtype = "DASH";
  11342. }
  11343. vlen = strlen(tp->fw_ver);
  11344. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11345. fwtype,
  11346. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11347. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11348. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11349. (apedata & APE_FW_VERSION_BLDMSK));
  11350. }
  11351. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11352. {
  11353. u32 val;
  11354. bool vpd_vers = false;
  11355. if (tp->fw_ver[0] != 0)
  11356. vpd_vers = true;
  11357. if (tg3_flag(tp, NO_NVRAM)) {
  11358. strcat(tp->fw_ver, "sb");
  11359. return;
  11360. }
  11361. if (tg3_nvram_read(tp, 0, &val))
  11362. return;
  11363. if (val == TG3_EEPROM_MAGIC)
  11364. tg3_read_bc_ver(tp);
  11365. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11366. tg3_read_sb_ver(tp, val);
  11367. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11368. tg3_read_hwsb_ver(tp);
  11369. else
  11370. return;
  11371. if (vpd_vers)
  11372. goto done;
  11373. if (tg3_flag(tp, ENABLE_APE)) {
  11374. if (tg3_flag(tp, ENABLE_ASF))
  11375. tg3_read_dash_ver(tp);
  11376. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11377. tg3_read_mgmtfw_ver(tp);
  11378. }
  11379. done:
  11380. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11381. }
  11382. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11383. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11384. {
  11385. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11386. return TG3_RX_RET_MAX_SIZE_5717;
  11387. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11388. return TG3_RX_RET_MAX_SIZE_5700;
  11389. else
  11390. return TG3_RX_RET_MAX_SIZE_5705;
  11391. }
  11392. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11393. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11394. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11395. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11396. { },
  11397. };
  11398. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11399. {
  11400. u32 misc_ctrl_reg;
  11401. u32 pci_state_reg, grc_misc_cfg;
  11402. u32 val;
  11403. u16 pci_cmd;
  11404. int err;
  11405. /* Force memory write invalidate off. If we leave it on,
  11406. * then on 5700_BX chips we have to enable a workaround.
  11407. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11408. * to match the cacheline size. The Broadcom driver have this
  11409. * workaround but turns MWI off all the times so never uses
  11410. * it. This seems to suggest that the workaround is insufficient.
  11411. */
  11412. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11413. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11414. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11415. /* Important! -- Make sure register accesses are byteswapped
  11416. * correctly. Also, for those chips that require it, make
  11417. * sure that indirect register accesses are enabled before
  11418. * the first operation.
  11419. */
  11420. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11421. &misc_ctrl_reg);
  11422. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11423. MISC_HOST_CTRL_CHIPREV);
  11424. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11425. tp->misc_host_ctrl);
  11426. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11427. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11428. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11429. u32 prod_id_asic_rev;
  11430. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11431. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11432. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11433. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11434. pci_read_config_dword(tp->pdev,
  11435. TG3PCI_GEN2_PRODID_ASICREV,
  11436. &prod_id_asic_rev);
  11437. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11438. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11439. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11440. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11441. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11442. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11443. pci_read_config_dword(tp->pdev,
  11444. TG3PCI_GEN15_PRODID_ASICREV,
  11445. &prod_id_asic_rev);
  11446. else
  11447. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11448. &prod_id_asic_rev);
  11449. tp->pci_chip_rev_id = prod_id_asic_rev;
  11450. }
  11451. /* Wrong chip ID in 5752 A0. This code can be removed later
  11452. * as A0 is not in production.
  11453. */
  11454. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11455. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11456. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11457. * we need to disable memory and use config. cycles
  11458. * only to access all registers. The 5702/03 chips
  11459. * can mistakenly decode the special cycles from the
  11460. * ICH chipsets as memory write cycles, causing corruption
  11461. * of register and memory space. Only certain ICH bridges
  11462. * will drive special cycles with non-zero data during the
  11463. * address phase which can fall within the 5703's address
  11464. * range. This is not an ICH bug as the PCI spec allows
  11465. * non-zero address during special cycles. However, only
  11466. * these ICH bridges are known to drive non-zero addresses
  11467. * during special cycles.
  11468. *
  11469. * Since special cycles do not cross PCI bridges, we only
  11470. * enable this workaround if the 5703 is on the secondary
  11471. * bus of these ICH bridges.
  11472. */
  11473. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11474. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11475. static struct tg3_dev_id {
  11476. u32 vendor;
  11477. u32 device;
  11478. u32 rev;
  11479. } ich_chipsets[] = {
  11480. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11481. PCI_ANY_ID },
  11482. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11483. PCI_ANY_ID },
  11484. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11485. 0xa },
  11486. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11487. PCI_ANY_ID },
  11488. { },
  11489. };
  11490. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11491. struct pci_dev *bridge = NULL;
  11492. while (pci_id->vendor != 0) {
  11493. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11494. bridge);
  11495. if (!bridge) {
  11496. pci_id++;
  11497. continue;
  11498. }
  11499. if (pci_id->rev != PCI_ANY_ID) {
  11500. if (bridge->revision > pci_id->rev)
  11501. continue;
  11502. }
  11503. if (bridge->subordinate &&
  11504. (bridge->subordinate->number ==
  11505. tp->pdev->bus->number)) {
  11506. tg3_flag_set(tp, ICH_WORKAROUND);
  11507. pci_dev_put(bridge);
  11508. break;
  11509. }
  11510. }
  11511. }
  11512. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11513. static struct tg3_dev_id {
  11514. u32 vendor;
  11515. u32 device;
  11516. } bridge_chipsets[] = {
  11517. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11518. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11519. { },
  11520. };
  11521. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11522. struct pci_dev *bridge = NULL;
  11523. while (pci_id->vendor != 0) {
  11524. bridge = pci_get_device(pci_id->vendor,
  11525. pci_id->device,
  11526. bridge);
  11527. if (!bridge) {
  11528. pci_id++;
  11529. continue;
  11530. }
  11531. if (bridge->subordinate &&
  11532. (bridge->subordinate->number <=
  11533. tp->pdev->bus->number) &&
  11534. (bridge->subordinate->subordinate >=
  11535. tp->pdev->bus->number)) {
  11536. tg3_flag_set(tp, 5701_DMA_BUG);
  11537. pci_dev_put(bridge);
  11538. break;
  11539. }
  11540. }
  11541. }
  11542. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11543. * DMA addresses > 40-bit. This bridge may have other additional
  11544. * 57xx devices behind it in some 4-port NIC designs for example.
  11545. * Any tg3 device found behind the bridge will also need the 40-bit
  11546. * DMA workaround.
  11547. */
  11548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11550. tg3_flag_set(tp, 5780_CLASS);
  11551. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11552. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11553. } else {
  11554. struct pci_dev *bridge = NULL;
  11555. do {
  11556. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11557. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11558. bridge);
  11559. if (bridge && bridge->subordinate &&
  11560. (bridge->subordinate->number <=
  11561. tp->pdev->bus->number) &&
  11562. (bridge->subordinate->subordinate >=
  11563. tp->pdev->bus->number)) {
  11564. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11565. pci_dev_put(bridge);
  11566. break;
  11567. }
  11568. } while (bridge);
  11569. }
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11572. tp->pdev_peer = tg3_find_peer(tp);
  11573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11576. tg3_flag_set(tp, 5717_PLUS);
  11577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11578. tg3_flag(tp, 5717_PLUS))
  11579. tg3_flag_set(tp, 57765_PLUS);
  11580. /* Intentionally exclude ASIC_REV_5906 */
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11585. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11586. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11587. tg3_flag(tp, 57765_PLUS))
  11588. tg3_flag_set(tp, 5755_PLUS);
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11592. tg3_flag(tp, 5755_PLUS) ||
  11593. tg3_flag(tp, 5780_CLASS))
  11594. tg3_flag_set(tp, 5750_PLUS);
  11595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11596. tg3_flag(tp, 5750_PLUS))
  11597. tg3_flag_set(tp, 5705_PLUS);
  11598. /* Determine TSO capabilities */
  11599. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11600. ; /* Do nothing. HW bug. */
  11601. else if (tg3_flag(tp, 57765_PLUS))
  11602. tg3_flag_set(tp, HW_TSO_3);
  11603. else if (tg3_flag(tp, 5755_PLUS) ||
  11604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11605. tg3_flag_set(tp, HW_TSO_2);
  11606. else if (tg3_flag(tp, 5750_PLUS)) {
  11607. tg3_flag_set(tp, HW_TSO_1);
  11608. tg3_flag_set(tp, TSO_BUG);
  11609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11610. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11611. tg3_flag_clear(tp, TSO_BUG);
  11612. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11613. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11614. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11615. tg3_flag_set(tp, TSO_BUG);
  11616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11617. tp->fw_needed = FIRMWARE_TG3TSO5;
  11618. else
  11619. tp->fw_needed = FIRMWARE_TG3TSO;
  11620. }
  11621. /* Selectively allow TSO based on operating conditions */
  11622. if (tg3_flag(tp, HW_TSO_1) ||
  11623. tg3_flag(tp, HW_TSO_2) ||
  11624. tg3_flag(tp, HW_TSO_3) ||
  11625. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11626. tg3_flag_set(tp, TSO_CAPABLE);
  11627. else {
  11628. tg3_flag_clear(tp, TSO_CAPABLE);
  11629. tg3_flag_clear(tp, TSO_BUG);
  11630. tp->fw_needed = NULL;
  11631. }
  11632. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11633. tp->fw_needed = FIRMWARE_TG3;
  11634. tp->irq_max = 1;
  11635. if (tg3_flag(tp, 5750_PLUS)) {
  11636. tg3_flag_set(tp, SUPPORT_MSI);
  11637. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11638. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11639. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11640. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11641. tp->pdev_peer == tp->pdev))
  11642. tg3_flag_clear(tp, SUPPORT_MSI);
  11643. if (tg3_flag(tp, 5755_PLUS) ||
  11644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11645. tg3_flag_set(tp, 1SHOT_MSI);
  11646. }
  11647. if (tg3_flag(tp, 57765_PLUS)) {
  11648. tg3_flag_set(tp, SUPPORT_MSIX);
  11649. tp->irq_max = TG3_IRQ_MAX_VECS;
  11650. }
  11651. }
  11652. if (tg3_flag(tp, 5755_PLUS))
  11653. tg3_flag_set(tp, SHORT_DMA_BUG);
  11654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11655. tg3_flag_set(tp, 4K_FIFO_LIMIT);
  11656. if (tg3_flag(tp, 5717_PLUS))
  11657. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11658. if (tg3_flag(tp, 57765_PLUS) &&
  11659. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11660. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11661. if (!tg3_flag(tp, 5705_PLUS) ||
  11662. tg3_flag(tp, 5780_CLASS) ||
  11663. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11664. tg3_flag_set(tp, JUMBO_CAPABLE);
  11665. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11666. &pci_state_reg);
  11667. if (pci_is_pcie(tp->pdev)) {
  11668. u16 lnkctl;
  11669. tg3_flag_set(tp, PCI_EXPRESS);
  11670. tp->pcie_readrq = 4096;
  11671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11673. tp->pcie_readrq = 2048;
  11674. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11675. pci_read_config_word(tp->pdev,
  11676. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11677. &lnkctl);
  11678. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11679. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11680. ASIC_REV_5906) {
  11681. tg3_flag_clear(tp, HW_TSO_2);
  11682. tg3_flag_clear(tp, TSO_CAPABLE);
  11683. }
  11684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11686. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11687. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11688. tg3_flag_set(tp, CLKREQ_BUG);
  11689. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11690. tg3_flag_set(tp, L1PLLPD_EN);
  11691. }
  11692. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11693. /* BCM5785 devices are effectively PCIe devices, and should
  11694. * follow PCIe codepaths, but do not have a PCIe capabilities
  11695. * section.
  11696. */
  11697. tg3_flag_set(tp, PCI_EXPRESS);
  11698. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11699. tg3_flag(tp, 5780_CLASS)) {
  11700. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11701. if (!tp->pcix_cap) {
  11702. dev_err(&tp->pdev->dev,
  11703. "Cannot find PCI-X capability, aborting\n");
  11704. return -EIO;
  11705. }
  11706. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11707. tg3_flag_set(tp, PCIX_MODE);
  11708. }
  11709. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11710. * reordering to the mailbox registers done by the host
  11711. * controller can cause major troubles. We read back from
  11712. * every mailbox register write to force the writes to be
  11713. * posted to the chip in order.
  11714. */
  11715. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11716. !tg3_flag(tp, PCI_EXPRESS))
  11717. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11718. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11719. &tp->pci_cacheline_sz);
  11720. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11721. &tp->pci_lat_timer);
  11722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11723. tp->pci_lat_timer < 64) {
  11724. tp->pci_lat_timer = 64;
  11725. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11726. tp->pci_lat_timer);
  11727. }
  11728. /* Important! -- It is critical that the PCI-X hw workaround
  11729. * situation is decided before the first MMIO register access.
  11730. */
  11731. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11732. /* 5700 BX chips need to have their TX producer index
  11733. * mailboxes written twice to workaround a bug.
  11734. */
  11735. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11736. /* If we are in PCI-X mode, enable register write workaround.
  11737. *
  11738. * The workaround is to use indirect register accesses
  11739. * for all chip writes not to mailbox registers.
  11740. */
  11741. if (tg3_flag(tp, PCIX_MODE)) {
  11742. u32 pm_reg;
  11743. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11744. /* The chip can have it's power management PCI config
  11745. * space registers clobbered due to this bug.
  11746. * So explicitly force the chip into D0 here.
  11747. */
  11748. pci_read_config_dword(tp->pdev,
  11749. tp->pm_cap + PCI_PM_CTRL,
  11750. &pm_reg);
  11751. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11752. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11753. pci_write_config_dword(tp->pdev,
  11754. tp->pm_cap + PCI_PM_CTRL,
  11755. pm_reg);
  11756. /* Also, force SERR#/PERR# in PCI command. */
  11757. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11758. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11759. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11760. }
  11761. }
  11762. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11763. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11764. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11765. tg3_flag_set(tp, PCI_32BIT);
  11766. /* Chip-specific fixup from Broadcom driver */
  11767. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11768. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11769. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11770. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11771. }
  11772. /* Default fast path register access methods */
  11773. tp->read32 = tg3_read32;
  11774. tp->write32 = tg3_write32;
  11775. tp->read32_mbox = tg3_read32;
  11776. tp->write32_mbox = tg3_write32;
  11777. tp->write32_tx_mbox = tg3_write32;
  11778. tp->write32_rx_mbox = tg3_write32;
  11779. /* Various workaround register access methods */
  11780. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11781. tp->write32 = tg3_write_indirect_reg32;
  11782. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11783. (tg3_flag(tp, PCI_EXPRESS) &&
  11784. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11785. /*
  11786. * Back to back register writes can cause problems on these
  11787. * chips, the workaround is to read back all reg writes
  11788. * except those to mailbox regs.
  11789. *
  11790. * See tg3_write_indirect_reg32().
  11791. */
  11792. tp->write32 = tg3_write_flush_reg32;
  11793. }
  11794. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11795. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11796. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11797. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11798. }
  11799. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11800. tp->read32 = tg3_read_indirect_reg32;
  11801. tp->write32 = tg3_write_indirect_reg32;
  11802. tp->read32_mbox = tg3_read_indirect_mbox;
  11803. tp->write32_mbox = tg3_write_indirect_mbox;
  11804. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11805. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11806. iounmap(tp->regs);
  11807. tp->regs = NULL;
  11808. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11809. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11810. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11811. }
  11812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11813. tp->read32_mbox = tg3_read32_mbox_5906;
  11814. tp->write32_mbox = tg3_write32_mbox_5906;
  11815. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11816. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11817. }
  11818. if (tp->write32 == tg3_write_indirect_reg32 ||
  11819. (tg3_flag(tp, PCIX_MODE) &&
  11820. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11822. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11823. /* The memory arbiter has to be enabled in order for SRAM accesses
  11824. * to succeed. Normally on powerup the tg3 chip firmware will make
  11825. * sure it is enabled, but other entities such as system netboot
  11826. * code might disable it.
  11827. */
  11828. val = tr32(MEMARB_MODE);
  11829. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11830. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11832. tg3_flag(tp, 5780_CLASS)) {
  11833. if (tg3_flag(tp, PCIX_MODE)) {
  11834. pci_read_config_dword(tp->pdev,
  11835. tp->pcix_cap + PCI_X_STATUS,
  11836. &val);
  11837. tp->pci_fn = val & 0x7;
  11838. }
  11839. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11840. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11841. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11842. NIC_SRAM_CPMUSTAT_SIG) {
  11843. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  11844. tp->pci_fn = tp->pci_fn ? 1 : 0;
  11845. }
  11846. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  11848. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11849. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11850. NIC_SRAM_CPMUSTAT_SIG) {
  11851. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  11852. TG3_CPMU_STATUS_FSHFT_5719;
  11853. }
  11854. }
  11855. /* Get eeprom hw config before calling tg3_set_power_state().
  11856. * In particular, the TG3_FLAG_IS_NIC flag must be
  11857. * determined before calling tg3_set_power_state() so that
  11858. * we know whether or not to switch out of Vaux power.
  11859. * When the flag is set, it means that GPIO1 is used for eeprom
  11860. * write protect and also implies that it is a LOM where GPIOs
  11861. * are not used to switch power.
  11862. */
  11863. tg3_get_eeprom_hw_cfg(tp);
  11864. if (tg3_flag(tp, ENABLE_APE)) {
  11865. /* Allow reads and writes to the
  11866. * APE register and memory space.
  11867. */
  11868. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11869. PCISTATE_ALLOW_APE_SHMEM_WR |
  11870. PCISTATE_ALLOW_APE_PSPACE_WR;
  11871. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11872. pci_state_reg);
  11873. tg3_ape_lock_init(tp);
  11874. }
  11875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11879. tg3_flag(tp, 57765_PLUS))
  11880. tg3_flag_set(tp, CPMU_PRESENT);
  11881. /* Set up tp->grc_local_ctrl before calling
  11882. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11883. * will bring 5700's external PHY out of reset.
  11884. * It is also used as eeprom write protect on LOMs.
  11885. */
  11886. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11888. tg3_flag(tp, EEPROM_WRITE_PROT))
  11889. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11890. GRC_LCLCTRL_GPIO_OUTPUT1);
  11891. /* Unused GPIO3 must be driven as output on 5752 because there
  11892. * are no pull-up resistors on unused GPIO pins.
  11893. */
  11894. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11895. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11899. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11900. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11901. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11902. /* Turn off the debug UART. */
  11903. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11904. if (tg3_flag(tp, IS_NIC))
  11905. /* Keep VMain power. */
  11906. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11907. GRC_LCLCTRL_GPIO_OUTPUT0;
  11908. }
  11909. /* Switch out of Vaux if it is a NIC */
  11910. tg3_pwrsrc_switch_to_vmain(tp);
  11911. /* Derive initial jumbo mode from MTU assigned in
  11912. * ether_setup() via the alloc_etherdev() call
  11913. */
  11914. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11915. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11916. /* Determine WakeOnLan speed to use. */
  11917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11918. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11919. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11920. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11921. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11922. } else {
  11923. tg3_flag_set(tp, WOL_SPEED_100MB);
  11924. }
  11925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11926. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11927. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11929. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11930. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11931. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11932. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11933. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11934. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11935. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11936. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11937. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11938. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11939. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11940. if (tg3_flag(tp, 5705_PLUS) &&
  11941. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11942. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11943. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11944. !tg3_flag(tp, 57765_PLUS)) {
  11945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11949. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11950. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11951. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11952. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11953. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11954. } else
  11955. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11956. }
  11957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11958. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11959. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11960. if (tp->phy_otp == 0)
  11961. tp->phy_otp = TG3_OTP_DEFAULT;
  11962. }
  11963. if (tg3_flag(tp, CPMU_PRESENT))
  11964. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11965. else
  11966. tp->mi_mode = MAC_MI_MODE_BASE;
  11967. tp->coalesce_mode = 0;
  11968. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11969. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11970. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11971. /* Set these bits to enable statistics workaround. */
  11972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11973. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11974. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11975. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11976. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11977. }
  11978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11980. tg3_flag_set(tp, USE_PHYLIB);
  11981. err = tg3_mdio_init(tp);
  11982. if (err)
  11983. return err;
  11984. /* Initialize data/descriptor byte/word swapping. */
  11985. val = tr32(GRC_MODE);
  11986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11987. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11988. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11989. GRC_MODE_B2HRX_ENABLE |
  11990. GRC_MODE_HTX2B_ENABLE |
  11991. GRC_MODE_HOST_STACKUP);
  11992. else
  11993. val &= GRC_MODE_HOST_STACKUP;
  11994. tw32(GRC_MODE, val | tp->grc_mode);
  11995. tg3_switch_clocks(tp);
  11996. /* Clear this out for sanity. */
  11997. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11998. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11999. &pci_state_reg);
  12000. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12001. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12002. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12003. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12004. chiprevid == CHIPREV_ID_5701_B0 ||
  12005. chiprevid == CHIPREV_ID_5701_B2 ||
  12006. chiprevid == CHIPREV_ID_5701_B5) {
  12007. void __iomem *sram_base;
  12008. /* Write some dummy words into the SRAM status block
  12009. * area, see if it reads back correctly. If the return
  12010. * value is bad, force enable the PCIX workaround.
  12011. */
  12012. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12013. writel(0x00000000, sram_base);
  12014. writel(0x00000000, sram_base + 4);
  12015. writel(0xffffffff, sram_base + 4);
  12016. if (readl(sram_base) != 0x00000000)
  12017. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12018. }
  12019. }
  12020. udelay(50);
  12021. tg3_nvram_init(tp);
  12022. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12023. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12025. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12026. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12027. tg3_flag_set(tp, IS_5788);
  12028. if (!tg3_flag(tp, IS_5788) &&
  12029. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12030. tg3_flag_set(tp, TAGGED_STATUS);
  12031. if (tg3_flag(tp, TAGGED_STATUS)) {
  12032. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12033. HOSTCC_MODE_CLRTICK_TXBD);
  12034. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12035. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12036. tp->misc_host_ctrl);
  12037. }
  12038. /* Preserve the APE MAC_MODE bits */
  12039. if (tg3_flag(tp, ENABLE_APE))
  12040. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12041. else
  12042. tp->mac_mode = 0;
  12043. /* these are limited to 10/100 only */
  12044. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12045. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12046. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12047. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12048. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12049. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12050. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12051. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12052. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12053. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12054. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12055. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12056. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12057. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12058. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12059. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12060. err = tg3_phy_probe(tp);
  12061. if (err) {
  12062. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12063. /* ... but do not return immediately ... */
  12064. tg3_mdio_fini(tp);
  12065. }
  12066. tg3_read_vpd(tp);
  12067. tg3_read_fw_ver(tp);
  12068. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12069. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12070. } else {
  12071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12072. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12073. else
  12074. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12075. }
  12076. /* 5700 {AX,BX} chips have a broken status block link
  12077. * change bit implementation, so we must use the
  12078. * status register in those cases.
  12079. */
  12080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12081. tg3_flag_set(tp, USE_LINKCHG_REG);
  12082. else
  12083. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12084. /* The led_ctrl is set during tg3_phy_probe, here we might
  12085. * have to force the link status polling mechanism based
  12086. * upon subsystem IDs.
  12087. */
  12088. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12089. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12090. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12091. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12092. tg3_flag_set(tp, USE_LINKCHG_REG);
  12093. }
  12094. /* For all SERDES we poll the MAC status register. */
  12095. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12096. tg3_flag_set(tp, POLL_SERDES);
  12097. else
  12098. tg3_flag_clear(tp, POLL_SERDES);
  12099. tp->rx_offset = NET_IP_ALIGN;
  12100. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12102. tg3_flag(tp, PCIX_MODE)) {
  12103. tp->rx_offset = 0;
  12104. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12105. tp->rx_copy_thresh = ~(u16)0;
  12106. #endif
  12107. }
  12108. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12109. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12110. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12111. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12112. /* Increment the rx prod index on the rx std ring by at most
  12113. * 8 for these chips to workaround hw errata.
  12114. */
  12115. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12118. tp->rx_std_max_post = 8;
  12119. if (tg3_flag(tp, ASPM_WORKAROUND))
  12120. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12121. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12122. return err;
  12123. }
  12124. #ifdef CONFIG_SPARC
  12125. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12126. {
  12127. struct net_device *dev = tp->dev;
  12128. struct pci_dev *pdev = tp->pdev;
  12129. struct device_node *dp = pci_device_to_OF_node(pdev);
  12130. const unsigned char *addr;
  12131. int len;
  12132. addr = of_get_property(dp, "local-mac-address", &len);
  12133. if (addr && len == 6) {
  12134. memcpy(dev->dev_addr, addr, 6);
  12135. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12136. return 0;
  12137. }
  12138. return -ENODEV;
  12139. }
  12140. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12141. {
  12142. struct net_device *dev = tp->dev;
  12143. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12144. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12145. return 0;
  12146. }
  12147. #endif
  12148. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12149. {
  12150. struct net_device *dev = tp->dev;
  12151. u32 hi, lo, mac_offset;
  12152. int addr_ok = 0;
  12153. #ifdef CONFIG_SPARC
  12154. if (!tg3_get_macaddr_sparc(tp))
  12155. return 0;
  12156. #endif
  12157. mac_offset = 0x7c;
  12158. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12159. tg3_flag(tp, 5780_CLASS)) {
  12160. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12161. mac_offset = 0xcc;
  12162. if (tg3_nvram_lock(tp))
  12163. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12164. else
  12165. tg3_nvram_unlock(tp);
  12166. } else if (tg3_flag(tp, 5717_PLUS)) {
  12167. if (tp->pci_fn & 1)
  12168. mac_offset = 0xcc;
  12169. if (tp->pci_fn > 1)
  12170. mac_offset += 0x18c;
  12171. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12172. mac_offset = 0x10;
  12173. /* First try to get it from MAC address mailbox. */
  12174. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12175. if ((hi >> 16) == 0x484b) {
  12176. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12177. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12178. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12179. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12180. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12181. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12182. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12183. /* Some old bootcode may report a 0 MAC address in SRAM */
  12184. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12185. }
  12186. if (!addr_ok) {
  12187. /* Next, try NVRAM. */
  12188. if (!tg3_flag(tp, NO_NVRAM) &&
  12189. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12190. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12191. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12192. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12193. }
  12194. /* Finally just fetch it out of the MAC control regs. */
  12195. else {
  12196. hi = tr32(MAC_ADDR_0_HIGH);
  12197. lo = tr32(MAC_ADDR_0_LOW);
  12198. dev->dev_addr[5] = lo & 0xff;
  12199. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12200. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12201. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12202. dev->dev_addr[1] = hi & 0xff;
  12203. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12204. }
  12205. }
  12206. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12207. #ifdef CONFIG_SPARC
  12208. if (!tg3_get_default_macaddr_sparc(tp))
  12209. return 0;
  12210. #endif
  12211. return -EINVAL;
  12212. }
  12213. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12214. return 0;
  12215. }
  12216. #define BOUNDARY_SINGLE_CACHELINE 1
  12217. #define BOUNDARY_MULTI_CACHELINE 2
  12218. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12219. {
  12220. int cacheline_size;
  12221. u8 byte;
  12222. int goal;
  12223. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12224. if (byte == 0)
  12225. cacheline_size = 1024;
  12226. else
  12227. cacheline_size = (int) byte * 4;
  12228. /* On 5703 and later chips, the boundary bits have no
  12229. * effect.
  12230. */
  12231. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12232. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12233. !tg3_flag(tp, PCI_EXPRESS))
  12234. goto out;
  12235. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12236. goal = BOUNDARY_MULTI_CACHELINE;
  12237. #else
  12238. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12239. goal = BOUNDARY_SINGLE_CACHELINE;
  12240. #else
  12241. goal = 0;
  12242. #endif
  12243. #endif
  12244. if (tg3_flag(tp, 57765_PLUS)) {
  12245. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12246. goto out;
  12247. }
  12248. if (!goal)
  12249. goto out;
  12250. /* PCI controllers on most RISC systems tend to disconnect
  12251. * when a device tries to burst across a cache-line boundary.
  12252. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12253. *
  12254. * Unfortunately, for PCI-E there are only limited
  12255. * write-side controls for this, and thus for reads
  12256. * we will still get the disconnects. We'll also waste
  12257. * these PCI cycles for both read and write for chips
  12258. * other than 5700 and 5701 which do not implement the
  12259. * boundary bits.
  12260. */
  12261. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12262. switch (cacheline_size) {
  12263. case 16:
  12264. case 32:
  12265. case 64:
  12266. case 128:
  12267. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12268. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12269. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12270. } else {
  12271. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12272. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12273. }
  12274. break;
  12275. case 256:
  12276. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12277. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12278. break;
  12279. default:
  12280. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12281. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12282. break;
  12283. }
  12284. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12285. switch (cacheline_size) {
  12286. case 16:
  12287. case 32:
  12288. case 64:
  12289. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12290. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12291. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12292. break;
  12293. }
  12294. /* fallthrough */
  12295. case 128:
  12296. default:
  12297. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12298. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12299. break;
  12300. }
  12301. } else {
  12302. switch (cacheline_size) {
  12303. case 16:
  12304. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12305. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12306. DMA_RWCTRL_WRITE_BNDRY_16);
  12307. break;
  12308. }
  12309. /* fallthrough */
  12310. case 32:
  12311. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12312. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12313. DMA_RWCTRL_WRITE_BNDRY_32);
  12314. break;
  12315. }
  12316. /* fallthrough */
  12317. case 64:
  12318. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12319. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12320. DMA_RWCTRL_WRITE_BNDRY_64);
  12321. break;
  12322. }
  12323. /* fallthrough */
  12324. case 128:
  12325. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12326. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12327. DMA_RWCTRL_WRITE_BNDRY_128);
  12328. break;
  12329. }
  12330. /* fallthrough */
  12331. case 256:
  12332. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12333. DMA_RWCTRL_WRITE_BNDRY_256);
  12334. break;
  12335. case 512:
  12336. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12337. DMA_RWCTRL_WRITE_BNDRY_512);
  12338. break;
  12339. case 1024:
  12340. default:
  12341. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12342. DMA_RWCTRL_WRITE_BNDRY_1024);
  12343. break;
  12344. }
  12345. }
  12346. out:
  12347. return val;
  12348. }
  12349. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12350. {
  12351. struct tg3_internal_buffer_desc test_desc;
  12352. u32 sram_dma_descs;
  12353. int i, ret;
  12354. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12355. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12356. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12357. tw32(RDMAC_STATUS, 0);
  12358. tw32(WDMAC_STATUS, 0);
  12359. tw32(BUFMGR_MODE, 0);
  12360. tw32(FTQ_RESET, 0);
  12361. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12362. test_desc.addr_lo = buf_dma & 0xffffffff;
  12363. test_desc.nic_mbuf = 0x00002100;
  12364. test_desc.len = size;
  12365. /*
  12366. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12367. * the *second* time the tg3 driver was getting loaded after an
  12368. * initial scan.
  12369. *
  12370. * Broadcom tells me:
  12371. * ...the DMA engine is connected to the GRC block and a DMA
  12372. * reset may affect the GRC block in some unpredictable way...
  12373. * The behavior of resets to individual blocks has not been tested.
  12374. *
  12375. * Broadcom noted the GRC reset will also reset all sub-components.
  12376. */
  12377. if (to_device) {
  12378. test_desc.cqid_sqid = (13 << 8) | 2;
  12379. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12380. udelay(40);
  12381. } else {
  12382. test_desc.cqid_sqid = (16 << 8) | 7;
  12383. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12384. udelay(40);
  12385. }
  12386. test_desc.flags = 0x00000005;
  12387. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12388. u32 val;
  12389. val = *(((u32 *)&test_desc) + i);
  12390. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12391. sram_dma_descs + (i * sizeof(u32)));
  12392. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12393. }
  12394. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12395. if (to_device)
  12396. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12397. else
  12398. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12399. ret = -ENODEV;
  12400. for (i = 0; i < 40; i++) {
  12401. u32 val;
  12402. if (to_device)
  12403. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12404. else
  12405. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12406. if ((val & 0xffff) == sram_dma_descs) {
  12407. ret = 0;
  12408. break;
  12409. }
  12410. udelay(100);
  12411. }
  12412. return ret;
  12413. }
  12414. #define TEST_BUFFER_SIZE 0x2000
  12415. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12416. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12417. { },
  12418. };
  12419. static int __devinit tg3_test_dma(struct tg3 *tp)
  12420. {
  12421. dma_addr_t buf_dma;
  12422. u32 *buf, saved_dma_rwctrl;
  12423. int ret = 0;
  12424. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12425. &buf_dma, GFP_KERNEL);
  12426. if (!buf) {
  12427. ret = -ENOMEM;
  12428. goto out_nofree;
  12429. }
  12430. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12431. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12432. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12433. if (tg3_flag(tp, 57765_PLUS))
  12434. goto out;
  12435. if (tg3_flag(tp, PCI_EXPRESS)) {
  12436. /* DMA read watermark not used on PCIE */
  12437. tp->dma_rwctrl |= 0x00180000;
  12438. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12441. tp->dma_rwctrl |= 0x003f0000;
  12442. else
  12443. tp->dma_rwctrl |= 0x003f000f;
  12444. } else {
  12445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12447. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12448. u32 read_water = 0x7;
  12449. /* If the 5704 is behind the EPB bridge, we can
  12450. * do the less restrictive ONE_DMA workaround for
  12451. * better performance.
  12452. */
  12453. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12455. tp->dma_rwctrl |= 0x8000;
  12456. else if (ccval == 0x6 || ccval == 0x7)
  12457. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12459. read_water = 4;
  12460. /* Set bit 23 to enable PCIX hw bug fix */
  12461. tp->dma_rwctrl |=
  12462. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12463. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12464. (1 << 23);
  12465. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12466. /* 5780 always in PCIX mode */
  12467. tp->dma_rwctrl |= 0x00144000;
  12468. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12469. /* 5714 always in PCIX mode */
  12470. tp->dma_rwctrl |= 0x00148000;
  12471. } else {
  12472. tp->dma_rwctrl |= 0x001b000f;
  12473. }
  12474. }
  12475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12476. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12477. tp->dma_rwctrl &= 0xfffffff0;
  12478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12480. /* Remove this if it causes problems for some boards. */
  12481. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12482. /* On 5700/5701 chips, we need to set this bit.
  12483. * Otherwise the chip will issue cacheline transactions
  12484. * to streamable DMA memory with not all the byte
  12485. * enables turned on. This is an error on several
  12486. * RISC PCI controllers, in particular sparc64.
  12487. *
  12488. * On 5703/5704 chips, this bit has been reassigned
  12489. * a different meaning. In particular, it is used
  12490. * on those chips to enable a PCI-X workaround.
  12491. */
  12492. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12493. }
  12494. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12495. #if 0
  12496. /* Unneeded, already done by tg3_get_invariants. */
  12497. tg3_switch_clocks(tp);
  12498. #endif
  12499. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12500. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12501. goto out;
  12502. /* It is best to perform DMA test with maximum write burst size
  12503. * to expose the 5700/5701 write DMA bug.
  12504. */
  12505. saved_dma_rwctrl = tp->dma_rwctrl;
  12506. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12507. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12508. while (1) {
  12509. u32 *p = buf, i;
  12510. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12511. p[i] = i;
  12512. /* Send the buffer to the chip. */
  12513. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12514. if (ret) {
  12515. dev_err(&tp->pdev->dev,
  12516. "%s: Buffer write failed. err = %d\n",
  12517. __func__, ret);
  12518. break;
  12519. }
  12520. #if 0
  12521. /* validate data reached card RAM correctly. */
  12522. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12523. u32 val;
  12524. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12525. if (le32_to_cpu(val) != p[i]) {
  12526. dev_err(&tp->pdev->dev,
  12527. "%s: Buffer corrupted on device! "
  12528. "(%d != %d)\n", __func__, val, i);
  12529. /* ret = -ENODEV here? */
  12530. }
  12531. p[i] = 0;
  12532. }
  12533. #endif
  12534. /* Now read it back. */
  12535. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12536. if (ret) {
  12537. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12538. "err = %d\n", __func__, ret);
  12539. break;
  12540. }
  12541. /* Verify it. */
  12542. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12543. if (p[i] == i)
  12544. continue;
  12545. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12546. DMA_RWCTRL_WRITE_BNDRY_16) {
  12547. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12548. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12549. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12550. break;
  12551. } else {
  12552. dev_err(&tp->pdev->dev,
  12553. "%s: Buffer corrupted on read back! "
  12554. "(%d != %d)\n", __func__, p[i], i);
  12555. ret = -ENODEV;
  12556. goto out;
  12557. }
  12558. }
  12559. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12560. /* Success. */
  12561. ret = 0;
  12562. break;
  12563. }
  12564. }
  12565. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12566. DMA_RWCTRL_WRITE_BNDRY_16) {
  12567. /* DMA test passed without adjusting DMA boundary,
  12568. * now look for chipsets that are known to expose the
  12569. * DMA bug without failing the test.
  12570. */
  12571. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12572. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12573. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12574. } else {
  12575. /* Safe to use the calculated DMA boundary. */
  12576. tp->dma_rwctrl = saved_dma_rwctrl;
  12577. }
  12578. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12579. }
  12580. out:
  12581. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12582. out_nofree:
  12583. return ret;
  12584. }
  12585. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12586. {
  12587. if (tg3_flag(tp, 57765_PLUS)) {
  12588. tp->bufmgr_config.mbuf_read_dma_low_water =
  12589. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12590. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12591. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12592. tp->bufmgr_config.mbuf_high_water =
  12593. DEFAULT_MB_HIGH_WATER_57765;
  12594. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12595. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12596. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12597. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12598. tp->bufmgr_config.mbuf_high_water_jumbo =
  12599. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12600. } else if (tg3_flag(tp, 5705_PLUS)) {
  12601. tp->bufmgr_config.mbuf_read_dma_low_water =
  12602. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12603. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12604. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12605. tp->bufmgr_config.mbuf_high_water =
  12606. DEFAULT_MB_HIGH_WATER_5705;
  12607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12608. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12609. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12610. tp->bufmgr_config.mbuf_high_water =
  12611. DEFAULT_MB_HIGH_WATER_5906;
  12612. }
  12613. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12614. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12615. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12616. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12617. tp->bufmgr_config.mbuf_high_water_jumbo =
  12618. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12619. } else {
  12620. tp->bufmgr_config.mbuf_read_dma_low_water =
  12621. DEFAULT_MB_RDMA_LOW_WATER;
  12622. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12623. DEFAULT_MB_MACRX_LOW_WATER;
  12624. tp->bufmgr_config.mbuf_high_water =
  12625. DEFAULT_MB_HIGH_WATER;
  12626. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12627. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12628. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12629. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12630. tp->bufmgr_config.mbuf_high_water_jumbo =
  12631. DEFAULT_MB_HIGH_WATER_JUMBO;
  12632. }
  12633. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12634. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12635. }
  12636. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12637. {
  12638. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12639. case TG3_PHY_ID_BCM5400: return "5400";
  12640. case TG3_PHY_ID_BCM5401: return "5401";
  12641. case TG3_PHY_ID_BCM5411: return "5411";
  12642. case TG3_PHY_ID_BCM5701: return "5701";
  12643. case TG3_PHY_ID_BCM5703: return "5703";
  12644. case TG3_PHY_ID_BCM5704: return "5704";
  12645. case TG3_PHY_ID_BCM5705: return "5705";
  12646. case TG3_PHY_ID_BCM5750: return "5750";
  12647. case TG3_PHY_ID_BCM5752: return "5752";
  12648. case TG3_PHY_ID_BCM5714: return "5714";
  12649. case TG3_PHY_ID_BCM5780: return "5780";
  12650. case TG3_PHY_ID_BCM5755: return "5755";
  12651. case TG3_PHY_ID_BCM5787: return "5787";
  12652. case TG3_PHY_ID_BCM5784: return "5784";
  12653. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12654. case TG3_PHY_ID_BCM5906: return "5906";
  12655. case TG3_PHY_ID_BCM5761: return "5761";
  12656. case TG3_PHY_ID_BCM5718C: return "5718C";
  12657. case TG3_PHY_ID_BCM5718S: return "5718S";
  12658. case TG3_PHY_ID_BCM57765: return "57765";
  12659. case TG3_PHY_ID_BCM5719C: return "5719C";
  12660. case TG3_PHY_ID_BCM5720C: return "5720C";
  12661. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12662. case 0: return "serdes";
  12663. default: return "unknown";
  12664. }
  12665. }
  12666. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12667. {
  12668. if (tg3_flag(tp, PCI_EXPRESS)) {
  12669. strcpy(str, "PCI Express");
  12670. return str;
  12671. } else if (tg3_flag(tp, PCIX_MODE)) {
  12672. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12673. strcpy(str, "PCIX:");
  12674. if ((clock_ctrl == 7) ||
  12675. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12676. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12677. strcat(str, "133MHz");
  12678. else if (clock_ctrl == 0)
  12679. strcat(str, "33MHz");
  12680. else if (clock_ctrl == 2)
  12681. strcat(str, "50MHz");
  12682. else if (clock_ctrl == 4)
  12683. strcat(str, "66MHz");
  12684. else if (clock_ctrl == 6)
  12685. strcat(str, "100MHz");
  12686. } else {
  12687. strcpy(str, "PCI:");
  12688. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12689. strcat(str, "66MHz");
  12690. else
  12691. strcat(str, "33MHz");
  12692. }
  12693. if (tg3_flag(tp, PCI_32BIT))
  12694. strcat(str, ":32-bit");
  12695. else
  12696. strcat(str, ":64-bit");
  12697. return str;
  12698. }
  12699. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12700. {
  12701. struct pci_dev *peer;
  12702. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12703. for (func = 0; func < 8; func++) {
  12704. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12705. if (peer && peer != tp->pdev)
  12706. break;
  12707. pci_dev_put(peer);
  12708. }
  12709. /* 5704 can be configured in single-port mode, set peer to
  12710. * tp->pdev in that case.
  12711. */
  12712. if (!peer) {
  12713. peer = tp->pdev;
  12714. return peer;
  12715. }
  12716. /*
  12717. * We don't need to keep the refcount elevated; there's no way
  12718. * to remove one half of this device without removing the other
  12719. */
  12720. pci_dev_put(peer);
  12721. return peer;
  12722. }
  12723. static void __devinit tg3_init_coal(struct tg3 *tp)
  12724. {
  12725. struct ethtool_coalesce *ec = &tp->coal;
  12726. memset(ec, 0, sizeof(*ec));
  12727. ec->cmd = ETHTOOL_GCOALESCE;
  12728. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12729. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12730. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12731. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12732. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12733. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12734. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12735. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12736. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12737. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12738. HOSTCC_MODE_CLRTICK_TXBD)) {
  12739. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12740. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12741. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12742. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12743. }
  12744. if (tg3_flag(tp, 5705_PLUS)) {
  12745. ec->rx_coalesce_usecs_irq = 0;
  12746. ec->tx_coalesce_usecs_irq = 0;
  12747. ec->stats_block_coalesce_usecs = 0;
  12748. }
  12749. }
  12750. static const struct net_device_ops tg3_netdev_ops = {
  12751. .ndo_open = tg3_open,
  12752. .ndo_stop = tg3_close,
  12753. .ndo_start_xmit = tg3_start_xmit,
  12754. .ndo_get_stats64 = tg3_get_stats64,
  12755. .ndo_validate_addr = eth_validate_addr,
  12756. .ndo_set_rx_mode = tg3_set_rx_mode,
  12757. .ndo_set_mac_address = tg3_set_mac_addr,
  12758. .ndo_do_ioctl = tg3_ioctl,
  12759. .ndo_tx_timeout = tg3_tx_timeout,
  12760. .ndo_change_mtu = tg3_change_mtu,
  12761. .ndo_fix_features = tg3_fix_features,
  12762. .ndo_set_features = tg3_set_features,
  12763. #ifdef CONFIG_NET_POLL_CONTROLLER
  12764. .ndo_poll_controller = tg3_poll_controller,
  12765. #endif
  12766. };
  12767. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12768. const struct pci_device_id *ent)
  12769. {
  12770. struct net_device *dev;
  12771. struct tg3 *tp;
  12772. int i, err, pm_cap;
  12773. u32 sndmbx, rcvmbx, intmbx;
  12774. char str[40];
  12775. u64 dma_mask, persist_dma_mask;
  12776. u32 features = 0;
  12777. printk_once(KERN_INFO "%s\n", version);
  12778. err = pci_enable_device(pdev);
  12779. if (err) {
  12780. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12781. return err;
  12782. }
  12783. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12784. if (err) {
  12785. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12786. goto err_out_disable_pdev;
  12787. }
  12788. pci_set_master(pdev);
  12789. /* Find power-management capability. */
  12790. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12791. if (pm_cap == 0) {
  12792. dev_err(&pdev->dev,
  12793. "Cannot find Power Management capability, aborting\n");
  12794. err = -EIO;
  12795. goto err_out_free_res;
  12796. }
  12797. err = pci_set_power_state(pdev, PCI_D0);
  12798. if (err) {
  12799. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12800. goto err_out_free_res;
  12801. }
  12802. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12803. if (!dev) {
  12804. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12805. err = -ENOMEM;
  12806. goto err_out_power_down;
  12807. }
  12808. SET_NETDEV_DEV(dev, &pdev->dev);
  12809. tp = netdev_priv(dev);
  12810. tp->pdev = pdev;
  12811. tp->dev = dev;
  12812. tp->pm_cap = pm_cap;
  12813. tp->rx_mode = TG3_DEF_RX_MODE;
  12814. tp->tx_mode = TG3_DEF_TX_MODE;
  12815. if (tg3_debug > 0)
  12816. tp->msg_enable = tg3_debug;
  12817. else
  12818. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12819. /* The word/byte swap controls here control register access byte
  12820. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12821. * setting below.
  12822. */
  12823. tp->misc_host_ctrl =
  12824. MISC_HOST_CTRL_MASK_PCI_INT |
  12825. MISC_HOST_CTRL_WORD_SWAP |
  12826. MISC_HOST_CTRL_INDIR_ACCESS |
  12827. MISC_HOST_CTRL_PCISTATE_RW;
  12828. /* The NONFRM (non-frame) byte/word swap controls take effect
  12829. * on descriptor entries, anything which isn't packet data.
  12830. *
  12831. * The StrongARM chips on the board (one for tx, one for rx)
  12832. * are running in big-endian mode.
  12833. */
  12834. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12835. GRC_MODE_WSWAP_NONFRM_DATA);
  12836. #ifdef __BIG_ENDIAN
  12837. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12838. #endif
  12839. spin_lock_init(&tp->lock);
  12840. spin_lock_init(&tp->indirect_lock);
  12841. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12842. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12843. if (!tp->regs) {
  12844. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12845. err = -ENOMEM;
  12846. goto err_out_free_dev;
  12847. }
  12848. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12849. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12850. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12851. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12852. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12853. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12854. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12855. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12856. tg3_flag_set(tp, ENABLE_APE);
  12857. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12858. if (!tp->aperegs) {
  12859. dev_err(&pdev->dev,
  12860. "Cannot map APE registers, aborting\n");
  12861. err = -ENOMEM;
  12862. goto err_out_iounmap;
  12863. }
  12864. }
  12865. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12866. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12867. dev->ethtool_ops = &tg3_ethtool_ops;
  12868. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12869. dev->netdev_ops = &tg3_netdev_ops;
  12870. dev->irq = pdev->irq;
  12871. err = tg3_get_invariants(tp);
  12872. if (err) {
  12873. dev_err(&pdev->dev,
  12874. "Problem fetching invariants of chip, aborting\n");
  12875. goto err_out_apeunmap;
  12876. }
  12877. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12878. * device behind the EPB cannot support DMA addresses > 40-bit.
  12879. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12880. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12881. * do DMA address check in tg3_start_xmit().
  12882. */
  12883. if (tg3_flag(tp, IS_5788))
  12884. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12885. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12886. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12887. #ifdef CONFIG_HIGHMEM
  12888. dma_mask = DMA_BIT_MASK(64);
  12889. #endif
  12890. } else
  12891. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12892. /* Configure DMA attributes. */
  12893. if (dma_mask > DMA_BIT_MASK(32)) {
  12894. err = pci_set_dma_mask(pdev, dma_mask);
  12895. if (!err) {
  12896. features |= NETIF_F_HIGHDMA;
  12897. err = pci_set_consistent_dma_mask(pdev,
  12898. persist_dma_mask);
  12899. if (err < 0) {
  12900. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12901. "DMA for consistent allocations\n");
  12902. goto err_out_apeunmap;
  12903. }
  12904. }
  12905. }
  12906. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12907. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12908. if (err) {
  12909. dev_err(&pdev->dev,
  12910. "No usable DMA configuration, aborting\n");
  12911. goto err_out_apeunmap;
  12912. }
  12913. }
  12914. tg3_init_bufmgr_config(tp);
  12915. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12916. /* 5700 B0 chips do not support checksumming correctly due
  12917. * to hardware bugs.
  12918. */
  12919. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12920. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12921. if (tg3_flag(tp, 5755_PLUS))
  12922. features |= NETIF_F_IPV6_CSUM;
  12923. }
  12924. /* TSO is on by default on chips that support hardware TSO.
  12925. * Firmware TSO on older chips gives lower performance, so it
  12926. * is off by default, but can be enabled using ethtool.
  12927. */
  12928. if ((tg3_flag(tp, HW_TSO_1) ||
  12929. tg3_flag(tp, HW_TSO_2) ||
  12930. tg3_flag(tp, HW_TSO_3)) &&
  12931. (features & NETIF_F_IP_CSUM))
  12932. features |= NETIF_F_TSO;
  12933. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12934. if (features & NETIF_F_IPV6_CSUM)
  12935. features |= NETIF_F_TSO6;
  12936. if (tg3_flag(tp, HW_TSO_3) ||
  12937. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12938. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12939. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12942. features |= NETIF_F_TSO_ECN;
  12943. }
  12944. dev->features |= features;
  12945. dev->vlan_features |= features;
  12946. /*
  12947. * Add loopback capability only for a subset of devices that support
  12948. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12949. * loopback for the remaining devices.
  12950. */
  12951. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12952. !tg3_flag(tp, CPMU_PRESENT))
  12953. /* Add the loopback capability */
  12954. features |= NETIF_F_LOOPBACK;
  12955. dev->hw_features |= features;
  12956. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12957. !tg3_flag(tp, TSO_CAPABLE) &&
  12958. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12959. tg3_flag_set(tp, MAX_RXPEND_64);
  12960. tp->rx_pending = 63;
  12961. }
  12962. err = tg3_get_device_address(tp);
  12963. if (err) {
  12964. dev_err(&pdev->dev,
  12965. "Could not obtain valid ethernet address, aborting\n");
  12966. goto err_out_apeunmap;
  12967. }
  12968. /*
  12969. * Reset chip in case UNDI or EFI driver did not shutdown
  12970. * DMA self test will enable WDMAC and we'll see (spurious)
  12971. * pending DMA on the PCI bus at that point.
  12972. */
  12973. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12974. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12975. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12976. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12977. }
  12978. err = tg3_test_dma(tp);
  12979. if (err) {
  12980. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12981. goto err_out_apeunmap;
  12982. }
  12983. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12984. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12985. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12986. for (i = 0; i < tp->irq_max; i++) {
  12987. struct tg3_napi *tnapi = &tp->napi[i];
  12988. tnapi->tp = tp;
  12989. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12990. tnapi->int_mbox = intmbx;
  12991. if (i <= 4)
  12992. intmbx += 0x8;
  12993. else
  12994. intmbx += 0x4;
  12995. tnapi->consmbox = rcvmbx;
  12996. tnapi->prodmbox = sndmbx;
  12997. if (i)
  12998. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12999. else
  13000. tnapi->coal_now = HOSTCC_MODE_NOW;
  13001. if (!tg3_flag(tp, SUPPORT_MSIX))
  13002. break;
  13003. /*
  13004. * If we support MSIX, we'll be using RSS. If we're using
  13005. * RSS, the first vector only handles link interrupts and the
  13006. * remaining vectors handle rx and tx interrupts. Reuse the
  13007. * mailbox values for the next iteration. The values we setup
  13008. * above are still useful for the single vectored mode.
  13009. */
  13010. if (!i)
  13011. continue;
  13012. rcvmbx += 0x8;
  13013. if (sndmbx & 0x4)
  13014. sndmbx -= 0x4;
  13015. else
  13016. sndmbx += 0xc;
  13017. }
  13018. tg3_init_coal(tp);
  13019. pci_set_drvdata(pdev, dev);
  13020. if (tg3_flag(tp, 5717_PLUS)) {
  13021. /* Resume a low-power mode */
  13022. tg3_frob_aux_power(tp, false);
  13023. }
  13024. err = register_netdev(dev);
  13025. if (err) {
  13026. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13027. goto err_out_apeunmap;
  13028. }
  13029. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13030. tp->board_part_number,
  13031. tp->pci_chip_rev_id,
  13032. tg3_bus_string(tp, str),
  13033. dev->dev_addr);
  13034. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13035. struct phy_device *phydev;
  13036. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13037. netdev_info(dev,
  13038. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13039. phydev->drv->name, dev_name(&phydev->dev));
  13040. } else {
  13041. char *ethtype;
  13042. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13043. ethtype = "10/100Base-TX";
  13044. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13045. ethtype = "1000Base-SX";
  13046. else
  13047. ethtype = "10/100/1000Base-T";
  13048. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13049. "(WireSpeed[%d], EEE[%d])\n",
  13050. tg3_phy_string(tp), ethtype,
  13051. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13052. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13053. }
  13054. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13055. (dev->features & NETIF_F_RXCSUM) != 0,
  13056. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13057. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13058. tg3_flag(tp, ENABLE_ASF) != 0,
  13059. tg3_flag(tp, TSO_CAPABLE) != 0);
  13060. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13061. tp->dma_rwctrl,
  13062. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13063. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13064. pci_save_state(pdev);
  13065. return 0;
  13066. err_out_apeunmap:
  13067. if (tp->aperegs) {
  13068. iounmap(tp->aperegs);
  13069. tp->aperegs = NULL;
  13070. }
  13071. err_out_iounmap:
  13072. if (tp->regs) {
  13073. iounmap(tp->regs);
  13074. tp->regs = NULL;
  13075. }
  13076. err_out_free_dev:
  13077. free_netdev(dev);
  13078. err_out_power_down:
  13079. pci_set_power_state(pdev, PCI_D3hot);
  13080. err_out_free_res:
  13081. pci_release_regions(pdev);
  13082. err_out_disable_pdev:
  13083. pci_disable_device(pdev);
  13084. pci_set_drvdata(pdev, NULL);
  13085. return err;
  13086. }
  13087. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13088. {
  13089. struct net_device *dev = pci_get_drvdata(pdev);
  13090. if (dev) {
  13091. struct tg3 *tp = netdev_priv(dev);
  13092. if (tp->fw)
  13093. release_firmware(tp->fw);
  13094. tg3_reset_task_cancel(tp);
  13095. if (tg3_flag(tp, USE_PHYLIB)) {
  13096. tg3_phy_fini(tp);
  13097. tg3_mdio_fini(tp);
  13098. }
  13099. unregister_netdev(dev);
  13100. if (tp->aperegs) {
  13101. iounmap(tp->aperegs);
  13102. tp->aperegs = NULL;
  13103. }
  13104. if (tp->regs) {
  13105. iounmap(tp->regs);
  13106. tp->regs = NULL;
  13107. }
  13108. free_netdev(dev);
  13109. pci_release_regions(pdev);
  13110. pci_disable_device(pdev);
  13111. pci_set_drvdata(pdev, NULL);
  13112. }
  13113. }
  13114. #ifdef CONFIG_PM_SLEEP
  13115. static int tg3_suspend(struct device *device)
  13116. {
  13117. struct pci_dev *pdev = to_pci_dev(device);
  13118. struct net_device *dev = pci_get_drvdata(pdev);
  13119. struct tg3 *tp = netdev_priv(dev);
  13120. int err;
  13121. if (!netif_running(dev))
  13122. return 0;
  13123. tg3_reset_task_cancel(tp);
  13124. tg3_phy_stop(tp);
  13125. tg3_netif_stop(tp);
  13126. del_timer_sync(&tp->timer);
  13127. tg3_full_lock(tp, 1);
  13128. tg3_disable_ints(tp);
  13129. tg3_full_unlock(tp);
  13130. netif_device_detach(dev);
  13131. tg3_full_lock(tp, 0);
  13132. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13133. tg3_flag_clear(tp, INIT_COMPLETE);
  13134. tg3_full_unlock(tp);
  13135. err = tg3_power_down_prepare(tp);
  13136. if (err) {
  13137. int err2;
  13138. tg3_full_lock(tp, 0);
  13139. tg3_flag_set(tp, INIT_COMPLETE);
  13140. err2 = tg3_restart_hw(tp, 1);
  13141. if (err2)
  13142. goto out;
  13143. tp->timer.expires = jiffies + tp->timer_offset;
  13144. add_timer(&tp->timer);
  13145. netif_device_attach(dev);
  13146. tg3_netif_start(tp);
  13147. out:
  13148. tg3_full_unlock(tp);
  13149. if (!err2)
  13150. tg3_phy_start(tp);
  13151. }
  13152. return err;
  13153. }
  13154. static int tg3_resume(struct device *device)
  13155. {
  13156. struct pci_dev *pdev = to_pci_dev(device);
  13157. struct net_device *dev = pci_get_drvdata(pdev);
  13158. struct tg3 *tp = netdev_priv(dev);
  13159. int err;
  13160. if (!netif_running(dev))
  13161. return 0;
  13162. netif_device_attach(dev);
  13163. tg3_full_lock(tp, 0);
  13164. tg3_flag_set(tp, INIT_COMPLETE);
  13165. err = tg3_restart_hw(tp, 1);
  13166. if (err)
  13167. goto out;
  13168. tp->timer.expires = jiffies + tp->timer_offset;
  13169. add_timer(&tp->timer);
  13170. tg3_netif_start(tp);
  13171. out:
  13172. tg3_full_unlock(tp);
  13173. if (!err)
  13174. tg3_phy_start(tp);
  13175. return err;
  13176. }
  13177. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13178. #define TG3_PM_OPS (&tg3_pm_ops)
  13179. #else
  13180. #define TG3_PM_OPS NULL
  13181. #endif /* CONFIG_PM_SLEEP */
  13182. /**
  13183. * tg3_io_error_detected - called when PCI error is detected
  13184. * @pdev: Pointer to PCI device
  13185. * @state: The current pci connection state
  13186. *
  13187. * This function is called after a PCI bus error affecting
  13188. * this device has been detected.
  13189. */
  13190. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13191. pci_channel_state_t state)
  13192. {
  13193. struct net_device *netdev = pci_get_drvdata(pdev);
  13194. struct tg3 *tp = netdev_priv(netdev);
  13195. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13196. netdev_info(netdev, "PCI I/O error detected\n");
  13197. rtnl_lock();
  13198. if (!netif_running(netdev))
  13199. goto done;
  13200. tg3_phy_stop(tp);
  13201. tg3_netif_stop(tp);
  13202. del_timer_sync(&tp->timer);
  13203. /* Want to make sure that the reset task doesn't run */
  13204. tg3_reset_task_cancel(tp);
  13205. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13206. netif_device_detach(netdev);
  13207. /* Clean up software state, even if MMIO is blocked */
  13208. tg3_full_lock(tp, 0);
  13209. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13210. tg3_full_unlock(tp);
  13211. done:
  13212. if (state == pci_channel_io_perm_failure)
  13213. err = PCI_ERS_RESULT_DISCONNECT;
  13214. else
  13215. pci_disable_device(pdev);
  13216. rtnl_unlock();
  13217. return err;
  13218. }
  13219. /**
  13220. * tg3_io_slot_reset - called after the pci bus has been reset.
  13221. * @pdev: Pointer to PCI device
  13222. *
  13223. * Restart the card from scratch, as if from a cold-boot.
  13224. * At this point, the card has exprienced a hard reset,
  13225. * followed by fixups by BIOS, and has its config space
  13226. * set up identically to what it was at cold boot.
  13227. */
  13228. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13229. {
  13230. struct net_device *netdev = pci_get_drvdata(pdev);
  13231. struct tg3 *tp = netdev_priv(netdev);
  13232. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13233. int err;
  13234. rtnl_lock();
  13235. if (pci_enable_device(pdev)) {
  13236. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13237. goto done;
  13238. }
  13239. pci_set_master(pdev);
  13240. pci_restore_state(pdev);
  13241. pci_save_state(pdev);
  13242. if (!netif_running(netdev)) {
  13243. rc = PCI_ERS_RESULT_RECOVERED;
  13244. goto done;
  13245. }
  13246. err = tg3_power_up(tp);
  13247. if (err)
  13248. goto done;
  13249. rc = PCI_ERS_RESULT_RECOVERED;
  13250. done:
  13251. rtnl_unlock();
  13252. return rc;
  13253. }
  13254. /**
  13255. * tg3_io_resume - called when traffic can start flowing again.
  13256. * @pdev: Pointer to PCI device
  13257. *
  13258. * This callback is called when the error recovery driver tells
  13259. * us that its OK to resume normal operation.
  13260. */
  13261. static void tg3_io_resume(struct pci_dev *pdev)
  13262. {
  13263. struct net_device *netdev = pci_get_drvdata(pdev);
  13264. struct tg3 *tp = netdev_priv(netdev);
  13265. int err;
  13266. rtnl_lock();
  13267. if (!netif_running(netdev))
  13268. goto done;
  13269. tg3_full_lock(tp, 0);
  13270. tg3_flag_set(tp, INIT_COMPLETE);
  13271. err = tg3_restart_hw(tp, 1);
  13272. tg3_full_unlock(tp);
  13273. if (err) {
  13274. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13275. goto done;
  13276. }
  13277. netif_device_attach(netdev);
  13278. tp->timer.expires = jiffies + tp->timer_offset;
  13279. add_timer(&tp->timer);
  13280. tg3_netif_start(tp);
  13281. tg3_phy_start(tp);
  13282. done:
  13283. rtnl_unlock();
  13284. }
  13285. static struct pci_error_handlers tg3_err_handler = {
  13286. .error_detected = tg3_io_error_detected,
  13287. .slot_reset = tg3_io_slot_reset,
  13288. .resume = tg3_io_resume
  13289. };
  13290. static struct pci_driver tg3_driver = {
  13291. .name = DRV_MODULE_NAME,
  13292. .id_table = tg3_pci_tbl,
  13293. .probe = tg3_init_one,
  13294. .remove = __devexit_p(tg3_remove_one),
  13295. .err_handler = &tg3_err_handler,
  13296. .driver.pm = TG3_PM_OPS,
  13297. };
  13298. static int __init tg3_init(void)
  13299. {
  13300. return pci_register_driver(&tg3_driver);
  13301. }
  13302. static void __exit tg3_cleanup(void)
  13303. {
  13304. pci_unregister_driver(&tg3_driver);
  13305. }
  13306. module_init(tg3_init);
  13307. module_exit(tg3_cleanup);