flexcan.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/platform_device.h>
  37. #define DRV_NAME "flexcan"
  38. /* 8 for RX fifo and 2 error handling */
  39. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  40. /* FLEXCAN module configuration register (CANMCR) bits */
  41. #define FLEXCAN_MCR_MDIS BIT(31)
  42. #define FLEXCAN_MCR_FRZ BIT(30)
  43. #define FLEXCAN_MCR_FEN BIT(29)
  44. #define FLEXCAN_MCR_HALT BIT(28)
  45. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  46. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  47. #define FLEXCAN_MCR_SOFTRST BIT(25)
  48. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  49. #define FLEXCAN_MCR_SUPV BIT(23)
  50. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  51. #define FLEXCAN_MCR_WRN_EN BIT(21)
  52. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  53. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  54. #define FLEXCAN_MCR_DOZE BIT(18)
  55. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  56. #define FLEXCAN_MCR_BCC BIT(16)
  57. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  58. #define FLEXCAN_MCR_AEN BIT(12)
  59. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  60. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  61. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  62. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  63. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  64. /* FLEXCAN control register (CANCTRL) bits */
  65. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  66. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  67. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  68. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  69. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  70. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  71. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  72. #define FLEXCAN_CTRL_LPB BIT(12)
  73. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  74. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  75. #define FLEXCAN_CTRL_SMP BIT(7)
  76. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  77. #define FLEXCAN_CTRL_TSYN BIT(5)
  78. #define FLEXCAN_CTRL_LBUF BIT(4)
  79. #define FLEXCAN_CTRL_LOM BIT(3)
  80. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  81. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  82. #define FLEXCAN_CTRL_ERR_STATE \
  83. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  84. FLEXCAN_CTRL_BOFF_MSK)
  85. #define FLEXCAN_CTRL_ERR_ALL \
  86. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  87. /* FLEXCAN error and status register (ESR) bits */
  88. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  89. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  90. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  91. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  92. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  93. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  94. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  95. #define FLEXCAN_ESR_STF_ERR BIT(10)
  96. #define FLEXCAN_ESR_TX_WRN BIT(9)
  97. #define FLEXCAN_ESR_RX_WRN BIT(8)
  98. #define FLEXCAN_ESR_IDLE BIT(7)
  99. #define FLEXCAN_ESR_TXRX BIT(6)
  100. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  101. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  102. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  103. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  105. #define FLEXCAN_ESR_ERR_INT BIT(1)
  106. #define FLEXCAN_ESR_WAK_INT BIT(0)
  107. #define FLEXCAN_ESR_ERR_BUS \
  108. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  109. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  110. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  111. #define FLEXCAN_ESR_ERR_STATE \
  112. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  113. #define FLEXCAN_ESR_ERR_ALL \
  114. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  115. /* FLEXCAN interrupt flag register (IFLAG) bits */
  116. #define FLEXCAN_TX_BUF_ID 8
  117. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  118. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  119. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  120. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  121. #define FLEXCAN_IFLAG_DEFAULT \
  122. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  123. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  124. /* FLEXCAN message buffers */
  125. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  126. #define FLEXCAN_MB_CNT_SRR BIT(22)
  127. #define FLEXCAN_MB_CNT_IDE BIT(21)
  128. #define FLEXCAN_MB_CNT_RTR BIT(20)
  129. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  130. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  131. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  132. /* Structure of the message buffer */
  133. struct flexcan_mb {
  134. u32 can_ctrl;
  135. u32 can_id;
  136. u32 data[2];
  137. };
  138. /* Structure of the hardware registers */
  139. struct flexcan_regs {
  140. u32 mcr; /* 0x00 */
  141. u32 ctrl; /* 0x04 */
  142. u32 timer; /* 0x08 */
  143. u32 _reserved1; /* 0x0c */
  144. u32 rxgmask; /* 0x10 */
  145. u32 rx14mask; /* 0x14 */
  146. u32 rx15mask; /* 0x18 */
  147. u32 ecr; /* 0x1c */
  148. u32 esr; /* 0x20 */
  149. u32 imask2; /* 0x24 */
  150. u32 imask1; /* 0x28 */
  151. u32 iflag2; /* 0x2c */
  152. u32 iflag1; /* 0x30 */
  153. u32 _reserved2[19];
  154. struct flexcan_mb cantxfg[64];
  155. };
  156. struct flexcan_priv {
  157. struct can_priv can;
  158. struct net_device *dev;
  159. struct napi_struct napi;
  160. void __iomem *base;
  161. u32 reg_esr;
  162. u32 reg_ctrl_default;
  163. struct clk *clk;
  164. struct flexcan_platform_data *pdata;
  165. };
  166. static struct can_bittiming_const flexcan_bittiming_const = {
  167. .name = DRV_NAME,
  168. .tseg1_min = 4,
  169. .tseg1_max = 16,
  170. .tseg2_min = 2,
  171. .tseg2_max = 8,
  172. .sjw_max = 4,
  173. .brp_min = 1,
  174. .brp_max = 256,
  175. .brp_inc = 1,
  176. };
  177. /*
  178. * Abstract off the read/write for arm versus ppc.
  179. */
  180. #if defined(__BIG_ENDIAN)
  181. static inline u32 flexcan_read(void __iomem *addr)
  182. {
  183. return in_be32(addr);
  184. }
  185. static inline void flexcan_write(u32 val, void __iomem *addr)
  186. {
  187. out_be32(addr, val);
  188. }
  189. #else
  190. static inline u32 flexcan_read(void __iomem *addr)
  191. {
  192. return readl(addr);
  193. }
  194. static inline void flexcan_write(u32 val, void __iomem *addr)
  195. {
  196. writel(val, addr);
  197. }
  198. #endif
  199. /*
  200. * Swtich transceiver on or off
  201. */
  202. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  203. {
  204. if (priv->pdata && priv->pdata->transceiver_switch)
  205. priv->pdata->transceiver_switch(on);
  206. }
  207. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  208. u32 reg_esr)
  209. {
  210. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  211. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  212. }
  213. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  214. {
  215. struct flexcan_regs __iomem *regs = priv->base;
  216. u32 reg;
  217. reg = flexcan_read(&regs->mcr);
  218. reg &= ~FLEXCAN_MCR_MDIS;
  219. flexcan_write(reg, &regs->mcr);
  220. udelay(10);
  221. }
  222. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  223. {
  224. struct flexcan_regs __iomem *regs = priv->base;
  225. u32 reg;
  226. reg = flexcan_read(&regs->mcr);
  227. reg |= FLEXCAN_MCR_MDIS;
  228. flexcan_write(reg, &regs->mcr);
  229. }
  230. static int flexcan_get_berr_counter(const struct net_device *dev,
  231. struct can_berr_counter *bec)
  232. {
  233. const struct flexcan_priv *priv = netdev_priv(dev);
  234. struct flexcan_regs __iomem *regs = priv->base;
  235. u32 reg = flexcan_read(&regs->ecr);
  236. bec->txerr = (reg >> 0) & 0xff;
  237. bec->rxerr = (reg >> 8) & 0xff;
  238. return 0;
  239. }
  240. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  241. {
  242. const struct flexcan_priv *priv = netdev_priv(dev);
  243. struct net_device_stats *stats = &dev->stats;
  244. struct flexcan_regs __iomem *regs = priv->base;
  245. struct can_frame *cf = (struct can_frame *)skb->data;
  246. u32 can_id;
  247. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  248. if (can_dropped_invalid_skb(dev, skb))
  249. return NETDEV_TX_OK;
  250. netif_stop_queue(dev);
  251. if (cf->can_id & CAN_EFF_FLAG) {
  252. can_id = cf->can_id & CAN_EFF_MASK;
  253. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  254. } else {
  255. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  256. }
  257. if (cf->can_id & CAN_RTR_FLAG)
  258. ctrl |= FLEXCAN_MB_CNT_RTR;
  259. if (cf->can_dlc > 0) {
  260. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  261. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  262. }
  263. if (cf->can_dlc > 3) {
  264. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  265. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  266. }
  267. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  268. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  269. kfree_skb(skb);
  270. /* tx_packets is incremented in flexcan_irq */
  271. stats->tx_bytes += cf->can_dlc;
  272. return NETDEV_TX_OK;
  273. }
  274. static void do_bus_err(struct net_device *dev,
  275. struct can_frame *cf, u32 reg_esr)
  276. {
  277. struct flexcan_priv *priv = netdev_priv(dev);
  278. int rx_errors = 0, tx_errors = 0;
  279. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  280. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  281. dev_dbg(dev->dev.parent, "BIT1_ERR irq\n");
  282. cf->data[2] |= CAN_ERR_PROT_BIT1;
  283. tx_errors = 1;
  284. }
  285. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  286. dev_dbg(dev->dev.parent, "BIT0_ERR irq\n");
  287. cf->data[2] |= CAN_ERR_PROT_BIT0;
  288. tx_errors = 1;
  289. }
  290. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  291. dev_dbg(dev->dev.parent, "ACK_ERR irq\n");
  292. cf->can_id |= CAN_ERR_ACK;
  293. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  294. tx_errors = 1;
  295. }
  296. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  297. dev_dbg(dev->dev.parent, "CRC_ERR irq\n");
  298. cf->data[2] |= CAN_ERR_PROT_BIT;
  299. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  300. rx_errors = 1;
  301. }
  302. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  303. dev_dbg(dev->dev.parent, "FRM_ERR irq\n");
  304. cf->data[2] |= CAN_ERR_PROT_FORM;
  305. rx_errors = 1;
  306. }
  307. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  308. dev_dbg(dev->dev.parent, "STF_ERR irq\n");
  309. cf->data[2] |= CAN_ERR_PROT_STUFF;
  310. rx_errors = 1;
  311. }
  312. priv->can.can_stats.bus_error++;
  313. if (rx_errors)
  314. dev->stats.rx_errors++;
  315. if (tx_errors)
  316. dev->stats.tx_errors++;
  317. }
  318. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  319. {
  320. struct sk_buff *skb;
  321. struct can_frame *cf;
  322. skb = alloc_can_err_skb(dev, &cf);
  323. if (unlikely(!skb))
  324. return 0;
  325. do_bus_err(dev, cf, reg_esr);
  326. netif_receive_skb(skb);
  327. dev->stats.rx_packets++;
  328. dev->stats.rx_bytes += cf->can_dlc;
  329. return 1;
  330. }
  331. static void do_state(struct net_device *dev,
  332. struct can_frame *cf, enum can_state new_state)
  333. {
  334. struct flexcan_priv *priv = netdev_priv(dev);
  335. struct can_berr_counter bec;
  336. flexcan_get_berr_counter(dev, &bec);
  337. switch (priv->can.state) {
  338. case CAN_STATE_ERROR_ACTIVE:
  339. /*
  340. * from: ERROR_ACTIVE
  341. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  342. * => : there was a warning int
  343. */
  344. if (new_state >= CAN_STATE_ERROR_WARNING &&
  345. new_state <= CAN_STATE_BUS_OFF) {
  346. dev_dbg(dev->dev.parent, "Error Warning IRQ\n");
  347. priv->can.can_stats.error_warning++;
  348. cf->can_id |= CAN_ERR_CRTL;
  349. cf->data[1] = (bec.txerr > bec.rxerr) ?
  350. CAN_ERR_CRTL_TX_WARNING :
  351. CAN_ERR_CRTL_RX_WARNING;
  352. }
  353. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  354. /*
  355. * from: ERROR_ACTIVE, ERROR_WARNING
  356. * to : ERROR_PASSIVE, BUS_OFF
  357. * => : error passive int
  358. */
  359. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  360. new_state <= CAN_STATE_BUS_OFF) {
  361. dev_dbg(dev->dev.parent, "Error Passive IRQ\n");
  362. priv->can.can_stats.error_passive++;
  363. cf->can_id |= CAN_ERR_CRTL;
  364. cf->data[1] = (bec.txerr > bec.rxerr) ?
  365. CAN_ERR_CRTL_TX_PASSIVE :
  366. CAN_ERR_CRTL_RX_PASSIVE;
  367. }
  368. break;
  369. case CAN_STATE_BUS_OFF:
  370. dev_err(dev->dev.parent,
  371. "BUG! hardware recovered automatically from BUS_OFF\n");
  372. break;
  373. default:
  374. break;
  375. }
  376. /* process state changes depending on the new state */
  377. switch (new_state) {
  378. case CAN_STATE_ERROR_ACTIVE:
  379. dev_dbg(dev->dev.parent, "Error Active\n");
  380. cf->can_id |= CAN_ERR_PROT;
  381. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  382. break;
  383. case CAN_STATE_BUS_OFF:
  384. cf->can_id |= CAN_ERR_BUSOFF;
  385. can_bus_off(dev);
  386. break;
  387. default:
  388. break;
  389. }
  390. }
  391. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  392. {
  393. struct flexcan_priv *priv = netdev_priv(dev);
  394. struct sk_buff *skb;
  395. struct can_frame *cf;
  396. enum can_state new_state;
  397. int flt;
  398. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  399. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  400. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  401. FLEXCAN_ESR_RX_WRN))))
  402. new_state = CAN_STATE_ERROR_ACTIVE;
  403. else
  404. new_state = CAN_STATE_ERROR_WARNING;
  405. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  406. new_state = CAN_STATE_ERROR_PASSIVE;
  407. else
  408. new_state = CAN_STATE_BUS_OFF;
  409. /* state hasn't changed */
  410. if (likely(new_state == priv->can.state))
  411. return 0;
  412. skb = alloc_can_err_skb(dev, &cf);
  413. if (unlikely(!skb))
  414. return 0;
  415. do_state(dev, cf, new_state);
  416. priv->can.state = new_state;
  417. netif_receive_skb(skb);
  418. dev->stats.rx_packets++;
  419. dev->stats.rx_bytes += cf->can_dlc;
  420. return 1;
  421. }
  422. static void flexcan_read_fifo(const struct net_device *dev,
  423. struct can_frame *cf)
  424. {
  425. const struct flexcan_priv *priv = netdev_priv(dev);
  426. struct flexcan_regs __iomem *regs = priv->base;
  427. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  428. u32 reg_ctrl, reg_id;
  429. reg_ctrl = flexcan_read(&mb->can_ctrl);
  430. reg_id = flexcan_read(&mb->can_id);
  431. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  432. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  433. else
  434. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  435. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  436. cf->can_id |= CAN_RTR_FLAG;
  437. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  438. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  439. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  440. /* mark as read */
  441. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  442. flexcan_read(&regs->timer);
  443. }
  444. static int flexcan_read_frame(struct net_device *dev)
  445. {
  446. struct net_device_stats *stats = &dev->stats;
  447. struct can_frame *cf;
  448. struct sk_buff *skb;
  449. skb = alloc_can_skb(dev, &cf);
  450. if (unlikely(!skb)) {
  451. stats->rx_dropped++;
  452. return 0;
  453. }
  454. flexcan_read_fifo(dev, cf);
  455. netif_receive_skb(skb);
  456. stats->rx_packets++;
  457. stats->rx_bytes += cf->can_dlc;
  458. return 1;
  459. }
  460. static int flexcan_poll(struct napi_struct *napi, int quota)
  461. {
  462. struct net_device *dev = napi->dev;
  463. const struct flexcan_priv *priv = netdev_priv(dev);
  464. struct flexcan_regs __iomem *regs = priv->base;
  465. u32 reg_iflag1, reg_esr;
  466. int work_done = 0;
  467. /*
  468. * The error bits are cleared on read,
  469. * use saved value from irq handler.
  470. */
  471. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  472. /* handle state changes */
  473. work_done += flexcan_poll_state(dev, reg_esr);
  474. /* handle RX-FIFO */
  475. reg_iflag1 = flexcan_read(&regs->iflag1);
  476. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  477. work_done < quota) {
  478. work_done += flexcan_read_frame(dev);
  479. reg_iflag1 = flexcan_read(&regs->iflag1);
  480. }
  481. /* report bus errors */
  482. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  483. work_done += flexcan_poll_bus_err(dev, reg_esr);
  484. if (work_done < quota) {
  485. napi_complete(napi);
  486. /* enable IRQs */
  487. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  488. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  489. }
  490. return work_done;
  491. }
  492. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  493. {
  494. struct net_device *dev = dev_id;
  495. struct net_device_stats *stats = &dev->stats;
  496. struct flexcan_priv *priv = netdev_priv(dev);
  497. struct flexcan_regs __iomem *regs = priv->base;
  498. u32 reg_iflag1, reg_esr;
  499. reg_iflag1 = flexcan_read(&regs->iflag1);
  500. reg_esr = flexcan_read(&regs->esr);
  501. flexcan_write(FLEXCAN_ESR_ERR_INT, &regs->esr); /* ACK err IRQ */
  502. /*
  503. * schedule NAPI in case of:
  504. * - rx IRQ
  505. * - state change IRQ
  506. * - bus error IRQ and bus error reporting is activated
  507. */
  508. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  509. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  510. flexcan_has_and_handle_berr(priv, reg_esr)) {
  511. /*
  512. * The error bits are cleared on read,
  513. * save them for later use.
  514. */
  515. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  516. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  517. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  518. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  519. &regs->ctrl);
  520. napi_schedule(&priv->napi);
  521. }
  522. /* FIFO overflow */
  523. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  524. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  525. dev->stats.rx_over_errors++;
  526. dev->stats.rx_errors++;
  527. }
  528. /* transmission complete interrupt */
  529. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  530. /* tx_bytes is incremented in flexcan_start_xmit */
  531. stats->tx_packets++;
  532. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  533. netif_wake_queue(dev);
  534. }
  535. return IRQ_HANDLED;
  536. }
  537. static void flexcan_set_bittiming(struct net_device *dev)
  538. {
  539. const struct flexcan_priv *priv = netdev_priv(dev);
  540. const struct can_bittiming *bt = &priv->can.bittiming;
  541. struct flexcan_regs __iomem *regs = priv->base;
  542. u32 reg;
  543. reg = flexcan_read(&regs->ctrl);
  544. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  545. FLEXCAN_CTRL_RJW(0x3) |
  546. FLEXCAN_CTRL_PSEG1(0x7) |
  547. FLEXCAN_CTRL_PSEG2(0x7) |
  548. FLEXCAN_CTRL_PROPSEG(0x7) |
  549. FLEXCAN_CTRL_LPB |
  550. FLEXCAN_CTRL_SMP |
  551. FLEXCAN_CTRL_LOM);
  552. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  553. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  554. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  555. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  556. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  557. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  558. reg |= FLEXCAN_CTRL_LPB;
  559. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  560. reg |= FLEXCAN_CTRL_LOM;
  561. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  562. reg |= FLEXCAN_CTRL_SMP;
  563. dev_info(dev->dev.parent, "writing ctrl=0x%08x\n", reg);
  564. flexcan_write(reg, &regs->ctrl);
  565. /* print chip status */
  566. dev_dbg(dev->dev.parent, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  567. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  568. }
  569. /*
  570. * flexcan_chip_start
  571. *
  572. * this functions is entered with clocks enabled
  573. *
  574. */
  575. static int flexcan_chip_start(struct net_device *dev)
  576. {
  577. struct flexcan_priv *priv = netdev_priv(dev);
  578. struct flexcan_regs __iomem *regs = priv->base;
  579. unsigned int i;
  580. int err;
  581. u32 reg_mcr, reg_ctrl;
  582. /* enable module */
  583. flexcan_chip_enable(priv);
  584. /* soft reset */
  585. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  586. udelay(10);
  587. reg_mcr = flexcan_read(&regs->mcr);
  588. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  589. dev_err(dev->dev.parent,
  590. "Failed to softreset can module (mcr=0x%08x)\n",
  591. reg_mcr);
  592. err = -ENODEV;
  593. goto out;
  594. }
  595. flexcan_set_bittiming(dev);
  596. /*
  597. * MCR
  598. *
  599. * enable freeze
  600. * enable fifo
  601. * halt now
  602. * only supervisor access
  603. * enable warning int
  604. * choose format C
  605. *
  606. */
  607. reg_mcr = flexcan_read(&regs->mcr);
  608. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  609. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  610. FLEXCAN_MCR_IDAM_C;
  611. dev_dbg(dev->dev.parent, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  612. flexcan_write(reg_mcr, &regs->mcr);
  613. /*
  614. * CTRL
  615. *
  616. * disable timer sync feature
  617. *
  618. * disable auto busoff recovery
  619. * transmit lowest buffer first
  620. *
  621. * enable tx and rx warning interrupt
  622. * enable bus off interrupt
  623. * (== FLEXCAN_CTRL_ERR_STATE)
  624. *
  625. * _note_: we enable the "error interrupt"
  626. * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
  627. * warning or bus passive interrupts.
  628. */
  629. reg_ctrl = flexcan_read(&regs->ctrl);
  630. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  631. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  632. FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
  633. /* save for later use */
  634. priv->reg_ctrl_default = reg_ctrl;
  635. dev_dbg(dev->dev.parent, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  636. flexcan_write(reg_ctrl, &regs->ctrl);
  637. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  638. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  639. flexcan_write(0, &regs->cantxfg[i].can_id);
  640. flexcan_write(0, &regs->cantxfg[i].data[0]);
  641. flexcan_write(0, &regs->cantxfg[i].data[1]);
  642. /* put MB into rx queue */
  643. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  644. &regs->cantxfg[i].can_ctrl);
  645. }
  646. /* acceptance mask/acceptance code (accept everything) */
  647. flexcan_write(0x0, &regs->rxgmask);
  648. flexcan_write(0x0, &regs->rx14mask);
  649. flexcan_write(0x0, &regs->rx15mask);
  650. flexcan_transceiver_switch(priv, 1);
  651. /* synchronize with the can bus */
  652. reg_mcr = flexcan_read(&regs->mcr);
  653. reg_mcr &= ~FLEXCAN_MCR_HALT;
  654. flexcan_write(reg_mcr, &regs->mcr);
  655. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  656. /* enable FIFO interrupts */
  657. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  658. /* print chip status */
  659. dev_dbg(dev->dev.parent, "%s: reading mcr=0x%08x ctrl=0x%08x\n",
  660. __func__, flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  661. return 0;
  662. out:
  663. flexcan_chip_disable(priv);
  664. return err;
  665. }
  666. /*
  667. * flexcan_chip_stop
  668. *
  669. * this functions is entered with clocks enabled
  670. *
  671. */
  672. static void flexcan_chip_stop(struct net_device *dev)
  673. {
  674. struct flexcan_priv *priv = netdev_priv(dev);
  675. struct flexcan_regs __iomem *regs = priv->base;
  676. u32 reg;
  677. /* Disable all interrupts */
  678. flexcan_write(0, &regs->imask1);
  679. /* Disable + halt module */
  680. reg = flexcan_read(&regs->mcr);
  681. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  682. flexcan_write(reg, &regs->mcr);
  683. flexcan_transceiver_switch(priv, 0);
  684. priv->can.state = CAN_STATE_STOPPED;
  685. return;
  686. }
  687. static int flexcan_open(struct net_device *dev)
  688. {
  689. struct flexcan_priv *priv = netdev_priv(dev);
  690. int err;
  691. clk_enable(priv->clk);
  692. err = open_candev(dev);
  693. if (err)
  694. goto out;
  695. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  696. if (err)
  697. goto out_close;
  698. /* start chip and queuing */
  699. err = flexcan_chip_start(dev);
  700. if (err)
  701. goto out_close;
  702. napi_enable(&priv->napi);
  703. netif_start_queue(dev);
  704. return 0;
  705. out_close:
  706. close_candev(dev);
  707. out:
  708. clk_disable(priv->clk);
  709. return err;
  710. }
  711. static int flexcan_close(struct net_device *dev)
  712. {
  713. struct flexcan_priv *priv = netdev_priv(dev);
  714. netif_stop_queue(dev);
  715. napi_disable(&priv->napi);
  716. flexcan_chip_stop(dev);
  717. free_irq(dev->irq, dev);
  718. clk_disable(priv->clk);
  719. close_candev(dev);
  720. return 0;
  721. }
  722. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  723. {
  724. int err;
  725. switch (mode) {
  726. case CAN_MODE_START:
  727. err = flexcan_chip_start(dev);
  728. if (err)
  729. return err;
  730. netif_wake_queue(dev);
  731. break;
  732. default:
  733. return -EOPNOTSUPP;
  734. }
  735. return 0;
  736. }
  737. static const struct net_device_ops flexcan_netdev_ops = {
  738. .ndo_open = flexcan_open,
  739. .ndo_stop = flexcan_close,
  740. .ndo_start_xmit = flexcan_start_xmit,
  741. };
  742. static int __devinit register_flexcandev(struct net_device *dev)
  743. {
  744. struct flexcan_priv *priv = netdev_priv(dev);
  745. struct flexcan_regs __iomem *regs = priv->base;
  746. u32 reg, err;
  747. clk_enable(priv->clk);
  748. /* select "bus clock", chip must be disabled */
  749. flexcan_chip_disable(priv);
  750. reg = flexcan_read(&regs->ctrl);
  751. reg |= FLEXCAN_CTRL_CLK_SRC;
  752. flexcan_write(reg, &regs->ctrl);
  753. flexcan_chip_enable(priv);
  754. /* set freeze, halt and activate FIFO, restrict register access */
  755. reg = flexcan_read(&regs->mcr);
  756. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  757. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  758. flexcan_write(reg, &regs->mcr);
  759. /*
  760. * Currently we only support newer versions of this core
  761. * featuring a RX FIFO. Older cores found on some Coldfire
  762. * derivates are not yet supported.
  763. */
  764. reg = flexcan_read(&regs->mcr);
  765. if (!(reg & FLEXCAN_MCR_FEN)) {
  766. dev_err(dev->dev.parent,
  767. "Could not enable RX FIFO, unsupported core\n");
  768. err = -ENODEV;
  769. goto out;
  770. }
  771. err = register_candev(dev);
  772. out:
  773. /* disable core and turn off clocks */
  774. flexcan_chip_disable(priv);
  775. clk_disable(priv->clk);
  776. return err;
  777. }
  778. static void __devexit unregister_flexcandev(struct net_device *dev)
  779. {
  780. unregister_candev(dev);
  781. }
  782. static int __devinit flexcan_probe(struct platform_device *pdev)
  783. {
  784. struct net_device *dev;
  785. struct flexcan_priv *priv;
  786. struct resource *mem;
  787. struct clk *clk = NULL;
  788. void __iomem *base;
  789. resource_size_t mem_size;
  790. int err, irq;
  791. u32 clock_freq = 0;
  792. if (pdev->dev.of_node) {
  793. const u32 *clock_freq_p;
  794. clock_freq_p = of_get_property(pdev->dev.of_node,
  795. "clock-frequency", NULL);
  796. if (clock_freq_p)
  797. clock_freq = *clock_freq_p;
  798. }
  799. if (!clock_freq) {
  800. clk = clk_get(&pdev->dev, NULL);
  801. if (IS_ERR(clk)) {
  802. dev_err(&pdev->dev, "no clock defined\n");
  803. err = PTR_ERR(clk);
  804. goto failed_clock;
  805. }
  806. clock_freq = clk_get_rate(clk);
  807. }
  808. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  809. irq = platform_get_irq(pdev, 0);
  810. if (!mem || irq <= 0) {
  811. err = -ENODEV;
  812. goto failed_get;
  813. }
  814. mem_size = resource_size(mem);
  815. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  816. err = -EBUSY;
  817. goto failed_get;
  818. }
  819. base = ioremap(mem->start, mem_size);
  820. if (!base) {
  821. err = -ENOMEM;
  822. goto failed_map;
  823. }
  824. dev = alloc_candev(sizeof(struct flexcan_priv), 0);
  825. if (!dev) {
  826. err = -ENOMEM;
  827. goto failed_alloc;
  828. }
  829. dev->netdev_ops = &flexcan_netdev_ops;
  830. dev->irq = irq;
  831. dev->flags |= IFF_ECHO; /* we support local echo in hardware */
  832. priv = netdev_priv(dev);
  833. priv->can.clock.freq = clock_freq;
  834. priv->can.bittiming_const = &flexcan_bittiming_const;
  835. priv->can.do_set_mode = flexcan_set_mode;
  836. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  837. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  838. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  839. CAN_CTRLMODE_BERR_REPORTING;
  840. priv->base = base;
  841. priv->dev = dev;
  842. priv->clk = clk;
  843. priv->pdata = pdev->dev.platform_data;
  844. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  845. dev_set_drvdata(&pdev->dev, dev);
  846. SET_NETDEV_DEV(dev, &pdev->dev);
  847. err = register_flexcandev(dev);
  848. if (err) {
  849. dev_err(&pdev->dev, "registering netdev failed\n");
  850. goto failed_register;
  851. }
  852. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  853. priv->base, dev->irq);
  854. return 0;
  855. failed_register:
  856. free_candev(dev);
  857. failed_alloc:
  858. iounmap(base);
  859. failed_map:
  860. release_mem_region(mem->start, mem_size);
  861. failed_get:
  862. if (clk)
  863. clk_put(clk);
  864. failed_clock:
  865. return err;
  866. }
  867. static int __devexit flexcan_remove(struct platform_device *pdev)
  868. {
  869. struct net_device *dev = platform_get_drvdata(pdev);
  870. struct flexcan_priv *priv = netdev_priv(dev);
  871. struct resource *mem;
  872. unregister_flexcandev(dev);
  873. platform_set_drvdata(pdev, NULL);
  874. iounmap(priv->base);
  875. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  876. release_mem_region(mem->start, resource_size(mem));
  877. if (priv->clk)
  878. clk_put(priv->clk);
  879. free_candev(dev);
  880. return 0;
  881. }
  882. static struct of_device_id flexcan_of_match[] = {
  883. {
  884. .compatible = "fsl,p1010-flexcan",
  885. },
  886. {},
  887. };
  888. static struct platform_driver flexcan_driver = {
  889. .driver = {
  890. .name = DRV_NAME,
  891. .owner = THIS_MODULE,
  892. .of_match_table = flexcan_of_match,
  893. },
  894. .probe = flexcan_probe,
  895. .remove = __devexit_p(flexcan_remove),
  896. };
  897. static int __init flexcan_init(void)
  898. {
  899. pr_info("%s netdevice driver\n", DRV_NAME);
  900. return platform_driver_register(&flexcan_driver);
  901. }
  902. static void __exit flexcan_exit(void)
  903. {
  904. platform_driver_unregister(&flexcan_driver);
  905. pr_info("%s: driver removed\n", DRV_NAME);
  906. }
  907. module_init(flexcan_init);
  908. module_exit(flexcan_exit);
  909. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  910. "Marc Kleine-Budde <kernel@pengutronix.de>");
  911. MODULE_LICENSE("GPL v2");
  912. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");