pch_phub.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/types.h>
  20. #include <linux/fs.h>
  21. #include <linux/uaccess.h>
  22. #include <linux/string.h>
  23. #include <linux/pci.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/mutex.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/ctype.h>
  29. #include <linux/dmi.h>
  30. #define PHUB_STATUS 0x00 /* Status Register offset */
  31. #define PHUB_CONTROL 0x04 /* Control Register offset */
  32. #define PHUB_TIMEOUT 0x05 /* Time out value for Status Register */
  33. #define PCH_PHUB_ROM_WRITE_ENABLE 0x01 /* Enabling for writing ROM */
  34. #define PCH_PHUB_ROM_WRITE_DISABLE 0x00 /* Disabling for writing ROM */
  35. #define PCH_PHUB_MAC_START_ADDR_EG20T 0x14 /* MAC data area start address
  36. offset */
  37. #define PCH_PHUB_MAC_START_ADDR_ML7223 0x20C /* MAC data area start address
  38. offset */
  39. #define PCH_PHUB_ROM_START_ADDR_EG20T 0x80 /* ROM data area start address offset
  40. (Intel EG20T PCH)*/
  41. #define PCH_PHUB_ROM_START_ADDR_ML7213 0x400 /* ROM data area start address
  42. offset(OKI SEMICONDUCTOR ML7213)
  43. */
  44. #define PCH_PHUB_ROM_START_ADDR_ML7223 0x400 /* ROM data area start address
  45. offset(OKI SEMICONDUCTOR ML7223)
  46. */
  47. /* MAX number of INT_REDUCE_CONTROL registers */
  48. #define MAX_NUM_INT_REDUCE_CONTROL_REG 128
  49. #define PCI_DEVICE_ID_PCH1_PHUB 0x8801
  50. #define PCH_MINOR_NOS 1
  51. #define CLKCFG_CAN_50MHZ 0x12000000
  52. #define CLKCFG_CANCLK_MASK 0xFF000000
  53. #define CLKCFG_UART_MASK 0xFFFFFF
  54. /* CM-iTC */
  55. #define CLKCFG_UART_48MHZ (1 << 16)
  56. #define CLKCFG_BAUDDIV (2 << 20)
  57. #define CLKCFG_PLL2VCO (8 << 9)
  58. #define CLKCFG_UARTCLKSEL (1 << 18)
  59. /* Macros for ML7213 */
  60. #define PCI_VENDOR_ID_ROHM 0x10db
  61. #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A
  62. /* Macros for ML7213 */
  63. #define PCI_VENDOR_ID_ROHM 0x10db
  64. #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A
  65. /* Macros for ML7223 */
  66. #define PCI_DEVICE_ID_ROHM_ML7223_mPHUB 0x8012 /* for Bus-m */
  67. #define PCI_DEVICE_ID_ROHM_ML7223_nPHUB 0x8002 /* for Bus-n */
  68. /* SROM ACCESS Macro */
  69. #define PCH_WORD_ADDR_MASK (~((1 << 2) - 1))
  70. /* Registers address offset */
  71. #define PCH_PHUB_ID_REG 0x0000
  72. #define PCH_PHUB_QUEUE_PRI_VAL_REG 0x0004
  73. #define PCH_PHUB_RC_QUEUE_MAXSIZE_REG 0x0008
  74. #define PCH_PHUB_BRI_QUEUE_MAXSIZE_REG 0x000C
  75. #define PCH_PHUB_COMP_RESP_TIMEOUT_REG 0x0010
  76. #define PCH_PHUB_BUS_SLAVE_CONTROL_REG 0x0014
  77. #define PCH_PHUB_DEADLOCK_AVOID_TYPE_REG 0x0018
  78. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG0 0x0020
  79. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG1 0x0024
  80. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG2 0x0028
  81. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG3 0x002C
  82. #define PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE 0x0040
  83. #define CLKCFG_REG_OFFSET 0x500
  84. #define FUNCSEL_REG_OFFSET 0x508
  85. #define PCH_PHUB_OROM_SIZE 15360
  86. /**
  87. * struct pch_phub_reg - PHUB register structure
  88. * @phub_id_reg: PHUB_ID register val
  89. * @q_pri_val_reg: QUEUE_PRI_VAL register val
  90. * @rc_q_maxsize_reg: RC_QUEUE_MAXSIZE register val
  91. * @bri_q_maxsize_reg: BRI_QUEUE_MAXSIZE register val
  92. * @comp_resp_timeout_reg: COMP_RESP_TIMEOUT register val
  93. * @bus_slave_control_reg: BUS_SLAVE_CONTROL_REG register val
  94. * @deadlock_avoid_type_reg: DEADLOCK_AVOID_TYPE register val
  95. * @intpin_reg_wpermit_reg0: INTPIN_REG_WPERMIT register 0 val
  96. * @intpin_reg_wpermit_reg1: INTPIN_REG_WPERMIT register 1 val
  97. * @intpin_reg_wpermit_reg2: INTPIN_REG_WPERMIT register 2 val
  98. * @intpin_reg_wpermit_reg3: INTPIN_REG_WPERMIT register 3 val
  99. * @int_reduce_control_reg: INT_REDUCE_CONTROL registers val
  100. * @clkcfg_reg: CLK CFG register val
  101. * @funcsel_reg: Function select register value
  102. * @pch_phub_base_address: Register base address
  103. * @pch_phub_extrom_base_address: external rom base address
  104. * @pch_mac_start_address: MAC address area start address
  105. * @pch_opt_rom_start_address: Option ROM start address
  106. * @ioh_type: Save IOH type
  107. */
  108. struct pch_phub_reg {
  109. u32 phub_id_reg;
  110. u32 q_pri_val_reg;
  111. u32 rc_q_maxsize_reg;
  112. u32 bri_q_maxsize_reg;
  113. u32 comp_resp_timeout_reg;
  114. u32 bus_slave_control_reg;
  115. u32 deadlock_avoid_type_reg;
  116. u32 intpin_reg_wpermit_reg0;
  117. u32 intpin_reg_wpermit_reg1;
  118. u32 intpin_reg_wpermit_reg2;
  119. u32 intpin_reg_wpermit_reg3;
  120. u32 int_reduce_control_reg[MAX_NUM_INT_REDUCE_CONTROL_REG];
  121. u32 clkcfg_reg;
  122. u32 funcsel_reg;
  123. void __iomem *pch_phub_base_address;
  124. void __iomem *pch_phub_extrom_base_address;
  125. u32 pch_mac_start_address;
  126. u32 pch_opt_rom_start_address;
  127. int ioh_type;
  128. };
  129. /* SROM SPEC for MAC address assignment offset */
  130. static const int pch_phub_mac_offset[ETH_ALEN] = {0x3, 0x2, 0x1, 0x0, 0xb, 0xa};
  131. static DEFINE_MUTEX(pch_phub_mutex);
  132. /**
  133. * pch_phub_read_modify_write_reg() - Reading modifying and writing register
  134. * @reg_addr_offset: Register offset address value.
  135. * @data: Writing value.
  136. * @mask: Mask value.
  137. */
  138. static void pch_phub_read_modify_write_reg(struct pch_phub_reg *chip,
  139. unsigned int reg_addr_offset,
  140. unsigned int data, unsigned int mask)
  141. {
  142. void __iomem *reg_addr = chip->pch_phub_base_address + reg_addr_offset;
  143. iowrite32(((ioread32(reg_addr) & ~mask)) | data, reg_addr);
  144. }
  145. /* pch_phub_save_reg_conf - saves register configuration */
  146. static void pch_phub_save_reg_conf(struct pci_dev *pdev)
  147. {
  148. unsigned int i;
  149. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  150. void __iomem *p = chip->pch_phub_base_address;
  151. chip->phub_id_reg = ioread32(p + PCH_PHUB_ID_REG);
  152. chip->q_pri_val_reg = ioread32(p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  153. chip->rc_q_maxsize_reg = ioread32(p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  154. chip->bri_q_maxsize_reg = ioread32(p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  155. chip->comp_resp_timeout_reg =
  156. ioread32(p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  157. chip->bus_slave_control_reg =
  158. ioread32(p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  159. chip->deadlock_avoid_type_reg =
  160. ioread32(p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  161. chip->intpin_reg_wpermit_reg0 =
  162. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  163. chip->intpin_reg_wpermit_reg1 =
  164. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  165. chip->intpin_reg_wpermit_reg2 =
  166. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  167. chip->intpin_reg_wpermit_reg3 =
  168. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  169. dev_dbg(&pdev->dev, "%s : "
  170. "chip->phub_id_reg=%x, "
  171. "chip->q_pri_val_reg=%x, "
  172. "chip->rc_q_maxsize_reg=%x, "
  173. "chip->bri_q_maxsize_reg=%x, "
  174. "chip->comp_resp_timeout_reg=%x, "
  175. "chip->bus_slave_control_reg=%x, "
  176. "chip->deadlock_avoid_type_reg=%x, "
  177. "chip->intpin_reg_wpermit_reg0=%x, "
  178. "chip->intpin_reg_wpermit_reg1=%x, "
  179. "chip->intpin_reg_wpermit_reg2=%x, "
  180. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  181. chip->phub_id_reg,
  182. chip->q_pri_val_reg,
  183. chip->rc_q_maxsize_reg,
  184. chip->bri_q_maxsize_reg,
  185. chip->comp_resp_timeout_reg,
  186. chip->bus_slave_control_reg,
  187. chip->deadlock_avoid_type_reg,
  188. chip->intpin_reg_wpermit_reg0,
  189. chip->intpin_reg_wpermit_reg1,
  190. chip->intpin_reg_wpermit_reg2,
  191. chip->intpin_reg_wpermit_reg3);
  192. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  193. chip->int_reduce_control_reg[i] =
  194. ioread32(p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  195. dev_dbg(&pdev->dev, "%s : "
  196. "chip->int_reduce_control_reg[%d]=%x\n",
  197. __func__, i, chip->int_reduce_control_reg[i]);
  198. }
  199. chip->clkcfg_reg = ioread32(p + CLKCFG_REG_OFFSET);
  200. if ((chip->ioh_type == 2) || (chip->ioh_type == 4))
  201. chip->funcsel_reg = ioread32(p + FUNCSEL_REG_OFFSET);
  202. }
  203. /* pch_phub_restore_reg_conf - restore register configuration */
  204. static void pch_phub_restore_reg_conf(struct pci_dev *pdev)
  205. {
  206. unsigned int i;
  207. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  208. void __iomem *p;
  209. p = chip->pch_phub_base_address;
  210. iowrite32(chip->phub_id_reg, p + PCH_PHUB_ID_REG);
  211. iowrite32(chip->q_pri_val_reg, p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  212. iowrite32(chip->rc_q_maxsize_reg, p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  213. iowrite32(chip->bri_q_maxsize_reg, p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  214. iowrite32(chip->comp_resp_timeout_reg,
  215. p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  216. iowrite32(chip->bus_slave_control_reg,
  217. p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  218. iowrite32(chip->deadlock_avoid_type_reg,
  219. p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  220. iowrite32(chip->intpin_reg_wpermit_reg0,
  221. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  222. iowrite32(chip->intpin_reg_wpermit_reg1,
  223. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  224. iowrite32(chip->intpin_reg_wpermit_reg2,
  225. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  226. iowrite32(chip->intpin_reg_wpermit_reg3,
  227. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  228. dev_dbg(&pdev->dev, "%s : "
  229. "chip->phub_id_reg=%x, "
  230. "chip->q_pri_val_reg=%x, "
  231. "chip->rc_q_maxsize_reg=%x, "
  232. "chip->bri_q_maxsize_reg=%x, "
  233. "chip->comp_resp_timeout_reg=%x, "
  234. "chip->bus_slave_control_reg=%x, "
  235. "chip->deadlock_avoid_type_reg=%x, "
  236. "chip->intpin_reg_wpermit_reg0=%x, "
  237. "chip->intpin_reg_wpermit_reg1=%x, "
  238. "chip->intpin_reg_wpermit_reg2=%x, "
  239. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  240. chip->phub_id_reg,
  241. chip->q_pri_val_reg,
  242. chip->rc_q_maxsize_reg,
  243. chip->bri_q_maxsize_reg,
  244. chip->comp_resp_timeout_reg,
  245. chip->bus_slave_control_reg,
  246. chip->deadlock_avoid_type_reg,
  247. chip->intpin_reg_wpermit_reg0,
  248. chip->intpin_reg_wpermit_reg1,
  249. chip->intpin_reg_wpermit_reg2,
  250. chip->intpin_reg_wpermit_reg3);
  251. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  252. iowrite32(chip->int_reduce_control_reg[i],
  253. p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  254. dev_dbg(&pdev->dev, "%s : "
  255. "chip->int_reduce_control_reg[%d]=%x\n",
  256. __func__, i, chip->int_reduce_control_reg[i]);
  257. }
  258. iowrite32(chip->clkcfg_reg, p + CLKCFG_REG_OFFSET);
  259. if ((chip->ioh_type == 2) || (chip->ioh_type == 4))
  260. iowrite32(chip->funcsel_reg, p + FUNCSEL_REG_OFFSET);
  261. }
  262. /**
  263. * pch_phub_read_serial_rom() - Reading Serial ROM
  264. * @offset_address: Serial ROM offset address to read.
  265. * @data: Read buffer for specified Serial ROM value.
  266. */
  267. static void pch_phub_read_serial_rom(struct pch_phub_reg *chip,
  268. unsigned int offset_address, u8 *data)
  269. {
  270. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  271. offset_address;
  272. *data = ioread8(mem_addr);
  273. }
  274. /**
  275. * pch_phub_write_serial_rom() - Writing Serial ROM
  276. * @offset_address: Serial ROM offset address.
  277. * @data: Serial ROM value to write.
  278. */
  279. static int pch_phub_write_serial_rom(struct pch_phub_reg *chip,
  280. unsigned int offset_address, u8 data)
  281. {
  282. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  283. (offset_address & PCH_WORD_ADDR_MASK);
  284. int i;
  285. unsigned int word_data;
  286. unsigned int pos;
  287. unsigned int mask;
  288. pos = (offset_address % 4) * 8;
  289. mask = ~(0xFF << pos);
  290. iowrite32(PCH_PHUB_ROM_WRITE_ENABLE,
  291. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  292. word_data = ioread32(mem_addr);
  293. iowrite32((word_data & mask) | (u32)data << pos, mem_addr);
  294. i = 0;
  295. while (ioread8(chip->pch_phub_extrom_base_address +
  296. PHUB_STATUS) != 0x00) {
  297. msleep(1);
  298. if (i == PHUB_TIMEOUT)
  299. return -ETIMEDOUT;
  300. i++;
  301. }
  302. iowrite32(PCH_PHUB_ROM_WRITE_DISABLE,
  303. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  304. return 0;
  305. }
  306. /**
  307. * pch_phub_read_serial_rom_val() - Read Serial ROM value
  308. * @offset_address: Serial ROM address offset value.
  309. * @data: Serial ROM value to read.
  310. */
  311. static void pch_phub_read_serial_rom_val(struct pch_phub_reg *chip,
  312. unsigned int offset_address, u8 *data)
  313. {
  314. unsigned int mem_addr;
  315. mem_addr = chip->pch_mac_start_address +
  316. pch_phub_mac_offset[offset_address];
  317. pch_phub_read_serial_rom(chip, mem_addr, data);
  318. }
  319. /**
  320. * pch_phub_write_serial_rom_val() - writing Serial ROM value
  321. * @offset_address: Serial ROM address offset value.
  322. * @data: Serial ROM value.
  323. */
  324. static int pch_phub_write_serial_rom_val(struct pch_phub_reg *chip,
  325. unsigned int offset_address, u8 data)
  326. {
  327. int retval;
  328. unsigned int mem_addr;
  329. mem_addr = chip->pch_mac_start_address +
  330. pch_phub_mac_offset[offset_address];
  331. retval = pch_phub_write_serial_rom(chip, mem_addr, data);
  332. return retval;
  333. }
  334. /* pch_phub_gbe_serial_rom_conf - makes Serial ROM header format configuration
  335. * for Gigabit Ethernet MAC address
  336. */
  337. static int pch_phub_gbe_serial_rom_conf(struct pch_phub_reg *chip)
  338. {
  339. int retval;
  340. retval = pch_phub_write_serial_rom(chip, 0x0b, 0xbc);
  341. retval |= pch_phub_write_serial_rom(chip, 0x0a, 0x10);
  342. retval |= pch_phub_write_serial_rom(chip, 0x09, 0x01);
  343. retval |= pch_phub_write_serial_rom(chip, 0x08, 0x02);
  344. retval |= pch_phub_write_serial_rom(chip, 0x0f, 0x00);
  345. retval |= pch_phub_write_serial_rom(chip, 0x0e, 0x00);
  346. retval |= pch_phub_write_serial_rom(chip, 0x0d, 0x00);
  347. retval |= pch_phub_write_serial_rom(chip, 0x0c, 0x80);
  348. retval |= pch_phub_write_serial_rom(chip, 0x13, 0xbc);
  349. retval |= pch_phub_write_serial_rom(chip, 0x12, 0x10);
  350. retval |= pch_phub_write_serial_rom(chip, 0x11, 0x01);
  351. retval |= pch_phub_write_serial_rom(chip, 0x10, 0x18);
  352. retval |= pch_phub_write_serial_rom(chip, 0x1b, 0xbc);
  353. retval |= pch_phub_write_serial_rom(chip, 0x1a, 0x10);
  354. retval |= pch_phub_write_serial_rom(chip, 0x19, 0x01);
  355. retval |= pch_phub_write_serial_rom(chip, 0x18, 0x19);
  356. retval |= pch_phub_write_serial_rom(chip, 0x23, 0xbc);
  357. retval |= pch_phub_write_serial_rom(chip, 0x22, 0x10);
  358. retval |= pch_phub_write_serial_rom(chip, 0x21, 0x01);
  359. retval |= pch_phub_write_serial_rom(chip, 0x20, 0x3a);
  360. retval |= pch_phub_write_serial_rom(chip, 0x27, 0x01);
  361. retval |= pch_phub_write_serial_rom(chip, 0x26, 0x00);
  362. retval |= pch_phub_write_serial_rom(chip, 0x25, 0x00);
  363. retval |= pch_phub_write_serial_rom(chip, 0x24, 0x00);
  364. return retval;
  365. }
  366. /* pch_phub_gbe_serial_rom_conf_mp - makes SerialROM header format configuration
  367. * for Gigabit Ethernet MAC address
  368. */
  369. static int pch_phub_gbe_serial_rom_conf_mp(struct pch_phub_reg *chip)
  370. {
  371. int retval;
  372. u32 offset_addr;
  373. offset_addr = 0x200;
  374. retval = pch_phub_write_serial_rom(chip, 0x03 + offset_addr, 0xbc);
  375. retval |= pch_phub_write_serial_rom(chip, 0x02 + offset_addr, 0x00);
  376. retval |= pch_phub_write_serial_rom(chip, 0x01 + offset_addr, 0x40);
  377. retval |= pch_phub_write_serial_rom(chip, 0x00 + offset_addr, 0x02);
  378. retval |= pch_phub_write_serial_rom(chip, 0x07 + offset_addr, 0x00);
  379. retval |= pch_phub_write_serial_rom(chip, 0x06 + offset_addr, 0x00);
  380. retval |= pch_phub_write_serial_rom(chip, 0x05 + offset_addr, 0x00);
  381. retval |= pch_phub_write_serial_rom(chip, 0x04 + offset_addr, 0x80);
  382. retval |= pch_phub_write_serial_rom(chip, 0x0b + offset_addr, 0xbc);
  383. retval |= pch_phub_write_serial_rom(chip, 0x0a + offset_addr, 0x00);
  384. retval |= pch_phub_write_serial_rom(chip, 0x09 + offset_addr, 0x40);
  385. retval |= pch_phub_write_serial_rom(chip, 0x08 + offset_addr, 0x18);
  386. retval |= pch_phub_write_serial_rom(chip, 0x13 + offset_addr, 0xbc);
  387. retval |= pch_phub_write_serial_rom(chip, 0x12 + offset_addr, 0x00);
  388. retval |= pch_phub_write_serial_rom(chip, 0x11 + offset_addr, 0x40);
  389. retval |= pch_phub_write_serial_rom(chip, 0x10 + offset_addr, 0x19);
  390. retval |= pch_phub_write_serial_rom(chip, 0x1b + offset_addr, 0xbc);
  391. retval |= pch_phub_write_serial_rom(chip, 0x1a + offset_addr, 0x00);
  392. retval |= pch_phub_write_serial_rom(chip, 0x19 + offset_addr, 0x40);
  393. retval |= pch_phub_write_serial_rom(chip, 0x18 + offset_addr, 0x3a);
  394. retval |= pch_phub_write_serial_rom(chip, 0x1f + offset_addr, 0x01);
  395. retval |= pch_phub_write_serial_rom(chip, 0x1e + offset_addr, 0x00);
  396. retval |= pch_phub_write_serial_rom(chip, 0x1d + offset_addr, 0x00);
  397. retval |= pch_phub_write_serial_rom(chip, 0x1c + offset_addr, 0x00);
  398. return retval;
  399. }
  400. /**
  401. * pch_phub_read_gbe_mac_addr() - Read Gigabit Ethernet MAC address
  402. * @offset_address: Gigabit Ethernet MAC address offset value.
  403. * @data: Buffer of the Gigabit Ethernet MAC address value.
  404. */
  405. static void pch_phub_read_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  406. {
  407. int i;
  408. for (i = 0; i < ETH_ALEN; i++)
  409. pch_phub_read_serial_rom_val(chip, i, &data[i]);
  410. }
  411. /**
  412. * pch_phub_write_gbe_mac_addr() - Write MAC address
  413. * @offset_address: Gigabit Ethernet MAC address offset value.
  414. * @data: Gigabit Ethernet MAC address value.
  415. */
  416. static int pch_phub_write_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  417. {
  418. int retval;
  419. int i;
  420. if (chip->ioh_type == 1) /* EG20T */
  421. retval = pch_phub_gbe_serial_rom_conf(chip);
  422. else /* ML7223 */
  423. retval = pch_phub_gbe_serial_rom_conf_mp(chip);
  424. if (retval)
  425. return retval;
  426. for (i = 0; i < ETH_ALEN; i++) {
  427. retval = pch_phub_write_serial_rom_val(chip, i, data[i]);
  428. if (retval)
  429. return retval;
  430. }
  431. return retval;
  432. }
  433. static ssize_t pch_phub_bin_read(struct file *filp, struct kobject *kobj,
  434. struct bin_attribute *attr, char *buf,
  435. loff_t off, size_t count)
  436. {
  437. unsigned int rom_signature;
  438. unsigned char rom_length;
  439. unsigned int tmp;
  440. unsigned int addr_offset;
  441. unsigned int orom_size;
  442. int ret;
  443. int err;
  444. struct pch_phub_reg *chip =
  445. dev_get_drvdata(container_of(kobj, struct device, kobj));
  446. ret = mutex_lock_interruptible(&pch_phub_mutex);
  447. if (ret) {
  448. err = -ERESTARTSYS;
  449. goto return_err_nomutex;
  450. }
  451. /* Get Rom signature */
  452. pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address,
  453. (unsigned char *)&rom_signature);
  454. rom_signature &= 0xff;
  455. pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address + 1,
  456. (unsigned char *)&tmp);
  457. rom_signature |= (tmp & 0xff) << 8;
  458. if (rom_signature == 0xAA55) {
  459. pch_phub_read_serial_rom(chip,
  460. chip->pch_opt_rom_start_address + 2,
  461. &rom_length);
  462. orom_size = rom_length * 512;
  463. if (orom_size < off) {
  464. addr_offset = 0;
  465. goto return_ok;
  466. }
  467. if (orom_size < count) {
  468. addr_offset = 0;
  469. goto return_ok;
  470. }
  471. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  472. pch_phub_read_serial_rom(chip,
  473. chip->pch_opt_rom_start_address + addr_offset + off,
  474. &buf[addr_offset]);
  475. }
  476. } else {
  477. err = -ENODATA;
  478. goto return_err;
  479. }
  480. return_ok:
  481. mutex_unlock(&pch_phub_mutex);
  482. return addr_offset;
  483. return_err:
  484. mutex_unlock(&pch_phub_mutex);
  485. return_err_nomutex:
  486. return err;
  487. }
  488. static ssize_t pch_phub_bin_write(struct file *filp, struct kobject *kobj,
  489. struct bin_attribute *attr,
  490. char *buf, loff_t off, size_t count)
  491. {
  492. int err;
  493. unsigned int addr_offset;
  494. int ret;
  495. struct pch_phub_reg *chip =
  496. dev_get_drvdata(container_of(kobj, struct device, kobj));
  497. ret = mutex_lock_interruptible(&pch_phub_mutex);
  498. if (ret)
  499. return -ERESTARTSYS;
  500. if (off > PCH_PHUB_OROM_SIZE) {
  501. addr_offset = 0;
  502. goto return_ok;
  503. }
  504. if (count > PCH_PHUB_OROM_SIZE) {
  505. addr_offset = 0;
  506. goto return_ok;
  507. }
  508. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  509. if (PCH_PHUB_OROM_SIZE < off + addr_offset)
  510. goto return_ok;
  511. ret = pch_phub_write_serial_rom(chip,
  512. chip->pch_opt_rom_start_address + addr_offset + off,
  513. buf[addr_offset]);
  514. if (ret) {
  515. err = ret;
  516. goto return_err;
  517. }
  518. }
  519. return_ok:
  520. mutex_unlock(&pch_phub_mutex);
  521. return addr_offset;
  522. return_err:
  523. mutex_unlock(&pch_phub_mutex);
  524. return err;
  525. }
  526. static ssize_t show_pch_mac(struct device *dev, struct device_attribute *attr,
  527. char *buf)
  528. {
  529. u8 mac[8];
  530. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  531. pch_phub_read_gbe_mac_addr(chip, mac);
  532. return sprintf(buf, "%pM\n", mac);
  533. }
  534. static ssize_t store_pch_mac(struct device *dev, struct device_attribute *attr,
  535. const char *buf, size_t count)
  536. {
  537. u8 mac[6];
  538. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  539. if (count != 18)
  540. return -EINVAL;
  541. sscanf(buf, "%02x:%02x:%02x:%02x:%02x:%02x",
  542. (u32 *)&mac[0], (u32 *)&mac[1], (u32 *)&mac[2], (u32 *)&mac[3],
  543. (u32 *)&mac[4], (u32 *)&mac[5]);
  544. pch_phub_write_gbe_mac_addr(chip, mac);
  545. return count;
  546. }
  547. static DEVICE_ATTR(pch_mac, S_IRUGO | S_IWUSR, show_pch_mac, store_pch_mac);
  548. static struct bin_attribute pch_bin_attr = {
  549. .attr = {
  550. .name = "pch_firmware",
  551. .mode = S_IRUGO | S_IWUSR,
  552. },
  553. .size = PCH_PHUB_OROM_SIZE + 1,
  554. .read = pch_phub_bin_read,
  555. .write = pch_phub_bin_write,
  556. };
  557. static int __devinit pch_phub_probe(struct pci_dev *pdev,
  558. const struct pci_device_id *id)
  559. {
  560. int retval;
  561. int ret;
  562. ssize_t rom_size;
  563. struct pch_phub_reg *chip;
  564. chip = kzalloc(sizeof(struct pch_phub_reg), GFP_KERNEL);
  565. if (chip == NULL)
  566. return -ENOMEM;
  567. ret = pci_enable_device(pdev);
  568. if (ret) {
  569. dev_err(&pdev->dev,
  570. "%s : pci_enable_device FAILED(ret=%d)", __func__, ret);
  571. goto err_pci_enable_dev;
  572. }
  573. dev_dbg(&pdev->dev, "%s : pci_enable_device returns %d\n", __func__,
  574. ret);
  575. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  576. if (ret) {
  577. dev_err(&pdev->dev,
  578. "%s : pci_request_regions FAILED(ret=%d)", __func__, ret);
  579. goto err_req_regions;
  580. }
  581. dev_dbg(&pdev->dev, "%s : "
  582. "pci_request_regions returns %d\n", __func__, ret);
  583. chip->pch_phub_base_address = pci_iomap(pdev, 1, 0);
  584. if (chip->pch_phub_base_address == 0) {
  585. dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
  586. ret = -ENOMEM;
  587. goto err_pci_iomap;
  588. }
  589. dev_dbg(&pdev->dev, "%s : pci_iomap SUCCESS and value "
  590. "in pch_phub_base_address variable is %p\n", __func__,
  591. chip->pch_phub_base_address);
  592. if (id->driver_data != 3) {
  593. chip->pch_phub_extrom_base_address =\
  594. pci_map_rom(pdev, &rom_size);
  595. if (chip->pch_phub_extrom_base_address == 0) {
  596. dev_err(&pdev->dev, "%s: pci_map_rom FAILED", __func__);
  597. ret = -ENOMEM;
  598. goto err_pci_map;
  599. }
  600. dev_dbg(&pdev->dev, "%s : "
  601. "pci_map_rom SUCCESS and value in "
  602. "pch_phub_extrom_base_address variable is %p\n",
  603. __func__, chip->pch_phub_extrom_base_address);
  604. }
  605. if (id->driver_data == 1) { /* EG20T PCH */
  606. const char *board_name;
  607. retval = sysfs_create_file(&pdev->dev.kobj,
  608. &dev_attr_pch_mac.attr);
  609. if (retval)
  610. goto err_sysfs_create;
  611. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  612. if (retval)
  613. goto exit_bin_attr;
  614. pch_phub_read_modify_write_reg(chip,
  615. (unsigned int)CLKCFG_REG_OFFSET,
  616. CLKCFG_CAN_50MHZ,
  617. CLKCFG_CANCLK_MASK);
  618. /* quirk for CM-iTC board */
  619. board_name = dmi_get_system_info(DMI_BOARD_NAME);
  620. if (board_name && strstr(board_name, "CM-iTC"))
  621. pch_phub_read_modify_write_reg(chip,
  622. (unsigned int)CLKCFG_REG_OFFSET,
  623. CLKCFG_UART_48MHZ | CLKCFG_BAUDDIV |
  624. CLKCFG_PLL2VCO | CLKCFG_UARTCLKSEL,
  625. CLKCFG_UART_MASK);
  626. /* set the prefech value */
  627. iowrite32(0x000affaa, chip->pch_phub_base_address + 0x14);
  628. /* set the interrupt delay value */
  629. iowrite32(0x25, chip->pch_phub_base_address + 0x44);
  630. chip->pch_opt_rom_start_address = PCH_PHUB_ROM_START_ADDR_EG20T;
  631. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_EG20T;
  632. } else if (id->driver_data == 2) { /* ML7213 IOH */
  633. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  634. if (retval)
  635. goto err_sysfs_create;
  636. /* set the prefech value
  637. * Device2(USB OHCI #1/ USB EHCI #1/ USB Device):a
  638. * Device4(SDIO #0,1,2):f
  639. * Device6(SATA 2):f
  640. * Device8(USB OHCI #0/ USB EHCI #0):a
  641. */
  642. iowrite32(0x000affa0, chip->pch_phub_base_address + 0x14);
  643. chip->pch_opt_rom_start_address =\
  644. PCH_PHUB_ROM_START_ADDR_ML7213;
  645. } else if (id->driver_data == 3) { /* ML7223 IOH Bus-m*/
  646. /* set the prefech value
  647. * Device8(GbE)
  648. */
  649. iowrite32(0x000a0000, chip->pch_phub_base_address + 0x14);
  650. /* set the interrupt delay value */
  651. iowrite32(0x25, chip->pch_phub_base_address + 0x140);
  652. chip->pch_opt_rom_start_address =\
  653. PCH_PHUB_ROM_START_ADDR_ML7223;
  654. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223;
  655. } else if (id->driver_data == 4) { /* ML7223 IOH Bus-n*/
  656. retval = sysfs_create_file(&pdev->dev.kobj,
  657. &dev_attr_pch_mac.attr);
  658. if (retval)
  659. goto err_sysfs_create;
  660. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  661. if (retval)
  662. goto exit_bin_attr;
  663. /* set the prefech value
  664. * Device2(USB OHCI #0,1,2,3/ USB EHCI #0):a
  665. * Device4(SDIO #0,1):f
  666. * Device6(SATA 2):f
  667. */
  668. iowrite32(0x0000ffa0, chip->pch_phub_base_address + 0x14);
  669. chip->pch_opt_rom_start_address =\
  670. PCH_PHUB_ROM_START_ADDR_ML7223;
  671. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223;
  672. }
  673. chip->ioh_type = id->driver_data;
  674. pci_set_drvdata(pdev, chip);
  675. return 0;
  676. exit_bin_attr:
  677. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  678. err_sysfs_create:
  679. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  680. err_pci_map:
  681. pci_iounmap(pdev, chip->pch_phub_base_address);
  682. err_pci_iomap:
  683. pci_release_regions(pdev);
  684. err_req_regions:
  685. pci_disable_device(pdev);
  686. err_pci_enable_dev:
  687. kfree(chip);
  688. dev_err(&pdev->dev, "%s returns %d\n", __func__, ret);
  689. return ret;
  690. }
  691. static void __devexit pch_phub_remove(struct pci_dev *pdev)
  692. {
  693. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  694. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  695. sysfs_remove_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  696. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  697. pci_iounmap(pdev, chip->pch_phub_base_address);
  698. pci_release_regions(pdev);
  699. pci_disable_device(pdev);
  700. kfree(chip);
  701. }
  702. #ifdef CONFIG_PM
  703. static int pch_phub_suspend(struct pci_dev *pdev, pm_message_t state)
  704. {
  705. int ret;
  706. pch_phub_save_reg_conf(pdev);
  707. ret = pci_save_state(pdev);
  708. if (ret) {
  709. dev_err(&pdev->dev,
  710. " %s -pci_save_state returns %d\n", __func__, ret);
  711. return ret;
  712. }
  713. pci_enable_wake(pdev, PCI_D3hot, 0);
  714. pci_disable_device(pdev);
  715. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  716. return 0;
  717. }
  718. static int pch_phub_resume(struct pci_dev *pdev)
  719. {
  720. int ret;
  721. pci_set_power_state(pdev, PCI_D0);
  722. pci_restore_state(pdev);
  723. ret = pci_enable_device(pdev);
  724. if (ret) {
  725. dev_err(&pdev->dev,
  726. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  727. return ret;
  728. }
  729. pci_enable_wake(pdev, PCI_D3hot, 0);
  730. pch_phub_restore_reg_conf(pdev);
  731. return 0;
  732. }
  733. #else
  734. #define pch_phub_suspend NULL
  735. #define pch_phub_resume NULL
  736. #endif /* CONFIG_PM */
  737. static struct pci_device_id pch_phub_pcidev_id[] = {
  738. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH1_PHUB), 1, },
  739. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7213_PHUB), 2, },
  740. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_mPHUB), 3, },
  741. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_nPHUB), 4, },
  742. { }
  743. };
  744. MODULE_DEVICE_TABLE(pci, pch_phub_pcidev_id);
  745. static struct pci_driver pch_phub_driver = {
  746. .name = "pch_phub",
  747. .id_table = pch_phub_pcidev_id,
  748. .probe = pch_phub_probe,
  749. .remove = __devexit_p(pch_phub_remove),
  750. .suspend = pch_phub_suspend,
  751. .resume = pch_phub_resume
  752. };
  753. static int __init pch_phub_pci_init(void)
  754. {
  755. return pci_register_driver(&pch_phub_driver);
  756. }
  757. static void __exit pch_phub_pci_exit(void)
  758. {
  759. pci_unregister_driver(&pch_phub_driver);
  760. }
  761. module_init(pch_phub_pci_init);
  762. module_exit(pch_phub_pci_exit);
  763. MODULE_DESCRIPTION("Intel EG20T PCH/OKI SEMICONDUCTOR IOH(ML7213/ML7223) PHUB");
  764. MODULE_LICENSE("GPL");