qib_verbs.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <rdma/ib_mad.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/io.h>
  37. #include <linux/module.h>
  38. #include <linux/utsname.h>
  39. #include <linux/rculist.h>
  40. #include <linux/mm.h>
  41. #include <linux/random.h>
  42. #include "qib.h"
  43. #include "qib_common.h"
  44. static unsigned int ib_qib_qp_table_size = 256;
  45. module_param_named(qp_table_size, ib_qib_qp_table_size, uint, S_IRUGO);
  46. MODULE_PARM_DESC(qp_table_size, "QP table size");
  47. unsigned int ib_qib_lkey_table_size = 16;
  48. module_param_named(lkey_table_size, ib_qib_lkey_table_size, uint,
  49. S_IRUGO);
  50. MODULE_PARM_DESC(lkey_table_size,
  51. "LKEY table size in bits (2^n, 1 <= n <= 23)");
  52. static unsigned int ib_qib_max_pds = 0xFFFF;
  53. module_param_named(max_pds, ib_qib_max_pds, uint, S_IRUGO);
  54. MODULE_PARM_DESC(max_pds,
  55. "Maximum number of protection domains to support");
  56. static unsigned int ib_qib_max_ahs = 0xFFFF;
  57. module_param_named(max_ahs, ib_qib_max_ahs, uint, S_IRUGO);
  58. MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
  59. unsigned int ib_qib_max_cqes = 0x2FFFF;
  60. module_param_named(max_cqes, ib_qib_max_cqes, uint, S_IRUGO);
  61. MODULE_PARM_DESC(max_cqes,
  62. "Maximum number of completion queue entries to support");
  63. unsigned int ib_qib_max_cqs = 0x1FFFF;
  64. module_param_named(max_cqs, ib_qib_max_cqs, uint, S_IRUGO);
  65. MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
  66. unsigned int ib_qib_max_qp_wrs = 0x3FFF;
  67. module_param_named(max_qp_wrs, ib_qib_max_qp_wrs, uint, S_IRUGO);
  68. MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
  69. unsigned int ib_qib_max_qps = 16384;
  70. module_param_named(max_qps, ib_qib_max_qps, uint, S_IRUGO);
  71. MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
  72. unsigned int ib_qib_max_sges = 0x60;
  73. module_param_named(max_sges, ib_qib_max_sges, uint, S_IRUGO);
  74. MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
  75. unsigned int ib_qib_max_mcast_grps = 16384;
  76. module_param_named(max_mcast_grps, ib_qib_max_mcast_grps, uint, S_IRUGO);
  77. MODULE_PARM_DESC(max_mcast_grps,
  78. "Maximum number of multicast groups to support");
  79. unsigned int ib_qib_max_mcast_qp_attached = 16;
  80. module_param_named(max_mcast_qp_attached, ib_qib_max_mcast_qp_attached,
  81. uint, S_IRUGO);
  82. MODULE_PARM_DESC(max_mcast_qp_attached,
  83. "Maximum number of attached QPs to support");
  84. unsigned int ib_qib_max_srqs = 1024;
  85. module_param_named(max_srqs, ib_qib_max_srqs, uint, S_IRUGO);
  86. MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
  87. unsigned int ib_qib_max_srq_sges = 128;
  88. module_param_named(max_srq_sges, ib_qib_max_srq_sges, uint, S_IRUGO);
  89. MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
  90. unsigned int ib_qib_max_srq_wrs = 0x1FFFF;
  91. module_param_named(max_srq_wrs, ib_qib_max_srq_wrs, uint, S_IRUGO);
  92. MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
  93. static unsigned int ib_qib_disable_sma;
  94. module_param_named(disable_sma, ib_qib_disable_sma, uint, S_IWUSR | S_IRUGO);
  95. MODULE_PARM_DESC(disable_sma, "Disable the SMA");
  96. /*
  97. * Note that it is OK to post send work requests in the SQE and ERR
  98. * states; qib_do_send() will process them and generate error
  99. * completions as per IB 1.2 C10-96.
  100. */
  101. const int ib_qib_state_ops[IB_QPS_ERR + 1] = {
  102. [IB_QPS_RESET] = 0,
  103. [IB_QPS_INIT] = QIB_POST_RECV_OK,
  104. [IB_QPS_RTR] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK,
  105. [IB_QPS_RTS] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK |
  106. QIB_POST_SEND_OK | QIB_PROCESS_SEND_OK |
  107. QIB_PROCESS_NEXT_SEND_OK,
  108. [IB_QPS_SQD] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK |
  109. QIB_POST_SEND_OK | QIB_PROCESS_SEND_OK,
  110. [IB_QPS_SQE] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK |
  111. QIB_POST_SEND_OK | QIB_FLUSH_SEND,
  112. [IB_QPS_ERR] = QIB_POST_RECV_OK | QIB_FLUSH_RECV |
  113. QIB_POST_SEND_OK | QIB_FLUSH_SEND,
  114. };
  115. struct qib_ucontext {
  116. struct ib_ucontext ibucontext;
  117. };
  118. static inline struct qib_ucontext *to_iucontext(struct ib_ucontext
  119. *ibucontext)
  120. {
  121. return container_of(ibucontext, struct qib_ucontext, ibucontext);
  122. }
  123. /*
  124. * Translate ib_wr_opcode into ib_wc_opcode.
  125. */
  126. const enum ib_wc_opcode ib_qib_wc_opcode[] = {
  127. [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
  128. [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
  129. [IB_WR_SEND] = IB_WC_SEND,
  130. [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
  131. [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
  132. [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
  133. [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
  134. };
  135. /*
  136. * System image GUID.
  137. */
  138. __be64 ib_qib_sys_image_guid;
  139. /**
  140. * qib_copy_sge - copy data to SGE memory
  141. * @ss: the SGE state
  142. * @data: the data to copy
  143. * @length: the length of the data
  144. */
  145. void qib_copy_sge(struct qib_sge_state *ss, void *data, u32 length, int release)
  146. {
  147. struct qib_sge *sge = &ss->sge;
  148. while (length) {
  149. u32 len = sge->length;
  150. if (len > length)
  151. len = length;
  152. if (len > sge->sge_length)
  153. len = sge->sge_length;
  154. BUG_ON(len == 0);
  155. memcpy(sge->vaddr, data, len);
  156. sge->vaddr += len;
  157. sge->length -= len;
  158. sge->sge_length -= len;
  159. if (sge->sge_length == 0) {
  160. if (release)
  161. atomic_dec(&sge->mr->refcount);
  162. if (--ss->num_sge)
  163. *sge = *ss->sg_list++;
  164. } else if (sge->length == 0 && sge->mr->lkey) {
  165. if (++sge->n >= QIB_SEGSZ) {
  166. if (++sge->m >= sge->mr->mapsz)
  167. break;
  168. sge->n = 0;
  169. }
  170. sge->vaddr =
  171. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  172. sge->length =
  173. sge->mr->map[sge->m]->segs[sge->n].length;
  174. }
  175. data += len;
  176. length -= len;
  177. }
  178. }
  179. /**
  180. * qib_skip_sge - skip over SGE memory - XXX almost dup of prev func
  181. * @ss: the SGE state
  182. * @length: the number of bytes to skip
  183. */
  184. void qib_skip_sge(struct qib_sge_state *ss, u32 length, int release)
  185. {
  186. struct qib_sge *sge = &ss->sge;
  187. while (length) {
  188. u32 len = sge->length;
  189. if (len > length)
  190. len = length;
  191. if (len > sge->sge_length)
  192. len = sge->sge_length;
  193. BUG_ON(len == 0);
  194. sge->vaddr += len;
  195. sge->length -= len;
  196. sge->sge_length -= len;
  197. if (sge->sge_length == 0) {
  198. if (release)
  199. atomic_dec(&sge->mr->refcount);
  200. if (--ss->num_sge)
  201. *sge = *ss->sg_list++;
  202. } else if (sge->length == 0 && sge->mr->lkey) {
  203. if (++sge->n >= QIB_SEGSZ) {
  204. if (++sge->m >= sge->mr->mapsz)
  205. break;
  206. sge->n = 0;
  207. }
  208. sge->vaddr =
  209. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  210. sge->length =
  211. sge->mr->map[sge->m]->segs[sge->n].length;
  212. }
  213. length -= len;
  214. }
  215. }
  216. /*
  217. * Count the number of DMA descriptors needed to send length bytes of data.
  218. * Don't modify the qib_sge_state to get the count.
  219. * Return zero if any of the segments is not aligned.
  220. */
  221. static u32 qib_count_sge(struct qib_sge_state *ss, u32 length)
  222. {
  223. struct qib_sge *sg_list = ss->sg_list;
  224. struct qib_sge sge = ss->sge;
  225. u8 num_sge = ss->num_sge;
  226. u32 ndesc = 1; /* count the header */
  227. while (length) {
  228. u32 len = sge.length;
  229. if (len > length)
  230. len = length;
  231. if (len > sge.sge_length)
  232. len = sge.sge_length;
  233. BUG_ON(len == 0);
  234. if (((long) sge.vaddr & (sizeof(u32) - 1)) ||
  235. (len != length && (len & (sizeof(u32) - 1)))) {
  236. ndesc = 0;
  237. break;
  238. }
  239. ndesc++;
  240. sge.vaddr += len;
  241. sge.length -= len;
  242. sge.sge_length -= len;
  243. if (sge.sge_length == 0) {
  244. if (--num_sge)
  245. sge = *sg_list++;
  246. } else if (sge.length == 0 && sge.mr->lkey) {
  247. if (++sge.n >= QIB_SEGSZ) {
  248. if (++sge.m >= sge.mr->mapsz)
  249. break;
  250. sge.n = 0;
  251. }
  252. sge.vaddr =
  253. sge.mr->map[sge.m]->segs[sge.n].vaddr;
  254. sge.length =
  255. sge.mr->map[sge.m]->segs[sge.n].length;
  256. }
  257. length -= len;
  258. }
  259. return ndesc;
  260. }
  261. /*
  262. * Copy from the SGEs to the data buffer.
  263. */
  264. static void qib_copy_from_sge(void *data, struct qib_sge_state *ss, u32 length)
  265. {
  266. struct qib_sge *sge = &ss->sge;
  267. while (length) {
  268. u32 len = sge->length;
  269. if (len > length)
  270. len = length;
  271. if (len > sge->sge_length)
  272. len = sge->sge_length;
  273. BUG_ON(len == 0);
  274. memcpy(data, sge->vaddr, len);
  275. sge->vaddr += len;
  276. sge->length -= len;
  277. sge->sge_length -= len;
  278. if (sge->sge_length == 0) {
  279. if (--ss->num_sge)
  280. *sge = *ss->sg_list++;
  281. } else if (sge->length == 0 && sge->mr->lkey) {
  282. if (++sge->n >= QIB_SEGSZ) {
  283. if (++sge->m >= sge->mr->mapsz)
  284. break;
  285. sge->n = 0;
  286. }
  287. sge->vaddr =
  288. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  289. sge->length =
  290. sge->mr->map[sge->m]->segs[sge->n].length;
  291. }
  292. data += len;
  293. length -= len;
  294. }
  295. }
  296. /**
  297. * qib_post_one_send - post one RC, UC, or UD send work request
  298. * @qp: the QP to post on
  299. * @wr: the work request to send
  300. */
  301. static int qib_post_one_send(struct qib_qp *qp, struct ib_send_wr *wr)
  302. {
  303. struct qib_swqe *wqe;
  304. u32 next;
  305. int i;
  306. int j;
  307. int acc;
  308. int ret;
  309. unsigned long flags;
  310. struct qib_lkey_table *rkt;
  311. struct qib_pd *pd;
  312. spin_lock_irqsave(&qp->s_lock, flags);
  313. /* Check that state is OK to post send. */
  314. if (unlikely(!(ib_qib_state_ops[qp->state] & QIB_POST_SEND_OK)))
  315. goto bail_inval;
  316. /* IB spec says that num_sge == 0 is OK. */
  317. if (wr->num_sge > qp->s_max_sge)
  318. goto bail_inval;
  319. /*
  320. * Don't allow RDMA reads or atomic operations on UC or
  321. * undefined operations.
  322. * Make sure buffer is large enough to hold the result for atomics.
  323. */
  324. if (wr->opcode == IB_WR_FAST_REG_MR) {
  325. if (qib_fast_reg_mr(qp, wr))
  326. goto bail_inval;
  327. } else if (qp->ibqp.qp_type == IB_QPT_UC) {
  328. if ((unsigned) wr->opcode >= IB_WR_RDMA_READ)
  329. goto bail_inval;
  330. } else if (qp->ibqp.qp_type != IB_QPT_RC) {
  331. /* Check IB_QPT_SMI, IB_QPT_GSI, IB_QPT_UD opcode */
  332. if (wr->opcode != IB_WR_SEND &&
  333. wr->opcode != IB_WR_SEND_WITH_IMM)
  334. goto bail_inval;
  335. /* Check UD destination address PD */
  336. if (qp->ibqp.pd != wr->wr.ud.ah->pd)
  337. goto bail_inval;
  338. } else if ((unsigned) wr->opcode > IB_WR_ATOMIC_FETCH_AND_ADD)
  339. goto bail_inval;
  340. else if (wr->opcode >= IB_WR_ATOMIC_CMP_AND_SWP &&
  341. (wr->num_sge == 0 ||
  342. wr->sg_list[0].length < sizeof(u64) ||
  343. wr->sg_list[0].addr & (sizeof(u64) - 1)))
  344. goto bail_inval;
  345. else if (wr->opcode >= IB_WR_RDMA_READ && !qp->s_max_rd_atomic)
  346. goto bail_inval;
  347. next = qp->s_head + 1;
  348. if (next >= qp->s_size)
  349. next = 0;
  350. if (next == qp->s_last) {
  351. ret = -ENOMEM;
  352. goto bail;
  353. }
  354. rkt = &to_idev(qp->ibqp.device)->lk_table;
  355. pd = to_ipd(qp->ibqp.pd);
  356. wqe = get_swqe_ptr(qp, qp->s_head);
  357. wqe->wr = *wr;
  358. wqe->length = 0;
  359. j = 0;
  360. if (wr->num_sge) {
  361. acc = wr->opcode >= IB_WR_RDMA_READ ?
  362. IB_ACCESS_LOCAL_WRITE : 0;
  363. for (i = 0; i < wr->num_sge; i++) {
  364. u32 length = wr->sg_list[i].length;
  365. int ok;
  366. if (length == 0)
  367. continue;
  368. ok = qib_lkey_ok(rkt, pd, &wqe->sg_list[j],
  369. &wr->sg_list[i], acc);
  370. if (!ok)
  371. goto bail_inval_free;
  372. wqe->length += length;
  373. j++;
  374. }
  375. wqe->wr.num_sge = j;
  376. }
  377. if (qp->ibqp.qp_type == IB_QPT_UC ||
  378. qp->ibqp.qp_type == IB_QPT_RC) {
  379. if (wqe->length > 0x80000000U)
  380. goto bail_inval_free;
  381. } else if (wqe->length > (dd_from_ibdev(qp->ibqp.device)->pport +
  382. qp->port_num - 1)->ibmtu)
  383. goto bail_inval_free;
  384. else
  385. atomic_inc(&to_iah(wr->wr.ud.ah)->refcount);
  386. wqe->ssn = qp->s_ssn++;
  387. qp->s_head = next;
  388. ret = 0;
  389. goto bail;
  390. bail_inval_free:
  391. while (j) {
  392. struct qib_sge *sge = &wqe->sg_list[--j];
  393. atomic_dec(&sge->mr->refcount);
  394. }
  395. bail_inval:
  396. ret = -EINVAL;
  397. bail:
  398. spin_unlock_irqrestore(&qp->s_lock, flags);
  399. return ret;
  400. }
  401. /**
  402. * qib_post_send - post a send on a QP
  403. * @ibqp: the QP to post the send on
  404. * @wr: the list of work requests to post
  405. * @bad_wr: the first bad WR is put here
  406. *
  407. * This may be called from interrupt context.
  408. */
  409. static int qib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  410. struct ib_send_wr **bad_wr)
  411. {
  412. struct qib_qp *qp = to_iqp(ibqp);
  413. int err = 0;
  414. for (; wr; wr = wr->next) {
  415. err = qib_post_one_send(qp, wr);
  416. if (err) {
  417. *bad_wr = wr;
  418. goto bail;
  419. }
  420. }
  421. /* Try to do the send work in the caller's context. */
  422. qib_do_send(&qp->s_work);
  423. bail:
  424. return err;
  425. }
  426. /**
  427. * qib_post_receive - post a receive on a QP
  428. * @ibqp: the QP to post the receive on
  429. * @wr: the WR to post
  430. * @bad_wr: the first bad WR is put here
  431. *
  432. * This may be called from interrupt context.
  433. */
  434. static int qib_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  435. struct ib_recv_wr **bad_wr)
  436. {
  437. struct qib_qp *qp = to_iqp(ibqp);
  438. struct qib_rwq *wq = qp->r_rq.wq;
  439. unsigned long flags;
  440. int ret;
  441. /* Check that state is OK to post receive. */
  442. if (!(ib_qib_state_ops[qp->state] & QIB_POST_RECV_OK) || !wq) {
  443. *bad_wr = wr;
  444. ret = -EINVAL;
  445. goto bail;
  446. }
  447. for (; wr; wr = wr->next) {
  448. struct qib_rwqe *wqe;
  449. u32 next;
  450. int i;
  451. if ((unsigned) wr->num_sge > qp->r_rq.max_sge) {
  452. *bad_wr = wr;
  453. ret = -EINVAL;
  454. goto bail;
  455. }
  456. spin_lock_irqsave(&qp->r_rq.lock, flags);
  457. next = wq->head + 1;
  458. if (next >= qp->r_rq.size)
  459. next = 0;
  460. if (next == wq->tail) {
  461. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  462. *bad_wr = wr;
  463. ret = -ENOMEM;
  464. goto bail;
  465. }
  466. wqe = get_rwqe_ptr(&qp->r_rq, wq->head);
  467. wqe->wr_id = wr->wr_id;
  468. wqe->num_sge = wr->num_sge;
  469. for (i = 0; i < wr->num_sge; i++)
  470. wqe->sg_list[i] = wr->sg_list[i];
  471. /* Make sure queue entry is written before the head index. */
  472. smp_wmb();
  473. wq->head = next;
  474. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  475. }
  476. ret = 0;
  477. bail:
  478. return ret;
  479. }
  480. /**
  481. * qib_qp_rcv - processing an incoming packet on a QP
  482. * @rcd: the context pointer
  483. * @hdr: the packet header
  484. * @has_grh: true if the packet has a GRH
  485. * @data: the packet data
  486. * @tlen: the packet length
  487. * @qp: the QP the packet came on
  488. *
  489. * This is called from qib_ib_rcv() to process an incoming packet
  490. * for the given QP.
  491. * Called at interrupt level.
  492. */
  493. static void qib_qp_rcv(struct qib_ctxtdata *rcd, struct qib_ib_header *hdr,
  494. int has_grh, void *data, u32 tlen, struct qib_qp *qp)
  495. {
  496. struct qib_ibport *ibp = &rcd->ppd->ibport_data;
  497. spin_lock(&qp->r_lock);
  498. /* Check for valid receive state. */
  499. if (!(ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK)) {
  500. ibp->n_pkt_drops++;
  501. goto unlock;
  502. }
  503. switch (qp->ibqp.qp_type) {
  504. case IB_QPT_SMI:
  505. case IB_QPT_GSI:
  506. if (ib_qib_disable_sma)
  507. break;
  508. /* FALLTHROUGH */
  509. case IB_QPT_UD:
  510. qib_ud_rcv(ibp, hdr, has_grh, data, tlen, qp);
  511. break;
  512. case IB_QPT_RC:
  513. qib_rc_rcv(rcd, hdr, has_grh, data, tlen, qp);
  514. break;
  515. case IB_QPT_UC:
  516. qib_uc_rcv(ibp, hdr, has_grh, data, tlen, qp);
  517. break;
  518. default:
  519. break;
  520. }
  521. unlock:
  522. spin_unlock(&qp->r_lock);
  523. }
  524. /**
  525. * qib_ib_rcv - process an incoming packet
  526. * @rcd: the context pointer
  527. * @rhdr: the header of the packet
  528. * @data: the packet payload
  529. * @tlen: the packet length
  530. *
  531. * This is called from qib_kreceive() to process an incoming packet at
  532. * interrupt level. Tlen is the length of the header + data + CRC in bytes.
  533. */
  534. void qib_ib_rcv(struct qib_ctxtdata *rcd, void *rhdr, void *data, u32 tlen)
  535. {
  536. struct qib_pportdata *ppd = rcd->ppd;
  537. struct qib_ibport *ibp = &ppd->ibport_data;
  538. struct qib_ib_header *hdr = rhdr;
  539. struct qib_other_headers *ohdr;
  540. struct qib_qp *qp;
  541. u32 qp_num;
  542. int lnh;
  543. u8 opcode;
  544. u16 lid;
  545. /* 24 == LRH+BTH+CRC */
  546. if (unlikely(tlen < 24))
  547. goto drop;
  548. /* Check for a valid destination LID (see ch. 7.11.1). */
  549. lid = be16_to_cpu(hdr->lrh[1]);
  550. if (lid < QIB_MULTICAST_LID_BASE) {
  551. lid &= ~((1 << ppd->lmc) - 1);
  552. if (unlikely(lid != ppd->lid))
  553. goto drop;
  554. }
  555. /* Check for GRH */
  556. lnh = be16_to_cpu(hdr->lrh[0]) & 3;
  557. if (lnh == QIB_LRH_BTH)
  558. ohdr = &hdr->u.oth;
  559. else if (lnh == QIB_LRH_GRH) {
  560. u32 vtf;
  561. ohdr = &hdr->u.l.oth;
  562. if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
  563. goto drop;
  564. vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
  565. if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
  566. goto drop;
  567. } else
  568. goto drop;
  569. opcode = be32_to_cpu(ohdr->bth[0]) >> 24;
  570. ibp->opstats[opcode & 0x7f].n_bytes += tlen;
  571. ibp->opstats[opcode & 0x7f].n_packets++;
  572. /* Get the destination QP number. */
  573. qp_num = be32_to_cpu(ohdr->bth[1]) & QIB_QPN_MASK;
  574. if (qp_num == QIB_MULTICAST_QPN) {
  575. struct qib_mcast *mcast;
  576. struct qib_mcast_qp *p;
  577. if (lnh != QIB_LRH_GRH)
  578. goto drop;
  579. mcast = qib_mcast_find(ibp, &hdr->u.l.grh.dgid);
  580. if (mcast == NULL)
  581. goto drop;
  582. ibp->n_multicast_rcv++;
  583. list_for_each_entry_rcu(p, &mcast->qp_list, list)
  584. qib_qp_rcv(rcd, hdr, 1, data, tlen, p->qp);
  585. /*
  586. * Notify qib_multicast_detach() if it is waiting for us
  587. * to finish.
  588. */
  589. if (atomic_dec_return(&mcast->refcount) <= 1)
  590. wake_up(&mcast->wait);
  591. } else {
  592. if (rcd->lookaside_qp) {
  593. if (rcd->lookaside_qpn != qp_num) {
  594. if (atomic_dec_and_test(
  595. &rcd->lookaside_qp->refcount))
  596. wake_up(
  597. &rcd->lookaside_qp->wait);
  598. rcd->lookaside_qp = NULL;
  599. }
  600. }
  601. if (!rcd->lookaside_qp) {
  602. qp = qib_lookup_qpn(ibp, qp_num);
  603. if (!qp)
  604. goto drop;
  605. rcd->lookaside_qp = qp;
  606. rcd->lookaside_qpn = qp_num;
  607. } else
  608. qp = rcd->lookaside_qp;
  609. ibp->n_unicast_rcv++;
  610. qib_qp_rcv(rcd, hdr, lnh == QIB_LRH_GRH, data, tlen, qp);
  611. }
  612. return;
  613. drop:
  614. ibp->n_pkt_drops++;
  615. }
  616. /*
  617. * This is called from a timer to check for QPs
  618. * which need kernel memory in order to send a packet.
  619. */
  620. static void mem_timer(unsigned long data)
  621. {
  622. struct qib_ibdev *dev = (struct qib_ibdev *) data;
  623. struct list_head *list = &dev->memwait;
  624. struct qib_qp *qp = NULL;
  625. unsigned long flags;
  626. spin_lock_irqsave(&dev->pending_lock, flags);
  627. if (!list_empty(list)) {
  628. qp = list_entry(list->next, struct qib_qp, iowait);
  629. list_del_init(&qp->iowait);
  630. atomic_inc(&qp->refcount);
  631. if (!list_empty(list))
  632. mod_timer(&dev->mem_timer, jiffies + 1);
  633. }
  634. spin_unlock_irqrestore(&dev->pending_lock, flags);
  635. if (qp) {
  636. spin_lock_irqsave(&qp->s_lock, flags);
  637. if (qp->s_flags & QIB_S_WAIT_KMEM) {
  638. qp->s_flags &= ~QIB_S_WAIT_KMEM;
  639. qib_schedule_send(qp);
  640. }
  641. spin_unlock_irqrestore(&qp->s_lock, flags);
  642. if (atomic_dec_and_test(&qp->refcount))
  643. wake_up(&qp->wait);
  644. }
  645. }
  646. static void update_sge(struct qib_sge_state *ss, u32 length)
  647. {
  648. struct qib_sge *sge = &ss->sge;
  649. sge->vaddr += length;
  650. sge->length -= length;
  651. sge->sge_length -= length;
  652. if (sge->sge_length == 0) {
  653. if (--ss->num_sge)
  654. *sge = *ss->sg_list++;
  655. } else if (sge->length == 0 && sge->mr->lkey) {
  656. if (++sge->n >= QIB_SEGSZ) {
  657. if (++sge->m >= sge->mr->mapsz)
  658. return;
  659. sge->n = 0;
  660. }
  661. sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
  662. sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
  663. }
  664. }
  665. #ifdef __LITTLE_ENDIAN
  666. static inline u32 get_upper_bits(u32 data, u32 shift)
  667. {
  668. return data >> shift;
  669. }
  670. static inline u32 set_upper_bits(u32 data, u32 shift)
  671. {
  672. return data << shift;
  673. }
  674. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  675. {
  676. data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
  677. data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  678. return data;
  679. }
  680. #else
  681. static inline u32 get_upper_bits(u32 data, u32 shift)
  682. {
  683. return data << shift;
  684. }
  685. static inline u32 set_upper_bits(u32 data, u32 shift)
  686. {
  687. return data >> shift;
  688. }
  689. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  690. {
  691. data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
  692. data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  693. return data;
  694. }
  695. #endif
  696. static void copy_io(u32 __iomem *piobuf, struct qib_sge_state *ss,
  697. u32 length, unsigned flush_wc)
  698. {
  699. u32 extra = 0;
  700. u32 data = 0;
  701. u32 last;
  702. while (1) {
  703. u32 len = ss->sge.length;
  704. u32 off;
  705. if (len > length)
  706. len = length;
  707. if (len > ss->sge.sge_length)
  708. len = ss->sge.sge_length;
  709. BUG_ON(len == 0);
  710. /* If the source address is not aligned, try to align it. */
  711. off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
  712. if (off) {
  713. u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
  714. ~(sizeof(u32) - 1));
  715. u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
  716. u32 y;
  717. y = sizeof(u32) - off;
  718. if (len > y)
  719. len = y;
  720. if (len + extra >= sizeof(u32)) {
  721. data |= set_upper_bits(v, extra *
  722. BITS_PER_BYTE);
  723. len = sizeof(u32) - extra;
  724. if (len == length) {
  725. last = data;
  726. break;
  727. }
  728. __raw_writel(data, piobuf);
  729. piobuf++;
  730. extra = 0;
  731. data = 0;
  732. } else {
  733. /* Clear unused upper bytes */
  734. data |= clear_upper_bytes(v, len, extra);
  735. if (len == length) {
  736. last = data;
  737. break;
  738. }
  739. extra += len;
  740. }
  741. } else if (extra) {
  742. /* Source address is aligned. */
  743. u32 *addr = (u32 *) ss->sge.vaddr;
  744. int shift = extra * BITS_PER_BYTE;
  745. int ushift = 32 - shift;
  746. u32 l = len;
  747. while (l >= sizeof(u32)) {
  748. u32 v = *addr;
  749. data |= set_upper_bits(v, shift);
  750. __raw_writel(data, piobuf);
  751. data = get_upper_bits(v, ushift);
  752. piobuf++;
  753. addr++;
  754. l -= sizeof(u32);
  755. }
  756. /*
  757. * We still have 'extra' number of bytes leftover.
  758. */
  759. if (l) {
  760. u32 v = *addr;
  761. if (l + extra >= sizeof(u32)) {
  762. data |= set_upper_bits(v, shift);
  763. len -= l + extra - sizeof(u32);
  764. if (len == length) {
  765. last = data;
  766. break;
  767. }
  768. __raw_writel(data, piobuf);
  769. piobuf++;
  770. extra = 0;
  771. data = 0;
  772. } else {
  773. /* Clear unused upper bytes */
  774. data |= clear_upper_bytes(v, l, extra);
  775. if (len == length) {
  776. last = data;
  777. break;
  778. }
  779. extra += l;
  780. }
  781. } else if (len == length) {
  782. last = data;
  783. break;
  784. }
  785. } else if (len == length) {
  786. u32 w;
  787. /*
  788. * Need to round up for the last dword in the
  789. * packet.
  790. */
  791. w = (len + 3) >> 2;
  792. qib_pio_copy(piobuf, ss->sge.vaddr, w - 1);
  793. piobuf += w - 1;
  794. last = ((u32 *) ss->sge.vaddr)[w - 1];
  795. break;
  796. } else {
  797. u32 w = len >> 2;
  798. qib_pio_copy(piobuf, ss->sge.vaddr, w);
  799. piobuf += w;
  800. extra = len & (sizeof(u32) - 1);
  801. if (extra) {
  802. u32 v = ((u32 *) ss->sge.vaddr)[w];
  803. /* Clear unused upper bytes */
  804. data = clear_upper_bytes(v, extra, 0);
  805. }
  806. }
  807. update_sge(ss, len);
  808. length -= len;
  809. }
  810. /* Update address before sending packet. */
  811. update_sge(ss, length);
  812. if (flush_wc) {
  813. /* must flush early everything before trigger word */
  814. qib_flush_wc();
  815. __raw_writel(last, piobuf);
  816. /* be sure trigger word is written */
  817. qib_flush_wc();
  818. } else
  819. __raw_writel(last, piobuf);
  820. }
  821. static struct qib_verbs_txreq *get_txreq(struct qib_ibdev *dev,
  822. struct qib_qp *qp, int *retp)
  823. {
  824. struct qib_verbs_txreq *tx;
  825. unsigned long flags;
  826. spin_lock_irqsave(&qp->s_lock, flags);
  827. spin_lock(&dev->pending_lock);
  828. if (!list_empty(&dev->txreq_free)) {
  829. struct list_head *l = dev->txreq_free.next;
  830. list_del(l);
  831. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  832. *retp = 0;
  833. } else {
  834. if (ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK &&
  835. list_empty(&qp->iowait)) {
  836. dev->n_txwait++;
  837. qp->s_flags |= QIB_S_WAIT_TX;
  838. list_add_tail(&qp->iowait, &dev->txwait);
  839. }
  840. tx = NULL;
  841. qp->s_flags &= ~QIB_S_BUSY;
  842. *retp = -EBUSY;
  843. }
  844. spin_unlock(&dev->pending_lock);
  845. spin_unlock_irqrestore(&qp->s_lock, flags);
  846. return tx;
  847. }
  848. void qib_put_txreq(struct qib_verbs_txreq *tx)
  849. {
  850. struct qib_ibdev *dev;
  851. struct qib_qp *qp;
  852. unsigned long flags;
  853. qp = tx->qp;
  854. dev = to_idev(qp->ibqp.device);
  855. if (atomic_dec_and_test(&qp->refcount))
  856. wake_up(&qp->wait);
  857. if (tx->mr) {
  858. atomic_dec(&tx->mr->refcount);
  859. tx->mr = NULL;
  860. }
  861. if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF) {
  862. tx->txreq.flags &= ~QIB_SDMA_TXREQ_F_FREEBUF;
  863. dma_unmap_single(&dd_from_dev(dev)->pcidev->dev,
  864. tx->txreq.addr, tx->hdr_dwords << 2,
  865. DMA_TO_DEVICE);
  866. kfree(tx->align_buf);
  867. }
  868. spin_lock_irqsave(&dev->pending_lock, flags);
  869. /* Put struct back on free list */
  870. list_add(&tx->txreq.list, &dev->txreq_free);
  871. if (!list_empty(&dev->txwait)) {
  872. /* Wake up first QP wanting a free struct */
  873. qp = list_entry(dev->txwait.next, struct qib_qp, iowait);
  874. list_del_init(&qp->iowait);
  875. atomic_inc(&qp->refcount);
  876. spin_unlock_irqrestore(&dev->pending_lock, flags);
  877. spin_lock_irqsave(&qp->s_lock, flags);
  878. if (qp->s_flags & QIB_S_WAIT_TX) {
  879. qp->s_flags &= ~QIB_S_WAIT_TX;
  880. qib_schedule_send(qp);
  881. }
  882. spin_unlock_irqrestore(&qp->s_lock, flags);
  883. if (atomic_dec_and_test(&qp->refcount))
  884. wake_up(&qp->wait);
  885. } else
  886. spin_unlock_irqrestore(&dev->pending_lock, flags);
  887. }
  888. /*
  889. * This is called when there are send DMA descriptors that might be
  890. * available.
  891. *
  892. * This is called with ppd->sdma_lock held.
  893. */
  894. void qib_verbs_sdma_desc_avail(struct qib_pportdata *ppd, unsigned avail)
  895. {
  896. struct qib_qp *qp, *nqp;
  897. struct qib_qp *qps[20];
  898. struct qib_ibdev *dev;
  899. unsigned i, n;
  900. n = 0;
  901. dev = &ppd->dd->verbs_dev;
  902. spin_lock(&dev->pending_lock);
  903. /* Search wait list for first QP wanting DMA descriptors. */
  904. list_for_each_entry_safe(qp, nqp, &dev->dmawait, iowait) {
  905. if (qp->port_num != ppd->port)
  906. continue;
  907. if (n == ARRAY_SIZE(qps))
  908. break;
  909. if (qp->s_tx->txreq.sg_count > avail)
  910. break;
  911. avail -= qp->s_tx->txreq.sg_count;
  912. list_del_init(&qp->iowait);
  913. atomic_inc(&qp->refcount);
  914. qps[n++] = qp;
  915. }
  916. spin_unlock(&dev->pending_lock);
  917. for (i = 0; i < n; i++) {
  918. qp = qps[i];
  919. spin_lock(&qp->s_lock);
  920. if (qp->s_flags & QIB_S_WAIT_DMA_DESC) {
  921. qp->s_flags &= ~QIB_S_WAIT_DMA_DESC;
  922. qib_schedule_send(qp);
  923. }
  924. spin_unlock(&qp->s_lock);
  925. if (atomic_dec_and_test(&qp->refcount))
  926. wake_up(&qp->wait);
  927. }
  928. }
  929. /*
  930. * This is called with ppd->sdma_lock held.
  931. */
  932. static void sdma_complete(struct qib_sdma_txreq *cookie, int status)
  933. {
  934. struct qib_verbs_txreq *tx =
  935. container_of(cookie, struct qib_verbs_txreq, txreq);
  936. struct qib_qp *qp = tx->qp;
  937. spin_lock(&qp->s_lock);
  938. if (tx->wqe)
  939. qib_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
  940. else if (qp->ibqp.qp_type == IB_QPT_RC) {
  941. struct qib_ib_header *hdr;
  942. if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF)
  943. hdr = &tx->align_buf->hdr;
  944. else {
  945. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  946. hdr = &dev->pio_hdrs[tx->hdr_inx].hdr;
  947. }
  948. qib_rc_send_complete(qp, hdr);
  949. }
  950. if (atomic_dec_and_test(&qp->s_dma_busy)) {
  951. if (qp->state == IB_QPS_RESET)
  952. wake_up(&qp->wait_dma);
  953. else if (qp->s_flags & QIB_S_WAIT_DMA) {
  954. qp->s_flags &= ~QIB_S_WAIT_DMA;
  955. qib_schedule_send(qp);
  956. }
  957. }
  958. spin_unlock(&qp->s_lock);
  959. qib_put_txreq(tx);
  960. }
  961. static int wait_kmem(struct qib_ibdev *dev, struct qib_qp *qp)
  962. {
  963. unsigned long flags;
  964. int ret = 0;
  965. spin_lock_irqsave(&qp->s_lock, flags);
  966. if (ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK) {
  967. spin_lock(&dev->pending_lock);
  968. if (list_empty(&qp->iowait)) {
  969. if (list_empty(&dev->memwait))
  970. mod_timer(&dev->mem_timer, jiffies + 1);
  971. qp->s_flags |= QIB_S_WAIT_KMEM;
  972. list_add_tail(&qp->iowait, &dev->memwait);
  973. }
  974. spin_unlock(&dev->pending_lock);
  975. qp->s_flags &= ~QIB_S_BUSY;
  976. ret = -EBUSY;
  977. }
  978. spin_unlock_irqrestore(&qp->s_lock, flags);
  979. return ret;
  980. }
  981. static int qib_verbs_send_dma(struct qib_qp *qp, struct qib_ib_header *hdr,
  982. u32 hdrwords, struct qib_sge_state *ss, u32 len,
  983. u32 plen, u32 dwords)
  984. {
  985. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  986. struct qib_devdata *dd = dd_from_dev(dev);
  987. struct qib_ibport *ibp = to_iport(qp->ibqp.device, qp->port_num);
  988. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  989. struct qib_verbs_txreq *tx;
  990. struct qib_pio_header *phdr;
  991. u32 control;
  992. u32 ndesc;
  993. int ret;
  994. tx = qp->s_tx;
  995. if (tx) {
  996. qp->s_tx = NULL;
  997. /* resend previously constructed packet */
  998. ret = qib_sdma_verbs_send(ppd, tx->ss, tx->dwords, tx);
  999. goto bail;
  1000. }
  1001. tx = get_txreq(dev, qp, &ret);
  1002. if (!tx)
  1003. goto bail;
  1004. control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
  1005. be16_to_cpu(hdr->lrh[0]) >> 12);
  1006. tx->qp = qp;
  1007. atomic_inc(&qp->refcount);
  1008. tx->wqe = qp->s_wqe;
  1009. tx->mr = qp->s_rdma_mr;
  1010. if (qp->s_rdma_mr)
  1011. qp->s_rdma_mr = NULL;
  1012. tx->txreq.callback = sdma_complete;
  1013. if (dd->flags & QIB_HAS_SDMA_TIMEOUT)
  1014. tx->txreq.flags = QIB_SDMA_TXREQ_F_HEADTOHOST;
  1015. else
  1016. tx->txreq.flags = QIB_SDMA_TXREQ_F_INTREQ;
  1017. if (plen + 1 > dd->piosize2kmax_dwords)
  1018. tx->txreq.flags |= QIB_SDMA_TXREQ_F_USELARGEBUF;
  1019. if (len) {
  1020. /*
  1021. * Don't try to DMA if it takes more descriptors than
  1022. * the queue holds.
  1023. */
  1024. ndesc = qib_count_sge(ss, len);
  1025. if (ndesc >= ppd->sdma_descq_cnt)
  1026. ndesc = 0;
  1027. } else
  1028. ndesc = 1;
  1029. if (ndesc) {
  1030. phdr = &dev->pio_hdrs[tx->hdr_inx];
  1031. phdr->pbc[0] = cpu_to_le32(plen);
  1032. phdr->pbc[1] = cpu_to_le32(control);
  1033. memcpy(&phdr->hdr, hdr, hdrwords << 2);
  1034. tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEDESC;
  1035. tx->txreq.sg_count = ndesc;
  1036. tx->txreq.addr = dev->pio_hdrs_phys +
  1037. tx->hdr_inx * sizeof(struct qib_pio_header);
  1038. tx->hdr_dwords = hdrwords + 2; /* add PBC length */
  1039. ret = qib_sdma_verbs_send(ppd, ss, dwords, tx);
  1040. goto bail;
  1041. }
  1042. /* Allocate a buffer and copy the header and payload to it. */
  1043. tx->hdr_dwords = plen + 1;
  1044. phdr = kmalloc(tx->hdr_dwords << 2, GFP_ATOMIC);
  1045. if (!phdr)
  1046. goto err_tx;
  1047. phdr->pbc[0] = cpu_to_le32(plen);
  1048. phdr->pbc[1] = cpu_to_le32(control);
  1049. memcpy(&phdr->hdr, hdr, hdrwords << 2);
  1050. qib_copy_from_sge((u32 *) &phdr->hdr + hdrwords, ss, len);
  1051. tx->txreq.addr = dma_map_single(&dd->pcidev->dev, phdr,
  1052. tx->hdr_dwords << 2, DMA_TO_DEVICE);
  1053. if (dma_mapping_error(&dd->pcidev->dev, tx->txreq.addr))
  1054. goto map_err;
  1055. tx->align_buf = phdr;
  1056. tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEBUF;
  1057. tx->txreq.sg_count = 1;
  1058. ret = qib_sdma_verbs_send(ppd, NULL, 0, tx);
  1059. goto unaligned;
  1060. map_err:
  1061. kfree(phdr);
  1062. err_tx:
  1063. qib_put_txreq(tx);
  1064. ret = wait_kmem(dev, qp);
  1065. unaligned:
  1066. ibp->n_unaligned++;
  1067. bail:
  1068. return ret;
  1069. }
  1070. /*
  1071. * If we are now in the error state, return zero to flush the
  1072. * send work request.
  1073. */
  1074. static int no_bufs_available(struct qib_qp *qp)
  1075. {
  1076. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  1077. struct qib_devdata *dd;
  1078. unsigned long flags;
  1079. int ret = 0;
  1080. /*
  1081. * Note that as soon as want_buffer() is called and
  1082. * possibly before it returns, qib_ib_piobufavail()
  1083. * could be called. Therefore, put QP on the I/O wait list before
  1084. * enabling the PIO avail interrupt.
  1085. */
  1086. spin_lock_irqsave(&qp->s_lock, flags);
  1087. if (ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK) {
  1088. spin_lock(&dev->pending_lock);
  1089. if (list_empty(&qp->iowait)) {
  1090. dev->n_piowait++;
  1091. qp->s_flags |= QIB_S_WAIT_PIO;
  1092. list_add_tail(&qp->iowait, &dev->piowait);
  1093. dd = dd_from_dev(dev);
  1094. dd->f_wantpiobuf_intr(dd, 1);
  1095. }
  1096. spin_unlock(&dev->pending_lock);
  1097. qp->s_flags &= ~QIB_S_BUSY;
  1098. ret = -EBUSY;
  1099. }
  1100. spin_unlock_irqrestore(&qp->s_lock, flags);
  1101. return ret;
  1102. }
  1103. static int qib_verbs_send_pio(struct qib_qp *qp, struct qib_ib_header *ibhdr,
  1104. u32 hdrwords, struct qib_sge_state *ss, u32 len,
  1105. u32 plen, u32 dwords)
  1106. {
  1107. struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
  1108. struct qib_pportdata *ppd = dd->pport + qp->port_num - 1;
  1109. u32 *hdr = (u32 *) ibhdr;
  1110. u32 __iomem *piobuf_orig;
  1111. u32 __iomem *piobuf;
  1112. u64 pbc;
  1113. unsigned long flags;
  1114. unsigned flush_wc;
  1115. u32 control;
  1116. u32 pbufn;
  1117. control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
  1118. be16_to_cpu(ibhdr->lrh[0]) >> 12);
  1119. pbc = ((u64) control << 32) | plen;
  1120. piobuf = dd->f_getsendbuf(ppd, pbc, &pbufn);
  1121. if (unlikely(piobuf == NULL))
  1122. return no_bufs_available(qp);
  1123. /*
  1124. * Write the pbc.
  1125. * We have to flush after the PBC for correctness on some cpus
  1126. * or WC buffer can be written out of order.
  1127. */
  1128. writeq(pbc, piobuf);
  1129. piobuf_orig = piobuf;
  1130. piobuf += 2;
  1131. flush_wc = dd->flags & QIB_PIO_FLUSH_WC;
  1132. if (len == 0) {
  1133. /*
  1134. * If there is just the header portion, must flush before
  1135. * writing last word of header for correctness, and after
  1136. * the last header word (trigger word).
  1137. */
  1138. if (flush_wc) {
  1139. qib_flush_wc();
  1140. qib_pio_copy(piobuf, hdr, hdrwords - 1);
  1141. qib_flush_wc();
  1142. __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
  1143. qib_flush_wc();
  1144. } else
  1145. qib_pio_copy(piobuf, hdr, hdrwords);
  1146. goto done;
  1147. }
  1148. if (flush_wc)
  1149. qib_flush_wc();
  1150. qib_pio_copy(piobuf, hdr, hdrwords);
  1151. piobuf += hdrwords;
  1152. /* The common case is aligned and contained in one segment. */
  1153. if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
  1154. !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
  1155. u32 *addr = (u32 *) ss->sge.vaddr;
  1156. /* Update address before sending packet. */
  1157. update_sge(ss, len);
  1158. if (flush_wc) {
  1159. qib_pio_copy(piobuf, addr, dwords - 1);
  1160. /* must flush early everything before trigger word */
  1161. qib_flush_wc();
  1162. __raw_writel(addr[dwords - 1], piobuf + dwords - 1);
  1163. /* be sure trigger word is written */
  1164. qib_flush_wc();
  1165. } else
  1166. qib_pio_copy(piobuf, addr, dwords);
  1167. goto done;
  1168. }
  1169. copy_io(piobuf, ss, len, flush_wc);
  1170. done:
  1171. if (dd->flags & QIB_USE_SPCL_TRIG) {
  1172. u32 spcl_off = (pbufn >= dd->piobcnt2k) ? 2047 : 1023;
  1173. qib_flush_wc();
  1174. __raw_writel(0xaebecede, piobuf_orig + spcl_off);
  1175. }
  1176. qib_sendbuf_done(dd, pbufn);
  1177. if (qp->s_rdma_mr) {
  1178. atomic_dec(&qp->s_rdma_mr->refcount);
  1179. qp->s_rdma_mr = NULL;
  1180. }
  1181. if (qp->s_wqe) {
  1182. spin_lock_irqsave(&qp->s_lock, flags);
  1183. qib_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
  1184. spin_unlock_irqrestore(&qp->s_lock, flags);
  1185. } else if (qp->ibqp.qp_type == IB_QPT_RC) {
  1186. spin_lock_irqsave(&qp->s_lock, flags);
  1187. qib_rc_send_complete(qp, ibhdr);
  1188. spin_unlock_irqrestore(&qp->s_lock, flags);
  1189. }
  1190. return 0;
  1191. }
  1192. /**
  1193. * qib_verbs_send - send a packet
  1194. * @qp: the QP to send on
  1195. * @hdr: the packet header
  1196. * @hdrwords: the number of 32-bit words in the header
  1197. * @ss: the SGE to send
  1198. * @len: the length of the packet in bytes
  1199. *
  1200. * Return zero if packet is sent or queued OK.
  1201. * Return non-zero and clear qp->s_flags QIB_S_BUSY otherwise.
  1202. */
  1203. int qib_verbs_send(struct qib_qp *qp, struct qib_ib_header *hdr,
  1204. u32 hdrwords, struct qib_sge_state *ss, u32 len)
  1205. {
  1206. struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
  1207. u32 plen;
  1208. int ret;
  1209. u32 dwords = (len + 3) >> 2;
  1210. /*
  1211. * Calculate the send buffer trigger address.
  1212. * The +1 counts for the pbc control dword following the pbc length.
  1213. */
  1214. plen = hdrwords + dwords + 1;
  1215. /*
  1216. * VL15 packets (IB_QPT_SMI) will always use PIO, so we
  1217. * can defer SDMA restart until link goes ACTIVE without
  1218. * worrying about just how we got there.
  1219. */
  1220. if (qp->ibqp.qp_type == IB_QPT_SMI ||
  1221. !(dd->flags & QIB_HAS_SEND_DMA))
  1222. ret = qib_verbs_send_pio(qp, hdr, hdrwords, ss, len,
  1223. plen, dwords);
  1224. else
  1225. ret = qib_verbs_send_dma(qp, hdr, hdrwords, ss, len,
  1226. plen, dwords);
  1227. return ret;
  1228. }
  1229. int qib_snapshot_counters(struct qib_pportdata *ppd, u64 *swords,
  1230. u64 *rwords, u64 *spkts, u64 *rpkts,
  1231. u64 *xmit_wait)
  1232. {
  1233. int ret;
  1234. struct qib_devdata *dd = ppd->dd;
  1235. if (!(dd->flags & QIB_PRESENT)) {
  1236. /* no hardware, freeze, etc. */
  1237. ret = -EINVAL;
  1238. goto bail;
  1239. }
  1240. *swords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDSEND);
  1241. *rwords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDRCV);
  1242. *spkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTSEND);
  1243. *rpkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTRCV);
  1244. *xmit_wait = dd->f_portcntr(ppd, QIBPORTCNTR_SENDSTALL);
  1245. ret = 0;
  1246. bail:
  1247. return ret;
  1248. }
  1249. /**
  1250. * qib_get_counters - get various chip counters
  1251. * @dd: the qlogic_ib device
  1252. * @cntrs: counters are placed here
  1253. *
  1254. * Return the counters needed by recv_pma_get_portcounters().
  1255. */
  1256. int qib_get_counters(struct qib_pportdata *ppd,
  1257. struct qib_verbs_counters *cntrs)
  1258. {
  1259. int ret;
  1260. if (!(ppd->dd->flags & QIB_PRESENT)) {
  1261. /* no hardware, freeze, etc. */
  1262. ret = -EINVAL;
  1263. goto bail;
  1264. }
  1265. cntrs->symbol_error_counter =
  1266. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBSYMBOLERR);
  1267. cntrs->link_error_recovery_counter =
  1268. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKERRRECOV);
  1269. /*
  1270. * The link downed counter counts when the other side downs the
  1271. * connection. We add in the number of times we downed the link
  1272. * due to local link integrity errors to compensate.
  1273. */
  1274. cntrs->link_downed_counter =
  1275. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKDOWN);
  1276. cntrs->port_rcv_errors =
  1277. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXDROPPKT) +
  1278. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVOVFL) +
  1279. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERR_RLEN) +
  1280. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_INVALIDRLEN) +
  1281. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLINK) +
  1282. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRICRC) +
  1283. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRVCRC) +
  1284. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLPCRC) +
  1285. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_BADFORMAT);
  1286. cntrs->port_rcv_errors +=
  1287. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXLOCALPHYERR);
  1288. cntrs->port_rcv_errors +=
  1289. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXVLERR);
  1290. cntrs->port_rcv_remphys_errors =
  1291. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVEBP);
  1292. cntrs->port_xmit_discards =
  1293. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_UNSUPVL);
  1294. cntrs->port_xmit_data = ppd->dd->f_portcntr(ppd,
  1295. QIBPORTCNTR_WORDSEND);
  1296. cntrs->port_rcv_data = ppd->dd->f_portcntr(ppd,
  1297. QIBPORTCNTR_WORDRCV);
  1298. cntrs->port_xmit_packets = ppd->dd->f_portcntr(ppd,
  1299. QIBPORTCNTR_PKTSEND);
  1300. cntrs->port_rcv_packets = ppd->dd->f_portcntr(ppd,
  1301. QIBPORTCNTR_PKTRCV);
  1302. cntrs->local_link_integrity_errors =
  1303. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_LLI);
  1304. cntrs->excessive_buffer_overrun_errors =
  1305. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_EXCESSBUFOVFL);
  1306. cntrs->vl15_dropped =
  1307. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_VL15PKTDROP);
  1308. ret = 0;
  1309. bail:
  1310. return ret;
  1311. }
  1312. /**
  1313. * qib_ib_piobufavail - callback when a PIO buffer is available
  1314. * @dd: the device pointer
  1315. *
  1316. * This is called from qib_intr() at interrupt level when a PIO buffer is
  1317. * available after qib_verbs_send() returned an error that no buffers were
  1318. * available. Disable the interrupt if there are no more QPs waiting.
  1319. */
  1320. void qib_ib_piobufavail(struct qib_devdata *dd)
  1321. {
  1322. struct qib_ibdev *dev = &dd->verbs_dev;
  1323. struct list_head *list;
  1324. struct qib_qp *qps[5];
  1325. struct qib_qp *qp;
  1326. unsigned long flags;
  1327. unsigned i, n;
  1328. list = &dev->piowait;
  1329. n = 0;
  1330. /*
  1331. * Note: checking that the piowait list is empty and clearing
  1332. * the buffer available interrupt needs to be atomic or we
  1333. * could end up with QPs on the wait list with the interrupt
  1334. * disabled.
  1335. */
  1336. spin_lock_irqsave(&dev->pending_lock, flags);
  1337. while (!list_empty(list)) {
  1338. if (n == ARRAY_SIZE(qps))
  1339. goto full;
  1340. qp = list_entry(list->next, struct qib_qp, iowait);
  1341. list_del_init(&qp->iowait);
  1342. atomic_inc(&qp->refcount);
  1343. qps[n++] = qp;
  1344. }
  1345. dd->f_wantpiobuf_intr(dd, 0);
  1346. full:
  1347. spin_unlock_irqrestore(&dev->pending_lock, flags);
  1348. for (i = 0; i < n; i++) {
  1349. qp = qps[i];
  1350. spin_lock_irqsave(&qp->s_lock, flags);
  1351. if (qp->s_flags & QIB_S_WAIT_PIO) {
  1352. qp->s_flags &= ~QIB_S_WAIT_PIO;
  1353. qib_schedule_send(qp);
  1354. }
  1355. spin_unlock_irqrestore(&qp->s_lock, flags);
  1356. /* Notify qib_destroy_qp() if it is waiting. */
  1357. if (atomic_dec_and_test(&qp->refcount))
  1358. wake_up(&qp->wait);
  1359. }
  1360. }
  1361. static int qib_query_device(struct ib_device *ibdev,
  1362. struct ib_device_attr *props)
  1363. {
  1364. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1365. struct qib_ibdev *dev = to_idev(ibdev);
  1366. memset(props, 0, sizeof(*props));
  1367. props->device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
  1368. IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
  1369. IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
  1370. IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE;
  1371. props->page_size_cap = PAGE_SIZE;
  1372. props->vendor_id =
  1373. QIB_SRC_OUI_1 << 16 | QIB_SRC_OUI_2 << 8 | QIB_SRC_OUI_3;
  1374. props->vendor_part_id = dd->deviceid;
  1375. props->hw_ver = dd->minrev;
  1376. props->sys_image_guid = ib_qib_sys_image_guid;
  1377. props->max_mr_size = ~0ULL;
  1378. props->max_qp = ib_qib_max_qps;
  1379. props->max_qp_wr = ib_qib_max_qp_wrs;
  1380. props->max_sge = ib_qib_max_sges;
  1381. props->max_cq = ib_qib_max_cqs;
  1382. props->max_ah = ib_qib_max_ahs;
  1383. props->max_cqe = ib_qib_max_cqes;
  1384. props->max_mr = dev->lk_table.max;
  1385. props->max_fmr = dev->lk_table.max;
  1386. props->max_map_per_fmr = 32767;
  1387. props->max_pd = ib_qib_max_pds;
  1388. props->max_qp_rd_atom = QIB_MAX_RDMA_ATOMIC;
  1389. props->max_qp_init_rd_atom = 255;
  1390. /* props->max_res_rd_atom */
  1391. props->max_srq = ib_qib_max_srqs;
  1392. props->max_srq_wr = ib_qib_max_srq_wrs;
  1393. props->max_srq_sge = ib_qib_max_srq_sges;
  1394. /* props->local_ca_ack_delay */
  1395. props->atomic_cap = IB_ATOMIC_GLOB;
  1396. props->max_pkeys = qib_get_npkeys(dd);
  1397. props->max_mcast_grp = ib_qib_max_mcast_grps;
  1398. props->max_mcast_qp_attach = ib_qib_max_mcast_qp_attached;
  1399. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  1400. props->max_mcast_grp;
  1401. return 0;
  1402. }
  1403. static int qib_query_port(struct ib_device *ibdev, u8 port,
  1404. struct ib_port_attr *props)
  1405. {
  1406. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1407. struct qib_ibport *ibp = to_iport(ibdev, port);
  1408. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1409. enum ib_mtu mtu;
  1410. u16 lid = ppd->lid;
  1411. memset(props, 0, sizeof(*props));
  1412. props->lid = lid ? lid : be16_to_cpu(IB_LID_PERMISSIVE);
  1413. props->lmc = ppd->lmc;
  1414. props->sm_lid = ibp->sm_lid;
  1415. props->sm_sl = ibp->sm_sl;
  1416. props->state = dd->f_iblink_state(ppd->lastibcstat);
  1417. props->phys_state = dd->f_ibphys_portstate(ppd->lastibcstat);
  1418. props->port_cap_flags = ibp->port_cap_flags;
  1419. props->gid_tbl_len = QIB_GUIDS_PER_PORT;
  1420. props->max_msg_sz = 0x80000000;
  1421. props->pkey_tbl_len = qib_get_npkeys(dd);
  1422. props->bad_pkey_cntr = ibp->pkey_violations;
  1423. props->qkey_viol_cntr = ibp->qkey_violations;
  1424. props->active_width = ppd->link_width_active;
  1425. /* See rate_show() */
  1426. props->active_speed = ppd->link_speed_active;
  1427. props->max_vl_num = qib_num_vls(ppd->vls_supported);
  1428. props->init_type_reply = 0;
  1429. props->max_mtu = qib_ibmtu ? qib_ibmtu : IB_MTU_4096;
  1430. switch (ppd->ibmtu) {
  1431. case 4096:
  1432. mtu = IB_MTU_4096;
  1433. break;
  1434. case 2048:
  1435. mtu = IB_MTU_2048;
  1436. break;
  1437. case 1024:
  1438. mtu = IB_MTU_1024;
  1439. break;
  1440. case 512:
  1441. mtu = IB_MTU_512;
  1442. break;
  1443. case 256:
  1444. mtu = IB_MTU_256;
  1445. break;
  1446. default:
  1447. mtu = IB_MTU_2048;
  1448. }
  1449. props->active_mtu = mtu;
  1450. props->subnet_timeout = ibp->subnet_timeout;
  1451. return 0;
  1452. }
  1453. static int qib_modify_device(struct ib_device *device,
  1454. int device_modify_mask,
  1455. struct ib_device_modify *device_modify)
  1456. {
  1457. struct qib_devdata *dd = dd_from_ibdev(device);
  1458. unsigned i;
  1459. int ret;
  1460. if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
  1461. IB_DEVICE_MODIFY_NODE_DESC)) {
  1462. ret = -EOPNOTSUPP;
  1463. goto bail;
  1464. }
  1465. if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
  1466. memcpy(device->node_desc, device_modify->node_desc, 64);
  1467. for (i = 0; i < dd->num_pports; i++) {
  1468. struct qib_ibport *ibp = &dd->pport[i].ibport_data;
  1469. qib_node_desc_chg(ibp);
  1470. }
  1471. }
  1472. if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
  1473. ib_qib_sys_image_guid =
  1474. cpu_to_be64(device_modify->sys_image_guid);
  1475. for (i = 0; i < dd->num_pports; i++) {
  1476. struct qib_ibport *ibp = &dd->pport[i].ibport_data;
  1477. qib_sys_guid_chg(ibp);
  1478. }
  1479. }
  1480. ret = 0;
  1481. bail:
  1482. return ret;
  1483. }
  1484. static int qib_modify_port(struct ib_device *ibdev, u8 port,
  1485. int port_modify_mask, struct ib_port_modify *props)
  1486. {
  1487. struct qib_ibport *ibp = to_iport(ibdev, port);
  1488. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1489. ibp->port_cap_flags |= props->set_port_cap_mask;
  1490. ibp->port_cap_flags &= ~props->clr_port_cap_mask;
  1491. if (props->set_port_cap_mask || props->clr_port_cap_mask)
  1492. qib_cap_mask_chg(ibp);
  1493. if (port_modify_mask & IB_PORT_SHUTDOWN)
  1494. qib_set_linkstate(ppd, QIB_IB_LINKDOWN);
  1495. if (port_modify_mask & IB_PORT_RESET_QKEY_CNTR)
  1496. ibp->qkey_violations = 0;
  1497. return 0;
  1498. }
  1499. static int qib_query_gid(struct ib_device *ibdev, u8 port,
  1500. int index, union ib_gid *gid)
  1501. {
  1502. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1503. int ret = 0;
  1504. if (!port || port > dd->num_pports)
  1505. ret = -EINVAL;
  1506. else {
  1507. struct qib_ibport *ibp = to_iport(ibdev, port);
  1508. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1509. gid->global.subnet_prefix = ibp->gid_prefix;
  1510. if (index == 0)
  1511. gid->global.interface_id = ppd->guid;
  1512. else if (index < QIB_GUIDS_PER_PORT)
  1513. gid->global.interface_id = ibp->guids[index - 1];
  1514. else
  1515. ret = -EINVAL;
  1516. }
  1517. return ret;
  1518. }
  1519. static struct ib_pd *qib_alloc_pd(struct ib_device *ibdev,
  1520. struct ib_ucontext *context,
  1521. struct ib_udata *udata)
  1522. {
  1523. struct qib_ibdev *dev = to_idev(ibdev);
  1524. struct qib_pd *pd;
  1525. struct ib_pd *ret;
  1526. /*
  1527. * This is actually totally arbitrary. Some correctness tests
  1528. * assume there's a maximum number of PDs that can be allocated.
  1529. * We don't actually have this limit, but we fail the test if
  1530. * we allow allocations of more than we report for this value.
  1531. */
  1532. pd = kmalloc(sizeof *pd, GFP_KERNEL);
  1533. if (!pd) {
  1534. ret = ERR_PTR(-ENOMEM);
  1535. goto bail;
  1536. }
  1537. spin_lock(&dev->n_pds_lock);
  1538. if (dev->n_pds_allocated == ib_qib_max_pds) {
  1539. spin_unlock(&dev->n_pds_lock);
  1540. kfree(pd);
  1541. ret = ERR_PTR(-ENOMEM);
  1542. goto bail;
  1543. }
  1544. dev->n_pds_allocated++;
  1545. spin_unlock(&dev->n_pds_lock);
  1546. /* ib_alloc_pd() will initialize pd->ibpd. */
  1547. pd->user = udata != NULL;
  1548. ret = &pd->ibpd;
  1549. bail:
  1550. return ret;
  1551. }
  1552. static int qib_dealloc_pd(struct ib_pd *ibpd)
  1553. {
  1554. struct qib_pd *pd = to_ipd(ibpd);
  1555. struct qib_ibdev *dev = to_idev(ibpd->device);
  1556. spin_lock(&dev->n_pds_lock);
  1557. dev->n_pds_allocated--;
  1558. spin_unlock(&dev->n_pds_lock);
  1559. kfree(pd);
  1560. return 0;
  1561. }
  1562. int qib_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
  1563. {
  1564. /* A multicast address requires a GRH (see ch. 8.4.1). */
  1565. if (ah_attr->dlid >= QIB_MULTICAST_LID_BASE &&
  1566. ah_attr->dlid != QIB_PERMISSIVE_LID &&
  1567. !(ah_attr->ah_flags & IB_AH_GRH))
  1568. goto bail;
  1569. if ((ah_attr->ah_flags & IB_AH_GRH) &&
  1570. ah_attr->grh.sgid_index >= QIB_GUIDS_PER_PORT)
  1571. goto bail;
  1572. if (ah_attr->dlid == 0)
  1573. goto bail;
  1574. if (ah_attr->port_num < 1 ||
  1575. ah_attr->port_num > ibdev->phys_port_cnt)
  1576. goto bail;
  1577. if (ah_attr->static_rate != IB_RATE_PORT_CURRENT &&
  1578. ib_rate_to_mult(ah_attr->static_rate) < 0)
  1579. goto bail;
  1580. if (ah_attr->sl > 15)
  1581. goto bail;
  1582. return 0;
  1583. bail:
  1584. return -EINVAL;
  1585. }
  1586. /**
  1587. * qib_create_ah - create an address handle
  1588. * @pd: the protection domain
  1589. * @ah_attr: the attributes of the AH
  1590. *
  1591. * This may be called from interrupt context.
  1592. */
  1593. static struct ib_ah *qib_create_ah(struct ib_pd *pd,
  1594. struct ib_ah_attr *ah_attr)
  1595. {
  1596. struct qib_ah *ah;
  1597. struct ib_ah *ret;
  1598. struct qib_ibdev *dev = to_idev(pd->device);
  1599. unsigned long flags;
  1600. if (qib_check_ah(pd->device, ah_attr)) {
  1601. ret = ERR_PTR(-EINVAL);
  1602. goto bail;
  1603. }
  1604. ah = kmalloc(sizeof *ah, GFP_ATOMIC);
  1605. if (!ah) {
  1606. ret = ERR_PTR(-ENOMEM);
  1607. goto bail;
  1608. }
  1609. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1610. if (dev->n_ahs_allocated == ib_qib_max_ahs) {
  1611. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1612. kfree(ah);
  1613. ret = ERR_PTR(-ENOMEM);
  1614. goto bail;
  1615. }
  1616. dev->n_ahs_allocated++;
  1617. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1618. /* ib_create_ah() will initialize ah->ibah. */
  1619. ah->attr = *ah_attr;
  1620. atomic_set(&ah->refcount, 0);
  1621. ret = &ah->ibah;
  1622. bail:
  1623. return ret;
  1624. }
  1625. /**
  1626. * qib_destroy_ah - destroy an address handle
  1627. * @ibah: the AH to destroy
  1628. *
  1629. * This may be called from interrupt context.
  1630. */
  1631. static int qib_destroy_ah(struct ib_ah *ibah)
  1632. {
  1633. struct qib_ibdev *dev = to_idev(ibah->device);
  1634. struct qib_ah *ah = to_iah(ibah);
  1635. unsigned long flags;
  1636. if (atomic_read(&ah->refcount) != 0)
  1637. return -EBUSY;
  1638. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1639. dev->n_ahs_allocated--;
  1640. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1641. kfree(ah);
  1642. return 0;
  1643. }
  1644. static int qib_modify_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
  1645. {
  1646. struct qib_ah *ah = to_iah(ibah);
  1647. if (qib_check_ah(ibah->device, ah_attr))
  1648. return -EINVAL;
  1649. ah->attr = *ah_attr;
  1650. return 0;
  1651. }
  1652. static int qib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
  1653. {
  1654. struct qib_ah *ah = to_iah(ibah);
  1655. *ah_attr = ah->attr;
  1656. return 0;
  1657. }
  1658. /**
  1659. * qib_get_npkeys - return the size of the PKEY table for context 0
  1660. * @dd: the qlogic_ib device
  1661. */
  1662. unsigned qib_get_npkeys(struct qib_devdata *dd)
  1663. {
  1664. return ARRAY_SIZE(dd->rcd[0]->pkeys);
  1665. }
  1666. /*
  1667. * Return the indexed PKEY from the port PKEY table.
  1668. * No need to validate rcd[ctxt]; the port is setup if we are here.
  1669. */
  1670. unsigned qib_get_pkey(struct qib_ibport *ibp, unsigned index)
  1671. {
  1672. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1673. struct qib_devdata *dd = ppd->dd;
  1674. unsigned ctxt = ppd->hw_pidx;
  1675. unsigned ret;
  1676. /* dd->rcd null if mini_init or some init failures */
  1677. if (!dd->rcd || index >= ARRAY_SIZE(dd->rcd[ctxt]->pkeys))
  1678. ret = 0;
  1679. else
  1680. ret = dd->rcd[ctxt]->pkeys[index];
  1681. return ret;
  1682. }
  1683. static int qib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1684. u16 *pkey)
  1685. {
  1686. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1687. int ret;
  1688. if (index >= qib_get_npkeys(dd)) {
  1689. ret = -EINVAL;
  1690. goto bail;
  1691. }
  1692. *pkey = qib_get_pkey(to_iport(ibdev, port), index);
  1693. ret = 0;
  1694. bail:
  1695. return ret;
  1696. }
  1697. /**
  1698. * qib_alloc_ucontext - allocate a ucontest
  1699. * @ibdev: the infiniband device
  1700. * @udata: not used by the QLogic_IB driver
  1701. */
  1702. static struct ib_ucontext *qib_alloc_ucontext(struct ib_device *ibdev,
  1703. struct ib_udata *udata)
  1704. {
  1705. struct qib_ucontext *context;
  1706. struct ib_ucontext *ret;
  1707. context = kmalloc(sizeof *context, GFP_KERNEL);
  1708. if (!context) {
  1709. ret = ERR_PTR(-ENOMEM);
  1710. goto bail;
  1711. }
  1712. ret = &context->ibucontext;
  1713. bail:
  1714. return ret;
  1715. }
  1716. static int qib_dealloc_ucontext(struct ib_ucontext *context)
  1717. {
  1718. kfree(to_iucontext(context));
  1719. return 0;
  1720. }
  1721. static void init_ibport(struct qib_pportdata *ppd)
  1722. {
  1723. struct qib_verbs_counters cntrs;
  1724. struct qib_ibport *ibp = &ppd->ibport_data;
  1725. spin_lock_init(&ibp->lock);
  1726. /* Set the prefix to the default value (see ch. 4.1.1) */
  1727. ibp->gid_prefix = IB_DEFAULT_GID_PREFIX;
  1728. ibp->sm_lid = be16_to_cpu(IB_LID_PERMISSIVE);
  1729. ibp->port_cap_flags = IB_PORT_SYS_IMAGE_GUID_SUP |
  1730. IB_PORT_CLIENT_REG_SUP | IB_PORT_SL_MAP_SUP |
  1731. IB_PORT_TRAP_SUP | IB_PORT_AUTO_MIGR_SUP |
  1732. IB_PORT_DR_NOTICE_SUP | IB_PORT_CAP_MASK_NOTICE_SUP |
  1733. IB_PORT_OTHER_LOCAL_CHANGES_SUP;
  1734. if (ppd->dd->flags & QIB_HAS_LINK_LATENCY)
  1735. ibp->port_cap_flags |= IB_PORT_LINK_LATENCY_SUP;
  1736. ibp->pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
  1737. ibp->pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
  1738. ibp->pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
  1739. ibp->pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
  1740. ibp->pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
  1741. /* Snapshot current HW counters to "clear" them. */
  1742. qib_get_counters(ppd, &cntrs);
  1743. ibp->z_symbol_error_counter = cntrs.symbol_error_counter;
  1744. ibp->z_link_error_recovery_counter =
  1745. cntrs.link_error_recovery_counter;
  1746. ibp->z_link_downed_counter = cntrs.link_downed_counter;
  1747. ibp->z_port_rcv_errors = cntrs.port_rcv_errors;
  1748. ibp->z_port_rcv_remphys_errors = cntrs.port_rcv_remphys_errors;
  1749. ibp->z_port_xmit_discards = cntrs.port_xmit_discards;
  1750. ibp->z_port_xmit_data = cntrs.port_xmit_data;
  1751. ibp->z_port_rcv_data = cntrs.port_rcv_data;
  1752. ibp->z_port_xmit_packets = cntrs.port_xmit_packets;
  1753. ibp->z_port_rcv_packets = cntrs.port_rcv_packets;
  1754. ibp->z_local_link_integrity_errors =
  1755. cntrs.local_link_integrity_errors;
  1756. ibp->z_excessive_buffer_overrun_errors =
  1757. cntrs.excessive_buffer_overrun_errors;
  1758. ibp->z_vl15_dropped = cntrs.vl15_dropped;
  1759. RCU_INIT_POINTER(ibp->qp0, NULL);
  1760. RCU_INIT_POINTER(ibp->qp1, NULL);
  1761. }
  1762. /**
  1763. * qib_register_ib_device - register our device with the infiniband core
  1764. * @dd: the device data structure
  1765. * Return the allocated qib_ibdev pointer or NULL on error.
  1766. */
  1767. int qib_register_ib_device(struct qib_devdata *dd)
  1768. {
  1769. struct qib_ibdev *dev = &dd->verbs_dev;
  1770. struct ib_device *ibdev = &dev->ibdev;
  1771. struct qib_pportdata *ppd = dd->pport;
  1772. unsigned i, lk_tab_size;
  1773. int ret;
  1774. dev->qp_table_size = ib_qib_qp_table_size;
  1775. get_random_bytes(&dev->qp_rnd, sizeof(dev->qp_rnd));
  1776. dev->qp_table = kmalloc(dev->qp_table_size * sizeof *dev->qp_table,
  1777. GFP_KERNEL);
  1778. if (!dev->qp_table) {
  1779. ret = -ENOMEM;
  1780. goto err_qpt;
  1781. }
  1782. for (i = 0; i < dev->qp_table_size; i++)
  1783. RCU_INIT_POINTER(dev->qp_table[i], NULL);
  1784. for (i = 0; i < dd->num_pports; i++)
  1785. init_ibport(ppd + i);
  1786. /* Only need to initialize non-zero fields. */
  1787. spin_lock_init(&dev->qpt_lock);
  1788. spin_lock_init(&dev->n_pds_lock);
  1789. spin_lock_init(&dev->n_ahs_lock);
  1790. spin_lock_init(&dev->n_cqs_lock);
  1791. spin_lock_init(&dev->n_qps_lock);
  1792. spin_lock_init(&dev->n_srqs_lock);
  1793. spin_lock_init(&dev->n_mcast_grps_lock);
  1794. init_timer(&dev->mem_timer);
  1795. dev->mem_timer.function = mem_timer;
  1796. dev->mem_timer.data = (unsigned long) dev;
  1797. qib_init_qpn_table(dd, &dev->qpn_table);
  1798. /*
  1799. * The top ib_qib_lkey_table_size bits are used to index the
  1800. * table. The lower 8 bits can be owned by the user (copied from
  1801. * the LKEY). The remaining bits act as a generation number or tag.
  1802. */
  1803. spin_lock_init(&dev->lk_table.lock);
  1804. dev->lk_table.max = 1 << ib_qib_lkey_table_size;
  1805. lk_tab_size = dev->lk_table.max * sizeof(*dev->lk_table.table);
  1806. dev->lk_table.table = (struct qib_mregion **)
  1807. __get_free_pages(GFP_KERNEL, get_order(lk_tab_size));
  1808. if (dev->lk_table.table == NULL) {
  1809. ret = -ENOMEM;
  1810. goto err_lk;
  1811. }
  1812. memset(dev->lk_table.table, 0, lk_tab_size);
  1813. INIT_LIST_HEAD(&dev->pending_mmaps);
  1814. spin_lock_init(&dev->pending_lock);
  1815. dev->mmap_offset = PAGE_SIZE;
  1816. spin_lock_init(&dev->mmap_offset_lock);
  1817. INIT_LIST_HEAD(&dev->piowait);
  1818. INIT_LIST_HEAD(&dev->dmawait);
  1819. INIT_LIST_HEAD(&dev->txwait);
  1820. INIT_LIST_HEAD(&dev->memwait);
  1821. INIT_LIST_HEAD(&dev->txreq_free);
  1822. if (ppd->sdma_descq_cnt) {
  1823. dev->pio_hdrs = dma_alloc_coherent(&dd->pcidev->dev,
  1824. ppd->sdma_descq_cnt *
  1825. sizeof(struct qib_pio_header),
  1826. &dev->pio_hdrs_phys,
  1827. GFP_KERNEL);
  1828. if (!dev->pio_hdrs) {
  1829. ret = -ENOMEM;
  1830. goto err_hdrs;
  1831. }
  1832. }
  1833. for (i = 0; i < ppd->sdma_descq_cnt; i++) {
  1834. struct qib_verbs_txreq *tx;
  1835. tx = kzalloc(sizeof *tx, GFP_KERNEL);
  1836. if (!tx) {
  1837. ret = -ENOMEM;
  1838. goto err_tx;
  1839. }
  1840. tx->hdr_inx = i;
  1841. list_add(&tx->txreq.list, &dev->txreq_free);
  1842. }
  1843. /*
  1844. * The system image GUID is supposed to be the same for all
  1845. * IB HCAs in a single system but since there can be other
  1846. * device types in the system, we can't be sure this is unique.
  1847. */
  1848. if (!ib_qib_sys_image_guid)
  1849. ib_qib_sys_image_guid = ppd->guid;
  1850. strlcpy(ibdev->name, "qib%d", IB_DEVICE_NAME_MAX);
  1851. ibdev->owner = THIS_MODULE;
  1852. ibdev->node_guid = ppd->guid;
  1853. ibdev->uverbs_abi_ver = QIB_UVERBS_ABI_VERSION;
  1854. ibdev->uverbs_cmd_mask =
  1855. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1856. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1857. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1858. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1859. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1860. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  1861. (1ull << IB_USER_VERBS_CMD_MODIFY_AH) |
  1862. (1ull << IB_USER_VERBS_CMD_QUERY_AH) |
  1863. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  1864. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1865. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1866. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1867. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1868. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1869. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1870. (1ull << IB_USER_VERBS_CMD_POLL_CQ) |
  1871. (1ull << IB_USER_VERBS_CMD_REQ_NOTIFY_CQ) |
  1872. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1873. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1874. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1875. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1876. (1ull << IB_USER_VERBS_CMD_POST_SEND) |
  1877. (1ull << IB_USER_VERBS_CMD_POST_RECV) |
  1878. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1879. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1880. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1881. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1882. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1883. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1884. (1ull << IB_USER_VERBS_CMD_POST_SRQ_RECV);
  1885. ibdev->node_type = RDMA_NODE_IB_CA;
  1886. ibdev->phys_port_cnt = dd->num_pports;
  1887. ibdev->num_comp_vectors = 1;
  1888. ibdev->dma_device = &dd->pcidev->dev;
  1889. ibdev->query_device = qib_query_device;
  1890. ibdev->modify_device = qib_modify_device;
  1891. ibdev->query_port = qib_query_port;
  1892. ibdev->modify_port = qib_modify_port;
  1893. ibdev->query_pkey = qib_query_pkey;
  1894. ibdev->query_gid = qib_query_gid;
  1895. ibdev->alloc_ucontext = qib_alloc_ucontext;
  1896. ibdev->dealloc_ucontext = qib_dealloc_ucontext;
  1897. ibdev->alloc_pd = qib_alloc_pd;
  1898. ibdev->dealloc_pd = qib_dealloc_pd;
  1899. ibdev->create_ah = qib_create_ah;
  1900. ibdev->destroy_ah = qib_destroy_ah;
  1901. ibdev->modify_ah = qib_modify_ah;
  1902. ibdev->query_ah = qib_query_ah;
  1903. ibdev->create_srq = qib_create_srq;
  1904. ibdev->modify_srq = qib_modify_srq;
  1905. ibdev->query_srq = qib_query_srq;
  1906. ibdev->destroy_srq = qib_destroy_srq;
  1907. ibdev->create_qp = qib_create_qp;
  1908. ibdev->modify_qp = qib_modify_qp;
  1909. ibdev->query_qp = qib_query_qp;
  1910. ibdev->destroy_qp = qib_destroy_qp;
  1911. ibdev->post_send = qib_post_send;
  1912. ibdev->post_recv = qib_post_receive;
  1913. ibdev->post_srq_recv = qib_post_srq_receive;
  1914. ibdev->create_cq = qib_create_cq;
  1915. ibdev->destroy_cq = qib_destroy_cq;
  1916. ibdev->resize_cq = qib_resize_cq;
  1917. ibdev->poll_cq = qib_poll_cq;
  1918. ibdev->req_notify_cq = qib_req_notify_cq;
  1919. ibdev->get_dma_mr = qib_get_dma_mr;
  1920. ibdev->reg_phys_mr = qib_reg_phys_mr;
  1921. ibdev->reg_user_mr = qib_reg_user_mr;
  1922. ibdev->dereg_mr = qib_dereg_mr;
  1923. ibdev->alloc_fast_reg_mr = qib_alloc_fast_reg_mr;
  1924. ibdev->alloc_fast_reg_page_list = qib_alloc_fast_reg_page_list;
  1925. ibdev->free_fast_reg_page_list = qib_free_fast_reg_page_list;
  1926. ibdev->alloc_fmr = qib_alloc_fmr;
  1927. ibdev->map_phys_fmr = qib_map_phys_fmr;
  1928. ibdev->unmap_fmr = qib_unmap_fmr;
  1929. ibdev->dealloc_fmr = qib_dealloc_fmr;
  1930. ibdev->attach_mcast = qib_multicast_attach;
  1931. ibdev->detach_mcast = qib_multicast_detach;
  1932. ibdev->process_mad = qib_process_mad;
  1933. ibdev->mmap = qib_mmap;
  1934. ibdev->dma_ops = &qib_dma_mapping_ops;
  1935. snprintf(ibdev->node_desc, sizeof(ibdev->node_desc),
  1936. QIB_IDSTR " %s", init_utsname()->nodename);
  1937. ret = ib_register_device(ibdev, qib_create_port_files);
  1938. if (ret)
  1939. goto err_reg;
  1940. ret = qib_create_agents(dev);
  1941. if (ret)
  1942. goto err_agents;
  1943. if (qib_verbs_register_sysfs(dd))
  1944. goto err_class;
  1945. goto bail;
  1946. err_class:
  1947. qib_free_agents(dev);
  1948. err_agents:
  1949. ib_unregister_device(ibdev);
  1950. err_reg:
  1951. err_tx:
  1952. while (!list_empty(&dev->txreq_free)) {
  1953. struct list_head *l = dev->txreq_free.next;
  1954. struct qib_verbs_txreq *tx;
  1955. list_del(l);
  1956. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  1957. kfree(tx);
  1958. }
  1959. if (ppd->sdma_descq_cnt)
  1960. dma_free_coherent(&dd->pcidev->dev,
  1961. ppd->sdma_descq_cnt *
  1962. sizeof(struct qib_pio_header),
  1963. dev->pio_hdrs, dev->pio_hdrs_phys);
  1964. err_hdrs:
  1965. free_pages((unsigned long) dev->lk_table.table, get_order(lk_tab_size));
  1966. err_lk:
  1967. kfree(dev->qp_table);
  1968. err_qpt:
  1969. qib_dev_err(dd, "cannot register verbs: %d!\n", -ret);
  1970. bail:
  1971. return ret;
  1972. }
  1973. void qib_unregister_ib_device(struct qib_devdata *dd)
  1974. {
  1975. struct qib_ibdev *dev = &dd->verbs_dev;
  1976. struct ib_device *ibdev = &dev->ibdev;
  1977. u32 qps_inuse;
  1978. unsigned lk_tab_size;
  1979. qib_verbs_unregister_sysfs(dd);
  1980. qib_free_agents(dev);
  1981. ib_unregister_device(ibdev);
  1982. if (!list_empty(&dev->piowait))
  1983. qib_dev_err(dd, "piowait list not empty!\n");
  1984. if (!list_empty(&dev->dmawait))
  1985. qib_dev_err(dd, "dmawait list not empty!\n");
  1986. if (!list_empty(&dev->txwait))
  1987. qib_dev_err(dd, "txwait list not empty!\n");
  1988. if (!list_empty(&dev->memwait))
  1989. qib_dev_err(dd, "memwait list not empty!\n");
  1990. if (dev->dma_mr)
  1991. qib_dev_err(dd, "DMA MR not NULL!\n");
  1992. qps_inuse = qib_free_all_qps(dd);
  1993. if (qps_inuse)
  1994. qib_dev_err(dd, "QP memory leak! %u still in use\n",
  1995. qps_inuse);
  1996. del_timer_sync(&dev->mem_timer);
  1997. qib_free_qpn_table(&dev->qpn_table);
  1998. while (!list_empty(&dev->txreq_free)) {
  1999. struct list_head *l = dev->txreq_free.next;
  2000. struct qib_verbs_txreq *tx;
  2001. list_del(l);
  2002. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  2003. kfree(tx);
  2004. }
  2005. if (dd->pport->sdma_descq_cnt)
  2006. dma_free_coherent(&dd->pcidev->dev,
  2007. dd->pport->sdma_descq_cnt *
  2008. sizeof(struct qib_pio_header),
  2009. dev->pio_hdrs, dev->pio_hdrs_phys);
  2010. lk_tab_size = dev->lk_table.max * sizeof(*dev->lk_table.table);
  2011. free_pages((unsigned long) dev->lk_table.table,
  2012. get_order(lk_tab_size));
  2013. kfree(dev->qp_table);
  2014. }