qib_iba7220.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. /*
  35. * This file contains all of the code that is specific to the
  36. * QLogic_IB 7220 chip (except that specific to the SerDes)
  37. */
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/delay.h>
  41. #include <linux/module.h>
  42. #include <linux/io.h>
  43. #include <rdma/ib_verbs.h>
  44. #include "qib.h"
  45. #include "qib_7220.h"
  46. static void qib_setup_7220_setextled(struct qib_pportdata *, u32);
  47. static void qib_7220_handle_hwerrors(struct qib_devdata *, char *, size_t);
  48. static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op);
  49. static u32 qib_7220_iblink_state(u64);
  50. static u8 qib_7220_phys_portstate(u64);
  51. static void qib_sdma_update_7220_tail(struct qib_pportdata *, u16);
  52. static void qib_set_ib_7220_lstate(struct qib_pportdata *, u16, u16);
  53. /*
  54. * This file contains almost all the chip-specific register information and
  55. * access functions for the QLogic QLogic_IB 7220 PCI-Express chip, with the
  56. * exception of SerDes support, which in in qib_sd7220.c.
  57. */
  58. /* Below uses machine-generated qib_chipnum_regs.h file */
  59. #define KREG_IDX(regname) (QIB_7220_##regname##_OFFS / sizeof(u64))
  60. /* Use defines to tie machine-generated names to lower-case names */
  61. #define kr_control KREG_IDX(Control)
  62. #define kr_counterregbase KREG_IDX(CntrRegBase)
  63. #define kr_errclear KREG_IDX(ErrClear)
  64. #define kr_errmask KREG_IDX(ErrMask)
  65. #define kr_errstatus KREG_IDX(ErrStatus)
  66. #define kr_extctrl KREG_IDX(EXTCtrl)
  67. #define kr_extstatus KREG_IDX(EXTStatus)
  68. #define kr_gpio_clear KREG_IDX(GPIOClear)
  69. #define kr_gpio_mask KREG_IDX(GPIOMask)
  70. #define kr_gpio_out KREG_IDX(GPIOOut)
  71. #define kr_gpio_status KREG_IDX(GPIOStatus)
  72. #define kr_hrtbt_guid KREG_IDX(HRTBT_GUID)
  73. #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
  74. #define kr_hwerrclear KREG_IDX(HwErrClear)
  75. #define kr_hwerrmask KREG_IDX(HwErrMask)
  76. #define kr_hwerrstatus KREG_IDX(HwErrStatus)
  77. #define kr_ibcctrl KREG_IDX(IBCCtrl)
  78. #define kr_ibcddrctrl KREG_IDX(IBCDDRCtrl)
  79. #define kr_ibcddrstatus KREG_IDX(IBCDDRStatus)
  80. #define kr_ibcstatus KREG_IDX(IBCStatus)
  81. #define kr_ibserdesctrl KREG_IDX(IBSerDesCtrl)
  82. #define kr_intclear KREG_IDX(IntClear)
  83. #define kr_intmask KREG_IDX(IntMask)
  84. #define kr_intstatus KREG_IDX(IntStatus)
  85. #define kr_ncmodectrl KREG_IDX(IBNCModeCtrl)
  86. #define kr_palign KREG_IDX(PageAlign)
  87. #define kr_partitionkey KREG_IDX(RcvPartitionKey)
  88. #define kr_portcnt KREG_IDX(PortCnt)
  89. #define kr_rcvbthqp KREG_IDX(RcvBTHQP)
  90. #define kr_rcvctrl KREG_IDX(RcvCtrl)
  91. #define kr_rcvegrbase KREG_IDX(RcvEgrBase)
  92. #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
  93. #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
  94. #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
  95. #define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
  96. #define kr_rcvpktledcnt KREG_IDX(RcvPktLEDCnt)
  97. #define kr_rcvtidbase KREG_IDX(RcvTIDBase)
  98. #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
  99. #define kr_revision KREG_IDX(Revision)
  100. #define kr_scratch KREG_IDX(Scratch)
  101. #define kr_sendbuffererror KREG_IDX(SendBufErr0)
  102. #define kr_sendctrl KREG_IDX(SendCtrl)
  103. #define kr_senddmabase KREG_IDX(SendDmaBase)
  104. #define kr_senddmabufmask0 KREG_IDX(SendDmaBufMask0)
  105. #define kr_senddmabufmask1 (KREG_IDX(SendDmaBufMask0) + 1)
  106. #define kr_senddmabufmask2 (KREG_IDX(SendDmaBufMask0) + 2)
  107. #define kr_senddmahead KREG_IDX(SendDmaHead)
  108. #define kr_senddmaheadaddr KREG_IDX(SendDmaHeadAddr)
  109. #define kr_senddmalengen KREG_IDX(SendDmaLenGen)
  110. #define kr_senddmastatus KREG_IDX(SendDmaStatus)
  111. #define kr_senddmatail KREG_IDX(SendDmaTail)
  112. #define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
  113. #define kr_sendpiobufbase KREG_IDX(SendBufBase)
  114. #define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
  115. #define kr_sendpiosize KREG_IDX(SendBufSize)
  116. #define kr_sendregbase KREG_IDX(SendRegBase)
  117. #define kr_userregbase KREG_IDX(UserRegBase)
  118. #define kr_xgxs_cfg KREG_IDX(XGXSCfg)
  119. /* These must only be written via qib_write_kreg_ctxt() */
  120. #define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0)
  121. #define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
  122. #define CREG_IDX(regname) ((QIB_7220_##regname##_OFFS - \
  123. QIB_7220_LBIntCnt_OFFS) / sizeof(u64))
  124. #define cr_badformat CREG_IDX(RxVersionErrCnt)
  125. #define cr_erricrc CREG_IDX(RxICRCErrCnt)
  126. #define cr_errlink CREG_IDX(RxLinkMalformCnt)
  127. #define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt)
  128. #define cr_errpkey CREG_IDX(RxPKeyMismatchCnt)
  129. #define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlViolCnt)
  130. #define cr_err_rlen CREG_IDX(RxLenErrCnt)
  131. #define cr_errslen CREG_IDX(TxLenErrCnt)
  132. #define cr_errtidfull CREG_IDX(RxTIDFullErrCnt)
  133. #define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt)
  134. #define cr_errvcrc CREG_IDX(RxVCRCErrCnt)
  135. #define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt)
  136. #define cr_lbint CREG_IDX(LBIntCnt)
  137. #define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
  138. #define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt)
  139. #define cr_lbflowstall CREG_IDX(LBFlowStallCnt)
  140. #define cr_pktrcv CREG_IDX(RxDataPktCnt)
  141. #define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
  142. #define cr_pktsend CREG_IDX(TxDataPktCnt)
  143. #define cr_pktsendflow CREG_IDX(TxFlowPktCnt)
  144. #define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt)
  145. #define cr_rcvebp CREG_IDX(RxEBPCnt)
  146. #define cr_rcvovfl CREG_IDX(RxBufOvflCnt)
  147. #define cr_senddropped CREG_IDX(TxDroppedPktCnt)
  148. #define cr_sendstall CREG_IDX(TxFlowStallCnt)
  149. #define cr_sendunderrun CREG_IDX(TxUnderrunCnt)
  150. #define cr_wordrcv CREG_IDX(RxDwordCnt)
  151. #define cr_wordsend CREG_IDX(TxDwordCnt)
  152. #define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
  153. #define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt)
  154. #define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
  155. #define cr_iblinkdown CREG_IDX(IBLinkDownedCnt)
  156. #define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
  157. #define cr_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
  158. #define cr_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
  159. #define cr_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
  160. #define cr_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
  161. #define cr_rxvlerr CREG_IDX(RxVlErrCnt)
  162. #define cr_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
  163. #define cr_psstat CREG_IDX(PSStat)
  164. #define cr_psstart CREG_IDX(PSStart)
  165. #define cr_psinterval CREG_IDX(PSInterval)
  166. #define cr_psrcvdatacount CREG_IDX(PSRcvDataCount)
  167. #define cr_psrcvpktscount CREG_IDX(PSRcvPktsCount)
  168. #define cr_psxmitdatacount CREG_IDX(PSXmitDataCount)
  169. #define cr_psxmitpktscount CREG_IDX(PSXmitPktsCount)
  170. #define cr_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
  171. #define cr_txsdmadesc CREG_IDX(TxSDmaDescCnt)
  172. #define cr_pcieretrydiag CREG_IDX(PcieRetryBufDiagQwordCnt)
  173. #define SYM_RMASK(regname, fldname) ((u64) \
  174. QIB_7220_##regname##_##fldname##_RMASK)
  175. #define SYM_MASK(regname, fldname) ((u64) \
  176. QIB_7220_##regname##_##fldname##_RMASK << \
  177. QIB_7220_##regname##_##fldname##_LSB)
  178. #define SYM_LSB(regname, fldname) (QIB_7220_##regname##_##fldname##_LSB)
  179. #define SYM_FIELD(value, regname, fldname) ((u64) \
  180. (((value) >> SYM_LSB(regname, fldname)) & \
  181. SYM_RMASK(regname, fldname)))
  182. #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
  183. #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
  184. /* ibcctrl bits */
  185. #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
  186. /* cycle through TS1/TS2 till OK */
  187. #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
  188. /* wait for TS1, then go on */
  189. #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
  190. #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
  191. #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
  192. #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
  193. #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
  194. #define BLOB_7220_IBCHG 0x81
  195. /*
  196. * We could have a single register get/put routine, that takes a group type,
  197. * but this is somewhat clearer and cleaner. It also gives us some error
  198. * checking. 64 bit register reads should always work, but are inefficient
  199. * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
  200. * so we use kreg32 wherever possible. User register and counter register
  201. * reads are always 32 bit reads, so only one form of those routines.
  202. */
  203. /**
  204. * qib_read_ureg32 - read 32-bit virtualized per-context register
  205. * @dd: device
  206. * @regno: register number
  207. * @ctxt: context number
  208. *
  209. * Return the contents of a register that is virtualized to be per context.
  210. * Returns -1 on errors (not distinguishable from valid contents at
  211. * runtime; we may add a separate error variable at some point).
  212. */
  213. static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
  214. enum qib_ureg regno, int ctxt)
  215. {
  216. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  217. return 0;
  218. if (dd->userbase)
  219. return readl(regno + (u64 __iomem *)
  220. ((char __iomem *)dd->userbase +
  221. dd->ureg_align * ctxt));
  222. else
  223. return readl(regno + (u64 __iomem *)
  224. (dd->uregbase +
  225. (char __iomem *)dd->kregbase +
  226. dd->ureg_align * ctxt));
  227. }
  228. /**
  229. * qib_write_ureg - write 32-bit virtualized per-context register
  230. * @dd: device
  231. * @regno: register number
  232. * @value: value
  233. * @ctxt: context
  234. *
  235. * Write the contents of a register that is virtualized to be per context.
  236. */
  237. static inline void qib_write_ureg(const struct qib_devdata *dd,
  238. enum qib_ureg regno, u64 value, int ctxt)
  239. {
  240. u64 __iomem *ubase;
  241. if (dd->userbase)
  242. ubase = (u64 __iomem *)
  243. ((char __iomem *) dd->userbase +
  244. dd->ureg_align * ctxt);
  245. else
  246. ubase = (u64 __iomem *)
  247. (dd->uregbase +
  248. (char __iomem *) dd->kregbase +
  249. dd->ureg_align * ctxt);
  250. if (dd->kregbase && (dd->flags & QIB_PRESENT))
  251. writeq(value, &ubase[regno]);
  252. }
  253. /**
  254. * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
  255. * @dd: the qlogic_ib device
  256. * @regno: the register number to write
  257. * @ctxt: the context containing the register
  258. * @value: the value to write
  259. */
  260. static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
  261. const u16 regno, unsigned ctxt,
  262. u64 value)
  263. {
  264. qib_write_kreg(dd, regno + ctxt, value);
  265. }
  266. static inline void write_7220_creg(const struct qib_devdata *dd,
  267. u16 regno, u64 value)
  268. {
  269. if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT))
  270. writeq(value, &dd->cspec->cregbase[regno]);
  271. }
  272. static inline u64 read_7220_creg(const struct qib_devdata *dd, u16 regno)
  273. {
  274. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  275. return 0;
  276. return readq(&dd->cspec->cregbase[regno]);
  277. }
  278. static inline u32 read_7220_creg32(const struct qib_devdata *dd, u16 regno)
  279. {
  280. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  281. return 0;
  282. return readl(&dd->cspec->cregbase[regno]);
  283. }
  284. /* kr_revision bits */
  285. #define QLOGIC_IB_R_EMULATORREV_MASK ((1ULL << 22) - 1)
  286. #define QLOGIC_IB_R_EMULATORREV_SHIFT 40
  287. /* kr_control bits */
  288. #define QLOGIC_IB_C_RESET (1U << 7)
  289. /* kr_intstatus, kr_intclear, kr_intmask bits */
  290. #define QLOGIC_IB_I_RCVURG_MASK ((1ULL << 17) - 1)
  291. #define QLOGIC_IB_I_RCVURG_SHIFT 32
  292. #define QLOGIC_IB_I_RCVAVAIL_MASK ((1ULL << 17) - 1)
  293. #define QLOGIC_IB_I_RCVAVAIL_SHIFT 0
  294. #define QLOGIC_IB_I_SERDESTRIMDONE (1ULL << 27)
  295. #define QLOGIC_IB_C_FREEZEMODE 0x00000002
  296. #define QLOGIC_IB_C_LINKENABLE 0x00000004
  297. #define QLOGIC_IB_I_SDMAINT 0x8000000000000000ULL
  298. #define QLOGIC_IB_I_SDMADISABLED 0x4000000000000000ULL
  299. #define QLOGIC_IB_I_ERROR 0x0000000080000000ULL
  300. #define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL
  301. #define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL
  302. #define QLOGIC_IB_I_GPIO 0x0000000010000000ULL
  303. /* variables for sanity checking interrupt and errors */
  304. #define QLOGIC_IB_I_BITSEXTANT \
  305. (QLOGIC_IB_I_SDMAINT | QLOGIC_IB_I_SDMADISABLED | \
  306. (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \
  307. (QLOGIC_IB_I_RCVAVAIL_MASK << \
  308. QLOGIC_IB_I_RCVAVAIL_SHIFT) | \
  309. QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \
  310. QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO | \
  311. QLOGIC_IB_I_SERDESTRIMDONE)
  312. #define IB_HWE_BITSEXTANT \
  313. (HWE_MASK(RXEMemParityErr) | \
  314. HWE_MASK(TXEMemParityErr) | \
  315. (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \
  316. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \
  317. QLOGIC_IB_HWE_PCIE1PLLFAILED | \
  318. QLOGIC_IB_HWE_PCIE0PLLFAILED | \
  319. QLOGIC_IB_HWE_PCIEPOISONEDTLP | \
  320. QLOGIC_IB_HWE_PCIECPLTIMEOUT | \
  321. QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \
  322. QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \
  323. QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \
  324. HWE_MASK(PowerOnBISTFailed) | \
  325. QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  326. QLOGIC_IB_HWE_COREPLL_RFSLIP | \
  327. QLOGIC_IB_HWE_SERDESPLLFAILED | \
  328. HWE_MASK(IBCBusToSPCParityErr) | \
  329. HWE_MASK(IBCBusFromSPCParityErr) | \
  330. QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR | \
  331. QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR | \
  332. QLOGIC_IB_HWE_SDMAMEMREADERR | \
  333. QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED | \
  334. QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT | \
  335. QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT | \
  336. QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT | \
  337. QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT | \
  338. QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR | \
  339. QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR | \
  340. QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR | \
  341. QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR)
  342. #define IB_E_BITSEXTANT \
  343. (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \
  344. ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \
  345. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \
  346. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \
  347. ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \
  348. ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \
  349. ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \
  350. ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \
  351. ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \
  352. ERR_MASK(SendSpecialTriggerErr) | \
  353. ERR_MASK(SDmaDisabledErr) | ERR_MASK(SendMinPktLenErr) | \
  354. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnderRunErr) | \
  355. ERR_MASK(SendPktLenErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  356. ERR_MASK(SendDroppedDataPktErr) | \
  357. ERR_MASK(SendPioArmLaunchErr) | \
  358. ERR_MASK(SendUnexpectedPktNumErr) | \
  359. ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(SendBufMisuseErr) | \
  360. ERR_MASK(SDmaGenMismatchErr) | ERR_MASK(SDmaOutOfBoundErr) | \
  361. ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
  362. ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
  363. ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
  364. ERR_MASK(SDmaUnexpDataErr) | \
  365. ERR_MASK(IBStatusChanged) | ERR_MASK(InvalidAddrErr) | \
  366. ERR_MASK(ResetNegated) | ERR_MASK(HardwareErr) | \
  367. ERR_MASK(SDmaDescAddrMisalignErr) | \
  368. ERR_MASK(InvalidEEPCmd))
  369. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  370. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x00000000000000ffULL
  371. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0
  372. #define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  373. #define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  374. #define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  375. #define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  376. #define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  377. #define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  378. #define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  379. #define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  380. #define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  381. #define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  382. /* specific to this chip */
  383. #define QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR 0x0000000000000040ULL
  384. #define QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR 0x0000000000000080ULL
  385. #define QLOGIC_IB_HWE_SDMAMEMREADERR 0x0000000010000000ULL
  386. #define QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED 0x2000000000000000ULL
  387. #define QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT 0x0100000000000000ULL
  388. #define QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT 0x0200000000000000ULL
  389. #define QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT 0x0400000000000000ULL
  390. #define QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT 0x0800000000000000ULL
  391. #define QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR 0x0000008000000000ULL
  392. #define QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR 0x0000004000000000ULL
  393. #define QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR 0x0000001000000000ULL
  394. #define QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR 0x0000002000000000ULL
  395. #define IBA7220_IBCC_LINKCMD_SHIFT 19
  396. /* kr_ibcddrctrl bits */
  397. #define IBA7220_IBC_DLIDLMC_MASK 0xFFFFFFFFUL
  398. #define IBA7220_IBC_DLIDLMC_SHIFT 32
  399. #define IBA7220_IBC_HRTBT_MASK (SYM_RMASK(IBCDDRCtrl, HRTBT_AUTO) | \
  400. SYM_RMASK(IBCDDRCtrl, HRTBT_ENB))
  401. #define IBA7220_IBC_HRTBT_SHIFT SYM_LSB(IBCDDRCtrl, HRTBT_ENB)
  402. #define IBA7220_IBC_LANE_REV_SUPPORTED (1<<8)
  403. #define IBA7220_IBC_LREV_MASK 1
  404. #define IBA7220_IBC_LREV_SHIFT 8
  405. #define IBA7220_IBC_RXPOL_MASK 1
  406. #define IBA7220_IBC_RXPOL_SHIFT 7
  407. #define IBA7220_IBC_WIDTH_SHIFT 5
  408. #define IBA7220_IBC_WIDTH_MASK 0x3
  409. #define IBA7220_IBC_WIDTH_1X_ONLY (0 << IBA7220_IBC_WIDTH_SHIFT)
  410. #define IBA7220_IBC_WIDTH_4X_ONLY (1 << IBA7220_IBC_WIDTH_SHIFT)
  411. #define IBA7220_IBC_WIDTH_AUTONEG (2 << IBA7220_IBC_WIDTH_SHIFT)
  412. #define IBA7220_IBC_SPEED_AUTONEG (1 << 1)
  413. #define IBA7220_IBC_SPEED_SDR (1 << 2)
  414. #define IBA7220_IBC_SPEED_DDR (1 << 3)
  415. #define IBA7220_IBC_SPEED_AUTONEG_MASK (0x7 << 1)
  416. #define IBA7220_IBC_IBTA_1_2_MASK (1)
  417. /* kr_ibcddrstatus */
  418. /* link latency shift is 0, don't bother defining */
  419. #define IBA7220_DDRSTAT_LINKLAT_MASK 0x3ffffff
  420. /* kr_extstatus bits */
  421. #define QLOGIC_IB_EXTS_FREQSEL 0x2
  422. #define QLOGIC_IB_EXTS_SERDESSEL 0x4
  423. #define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  424. #define QLOGIC_IB_EXTS_MEMBIST_DISABLED 0x0000000000008000
  425. /* kr_xgxsconfig bits */
  426. #define QLOGIC_IB_XGXS_RESET 0x5ULL
  427. #define QLOGIC_IB_XGXS_FC_SAFE (1ULL << 63)
  428. /* kr_rcvpktledcnt */
  429. #define IBA7220_LEDBLINK_ON_SHIFT 32 /* 4ns period on after packet */
  430. #define IBA7220_LEDBLINK_OFF_SHIFT 0 /* 4ns period off before next on */
  431. #define _QIB_GPIO_SDA_NUM 1
  432. #define _QIB_GPIO_SCL_NUM 0
  433. #define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7220 cards. */
  434. #define QIB_TWSI_TEMP_DEV 0x98
  435. /* HW counter clock is at 4nsec */
  436. #define QIB_7220_PSXMITWAIT_CHECK_RATE 4000
  437. #define IBA7220_R_INTRAVAIL_SHIFT 17
  438. #define IBA7220_R_PKEY_DIS_SHIFT 34
  439. #define IBA7220_R_TAILUPD_SHIFT 35
  440. #define IBA7220_R_CTXTCFG_SHIFT 36
  441. #define IBA7220_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
  442. /*
  443. * the size bits give us 2^N, in KB units. 0 marks as invalid,
  444. * and 7 is reserved. We currently use only 2KB and 4KB
  445. */
  446. #define IBA7220_TID_SZ_SHIFT 37 /* shift to 3bit size selector */
  447. #define IBA7220_TID_SZ_2K (1UL << IBA7220_TID_SZ_SHIFT) /* 2KB */
  448. #define IBA7220_TID_SZ_4K (2UL << IBA7220_TID_SZ_SHIFT) /* 4KB */
  449. #define IBA7220_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
  450. #define PBC_7220_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
  451. #define PBC_7220_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
  452. #define AUTONEG_TRIES 5 /* sequential retries to negotiate DDR */
  453. /* packet rate matching delay multiplier */
  454. static u8 rate_to_delay[2][2] = {
  455. /* 1x, 4x */
  456. { 8, 2 }, /* SDR */
  457. { 4, 1 } /* DDR */
  458. };
  459. static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
  460. [IB_RATE_2_5_GBPS] = 8,
  461. [IB_RATE_5_GBPS] = 4,
  462. [IB_RATE_10_GBPS] = 2,
  463. [IB_RATE_20_GBPS] = 1
  464. };
  465. #define IBA7220_LINKSPEED_SHIFT SYM_LSB(IBCStatus, LinkSpeedActive)
  466. #define IBA7220_LINKWIDTH_SHIFT SYM_LSB(IBCStatus, LinkWidthActive)
  467. /* link training states, from IBC */
  468. #define IB_7220_LT_STATE_DISABLED 0x00
  469. #define IB_7220_LT_STATE_LINKUP 0x01
  470. #define IB_7220_LT_STATE_POLLACTIVE 0x02
  471. #define IB_7220_LT_STATE_POLLQUIET 0x03
  472. #define IB_7220_LT_STATE_SLEEPDELAY 0x04
  473. #define IB_7220_LT_STATE_SLEEPQUIET 0x05
  474. #define IB_7220_LT_STATE_CFGDEBOUNCE 0x08
  475. #define IB_7220_LT_STATE_CFGRCVFCFG 0x09
  476. #define IB_7220_LT_STATE_CFGWAITRMT 0x0a
  477. #define IB_7220_LT_STATE_CFGIDLE 0x0b
  478. #define IB_7220_LT_STATE_RECOVERRETRAIN 0x0c
  479. #define IB_7220_LT_STATE_RECOVERWAITRMT 0x0e
  480. #define IB_7220_LT_STATE_RECOVERIDLE 0x0f
  481. /* link state machine states from IBC */
  482. #define IB_7220_L_STATE_DOWN 0x0
  483. #define IB_7220_L_STATE_INIT 0x1
  484. #define IB_7220_L_STATE_ARM 0x2
  485. #define IB_7220_L_STATE_ACTIVE 0x3
  486. #define IB_7220_L_STATE_ACT_DEFER 0x4
  487. static const u8 qib_7220_physportstate[0x20] = {
  488. [IB_7220_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
  489. [IB_7220_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
  490. [IB_7220_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
  491. [IB_7220_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
  492. [IB_7220_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
  493. [IB_7220_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
  494. [IB_7220_LT_STATE_CFGDEBOUNCE] =
  495. IB_PHYSPORTSTATE_CFG_TRAIN,
  496. [IB_7220_LT_STATE_CFGRCVFCFG] =
  497. IB_PHYSPORTSTATE_CFG_TRAIN,
  498. [IB_7220_LT_STATE_CFGWAITRMT] =
  499. IB_PHYSPORTSTATE_CFG_TRAIN,
  500. [IB_7220_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
  501. [IB_7220_LT_STATE_RECOVERRETRAIN] =
  502. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  503. [IB_7220_LT_STATE_RECOVERWAITRMT] =
  504. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  505. [IB_7220_LT_STATE_RECOVERIDLE] =
  506. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  507. [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
  508. [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
  509. [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
  510. [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
  511. [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
  512. [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
  513. [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
  514. [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
  515. };
  516. int qib_special_trigger;
  517. module_param_named(special_trigger, qib_special_trigger, int, S_IRUGO);
  518. MODULE_PARM_DESC(special_trigger, "Enable SpecialTrigger arm/launch");
  519. #define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr)
  520. #define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr)
  521. #define SYM_MASK_BIT(regname, fldname, bit) ((u64) \
  522. (1ULL << (SYM_LSB(regname, fldname) + (bit))))
  523. #define TXEMEMPARITYERR_PIOBUF \
  524. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0)
  525. #define TXEMEMPARITYERR_PIOPBC \
  526. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1)
  527. #define TXEMEMPARITYERR_PIOLAUNCHFIFO \
  528. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2)
  529. #define RXEMEMPARITYERR_RCVBUF \
  530. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0)
  531. #define RXEMEMPARITYERR_LOOKUPQ \
  532. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1)
  533. #define RXEMEMPARITYERR_EXPTID \
  534. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2)
  535. #define RXEMEMPARITYERR_EAGERTID \
  536. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3)
  537. #define RXEMEMPARITYERR_FLAGBUF \
  538. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4)
  539. #define RXEMEMPARITYERR_DATAINFO \
  540. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5)
  541. #define RXEMEMPARITYERR_HDRINFO \
  542. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6)
  543. /* 7220 specific hardware errors... */
  544. static const struct qib_hwerror_msgs qib_7220_hwerror_msgs[] = {
  545. /* generic hardware errors */
  546. QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"),
  547. QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"),
  548. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF,
  549. "TXE PIOBUF Memory Parity"),
  550. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC,
  551. "TXE PIOPBC Memory Parity"),
  552. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO,
  553. "TXE PIOLAUNCHFIFO Memory Parity"),
  554. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF,
  555. "RXE RCVBUF Memory Parity"),
  556. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ,
  557. "RXE LOOKUPQ Memory Parity"),
  558. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID,
  559. "RXE EAGERTID Memory Parity"),
  560. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID,
  561. "RXE EXPTID Memory Parity"),
  562. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF,
  563. "RXE FLAGBUF Memory Parity"),
  564. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO,
  565. "RXE DATAINFO Memory Parity"),
  566. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO,
  567. "RXE HDRINFO Memory Parity"),
  568. /* chip-specific hardware errors */
  569. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP,
  570. "PCIe Poisoned TLP"),
  571. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT,
  572. "PCIe completion timeout"),
  573. /*
  574. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  575. * parity or memory parity error failures, because most likely we
  576. * won't be able to talk to the core of the chip. Nonetheless, we
  577. * might see them, if they are in parts of the PCIe core that aren't
  578. * essential.
  579. */
  580. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED,
  581. "PCIePLL1"),
  582. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED,
  583. "PCIePLL0"),
  584. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH,
  585. "PCIe XTLH core parity"),
  586. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM,
  587. "PCIe ADM TX core parity"),
  588. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM,
  589. "PCIe ADM RX core parity"),
  590. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED,
  591. "SerDes PLL"),
  592. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR,
  593. "PCIe cpl header queue"),
  594. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR,
  595. "PCIe cpl data queue"),
  596. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SDMAMEMREADERR,
  597. "Send DMA memory read"),
  598. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED,
  599. "uC PLL clock not locked"),
  600. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT,
  601. "PCIe serdes Q0 no clock"),
  602. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT,
  603. "PCIe serdes Q1 no clock"),
  604. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT,
  605. "PCIe serdes Q2 no clock"),
  606. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT,
  607. "PCIe serdes Q3 no clock"),
  608. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR,
  609. "DDS RXEQ memory parity"),
  610. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR,
  611. "IB uC memory parity"),
  612. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR,
  613. "PCIe uC oct0 memory parity"),
  614. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR,
  615. "PCIe uC oct1 memory parity"),
  616. };
  617. #define RXE_PARITY (RXEMEMPARITYERR_EAGERTID|RXEMEMPARITYERR_EXPTID)
  618. #define QLOGIC_IB_E_PKTERRS (\
  619. ERR_MASK(SendPktLenErr) | \
  620. ERR_MASK(SendDroppedDataPktErr) | \
  621. ERR_MASK(RcvVCRCErr) | \
  622. ERR_MASK(RcvICRCErr) | \
  623. ERR_MASK(RcvShortPktLenErr) | \
  624. ERR_MASK(RcvEBPErr))
  625. /* Convenience for decoding Send DMA errors */
  626. #define QLOGIC_IB_E_SDMAERRS ( \
  627. ERR_MASK(SDmaGenMismatchErr) | \
  628. ERR_MASK(SDmaOutOfBoundErr) | \
  629. ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
  630. ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
  631. ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
  632. ERR_MASK(SDmaUnexpDataErr) | \
  633. ERR_MASK(SDmaDescAddrMisalignErr) | \
  634. ERR_MASK(SDmaDisabledErr) | \
  635. ERR_MASK(SendBufMisuseErr))
  636. /* These are all rcv-related errors which we want to count for stats */
  637. #define E_SUM_PKTERRS \
  638. (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \
  639. ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \
  640. ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \
  641. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  642. ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \
  643. ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr))
  644. /* These are all send-related errors which we want to count for stats */
  645. #define E_SUM_ERRS \
  646. (ERR_MASK(SendPioArmLaunchErr) | ERR_MASK(SendUnexpectedPktNumErr) | \
  647. ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  648. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \
  649. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  650. ERR_MASK(InvalidAddrErr))
  651. /*
  652. * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore
  653. * errors not related to freeze and cancelling buffers. Can't ignore
  654. * armlaunch because could get more while still cleaning up, and need
  655. * to cancel those as they happen.
  656. */
  657. #define E_SPKT_ERRS_IGNORE \
  658. (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  659. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \
  660. ERR_MASK(SendPktLenErr))
  661. /*
  662. * these are errors that can occur when the link changes state while
  663. * a packet is being sent or received. This doesn't cover things
  664. * like EBP or VCRC that can be the result of a sending having the
  665. * link change state, so we receive a "known bad" packet.
  666. */
  667. #define E_SUM_LINK_PKTERRS \
  668. (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
  669. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  670. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  671. ERR_MASK(RcvUnexpectedCharErr))
  672. static void autoneg_7220_work(struct work_struct *);
  673. static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *, u64, u32 *);
  674. /*
  675. * Called when we might have an error that is specific to a particular
  676. * PIO buffer, and may need to cancel that buffer, so it can be re-used.
  677. * because we don't need to force the update of pioavail.
  678. */
  679. static void qib_disarm_7220_senderrbufs(struct qib_pportdata *ppd)
  680. {
  681. unsigned long sbuf[3];
  682. struct qib_devdata *dd = ppd->dd;
  683. /*
  684. * It's possible that sendbuffererror could have bits set; might
  685. * have already done this as a result of hardware error handling.
  686. */
  687. /* read these before writing errorclear */
  688. sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
  689. sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
  690. sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
  691. if (sbuf[0] || sbuf[1] || sbuf[2])
  692. qib_disarm_piobufs_set(dd, sbuf,
  693. dd->piobcnt2k + dd->piobcnt4k);
  694. }
  695. static void qib_7220_txe_recover(struct qib_devdata *dd)
  696. {
  697. qib_devinfo(dd->pcidev, "Recovering from TXE PIO parity error\n");
  698. qib_disarm_7220_senderrbufs(dd->pport);
  699. }
  700. /*
  701. * This is called with interrupts disabled and sdma_lock held.
  702. */
  703. static void qib_7220_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
  704. {
  705. struct qib_devdata *dd = ppd->dd;
  706. u64 set_sendctrl = 0;
  707. u64 clr_sendctrl = 0;
  708. if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
  709. set_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
  710. else
  711. clr_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
  712. if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
  713. set_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
  714. else
  715. clr_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
  716. if (op & QIB_SDMA_SENDCTRL_OP_HALT)
  717. set_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
  718. else
  719. clr_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
  720. spin_lock(&dd->sendctrl_lock);
  721. dd->sendctrl |= set_sendctrl;
  722. dd->sendctrl &= ~clr_sendctrl;
  723. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  724. qib_write_kreg(dd, kr_scratch, 0);
  725. spin_unlock(&dd->sendctrl_lock);
  726. }
  727. static void qib_decode_7220_sdma_errs(struct qib_pportdata *ppd,
  728. u64 err, char *buf, size_t blen)
  729. {
  730. static const struct {
  731. u64 err;
  732. const char *msg;
  733. } errs[] = {
  734. { ERR_MASK(SDmaGenMismatchErr),
  735. "SDmaGenMismatch" },
  736. { ERR_MASK(SDmaOutOfBoundErr),
  737. "SDmaOutOfBound" },
  738. { ERR_MASK(SDmaTailOutOfBoundErr),
  739. "SDmaTailOutOfBound" },
  740. { ERR_MASK(SDmaBaseErr),
  741. "SDmaBase" },
  742. { ERR_MASK(SDma1stDescErr),
  743. "SDma1stDesc" },
  744. { ERR_MASK(SDmaRpyTagErr),
  745. "SDmaRpyTag" },
  746. { ERR_MASK(SDmaDwEnErr),
  747. "SDmaDwEn" },
  748. { ERR_MASK(SDmaMissingDwErr),
  749. "SDmaMissingDw" },
  750. { ERR_MASK(SDmaUnexpDataErr),
  751. "SDmaUnexpData" },
  752. { ERR_MASK(SDmaDescAddrMisalignErr),
  753. "SDmaDescAddrMisalign" },
  754. { ERR_MASK(SendBufMisuseErr),
  755. "SendBufMisuse" },
  756. { ERR_MASK(SDmaDisabledErr),
  757. "SDmaDisabled" },
  758. };
  759. int i;
  760. size_t bidx = 0;
  761. for (i = 0; i < ARRAY_SIZE(errs); i++) {
  762. if (err & errs[i].err)
  763. bidx += scnprintf(buf + bidx, blen - bidx,
  764. "%s ", errs[i].msg);
  765. }
  766. }
  767. /*
  768. * This is called as part of link down clean up so disarm and flush
  769. * all send buffers so that SMP packets can be sent.
  770. */
  771. static void qib_7220_sdma_hw_clean_up(struct qib_pportdata *ppd)
  772. {
  773. /* This will trigger the Abort interrupt */
  774. sendctrl_7220_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH |
  775. QIB_SENDCTRL_AVAIL_BLIP);
  776. ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */
  777. }
  778. static void qib_sdma_7220_setlengen(struct qib_pportdata *ppd)
  779. {
  780. /*
  781. * Set SendDmaLenGen and clear and set
  782. * the MSB of the generation count to enable generation checking
  783. * and load the internal generation counter.
  784. */
  785. qib_write_kreg(ppd->dd, kr_senddmalengen, ppd->sdma_descq_cnt);
  786. qib_write_kreg(ppd->dd, kr_senddmalengen,
  787. ppd->sdma_descq_cnt |
  788. (1ULL << QIB_7220_SendDmaLenGen_Generation_MSB));
  789. }
  790. static void qib_7220_sdma_hw_start_up(struct qib_pportdata *ppd)
  791. {
  792. qib_sdma_7220_setlengen(ppd);
  793. qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
  794. ppd->sdma_head_dma[0] = 0;
  795. }
  796. #define DISABLES_SDMA ( \
  797. ERR_MASK(SDmaDisabledErr) | \
  798. ERR_MASK(SDmaBaseErr) | \
  799. ERR_MASK(SDmaTailOutOfBoundErr) | \
  800. ERR_MASK(SDmaOutOfBoundErr) | \
  801. ERR_MASK(SDma1stDescErr) | \
  802. ERR_MASK(SDmaRpyTagErr) | \
  803. ERR_MASK(SDmaGenMismatchErr) | \
  804. ERR_MASK(SDmaDescAddrMisalignErr) | \
  805. ERR_MASK(SDmaMissingDwErr) | \
  806. ERR_MASK(SDmaDwEnErr))
  807. static void sdma_7220_errors(struct qib_pportdata *ppd, u64 errs)
  808. {
  809. unsigned long flags;
  810. struct qib_devdata *dd = ppd->dd;
  811. char *msg;
  812. errs &= QLOGIC_IB_E_SDMAERRS;
  813. msg = dd->cspec->sdmamsgbuf;
  814. qib_decode_7220_sdma_errs(ppd, errs, msg, sizeof dd->cspec->sdmamsgbuf);
  815. spin_lock_irqsave(&ppd->sdma_lock, flags);
  816. if (errs & ERR_MASK(SendBufMisuseErr)) {
  817. unsigned long sbuf[3];
  818. sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
  819. sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
  820. sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
  821. qib_dev_err(ppd->dd,
  822. "IB%u:%u SendBufMisuse: %04lx %016lx %016lx\n",
  823. ppd->dd->unit, ppd->port, sbuf[2], sbuf[1],
  824. sbuf[0]);
  825. }
  826. if (errs & ERR_MASK(SDmaUnexpDataErr))
  827. qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", ppd->dd->unit,
  828. ppd->port);
  829. switch (ppd->sdma_state.current_state) {
  830. case qib_sdma_state_s00_hw_down:
  831. /* not expecting any interrupts */
  832. break;
  833. case qib_sdma_state_s10_hw_start_up_wait:
  834. /* handled in intr path */
  835. break;
  836. case qib_sdma_state_s20_idle:
  837. /* not expecting any interrupts */
  838. break;
  839. case qib_sdma_state_s30_sw_clean_up_wait:
  840. /* not expecting any interrupts */
  841. break;
  842. case qib_sdma_state_s40_hw_clean_up_wait:
  843. if (errs & ERR_MASK(SDmaDisabledErr))
  844. __qib_sdma_process_event(ppd,
  845. qib_sdma_event_e50_hw_cleaned);
  846. break;
  847. case qib_sdma_state_s50_hw_halt_wait:
  848. /* handled in intr path */
  849. break;
  850. case qib_sdma_state_s99_running:
  851. if (errs & DISABLES_SDMA)
  852. __qib_sdma_process_event(ppd,
  853. qib_sdma_event_e7220_err_halted);
  854. break;
  855. }
  856. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  857. }
  858. /*
  859. * Decode the error status into strings, deciding whether to always
  860. * print * it or not depending on "normal packet errors" vs everything
  861. * else. Return 1 if "real" errors, otherwise 0 if only packet
  862. * errors, so caller can decide what to print with the string.
  863. */
  864. static int qib_decode_7220_err(struct qib_devdata *dd, char *buf, size_t blen,
  865. u64 err)
  866. {
  867. int iserr = 1;
  868. *buf = '\0';
  869. if (err & QLOGIC_IB_E_PKTERRS) {
  870. if (!(err & ~QLOGIC_IB_E_PKTERRS))
  871. iserr = 0;
  872. if ((err & ERR_MASK(RcvICRCErr)) &&
  873. !(err & (ERR_MASK(RcvVCRCErr) | ERR_MASK(RcvEBPErr))))
  874. strlcat(buf, "CRC ", blen);
  875. if (!iserr)
  876. goto done;
  877. }
  878. if (err & ERR_MASK(RcvHdrLenErr))
  879. strlcat(buf, "rhdrlen ", blen);
  880. if (err & ERR_MASK(RcvBadTidErr))
  881. strlcat(buf, "rbadtid ", blen);
  882. if (err & ERR_MASK(RcvBadVersionErr))
  883. strlcat(buf, "rbadversion ", blen);
  884. if (err & ERR_MASK(RcvHdrErr))
  885. strlcat(buf, "rhdr ", blen);
  886. if (err & ERR_MASK(SendSpecialTriggerErr))
  887. strlcat(buf, "sendspecialtrigger ", blen);
  888. if (err & ERR_MASK(RcvLongPktLenErr))
  889. strlcat(buf, "rlongpktlen ", blen);
  890. if (err & ERR_MASK(RcvMaxPktLenErr))
  891. strlcat(buf, "rmaxpktlen ", blen);
  892. if (err & ERR_MASK(RcvMinPktLenErr))
  893. strlcat(buf, "rminpktlen ", blen);
  894. if (err & ERR_MASK(SendMinPktLenErr))
  895. strlcat(buf, "sminpktlen ", blen);
  896. if (err & ERR_MASK(RcvFormatErr))
  897. strlcat(buf, "rformaterr ", blen);
  898. if (err & ERR_MASK(RcvUnsupportedVLErr))
  899. strlcat(buf, "runsupvl ", blen);
  900. if (err & ERR_MASK(RcvUnexpectedCharErr))
  901. strlcat(buf, "runexpchar ", blen);
  902. if (err & ERR_MASK(RcvIBFlowErr))
  903. strlcat(buf, "ribflow ", blen);
  904. if (err & ERR_MASK(SendUnderRunErr))
  905. strlcat(buf, "sunderrun ", blen);
  906. if (err & ERR_MASK(SendPioArmLaunchErr))
  907. strlcat(buf, "spioarmlaunch ", blen);
  908. if (err & ERR_MASK(SendUnexpectedPktNumErr))
  909. strlcat(buf, "sunexperrpktnum ", blen);
  910. if (err & ERR_MASK(SendDroppedSmpPktErr))
  911. strlcat(buf, "sdroppedsmppkt ", blen);
  912. if (err & ERR_MASK(SendMaxPktLenErr))
  913. strlcat(buf, "smaxpktlen ", blen);
  914. if (err & ERR_MASK(SendUnsupportedVLErr))
  915. strlcat(buf, "sunsupVL ", blen);
  916. if (err & ERR_MASK(InvalidAddrErr))
  917. strlcat(buf, "invalidaddr ", blen);
  918. if (err & ERR_MASK(RcvEgrFullErr))
  919. strlcat(buf, "rcvegrfull ", blen);
  920. if (err & ERR_MASK(RcvHdrFullErr))
  921. strlcat(buf, "rcvhdrfull ", blen);
  922. if (err & ERR_MASK(IBStatusChanged))
  923. strlcat(buf, "ibcstatuschg ", blen);
  924. if (err & ERR_MASK(RcvIBLostLinkErr))
  925. strlcat(buf, "riblostlink ", blen);
  926. if (err & ERR_MASK(HardwareErr))
  927. strlcat(buf, "hardware ", blen);
  928. if (err & ERR_MASK(ResetNegated))
  929. strlcat(buf, "reset ", blen);
  930. if (err & QLOGIC_IB_E_SDMAERRS)
  931. qib_decode_7220_sdma_errs(dd->pport, err, buf, blen);
  932. if (err & ERR_MASK(InvalidEEPCmd))
  933. strlcat(buf, "invalideepromcmd ", blen);
  934. done:
  935. return iserr;
  936. }
  937. static void reenable_7220_chase(unsigned long opaque)
  938. {
  939. struct qib_pportdata *ppd = (struct qib_pportdata *)opaque;
  940. ppd->cpspec->chase_timer.expires = 0;
  941. qib_set_ib_7220_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
  942. QLOGIC_IB_IBCC_LINKINITCMD_POLL);
  943. }
  944. static void handle_7220_chase(struct qib_pportdata *ppd, u64 ibcst)
  945. {
  946. u8 ibclt;
  947. u64 tnow;
  948. ibclt = (u8)SYM_FIELD(ibcst, IBCStatus, LinkTrainingState);
  949. /*
  950. * Detect and handle the state chase issue, where we can
  951. * get stuck if we are unlucky on timing on both sides of
  952. * the link. If we are, we disable, set a timer, and
  953. * then re-enable.
  954. */
  955. switch (ibclt) {
  956. case IB_7220_LT_STATE_CFGRCVFCFG:
  957. case IB_7220_LT_STATE_CFGWAITRMT:
  958. case IB_7220_LT_STATE_TXREVLANES:
  959. case IB_7220_LT_STATE_CFGENH:
  960. tnow = get_jiffies_64();
  961. if (ppd->cpspec->chase_end &&
  962. time_after64(tnow, ppd->cpspec->chase_end)) {
  963. ppd->cpspec->chase_end = 0;
  964. qib_set_ib_7220_lstate(ppd,
  965. QLOGIC_IB_IBCC_LINKCMD_DOWN,
  966. QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
  967. ppd->cpspec->chase_timer.expires = jiffies +
  968. QIB_CHASE_DIS_TIME;
  969. add_timer(&ppd->cpspec->chase_timer);
  970. } else if (!ppd->cpspec->chase_end)
  971. ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
  972. break;
  973. default:
  974. ppd->cpspec->chase_end = 0;
  975. break;
  976. }
  977. }
  978. static void handle_7220_errors(struct qib_devdata *dd, u64 errs)
  979. {
  980. char *msg;
  981. u64 ignore_this_time = 0;
  982. u64 iserr = 0;
  983. int log_idx;
  984. struct qib_pportdata *ppd = dd->pport;
  985. u64 mask;
  986. /* don't report errors that are masked */
  987. errs &= dd->cspec->errormask;
  988. msg = dd->cspec->emsgbuf;
  989. /* do these first, they are most important */
  990. if (errs & ERR_MASK(HardwareErr))
  991. qib_7220_handle_hwerrors(dd, msg, sizeof dd->cspec->emsgbuf);
  992. else
  993. for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
  994. if (errs & dd->eep_st_masks[log_idx].errs_to_log)
  995. qib_inc_eeprom_err(dd, log_idx, 1);
  996. if (errs & QLOGIC_IB_E_SDMAERRS)
  997. sdma_7220_errors(ppd, errs);
  998. if (errs & ~IB_E_BITSEXTANT)
  999. qib_dev_err(dd, "error interrupt with unknown errors "
  1000. "%llx set\n", (unsigned long long)
  1001. (errs & ~IB_E_BITSEXTANT));
  1002. if (errs & E_SUM_ERRS) {
  1003. qib_disarm_7220_senderrbufs(ppd);
  1004. if ((errs & E_SUM_LINK_PKTERRS) &&
  1005. !(ppd->lflags & QIBL_LINKACTIVE)) {
  1006. /*
  1007. * This can happen when trying to bring the link
  1008. * up, but the IB link changes state at the "wrong"
  1009. * time. The IB logic then complains that the packet
  1010. * isn't valid. We don't want to confuse people, so
  1011. * we just don't print them, except at debug
  1012. */
  1013. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  1014. }
  1015. } else if ((errs & E_SUM_LINK_PKTERRS) &&
  1016. !(ppd->lflags & QIBL_LINKACTIVE)) {
  1017. /*
  1018. * This can happen when SMA is trying to bring the link
  1019. * up, but the IB link changes state at the "wrong" time.
  1020. * The IB logic then complains that the packet isn't
  1021. * valid. We don't want to confuse people, so we just
  1022. * don't print them, except at debug
  1023. */
  1024. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  1025. }
  1026. qib_write_kreg(dd, kr_errclear, errs);
  1027. errs &= ~ignore_this_time;
  1028. if (!errs)
  1029. goto done;
  1030. /*
  1031. * The ones we mask off are handled specially below
  1032. * or above. Also mask SDMADISABLED by default as it
  1033. * is too chatty.
  1034. */
  1035. mask = ERR_MASK(IBStatusChanged) |
  1036. ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) |
  1037. ERR_MASK(HardwareErr) | ERR_MASK(SDmaDisabledErr);
  1038. qib_decode_7220_err(dd, msg, sizeof dd->cspec->emsgbuf, errs & ~mask);
  1039. if (errs & E_SUM_PKTERRS)
  1040. qib_stats.sps_rcverrs++;
  1041. if (errs & E_SUM_ERRS)
  1042. qib_stats.sps_txerrs++;
  1043. iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS |
  1044. ERR_MASK(SDmaDisabledErr));
  1045. if (errs & ERR_MASK(IBStatusChanged)) {
  1046. u64 ibcs;
  1047. ibcs = qib_read_kreg64(dd, kr_ibcstatus);
  1048. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
  1049. handle_7220_chase(ppd, ibcs);
  1050. /* Update our picture of width and speed from chip */
  1051. ppd->link_width_active =
  1052. ((ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1) ?
  1053. IB_WIDTH_4X : IB_WIDTH_1X;
  1054. ppd->link_speed_active =
  1055. ((ibcs >> IBA7220_LINKSPEED_SHIFT) & 1) ?
  1056. QIB_IB_DDR : QIB_IB_SDR;
  1057. /*
  1058. * Since going into a recovery state causes the link state
  1059. * to go down and since recovery is transitory, it is better
  1060. * if we "miss" ever seeing the link training state go into
  1061. * recovery (i.e., ignore this transition for link state
  1062. * special handling purposes) without updating lastibcstat.
  1063. */
  1064. if (qib_7220_phys_portstate(ibcs) !=
  1065. IB_PHYSPORTSTATE_LINK_ERR_RECOVER)
  1066. qib_handle_e_ibstatuschanged(ppd, ibcs);
  1067. }
  1068. if (errs & ERR_MASK(ResetNegated)) {
  1069. qib_dev_err(dd, "Got reset, requires re-init "
  1070. "(unload and reload driver)\n");
  1071. dd->flags &= ~QIB_INITTED; /* needs re-init */
  1072. /* mark as having had error */
  1073. *dd->devstatusp |= QIB_STATUS_HWERROR;
  1074. *dd->pport->statusp &= ~QIB_STATUS_IB_CONF;
  1075. }
  1076. if (*msg && iserr)
  1077. qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
  1078. if (ppd->state_wanted & ppd->lflags)
  1079. wake_up_interruptible(&ppd->state_wait);
  1080. /*
  1081. * If there were hdrq or egrfull errors, wake up any processes
  1082. * waiting in poll. We used to try to check which contexts had
  1083. * the overflow, but given the cost of that and the chip reads
  1084. * to support it, it's better to just wake everybody up if we
  1085. * get an overflow; waiters can poll again if it's not them.
  1086. */
  1087. if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
  1088. qib_handle_urcv(dd, ~0U);
  1089. if (errs & ERR_MASK(RcvEgrFullErr))
  1090. qib_stats.sps_buffull++;
  1091. else
  1092. qib_stats.sps_hdrfull++;
  1093. }
  1094. done:
  1095. return;
  1096. }
  1097. /* enable/disable chip from delivering interrupts */
  1098. static void qib_7220_set_intr_state(struct qib_devdata *dd, u32 enable)
  1099. {
  1100. if (enable) {
  1101. if (dd->flags & QIB_BADINTR)
  1102. return;
  1103. qib_write_kreg(dd, kr_intmask, ~0ULL);
  1104. /* force re-interrupt of any pending interrupts. */
  1105. qib_write_kreg(dd, kr_intclear, 0ULL);
  1106. } else
  1107. qib_write_kreg(dd, kr_intmask, 0ULL);
  1108. }
  1109. /*
  1110. * Try to cleanup as much as possible for anything that might have gone
  1111. * wrong while in freeze mode, such as pio buffers being written by user
  1112. * processes (causing armlaunch), send errors due to going into freeze mode,
  1113. * etc., and try to avoid causing extra interrupts while doing so.
  1114. * Forcibly update the in-memory pioavail register copies after cleanup
  1115. * because the chip won't do it while in freeze mode (the register values
  1116. * themselves are kept correct).
  1117. * Make sure that we don't lose any important interrupts by using the chip
  1118. * feature that says that writing 0 to a bit in *clear that is set in
  1119. * *status will cause an interrupt to be generated again (if allowed by
  1120. * the *mask value).
  1121. * This is in chip-specific code because of all of the register accesses,
  1122. * even though the details are similar on most chips.
  1123. */
  1124. static void qib_7220_clear_freeze(struct qib_devdata *dd)
  1125. {
  1126. /* disable error interrupts, to avoid confusion */
  1127. qib_write_kreg(dd, kr_errmask, 0ULL);
  1128. /* also disable interrupts; errormask is sometimes overwriten */
  1129. qib_7220_set_intr_state(dd, 0);
  1130. qib_cancel_sends(dd->pport);
  1131. /* clear the freeze, and be sure chip saw it */
  1132. qib_write_kreg(dd, kr_control, dd->control);
  1133. qib_read_kreg32(dd, kr_scratch);
  1134. /* force in-memory update now we are out of freeze */
  1135. qib_force_pio_avail_update(dd);
  1136. /*
  1137. * force new interrupt if any hwerr, error or interrupt bits are
  1138. * still set, and clear "safe" send packet errors related to freeze
  1139. * and cancelling sends. Re-enable error interrupts before possible
  1140. * force of re-interrupt on pending interrupts.
  1141. */
  1142. qib_write_kreg(dd, kr_hwerrclear, 0ULL);
  1143. qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
  1144. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  1145. qib_7220_set_intr_state(dd, 1);
  1146. }
  1147. /**
  1148. * qib_7220_handle_hwerrors - display hardware errors.
  1149. * @dd: the qlogic_ib device
  1150. * @msg: the output buffer
  1151. * @msgl: the size of the output buffer
  1152. *
  1153. * Use same msg buffer as regular errors to avoid excessive stack
  1154. * use. Most hardware errors are catastrophic, but for right now,
  1155. * we'll print them and continue. We reuse the same message buffer as
  1156. * handle_7220_errors() to avoid excessive stack usage.
  1157. */
  1158. static void qib_7220_handle_hwerrors(struct qib_devdata *dd, char *msg,
  1159. size_t msgl)
  1160. {
  1161. u64 hwerrs;
  1162. u32 bits, ctrl;
  1163. int isfatal = 0;
  1164. char *bitsmsg;
  1165. int log_idx;
  1166. hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
  1167. if (!hwerrs)
  1168. goto bail;
  1169. if (hwerrs == ~0ULL) {
  1170. qib_dev_err(dd, "Read of hardware error status failed "
  1171. "(all bits set); ignoring\n");
  1172. goto bail;
  1173. }
  1174. qib_stats.sps_hwerrs++;
  1175. /*
  1176. * Always clear the error status register, except MEMBISTFAIL,
  1177. * regardless of whether we continue or stop using the chip.
  1178. * We want that set so we know it failed, even across driver reload.
  1179. * We'll still ignore it in the hwerrmask. We do this partly for
  1180. * diagnostics, but also for support.
  1181. */
  1182. qib_write_kreg(dd, kr_hwerrclear,
  1183. hwerrs & ~HWE_MASK(PowerOnBISTFailed));
  1184. hwerrs &= dd->cspec->hwerrmask;
  1185. /* We log some errors to EEPROM, check if we have any of those. */
  1186. for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
  1187. if (hwerrs & dd->eep_st_masks[log_idx].hwerrs_to_log)
  1188. qib_inc_eeprom_err(dd, log_idx, 1);
  1189. if (hwerrs & ~(TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC |
  1190. RXE_PARITY))
  1191. qib_devinfo(dd->pcidev, "Hardware error: hwerr=0x%llx "
  1192. "(cleared)\n", (unsigned long long) hwerrs);
  1193. if (hwerrs & ~IB_HWE_BITSEXTANT)
  1194. qib_dev_err(dd, "hwerror interrupt with unknown errors "
  1195. "%llx set\n", (unsigned long long)
  1196. (hwerrs & ~IB_HWE_BITSEXTANT));
  1197. if (hwerrs & QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR)
  1198. qib_sd7220_clr_ibpar(dd);
  1199. ctrl = qib_read_kreg32(dd, kr_control);
  1200. if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) {
  1201. /*
  1202. * Parity errors in send memory are recoverable by h/w
  1203. * just do housekeeping, exit freeze mode and continue.
  1204. */
  1205. if (hwerrs & (TXEMEMPARITYERR_PIOBUF |
  1206. TXEMEMPARITYERR_PIOPBC)) {
  1207. qib_7220_txe_recover(dd);
  1208. hwerrs &= ~(TXEMEMPARITYERR_PIOBUF |
  1209. TXEMEMPARITYERR_PIOPBC);
  1210. }
  1211. if (hwerrs)
  1212. isfatal = 1;
  1213. else
  1214. qib_7220_clear_freeze(dd);
  1215. }
  1216. *msg = '\0';
  1217. if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
  1218. isfatal = 1;
  1219. strlcat(msg, "[Memory BIST test failed, "
  1220. "InfiniPath hardware unusable]", msgl);
  1221. /* ignore from now on, so disable until driver reloaded */
  1222. dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
  1223. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1224. }
  1225. qib_format_hwerrors(hwerrs, qib_7220_hwerror_msgs,
  1226. ARRAY_SIZE(qib_7220_hwerror_msgs), msg, msgl);
  1227. bitsmsg = dd->cspec->bitsmsgbuf;
  1228. if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK <<
  1229. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) {
  1230. bits = (u32) ((hwerrs >>
  1231. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) &
  1232. QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK);
  1233. snprintf(bitsmsg, sizeof dd->cspec->bitsmsgbuf,
  1234. "[PCIe Mem Parity Errs %x] ", bits);
  1235. strlcat(msg, bitsmsg, msgl);
  1236. }
  1237. #define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  1238. QLOGIC_IB_HWE_COREPLL_RFSLIP)
  1239. if (hwerrs & _QIB_PLL_FAIL) {
  1240. isfatal = 1;
  1241. snprintf(bitsmsg, sizeof dd->cspec->bitsmsgbuf,
  1242. "[PLL failed (%llx), InfiniPath hardware unusable]",
  1243. (unsigned long long) hwerrs & _QIB_PLL_FAIL);
  1244. strlcat(msg, bitsmsg, msgl);
  1245. /* ignore from now on, so disable until driver reloaded */
  1246. dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL);
  1247. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1248. }
  1249. if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) {
  1250. /*
  1251. * If it occurs, it is left masked since the eternal
  1252. * interface is unused.
  1253. */
  1254. dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED;
  1255. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1256. }
  1257. qib_dev_err(dd, "%s hardware error\n", msg);
  1258. if (isfatal && !dd->diag_client) {
  1259. qib_dev_err(dd, "Fatal Hardware Error, no longer"
  1260. " usable, SN %.16s\n", dd->serial);
  1261. /*
  1262. * For /sys status file and user programs to print; if no
  1263. * trailing brace is copied, we'll know it was truncated.
  1264. */
  1265. if (dd->freezemsg)
  1266. snprintf(dd->freezemsg, dd->freezelen,
  1267. "{%s}", msg);
  1268. qib_disable_after_error(dd);
  1269. }
  1270. bail:;
  1271. }
  1272. /**
  1273. * qib_7220_init_hwerrors - enable hardware errors
  1274. * @dd: the qlogic_ib device
  1275. *
  1276. * now that we have finished initializing everything that might reasonably
  1277. * cause a hardware error, and cleared those errors bits as they occur,
  1278. * we can enable hardware errors in the mask (potentially enabling
  1279. * freeze mode), and enable hardware errors as errors (along with
  1280. * everything else) in errormask
  1281. */
  1282. static void qib_7220_init_hwerrors(struct qib_devdata *dd)
  1283. {
  1284. u64 val;
  1285. u64 extsval;
  1286. extsval = qib_read_kreg64(dd, kr_extstatus);
  1287. if (!(extsval & (QLOGIC_IB_EXTS_MEMBIST_ENDTEST |
  1288. QLOGIC_IB_EXTS_MEMBIST_DISABLED)))
  1289. qib_dev_err(dd, "MemBIST did not complete!\n");
  1290. if (extsval & QLOGIC_IB_EXTS_MEMBIST_DISABLED)
  1291. qib_devinfo(dd->pcidev, "MemBIST is disabled.\n");
  1292. val = ~0ULL; /* default to all hwerrors become interrupts, */
  1293. val &= ~QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR;
  1294. dd->cspec->hwerrmask = val;
  1295. qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
  1296. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1297. /* clear all */
  1298. qib_write_kreg(dd, kr_errclear, ~0ULL);
  1299. /* enable errors that are masked, at least this first time. */
  1300. qib_write_kreg(dd, kr_errmask, ~0ULL);
  1301. dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
  1302. /* clear any interrupts up to this point (ints still not enabled) */
  1303. qib_write_kreg(dd, kr_intclear, ~0ULL);
  1304. }
  1305. /*
  1306. * Disable and enable the armlaunch error. Used for PIO bandwidth testing
  1307. * on chips that are count-based, rather than trigger-based. There is no
  1308. * reference counting, but that's also fine, given the intended use.
  1309. * Only chip-specific because it's all register accesses
  1310. */
  1311. static void qib_set_7220_armlaunch(struct qib_devdata *dd, u32 enable)
  1312. {
  1313. if (enable) {
  1314. qib_write_kreg(dd, kr_errclear, ERR_MASK(SendPioArmLaunchErr));
  1315. dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr);
  1316. } else
  1317. dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr);
  1318. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  1319. }
  1320. /*
  1321. * Formerly took parameter <which> in pre-shifted,
  1322. * pre-merged form with LinkCmd and LinkInitCmd
  1323. * together, and assuming the zero was NOP.
  1324. */
  1325. static void qib_set_ib_7220_lstate(struct qib_pportdata *ppd, u16 linkcmd,
  1326. u16 linitcmd)
  1327. {
  1328. u64 mod_wd;
  1329. struct qib_devdata *dd = ppd->dd;
  1330. unsigned long flags;
  1331. if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
  1332. /*
  1333. * If we are told to disable, note that so link-recovery
  1334. * code does not attempt to bring us back up.
  1335. */
  1336. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1337. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  1338. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1339. } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
  1340. /*
  1341. * Any other linkinitcmd will lead to LINKDOWN and then
  1342. * to INIT (if all is well), so clear flag to let
  1343. * link-recovery code attempt to bring us back up.
  1344. */
  1345. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1346. ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
  1347. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1348. }
  1349. mod_wd = (linkcmd << IBA7220_IBCC_LINKCMD_SHIFT) |
  1350. (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1351. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl | mod_wd);
  1352. /* write to chip to prevent back-to-back writes of ibc reg */
  1353. qib_write_kreg(dd, kr_scratch, 0);
  1354. }
  1355. /*
  1356. * All detailed interaction with the SerDes has been moved to qib_sd7220.c
  1357. *
  1358. * The portion of IBA7220-specific bringup_serdes() that actually deals with
  1359. * registers and memory within the SerDes itself is qib_sd7220_init().
  1360. */
  1361. /**
  1362. * qib_7220_bringup_serdes - bring up the serdes
  1363. * @ppd: physical port on the qlogic_ib device
  1364. */
  1365. static int qib_7220_bringup_serdes(struct qib_pportdata *ppd)
  1366. {
  1367. struct qib_devdata *dd = ppd->dd;
  1368. u64 val, prev_val, guid, ibc;
  1369. int ret = 0;
  1370. /* Put IBC in reset, sends disabled */
  1371. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1372. qib_write_kreg(dd, kr_control, 0ULL);
  1373. if (qib_compat_ddr_negotiate) {
  1374. ppd->cpspec->ibdeltainprog = 1;
  1375. ppd->cpspec->ibsymsnap = read_7220_creg32(dd, cr_ibsymbolerr);
  1376. ppd->cpspec->iblnkerrsnap =
  1377. read_7220_creg32(dd, cr_iblinkerrrecov);
  1378. }
  1379. /* flowcontrolwatermark is in units of KBytes */
  1380. ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark);
  1381. /*
  1382. * How often flowctrl sent. More or less in usecs; balance against
  1383. * watermark value, so that in theory senders always get a flow
  1384. * control update in time to not let the IB link go idle.
  1385. */
  1386. ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod);
  1387. /* max error tolerance */
  1388. ibc |= 0xfULL << SYM_LSB(IBCCtrl, PhyerrThreshold);
  1389. /* use "real" buffer space for */
  1390. ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale);
  1391. /* IB credit flow control. */
  1392. ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold);
  1393. /*
  1394. * set initial max size pkt IBC will send, including ICRC; it's the
  1395. * PIO buffer size in dwords, less 1; also see qib_set_mtu()
  1396. */
  1397. ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen);
  1398. ppd->cpspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */
  1399. /* initially come up waiting for TS1, without sending anything. */
  1400. val = ppd->cpspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
  1401. QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1402. qib_write_kreg(dd, kr_ibcctrl, val);
  1403. if (!ppd->cpspec->ibcddrctrl) {
  1404. /* not on re-init after reset */
  1405. ppd->cpspec->ibcddrctrl = qib_read_kreg64(dd, kr_ibcddrctrl);
  1406. if (ppd->link_speed_enabled == (QIB_IB_SDR | QIB_IB_DDR))
  1407. ppd->cpspec->ibcddrctrl |=
  1408. IBA7220_IBC_SPEED_AUTONEG_MASK |
  1409. IBA7220_IBC_IBTA_1_2_MASK;
  1410. else
  1411. ppd->cpspec->ibcddrctrl |=
  1412. ppd->link_speed_enabled == QIB_IB_DDR ?
  1413. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  1414. if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
  1415. (IB_WIDTH_1X | IB_WIDTH_4X))
  1416. ppd->cpspec->ibcddrctrl |= IBA7220_IBC_WIDTH_AUTONEG;
  1417. else
  1418. ppd->cpspec->ibcddrctrl |=
  1419. ppd->link_width_enabled == IB_WIDTH_4X ?
  1420. IBA7220_IBC_WIDTH_4X_ONLY :
  1421. IBA7220_IBC_WIDTH_1X_ONLY;
  1422. /* always enable these on driver reload, not sticky */
  1423. ppd->cpspec->ibcddrctrl |=
  1424. IBA7220_IBC_RXPOL_MASK << IBA7220_IBC_RXPOL_SHIFT;
  1425. ppd->cpspec->ibcddrctrl |=
  1426. IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
  1427. /* enable automatic lane reversal detection for receive */
  1428. ppd->cpspec->ibcddrctrl |= IBA7220_IBC_LANE_REV_SUPPORTED;
  1429. } else
  1430. /* write to chip to prevent back-to-back writes of ibc reg */
  1431. qib_write_kreg(dd, kr_scratch, 0);
  1432. qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
  1433. qib_write_kreg(dd, kr_scratch, 0);
  1434. qib_write_kreg(dd, kr_ncmodectrl, 0Ull);
  1435. qib_write_kreg(dd, kr_scratch, 0);
  1436. ret = qib_sd7220_init(dd);
  1437. val = qib_read_kreg64(dd, kr_xgxs_cfg);
  1438. prev_val = val;
  1439. val |= QLOGIC_IB_XGXS_FC_SAFE;
  1440. if (val != prev_val) {
  1441. qib_write_kreg(dd, kr_xgxs_cfg, val);
  1442. qib_read_kreg32(dd, kr_scratch);
  1443. }
  1444. if (val & QLOGIC_IB_XGXS_RESET)
  1445. val &= ~QLOGIC_IB_XGXS_RESET;
  1446. if (val != prev_val)
  1447. qib_write_kreg(dd, kr_xgxs_cfg, val);
  1448. /* first time through, set port guid */
  1449. if (!ppd->guid)
  1450. ppd->guid = dd->base_guid;
  1451. guid = be64_to_cpu(ppd->guid);
  1452. qib_write_kreg(dd, kr_hrtbt_guid, guid);
  1453. if (!ret) {
  1454. dd->control |= QLOGIC_IB_C_LINKENABLE;
  1455. qib_write_kreg(dd, kr_control, dd->control);
  1456. } else
  1457. /* write to chip to prevent back-to-back writes of ibc reg */
  1458. qib_write_kreg(dd, kr_scratch, 0);
  1459. return ret;
  1460. }
  1461. /**
  1462. * qib_7220_quiet_serdes - set serdes to txidle
  1463. * @ppd: physical port of the qlogic_ib device
  1464. * Called when driver is being unloaded
  1465. */
  1466. static void qib_7220_quiet_serdes(struct qib_pportdata *ppd)
  1467. {
  1468. u64 val;
  1469. struct qib_devdata *dd = ppd->dd;
  1470. unsigned long flags;
  1471. /* disable IBC */
  1472. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1473. qib_write_kreg(dd, kr_control,
  1474. dd->control | QLOGIC_IB_C_FREEZEMODE);
  1475. ppd->cpspec->chase_end = 0;
  1476. if (ppd->cpspec->chase_timer.data) /* if initted */
  1477. del_timer_sync(&ppd->cpspec->chase_timer);
  1478. if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
  1479. ppd->cpspec->ibdeltainprog) {
  1480. u64 diagc;
  1481. /* enable counter writes */
  1482. diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
  1483. qib_write_kreg(dd, kr_hwdiagctrl,
  1484. diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
  1485. if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
  1486. val = read_7220_creg32(dd, cr_ibsymbolerr);
  1487. if (ppd->cpspec->ibdeltainprog)
  1488. val -= val - ppd->cpspec->ibsymsnap;
  1489. val -= ppd->cpspec->ibsymdelta;
  1490. write_7220_creg(dd, cr_ibsymbolerr, val);
  1491. }
  1492. if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
  1493. val = read_7220_creg32(dd, cr_iblinkerrrecov);
  1494. if (ppd->cpspec->ibdeltainprog)
  1495. val -= val - ppd->cpspec->iblnkerrsnap;
  1496. val -= ppd->cpspec->iblnkerrdelta;
  1497. write_7220_creg(dd, cr_iblinkerrrecov, val);
  1498. }
  1499. /* and disable counter writes */
  1500. qib_write_kreg(dd, kr_hwdiagctrl, diagc);
  1501. }
  1502. qib_set_ib_7220_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
  1503. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1504. ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
  1505. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1506. wake_up(&ppd->cpspec->autoneg_wait);
  1507. cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
  1508. shutdown_7220_relock_poll(ppd->dd);
  1509. val = qib_read_kreg64(ppd->dd, kr_xgxs_cfg);
  1510. val |= QLOGIC_IB_XGXS_RESET;
  1511. qib_write_kreg(ppd->dd, kr_xgxs_cfg, val);
  1512. }
  1513. /**
  1514. * qib_setup_7220_setextled - set the state of the two external LEDs
  1515. * @dd: the qlogic_ib device
  1516. * @on: whether the link is up or not
  1517. *
  1518. * The exact combo of LEDs if on is true is determined by looking
  1519. * at the ibcstatus.
  1520. *
  1521. * These LEDs indicate the physical and logical state of IB link.
  1522. * For this chip (at least with recommended board pinouts), LED1
  1523. * is Yellow (logical state) and LED2 is Green (physical state),
  1524. *
  1525. * Note: We try to match the Mellanox HCA LED behavior as best
  1526. * we can. Green indicates physical link state is OK (something is
  1527. * plugged in, and we can train).
  1528. * Amber indicates the link is logically up (ACTIVE).
  1529. * Mellanox further blinks the amber LED to indicate data packet
  1530. * activity, but we have no hardware support for that, so it would
  1531. * require waking up every 10-20 msecs and checking the counters
  1532. * on the chip, and then turning the LED off if appropriate. That's
  1533. * visible overhead, so not something we will do.
  1534. *
  1535. */
  1536. static void qib_setup_7220_setextled(struct qib_pportdata *ppd, u32 on)
  1537. {
  1538. struct qib_devdata *dd = ppd->dd;
  1539. u64 extctl, ledblink = 0, val, lst, ltst;
  1540. unsigned long flags;
  1541. /*
  1542. * The diags use the LED to indicate diag info, so we leave
  1543. * the external LED alone when the diags are running.
  1544. */
  1545. if (dd->diag_client)
  1546. return;
  1547. if (ppd->led_override) {
  1548. ltst = (ppd->led_override & QIB_LED_PHYS) ?
  1549. IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED,
  1550. lst = (ppd->led_override & QIB_LED_LOG) ?
  1551. IB_PORT_ACTIVE : IB_PORT_DOWN;
  1552. } else if (on) {
  1553. val = qib_read_kreg64(dd, kr_ibcstatus);
  1554. ltst = qib_7220_phys_portstate(val);
  1555. lst = qib_7220_iblink_state(val);
  1556. } else {
  1557. ltst = 0;
  1558. lst = 0;
  1559. }
  1560. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  1561. extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) |
  1562. SYM_MASK(EXTCtrl, LEDPriPortYellowOn));
  1563. if (ltst == IB_PHYSPORTSTATE_LINKUP) {
  1564. extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn);
  1565. /*
  1566. * counts are in chip clock (4ns) periods.
  1567. * This is 1/16 sec (66.6ms) on,
  1568. * 3/16 sec (187.5 ms) off, with packets rcvd
  1569. */
  1570. ledblink = ((66600 * 1000UL / 4) << IBA7220_LEDBLINK_ON_SHIFT)
  1571. | ((187500 * 1000UL / 4) << IBA7220_LEDBLINK_OFF_SHIFT);
  1572. }
  1573. if (lst == IB_PORT_ACTIVE)
  1574. extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn);
  1575. dd->cspec->extctrl = extctl;
  1576. qib_write_kreg(dd, kr_extctrl, extctl);
  1577. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  1578. if (ledblink) /* blink the LED on packet receive */
  1579. qib_write_kreg(dd, kr_rcvpktledcnt, ledblink);
  1580. }
  1581. static void qib_7220_free_irq(struct qib_devdata *dd)
  1582. {
  1583. if (dd->cspec->irq) {
  1584. free_irq(dd->cspec->irq, dd);
  1585. dd->cspec->irq = 0;
  1586. }
  1587. qib_nomsi(dd);
  1588. }
  1589. /*
  1590. * qib_setup_7220_cleanup - clean up any per-chip chip-specific stuff
  1591. * @dd: the qlogic_ib device
  1592. *
  1593. * This is called during driver unload.
  1594. *
  1595. */
  1596. static void qib_setup_7220_cleanup(struct qib_devdata *dd)
  1597. {
  1598. qib_7220_free_irq(dd);
  1599. kfree(dd->cspec->cntrs);
  1600. kfree(dd->cspec->portcntrs);
  1601. }
  1602. /*
  1603. * This is only called for SDmaInt.
  1604. * SDmaDisabled is handled on the error path.
  1605. */
  1606. static void sdma_7220_intr(struct qib_pportdata *ppd, u64 istat)
  1607. {
  1608. unsigned long flags;
  1609. spin_lock_irqsave(&ppd->sdma_lock, flags);
  1610. switch (ppd->sdma_state.current_state) {
  1611. case qib_sdma_state_s00_hw_down:
  1612. break;
  1613. case qib_sdma_state_s10_hw_start_up_wait:
  1614. __qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
  1615. break;
  1616. case qib_sdma_state_s20_idle:
  1617. break;
  1618. case qib_sdma_state_s30_sw_clean_up_wait:
  1619. break;
  1620. case qib_sdma_state_s40_hw_clean_up_wait:
  1621. break;
  1622. case qib_sdma_state_s50_hw_halt_wait:
  1623. __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
  1624. break;
  1625. case qib_sdma_state_s99_running:
  1626. /* too chatty to print here */
  1627. __qib_sdma_intr(ppd);
  1628. break;
  1629. }
  1630. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  1631. }
  1632. static void qib_wantpiobuf_7220_intr(struct qib_devdata *dd, u32 needint)
  1633. {
  1634. unsigned long flags;
  1635. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  1636. if (needint) {
  1637. if (!(dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
  1638. goto done;
  1639. /*
  1640. * blip the availupd off, next write will be on, so
  1641. * we ensure an avail update, regardless of threshold or
  1642. * buffers becoming free, whenever we want an interrupt
  1643. */
  1644. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl &
  1645. ~SYM_MASK(SendCtrl, SendBufAvailUpd));
  1646. qib_write_kreg(dd, kr_scratch, 0ULL);
  1647. dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
  1648. } else
  1649. dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
  1650. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  1651. qib_write_kreg(dd, kr_scratch, 0ULL);
  1652. done:
  1653. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  1654. }
  1655. /*
  1656. * Handle errors and unusual events first, separate function
  1657. * to improve cache hits for fast path interrupt handling.
  1658. */
  1659. static noinline void unlikely_7220_intr(struct qib_devdata *dd, u64 istat)
  1660. {
  1661. if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT))
  1662. qib_dev_err(dd,
  1663. "interrupt with unknown interrupts %Lx set\n",
  1664. istat & ~QLOGIC_IB_I_BITSEXTANT);
  1665. if (istat & QLOGIC_IB_I_GPIO) {
  1666. u32 gpiostatus;
  1667. /*
  1668. * Boards for this chip currently don't use GPIO interrupts,
  1669. * so clear by writing GPIOstatus to GPIOclear, and complain
  1670. * to alert developer. To avoid endless repeats, clear
  1671. * the bits in the mask, since there is some kind of
  1672. * programming error or chip problem.
  1673. */
  1674. gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
  1675. /*
  1676. * In theory, writing GPIOstatus to GPIOclear could
  1677. * have a bad side-effect on some diagnostic that wanted
  1678. * to poll for a status-change, but the various shadows
  1679. * make that problematic at best. Diags will just suppress
  1680. * all GPIO interrupts during such tests.
  1681. */
  1682. qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
  1683. if (gpiostatus) {
  1684. const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
  1685. u32 gpio_irq = mask & gpiostatus;
  1686. /*
  1687. * A bit set in status and (chip) Mask register
  1688. * would cause an interrupt. Since we are not
  1689. * expecting any, report it. Also check that the
  1690. * chip reflects our shadow, report issues,
  1691. * and refresh from the shadow.
  1692. */
  1693. /*
  1694. * Clear any troublemakers, and update chip
  1695. * from shadow
  1696. */
  1697. dd->cspec->gpio_mask &= ~gpio_irq;
  1698. qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
  1699. }
  1700. }
  1701. if (istat & QLOGIC_IB_I_ERROR) {
  1702. u64 estat;
  1703. qib_stats.sps_errints++;
  1704. estat = qib_read_kreg64(dd, kr_errstatus);
  1705. if (!estat)
  1706. qib_devinfo(dd->pcidev, "error interrupt (%Lx), "
  1707. "but no error bits set!\n", istat);
  1708. else
  1709. handle_7220_errors(dd, estat);
  1710. }
  1711. }
  1712. static irqreturn_t qib_7220intr(int irq, void *data)
  1713. {
  1714. struct qib_devdata *dd = data;
  1715. irqreturn_t ret;
  1716. u64 istat;
  1717. u64 ctxtrbits;
  1718. u64 rmask;
  1719. unsigned i;
  1720. if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
  1721. /*
  1722. * This return value is not great, but we do not want the
  1723. * interrupt core code to remove our interrupt handler
  1724. * because we don't appear to be handling an interrupt
  1725. * during a chip reset.
  1726. */
  1727. ret = IRQ_HANDLED;
  1728. goto bail;
  1729. }
  1730. istat = qib_read_kreg64(dd, kr_intstatus);
  1731. if (unlikely(!istat)) {
  1732. ret = IRQ_NONE; /* not our interrupt, or already handled */
  1733. goto bail;
  1734. }
  1735. if (unlikely(istat == -1)) {
  1736. qib_bad_intrstatus(dd);
  1737. /* don't know if it was our interrupt or not */
  1738. ret = IRQ_NONE;
  1739. goto bail;
  1740. }
  1741. qib_stats.sps_ints++;
  1742. if (dd->int_counter != (u32) -1)
  1743. dd->int_counter++;
  1744. if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT |
  1745. QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR)))
  1746. unlikely_7220_intr(dd, istat);
  1747. /*
  1748. * Clear the interrupt bits we found set, relatively early, so we
  1749. * "know" know the chip will have seen this by the time we process
  1750. * the queue, and will re-interrupt if necessary. The processor
  1751. * itself won't take the interrupt again until we return.
  1752. */
  1753. qib_write_kreg(dd, kr_intclear, istat);
  1754. /*
  1755. * Handle kernel receive queues before checking for pio buffers
  1756. * available since receives can overflow; piobuf waiters can afford
  1757. * a few extra cycles, since they were waiting anyway.
  1758. */
  1759. ctxtrbits = istat &
  1760. ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1761. (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT));
  1762. if (ctxtrbits) {
  1763. rmask = (1ULL << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1764. (1ULL << QLOGIC_IB_I_RCVURG_SHIFT);
  1765. for (i = 0; i < dd->first_user_ctxt; i++) {
  1766. if (ctxtrbits & rmask) {
  1767. ctxtrbits &= ~rmask;
  1768. qib_kreceive(dd->rcd[i], NULL, NULL);
  1769. }
  1770. rmask <<= 1;
  1771. }
  1772. if (ctxtrbits) {
  1773. ctxtrbits =
  1774. (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1775. (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT);
  1776. qib_handle_urcv(dd, ctxtrbits);
  1777. }
  1778. }
  1779. /* only call for SDmaInt */
  1780. if (istat & QLOGIC_IB_I_SDMAINT)
  1781. sdma_7220_intr(dd->pport, istat);
  1782. if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
  1783. qib_ib_piobufavail(dd);
  1784. ret = IRQ_HANDLED;
  1785. bail:
  1786. return ret;
  1787. }
  1788. /*
  1789. * Set up our chip-specific interrupt handler.
  1790. * The interrupt type has already been setup, so
  1791. * we just need to do the registration and error checking.
  1792. * If we are using MSI interrupts, we may fall back to
  1793. * INTx later, if the interrupt handler doesn't get called
  1794. * within 1/2 second (see verify_interrupt()).
  1795. */
  1796. static void qib_setup_7220_interrupt(struct qib_devdata *dd)
  1797. {
  1798. if (!dd->cspec->irq)
  1799. qib_dev_err(dd, "irq is 0, BIOS error? Interrupts won't "
  1800. "work\n");
  1801. else {
  1802. int ret = request_irq(dd->cspec->irq, qib_7220intr,
  1803. dd->msi_lo ? 0 : IRQF_SHARED,
  1804. QIB_DRV_NAME, dd);
  1805. if (ret)
  1806. qib_dev_err(dd, "Couldn't setup %s interrupt "
  1807. "(irq=%d): %d\n", dd->msi_lo ?
  1808. "MSI" : "INTx", dd->cspec->irq, ret);
  1809. }
  1810. }
  1811. /**
  1812. * qib_7220_boardname - fill in the board name
  1813. * @dd: the qlogic_ib device
  1814. *
  1815. * info is based on the board revision register
  1816. */
  1817. static void qib_7220_boardname(struct qib_devdata *dd)
  1818. {
  1819. char *n;
  1820. u32 boardid, namelen;
  1821. boardid = SYM_FIELD(dd->revision, Revision,
  1822. BoardID);
  1823. switch (boardid) {
  1824. case 1:
  1825. n = "InfiniPath_QLE7240";
  1826. break;
  1827. case 2:
  1828. n = "InfiniPath_QLE7280";
  1829. break;
  1830. default:
  1831. qib_dev_err(dd, "Unknown 7220 board with ID %u\n", boardid);
  1832. n = "Unknown_InfiniPath_7220";
  1833. break;
  1834. }
  1835. namelen = strlen(n) + 1;
  1836. dd->boardname = kmalloc(namelen, GFP_KERNEL);
  1837. if (!dd->boardname)
  1838. qib_dev_err(dd, "Failed allocation for board name: %s\n", n);
  1839. else
  1840. snprintf(dd->boardname, namelen, "%s", n);
  1841. if (dd->majrev != 5 || !dd->minrev || dd->minrev > 2)
  1842. qib_dev_err(dd, "Unsupported InfiniPath hardware "
  1843. "revision %u.%u!\n",
  1844. dd->majrev, dd->minrev);
  1845. snprintf(dd->boardversion, sizeof(dd->boardversion),
  1846. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
  1847. QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
  1848. (unsigned)SYM_FIELD(dd->revision, Revision_R, Arch),
  1849. dd->majrev, dd->minrev,
  1850. (unsigned)SYM_FIELD(dd->revision, Revision_R, SW));
  1851. }
  1852. /*
  1853. * This routine sleeps, so it can only be called from user context, not
  1854. * from interrupt context.
  1855. */
  1856. static int qib_setup_7220_reset(struct qib_devdata *dd)
  1857. {
  1858. u64 val;
  1859. int i;
  1860. int ret;
  1861. u16 cmdval;
  1862. u8 int_line, clinesz;
  1863. unsigned long flags;
  1864. qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
  1865. /* Use dev_err so it shows up in logs, etc. */
  1866. qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
  1867. /* no interrupts till re-initted */
  1868. qib_7220_set_intr_state(dd, 0);
  1869. dd->pport->cpspec->ibdeltainprog = 0;
  1870. dd->pport->cpspec->ibsymdelta = 0;
  1871. dd->pport->cpspec->iblnkerrdelta = 0;
  1872. /*
  1873. * Keep chip from being accessed until we are ready. Use
  1874. * writeq() directly, to allow the write even though QIB_PRESENT
  1875. * isn't set.
  1876. */
  1877. dd->flags &= ~(QIB_INITTED | QIB_PRESENT);
  1878. dd->int_counter = 0; /* so we check interrupts work again */
  1879. val = dd->control | QLOGIC_IB_C_RESET;
  1880. writeq(val, &dd->kregbase[kr_control]);
  1881. mb(); /* prevent compiler reordering around actual reset */
  1882. for (i = 1; i <= 5; i++) {
  1883. /*
  1884. * Allow MBIST, etc. to complete; longer on each retry.
  1885. * We sometimes get machine checks from bus timeout if no
  1886. * response, so for now, make it *really* long.
  1887. */
  1888. msleep(1000 + (1 + i) * 2000);
  1889. qib_pcie_reenable(dd, cmdval, int_line, clinesz);
  1890. /*
  1891. * Use readq directly, so we don't need to mark it as PRESENT
  1892. * until we get a successful indication that all is well.
  1893. */
  1894. val = readq(&dd->kregbase[kr_revision]);
  1895. if (val == dd->revision) {
  1896. dd->flags |= QIB_PRESENT; /* it's back */
  1897. ret = qib_reinit_intr(dd);
  1898. goto bail;
  1899. }
  1900. }
  1901. ret = 0; /* failed */
  1902. bail:
  1903. if (ret) {
  1904. if (qib_pcie_params(dd, dd->lbus_width, NULL, NULL))
  1905. qib_dev_err(dd, "Reset failed to setup PCIe or "
  1906. "interrupts; continuing anyway\n");
  1907. /* hold IBC in reset, no sends, etc till later */
  1908. qib_write_kreg(dd, kr_control, 0ULL);
  1909. /* clear the reset error, init error/hwerror mask */
  1910. qib_7220_init_hwerrors(dd);
  1911. /* do setup similar to speed or link-width changes */
  1912. if (dd->pport->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK)
  1913. dd->cspec->presets_needed = 1;
  1914. spin_lock_irqsave(&dd->pport->lflags_lock, flags);
  1915. dd->pport->lflags |= QIBL_IB_FORCE_NOTIFY;
  1916. dd->pport->lflags &= ~QIBL_IB_AUTONEG_FAILED;
  1917. spin_unlock_irqrestore(&dd->pport->lflags_lock, flags);
  1918. }
  1919. return ret;
  1920. }
  1921. /**
  1922. * qib_7220_put_tid - write a TID to the chip
  1923. * @dd: the qlogic_ib device
  1924. * @tidptr: pointer to the expected TID (in chip) to update
  1925. * @tidtype: 0 for eager, 1 for expected
  1926. * @pa: physical address of in memory buffer; tidinvalid if freeing
  1927. */
  1928. static void qib_7220_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
  1929. u32 type, unsigned long pa)
  1930. {
  1931. if (pa != dd->tidinvalid) {
  1932. u64 chippa = pa >> IBA7220_TID_PA_SHIFT;
  1933. /* paranoia checks */
  1934. if (pa != (chippa << IBA7220_TID_PA_SHIFT)) {
  1935. qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
  1936. pa);
  1937. return;
  1938. }
  1939. if (chippa >= (1UL << IBA7220_TID_SZ_SHIFT)) {
  1940. qib_dev_err(dd, "Physical page address 0x%lx "
  1941. "larger than supported\n", pa);
  1942. return;
  1943. }
  1944. if (type == RCVHQ_RCV_TYPE_EAGER)
  1945. chippa |= dd->tidtemplate;
  1946. else /* for now, always full 4KB page */
  1947. chippa |= IBA7220_TID_SZ_4K;
  1948. pa = chippa;
  1949. }
  1950. writeq(pa, tidptr);
  1951. mmiowb();
  1952. }
  1953. /**
  1954. * qib_7220_clear_tids - clear all TID entries for a ctxt, expected and eager
  1955. * @dd: the qlogic_ib device
  1956. * @ctxt: the ctxt
  1957. *
  1958. * clear all TID entries for a ctxt, expected and eager.
  1959. * Used from qib_close(). On this chip, TIDs are only 32 bits,
  1960. * not 64, but they are still on 64 bit boundaries, so tidbase
  1961. * is declared as u64 * for the pointer math, even though we write 32 bits
  1962. */
  1963. static void qib_7220_clear_tids(struct qib_devdata *dd,
  1964. struct qib_ctxtdata *rcd)
  1965. {
  1966. u64 __iomem *tidbase;
  1967. unsigned long tidinv;
  1968. u32 ctxt;
  1969. int i;
  1970. if (!dd->kregbase || !rcd)
  1971. return;
  1972. ctxt = rcd->ctxt;
  1973. tidinv = dd->tidinvalid;
  1974. tidbase = (u64 __iomem *)
  1975. ((char __iomem *)(dd->kregbase) +
  1976. dd->rcvtidbase +
  1977. ctxt * dd->rcvtidcnt * sizeof(*tidbase));
  1978. for (i = 0; i < dd->rcvtidcnt; i++)
  1979. qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1980. tidinv);
  1981. tidbase = (u64 __iomem *)
  1982. ((char __iomem *)(dd->kregbase) +
  1983. dd->rcvegrbase +
  1984. rcd->rcvegr_tid_base * sizeof(*tidbase));
  1985. for (i = 0; i < rcd->rcvegrcnt; i++)
  1986. qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
  1987. tidinv);
  1988. }
  1989. /**
  1990. * qib_7220_tidtemplate - setup constants for TID updates
  1991. * @dd: the qlogic_ib device
  1992. *
  1993. * We setup stuff that we use a lot, to avoid calculating each time
  1994. */
  1995. static void qib_7220_tidtemplate(struct qib_devdata *dd)
  1996. {
  1997. if (dd->rcvegrbufsize == 2048)
  1998. dd->tidtemplate = IBA7220_TID_SZ_2K;
  1999. else if (dd->rcvegrbufsize == 4096)
  2000. dd->tidtemplate = IBA7220_TID_SZ_4K;
  2001. dd->tidinvalid = 0;
  2002. }
  2003. /**
  2004. * qib_init_7220_get_base_info - set chip-specific flags for user code
  2005. * @rcd: the qlogic_ib ctxt
  2006. * @kbase: qib_base_info pointer
  2007. *
  2008. * We set the PCIE flag because the lower bandwidth on PCIe vs
  2009. * HyperTransport can affect some user packet algorithims.
  2010. */
  2011. static int qib_7220_get_base_info(struct qib_ctxtdata *rcd,
  2012. struct qib_base_info *kinfo)
  2013. {
  2014. kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE |
  2015. QIB_RUNTIME_NODMA_RTAIL | QIB_RUNTIME_SDMA;
  2016. if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
  2017. kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
  2018. return 0;
  2019. }
  2020. static struct qib_message_header *
  2021. qib_7220_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
  2022. {
  2023. u32 offset = qib_hdrget_offset(rhf_addr);
  2024. return (struct qib_message_header *)
  2025. (rhf_addr - dd->rhf_offset + offset);
  2026. }
  2027. static void qib_7220_config_ctxts(struct qib_devdata *dd)
  2028. {
  2029. unsigned long flags;
  2030. u32 nchipctxts;
  2031. nchipctxts = qib_read_kreg32(dd, kr_portcnt);
  2032. dd->cspec->numctxts = nchipctxts;
  2033. if (qib_n_krcv_queues > 1) {
  2034. dd->qpn_mask = 0x3e;
  2035. dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports;
  2036. if (dd->first_user_ctxt > nchipctxts)
  2037. dd->first_user_ctxt = nchipctxts;
  2038. } else
  2039. dd->first_user_ctxt = dd->num_pports;
  2040. dd->n_krcv_queues = dd->first_user_ctxt;
  2041. if (!qib_cfgctxts) {
  2042. int nctxts = dd->first_user_ctxt + num_online_cpus();
  2043. if (nctxts <= 5)
  2044. dd->ctxtcnt = 5;
  2045. else if (nctxts <= 9)
  2046. dd->ctxtcnt = 9;
  2047. else if (nctxts <= nchipctxts)
  2048. dd->ctxtcnt = nchipctxts;
  2049. } else if (qib_cfgctxts <= nchipctxts)
  2050. dd->ctxtcnt = qib_cfgctxts;
  2051. if (!dd->ctxtcnt) /* none of the above, set to max */
  2052. dd->ctxtcnt = nchipctxts;
  2053. /*
  2054. * Chip can be configured for 5, 9, or 17 ctxts, and choice
  2055. * affects number of eager TIDs per ctxt (1K, 2K, 4K).
  2056. * Lock to be paranoid about later motion, etc.
  2057. */
  2058. spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
  2059. if (dd->ctxtcnt > 9)
  2060. dd->rcvctrl |= 2ULL << IBA7220_R_CTXTCFG_SHIFT;
  2061. else if (dd->ctxtcnt > 5)
  2062. dd->rcvctrl |= 1ULL << IBA7220_R_CTXTCFG_SHIFT;
  2063. /* else configure for default 5 receive ctxts */
  2064. if (dd->qpn_mask)
  2065. dd->rcvctrl |= 1ULL << QIB_7220_RcvCtrl_RcvQPMapEnable_LSB;
  2066. qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
  2067. spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
  2068. /* kr_rcvegrcnt changes based on the number of contexts enabled */
  2069. dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
  2070. dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, IBA7220_KRCVEGRCNT);
  2071. }
  2072. static int qib_7220_get_ib_cfg(struct qib_pportdata *ppd, int which)
  2073. {
  2074. int lsb, ret = 0;
  2075. u64 maskr; /* right-justified mask */
  2076. switch (which) {
  2077. case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
  2078. ret = ppd->link_width_enabled;
  2079. goto done;
  2080. case QIB_IB_CFG_LWID: /* Get currently active Link-width */
  2081. ret = ppd->link_width_active;
  2082. goto done;
  2083. case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
  2084. ret = ppd->link_speed_enabled;
  2085. goto done;
  2086. case QIB_IB_CFG_SPD: /* Get current Link spd */
  2087. ret = ppd->link_speed_active;
  2088. goto done;
  2089. case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
  2090. lsb = IBA7220_IBC_RXPOL_SHIFT;
  2091. maskr = IBA7220_IBC_RXPOL_MASK;
  2092. break;
  2093. case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
  2094. lsb = IBA7220_IBC_LREV_SHIFT;
  2095. maskr = IBA7220_IBC_LREV_MASK;
  2096. break;
  2097. case QIB_IB_CFG_LINKLATENCY:
  2098. ret = qib_read_kreg64(ppd->dd, kr_ibcddrstatus)
  2099. & IBA7220_DDRSTAT_LINKLAT_MASK;
  2100. goto done;
  2101. case QIB_IB_CFG_OP_VLS:
  2102. ret = ppd->vls_operational;
  2103. goto done;
  2104. case QIB_IB_CFG_VL_HIGH_CAP:
  2105. ret = 0;
  2106. goto done;
  2107. case QIB_IB_CFG_VL_LOW_CAP:
  2108. ret = 0;
  2109. goto done;
  2110. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2111. ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2112. OverrunThreshold);
  2113. goto done;
  2114. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2115. ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2116. PhyerrThreshold);
  2117. goto done;
  2118. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2119. /* will only take effect when the link state changes */
  2120. ret = (ppd->cpspec->ibcctrl &
  2121. SYM_MASK(IBCCtrl, LinkDownDefaultState)) ?
  2122. IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
  2123. goto done;
  2124. case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
  2125. lsb = IBA7220_IBC_HRTBT_SHIFT;
  2126. maskr = IBA7220_IBC_HRTBT_MASK;
  2127. break;
  2128. case QIB_IB_CFG_PMA_TICKS:
  2129. /*
  2130. * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
  2131. * Since the clock is always 250MHz, the value is 1 or 0.
  2132. */
  2133. ret = (ppd->link_speed_active == QIB_IB_DDR);
  2134. goto done;
  2135. default:
  2136. ret = -EINVAL;
  2137. goto done;
  2138. }
  2139. ret = (int)((ppd->cpspec->ibcddrctrl >> lsb) & maskr);
  2140. done:
  2141. return ret;
  2142. }
  2143. static int qib_7220_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
  2144. {
  2145. struct qib_devdata *dd = ppd->dd;
  2146. u64 maskr; /* right-justified mask */
  2147. int lsb, ret = 0, setforce = 0;
  2148. u16 lcmd, licmd;
  2149. unsigned long flags;
  2150. u32 tmp = 0;
  2151. switch (which) {
  2152. case QIB_IB_CFG_LIDLMC:
  2153. /*
  2154. * Set LID and LMC. Combined to avoid possible hazard
  2155. * caller puts LMC in 16MSbits, DLID in 16LSbits of val
  2156. */
  2157. lsb = IBA7220_IBC_DLIDLMC_SHIFT;
  2158. maskr = IBA7220_IBC_DLIDLMC_MASK;
  2159. break;
  2160. case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
  2161. /*
  2162. * As with speed, only write the actual register if
  2163. * the link is currently down, otherwise takes effect
  2164. * on next link change.
  2165. */
  2166. ppd->link_width_enabled = val;
  2167. if (!(ppd->lflags & QIBL_LINKDOWN))
  2168. goto bail;
  2169. /*
  2170. * We set the QIBL_IB_FORCE_NOTIFY bit so updown
  2171. * will get called because we want update
  2172. * link_width_active, and the change may not take
  2173. * effect for some time (if we are in POLL), so this
  2174. * flag will force the updown routine to be called
  2175. * on the next ibstatuschange down interrupt, even
  2176. * if it's not an down->up transition.
  2177. */
  2178. val--; /* convert from IB to chip */
  2179. maskr = IBA7220_IBC_WIDTH_MASK;
  2180. lsb = IBA7220_IBC_WIDTH_SHIFT;
  2181. setforce = 1;
  2182. break;
  2183. case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
  2184. /*
  2185. * If we turn off IB1.2, need to preset SerDes defaults,
  2186. * but not right now. Set a flag for the next time
  2187. * we command the link down. As with width, only write the
  2188. * actual register if the link is currently down, otherwise
  2189. * takes effect on next link change. Since setting is being
  2190. * explicitly requested (via MAD or sysfs), clear autoneg
  2191. * failure status if speed autoneg is enabled.
  2192. */
  2193. ppd->link_speed_enabled = val;
  2194. if ((ppd->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK) &&
  2195. !(val & (val - 1)))
  2196. dd->cspec->presets_needed = 1;
  2197. if (!(ppd->lflags & QIBL_LINKDOWN))
  2198. goto bail;
  2199. /*
  2200. * We set the QIBL_IB_FORCE_NOTIFY bit so updown
  2201. * will get called because we want update
  2202. * link_speed_active, and the change may not take
  2203. * effect for some time (if we are in POLL), so this
  2204. * flag will force the updown routine to be called
  2205. * on the next ibstatuschange down interrupt, even
  2206. * if it's not an down->up transition.
  2207. */
  2208. if (val == (QIB_IB_SDR | QIB_IB_DDR)) {
  2209. val = IBA7220_IBC_SPEED_AUTONEG_MASK |
  2210. IBA7220_IBC_IBTA_1_2_MASK;
  2211. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2212. ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
  2213. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2214. } else
  2215. val = val == QIB_IB_DDR ?
  2216. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  2217. maskr = IBA7220_IBC_SPEED_AUTONEG_MASK |
  2218. IBA7220_IBC_IBTA_1_2_MASK;
  2219. /* IBTA 1.2 mode + speed bits are contiguous */
  2220. lsb = SYM_LSB(IBCDDRCtrl, IB_ENHANCED_MODE);
  2221. setforce = 1;
  2222. break;
  2223. case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
  2224. lsb = IBA7220_IBC_RXPOL_SHIFT;
  2225. maskr = IBA7220_IBC_RXPOL_MASK;
  2226. break;
  2227. case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
  2228. lsb = IBA7220_IBC_LREV_SHIFT;
  2229. maskr = IBA7220_IBC_LREV_MASK;
  2230. break;
  2231. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2232. maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2233. OverrunThreshold);
  2234. if (maskr != val) {
  2235. ppd->cpspec->ibcctrl &=
  2236. ~SYM_MASK(IBCCtrl, OverrunThreshold);
  2237. ppd->cpspec->ibcctrl |= (u64) val <<
  2238. SYM_LSB(IBCCtrl, OverrunThreshold);
  2239. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2240. qib_write_kreg(dd, kr_scratch, 0);
  2241. }
  2242. goto bail;
  2243. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2244. maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
  2245. PhyerrThreshold);
  2246. if (maskr != val) {
  2247. ppd->cpspec->ibcctrl &=
  2248. ~SYM_MASK(IBCCtrl, PhyerrThreshold);
  2249. ppd->cpspec->ibcctrl |= (u64) val <<
  2250. SYM_LSB(IBCCtrl, PhyerrThreshold);
  2251. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2252. qib_write_kreg(dd, kr_scratch, 0);
  2253. }
  2254. goto bail;
  2255. case QIB_IB_CFG_PKEYS: /* update pkeys */
  2256. maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
  2257. ((u64) ppd->pkeys[2] << 32) |
  2258. ((u64) ppd->pkeys[3] << 48);
  2259. qib_write_kreg(dd, kr_partitionkey, maskr);
  2260. goto bail;
  2261. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2262. /* will only take effect when the link state changes */
  2263. if (val == IB_LINKINITCMD_POLL)
  2264. ppd->cpspec->ibcctrl &=
  2265. ~SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2266. else /* SLEEP */
  2267. ppd->cpspec->ibcctrl |=
  2268. SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2269. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2270. qib_write_kreg(dd, kr_scratch, 0);
  2271. goto bail;
  2272. case QIB_IB_CFG_MTU: /* update the MTU in IBC */
  2273. /*
  2274. * Update our housekeeping variables, and set IBC max
  2275. * size, same as init code; max IBC is max we allow in
  2276. * buffer, less the qword pbc, plus 1 for ICRC, in dwords
  2277. * Set even if it's unchanged, print debug message only
  2278. * on changes.
  2279. */
  2280. val = (ppd->ibmaxlen >> 2) + 1;
  2281. ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen);
  2282. ppd->cpspec->ibcctrl |= (u64)val << SYM_LSB(IBCCtrl, MaxPktLen);
  2283. qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2284. qib_write_kreg(dd, kr_scratch, 0);
  2285. goto bail;
  2286. case QIB_IB_CFG_LSTATE: /* set the IB link state */
  2287. switch (val & 0xffff0000) {
  2288. case IB_LINKCMD_DOWN:
  2289. lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
  2290. if (!ppd->cpspec->ibdeltainprog &&
  2291. qib_compat_ddr_negotiate) {
  2292. ppd->cpspec->ibdeltainprog = 1;
  2293. ppd->cpspec->ibsymsnap =
  2294. read_7220_creg32(dd, cr_ibsymbolerr);
  2295. ppd->cpspec->iblnkerrsnap =
  2296. read_7220_creg32(dd, cr_iblinkerrrecov);
  2297. }
  2298. break;
  2299. case IB_LINKCMD_ARMED:
  2300. lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
  2301. break;
  2302. case IB_LINKCMD_ACTIVE:
  2303. lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
  2304. break;
  2305. default:
  2306. ret = -EINVAL;
  2307. qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
  2308. goto bail;
  2309. }
  2310. switch (val & 0xffff) {
  2311. case IB_LINKINITCMD_NOP:
  2312. licmd = 0;
  2313. break;
  2314. case IB_LINKINITCMD_POLL:
  2315. licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
  2316. break;
  2317. case IB_LINKINITCMD_SLEEP:
  2318. licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
  2319. break;
  2320. case IB_LINKINITCMD_DISABLE:
  2321. licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
  2322. ppd->cpspec->chase_end = 0;
  2323. /*
  2324. * stop state chase counter and timer, if running.
  2325. * wait forpending timer, but don't clear .data (ppd)!
  2326. */
  2327. if (ppd->cpspec->chase_timer.expires) {
  2328. del_timer_sync(&ppd->cpspec->chase_timer);
  2329. ppd->cpspec->chase_timer.expires = 0;
  2330. }
  2331. break;
  2332. default:
  2333. ret = -EINVAL;
  2334. qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
  2335. val & 0xffff);
  2336. goto bail;
  2337. }
  2338. qib_set_ib_7220_lstate(ppd, lcmd, licmd);
  2339. maskr = IBA7220_IBC_WIDTH_MASK;
  2340. lsb = IBA7220_IBC_WIDTH_SHIFT;
  2341. tmp = (ppd->cpspec->ibcddrctrl >> lsb) & maskr;
  2342. /* If the width active on the chip does not match the
  2343. * width in the shadow register, write the new active
  2344. * width to the chip.
  2345. * We don't have to worry about speed as the speed is taken
  2346. * care of by set_7220_ibspeed_fast called by ib_updown.
  2347. */
  2348. if (ppd->link_width_enabled-1 != tmp) {
  2349. ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
  2350. ppd->cpspec->ibcddrctrl |=
  2351. (((u64)(ppd->link_width_enabled-1) & maskr) <<
  2352. lsb);
  2353. qib_write_kreg(dd, kr_ibcddrctrl,
  2354. ppd->cpspec->ibcddrctrl);
  2355. qib_write_kreg(dd, kr_scratch, 0);
  2356. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2357. ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
  2358. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2359. }
  2360. goto bail;
  2361. case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
  2362. if (val > IBA7220_IBC_HRTBT_MASK) {
  2363. ret = -EINVAL;
  2364. goto bail;
  2365. }
  2366. lsb = IBA7220_IBC_HRTBT_SHIFT;
  2367. maskr = IBA7220_IBC_HRTBT_MASK;
  2368. break;
  2369. default:
  2370. ret = -EINVAL;
  2371. goto bail;
  2372. }
  2373. ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
  2374. ppd->cpspec->ibcddrctrl |= (((u64) val & maskr) << lsb);
  2375. qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
  2376. qib_write_kreg(dd, kr_scratch, 0);
  2377. if (setforce) {
  2378. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2379. ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
  2380. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2381. }
  2382. bail:
  2383. return ret;
  2384. }
  2385. static int qib_7220_set_loopback(struct qib_pportdata *ppd, const char *what)
  2386. {
  2387. int ret = 0;
  2388. u64 val, ddr;
  2389. if (!strncmp(what, "ibc", 3)) {
  2390. ppd->cpspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback);
  2391. val = 0; /* disable heart beat, so link will come up */
  2392. qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
  2393. ppd->dd->unit, ppd->port);
  2394. } else if (!strncmp(what, "off", 3)) {
  2395. ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback);
  2396. /* enable heart beat again */
  2397. val = IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
  2398. qib_devinfo(ppd->dd->pcidev, "Disabling IB%u:%u IBC loopback "
  2399. "(normal)\n", ppd->dd->unit, ppd->port);
  2400. } else
  2401. ret = -EINVAL;
  2402. if (!ret) {
  2403. qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
  2404. ddr = ppd->cpspec->ibcddrctrl & ~(IBA7220_IBC_HRTBT_MASK
  2405. << IBA7220_IBC_HRTBT_SHIFT);
  2406. ppd->cpspec->ibcddrctrl = ddr | val;
  2407. qib_write_kreg(ppd->dd, kr_ibcddrctrl,
  2408. ppd->cpspec->ibcddrctrl);
  2409. qib_write_kreg(ppd->dd, kr_scratch, 0);
  2410. }
  2411. return ret;
  2412. }
  2413. static void qib_update_7220_usrhead(struct qib_ctxtdata *rcd, u64 hd,
  2414. u32 updegr, u32 egrhd, u32 npkts)
  2415. {
  2416. qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
  2417. if (updegr)
  2418. qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
  2419. }
  2420. static u32 qib_7220_hdrqempty(struct qib_ctxtdata *rcd)
  2421. {
  2422. u32 head, tail;
  2423. head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
  2424. if (rcd->rcvhdrtail_kvaddr)
  2425. tail = qib_get_rcvhdrtail(rcd);
  2426. else
  2427. tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
  2428. return head == tail;
  2429. }
  2430. /*
  2431. * Modify the RCVCTRL register in chip-specific way. This
  2432. * is a function because bit positions and (future) register
  2433. * location is chip-specifc, but the needed operations are
  2434. * generic. <op> is a bit-mask because we often want to
  2435. * do multiple modifications.
  2436. */
  2437. static void rcvctrl_7220_mod(struct qib_pportdata *ppd, unsigned int op,
  2438. int ctxt)
  2439. {
  2440. struct qib_devdata *dd = ppd->dd;
  2441. u64 mask, val;
  2442. unsigned long flags;
  2443. spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
  2444. if (op & QIB_RCVCTRL_TAILUPD_ENB)
  2445. dd->rcvctrl |= (1ULL << IBA7220_R_TAILUPD_SHIFT);
  2446. if (op & QIB_RCVCTRL_TAILUPD_DIS)
  2447. dd->rcvctrl &= ~(1ULL << IBA7220_R_TAILUPD_SHIFT);
  2448. if (op & QIB_RCVCTRL_PKEY_ENB)
  2449. dd->rcvctrl &= ~(1ULL << IBA7220_R_PKEY_DIS_SHIFT);
  2450. if (op & QIB_RCVCTRL_PKEY_DIS)
  2451. dd->rcvctrl |= (1ULL << IBA7220_R_PKEY_DIS_SHIFT);
  2452. if (ctxt < 0)
  2453. mask = (1ULL << dd->ctxtcnt) - 1;
  2454. else
  2455. mask = (1ULL << ctxt);
  2456. if (op & QIB_RCVCTRL_CTXT_ENB) {
  2457. /* always done for specific ctxt */
  2458. dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable));
  2459. if (!(dd->flags & QIB_NODMA_RTAIL))
  2460. dd->rcvctrl |= 1ULL << IBA7220_R_TAILUPD_SHIFT;
  2461. /* Write these registers before the context is enabled. */
  2462. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
  2463. dd->rcd[ctxt]->rcvhdrqtailaddr_phys);
  2464. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
  2465. dd->rcd[ctxt]->rcvhdrq_phys);
  2466. dd->rcd[ctxt]->seq_cnt = 1;
  2467. }
  2468. if (op & QIB_RCVCTRL_CTXT_DIS)
  2469. dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable));
  2470. if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
  2471. dd->rcvctrl |= (mask << IBA7220_R_INTRAVAIL_SHIFT);
  2472. if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
  2473. dd->rcvctrl &= ~(mask << IBA7220_R_INTRAVAIL_SHIFT);
  2474. qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
  2475. if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) {
  2476. /* arm rcv interrupt */
  2477. val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) |
  2478. dd->rhdrhead_intr_off;
  2479. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  2480. }
  2481. if (op & QIB_RCVCTRL_CTXT_ENB) {
  2482. /*
  2483. * Init the context registers also; if we were
  2484. * disabled, tail and head should both be zero
  2485. * already from the enable, but since we don't
  2486. * know, we have to do it explicitly.
  2487. */
  2488. val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
  2489. qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
  2490. val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
  2491. dd->rcd[ctxt]->head = val;
  2492. /* If kctxt, interrupt on next receive. */
  2493. if (ctxt < dd->first_user_ctxt)
  2494. val |= dd->rhdrhead_intr_off;
  2495. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  2496. }
  2497. if (op & QIB_RCVCTRL_CTXT_DIS) {
  2498. if (ctxt >= 0) {
  2499. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt, 0);
  2500. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt, 0);
  2501. } else {
  2502. unsigned i;
  2503. for (i = 0; i < dd->cfgctxts; i++) {
  2504. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr,
  2505. i, 0);
  2506. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, i, 0);
  2507. }
  2508. }
  2509. }
  2510. spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
  2511. }
  2512. /*
  2513. * Modify the SENDCTRL register in chip-specific way. This
  2514. * is a function there may be multiple such registers with
  2515. * slightly different layouts. To start, we assume the
  2516. * "canonical" register layout of the first chips.
  2517. * Chip requires no back-back sendctrl writes, so write
  2518. * scratch register after writing sendctrl
  2519. */
  2520. static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op)
  2521. {
  2522. struct qib_devdata *dd = ppd->dd;
  2523. u64 tmp_dd_sendctrl;
  2524. unsigned long flags;
  2525. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  2526. /* First the ones that are "sticky", saved in shadow */
  2527. if (op & QIB_SENDCTRL_CLEAR)
  2528. dd->sendctrl = 0;
  2529. if (op & QIB_SENDCTRL_SEND_DIS)
  2530. dd->sendctrl &= ~SYM_MASK(SendCtrl, SPioEnable);
  2531. else if (op & QIB_SENDCTRL_SEND_ENB) {
  2532. dd->sendctrl |= SYM_MASK(SendCtrl, SPioEnable);
  2533. if (dd->flags & QIB_USE_SPCL_TRIG)
  2534. dd->sendctrl |= SYM_MASK(SendCtrl,
  2535. SSpecialTriggerEn);
  2536. }
  2537. if (op & QIB_SENDCTRL_AVAIL_DIS)
  2538. dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
  2539. else if (op & QIB_SENDCTRL_AVAIL_ENB)
  2540. dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
  2541. if (op & QIB_SENDCTRL_DISARM_ALL) {
  2542. u32 i, last;
  2543. tmp_dd_sendctrl = dd->sendctrl;
  2544. /*
  2545. * disarm any that are not yet launched, disabling sends
  2546. * and updates until done.
  2547. */
  2548. last = dd->piobcnt2k + dd->piobcnt4k;
  2549. tmp_dd_sendctrl &=
  2550. ~(SYM_MASK(SendCtrl, SPioEnable) |
  2551. SYM_MASK(SendCtrl, SendBufAvailUpd));
  2552. for (i = 0; i < last; i++) {
  2553. qib_write_kreg(dd, kr_sendctrl,
  2554. tmp_dd_sendctrl |
  2555. SYM_MASK(SendCtrl, Disarm) | i);
  2556. qib_write_kreg(dd, kr_scratch, 0);
  2557. }
  2558. }
  2559. tmp_dd_sendctrl = dd->sendctrl;
  2560. if (op & QIB_SENDCTRL_FLUSH)
  2561. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort);
  2562. if (op & QIB_SENDCTRL_DISARM)
  2563. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
  2564. ((op & QIB_7220_SendCtrl_DisarmPIOBuf_RMASK) <<
  2565. SYM_LSB(SendCtrl, DisarmPIOBuf));
  2566. if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
  2567. (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
  2568. tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
  2569. qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
  2570. qib_write_kreg(dd, kr_scratch, 0);
  2571. if (op & QIB_SENDCTRL_AVAIL_BLIP) {
  2572. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  2573. qib_write_kreg(dd, kr_scratch, 0);
  2574. }
  2575. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  2576. if (op & QIB_SENDCTRL_FLUSH) {
  2577. u32 v;
  2578. /*
  2579. * ensure writes have hit chip, then do a few
  2580. * more reads, to allow DMA of pioavail registers
  2581. * to occur, so in-memory copy is in sync with
  2582. * the chip. Not always safe to sleep.
  2583. */
  2584. v = qib_read_kreg32(dd, kr_scratch);
  2585. qib_write_kreg(dd, kr_scratch, v);
  2586. v = qib_read_kreg32(dd, kr_scratch);
  2587. qib_write_kreg(dd, kr_scratch, v);
  2588. qib_read_kreg32(dd, kr_scratch);
  2589. }
  2590. }
  2591. /**
  2592. * qib_portcntr_7220 - read a per-port counter
  2593. * @dd: the qlogic_ib device
  2594. * @creg: the counter to snapshot
  2595. */
  2596. static u64 qib_portcntr_7220(struct qib_pportdata *ppd, u32 reg)
  2597. {
  2598. u64 ret = 0ULL;
  2599. struct qib_devdata *dd = ppd->dd;
  2600. u16 creg;
  2601. /* 0xffff for unimplemented or synthesized counters */
  2602. static const u16 xlator[] = {
  2603. [QIBPORTCNTR_PKTSEND] = cr_pktsend,
  2604. [QIBPORTCNTR_WORDSEND] = cr_wordsend,
  2605. [QIBPORTCNTR_PSXMITDATA] = cr_psxmitdatacount,
  2606. [QIBPORTCNTR_PSXMITPKTS] = cr_psxmitpktscount,
  2607. [QIBPORTCNTR_PSXMITWAIT] = cr_psxmitwaitcount,
  2608. [QIBPORTCNTR_SENDSTALL] = cr_sendstall,
  2609. [QIBPORTCNTR_PKTRCV] = cr_pktrcv,
  2610. [QIBPORTCNTR_PSRCVDATA] = cr_psrcvdatacount,
  2611. [QIBPORTCNTR_PSRCVPKTS] = cr_psrcvpktscount,
  2612. [QIBPORTCNTR_RCVEBP] = cr_rcvebp,
  2613. [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl,
  2614. [QIBPORTCNTR_WORDRCV] = cr_wordrcv,
  2615. [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt,
  2616. [QIBPORTCNTR_RXLOCALPHYERR] = cr_rxotherlocalphyerr,
  2617. [QIBPORTCNTR_RXVLERR] = cr_rxvlerr,
  2618. [QIBPORTCNTR_ERRICRC] = cr_erricrc,
  2619. [QIBPORTCNTR_ERRVCRC] = cr_errvcrc,
  2620. [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc,
  2621. [QIBPORTCNTR_BADFORMAT] = cr_badformat,
  2622. [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen,
  2623. [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr,
  2624. [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen,
  2625. [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl,
  2626. [QIBPORTCNTR_EXCESSBUFOVFL] = cr_excessbufferovfl,
  2627. [QIBPORTCNTR_ERRLINK] = cr_errlink,
  2628. [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown,
  2629. [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov,
  2630. [QIBPORTCNTR_LLI] = cr_locallinkintegrityerr,
  2631. [QIBPORTCNTR_PSINTERVAL] = cr_psinterval,
  2632. [QIBPORTCNTR_PSSTART] = cr_psstart,
  2633. [QIBPORTCNTR_PSSTAT] = cr_psstat,
  2634. [QIBPORTCNTR_VL15PKTDROP] = cr_vl15droppedpkt,
  2635. [QIBPORTCNTR_ERRPKEY] = cr_errpkey,
  2636. [QIBPORTCNTR_KHDROVFL] = 0xffff,
  2637. };
  2638. if (reg >= ARRAY_SIZE(xlator)) {
  2639. qib_devinfo(ppd->dd->pcidev,
  2640. "Unimplemented portcounter %u\n", reg);
  2641. goto done;
  2642. }
  2643. creg = xlator[reg];
  2644. if (reg == QIBPORTCNTR_KHDROVFL) {
  2645. int i;
  2646. /* sum over all kernel contexts */
  2647. for (i = 0; i < dd->first_user_ctxt; i++)
  2648. ret += read_7220_creg32(dd, cr_portovfl + i);
  2649. }
  2650. if (creg == 0xffff)
  2651. goto done;
  2652. /*
  2653. * only fast incrementing counters are 64bit; use 32 bit reads to
  2654. * avoid two independent reads when on opteron
  2655. */
  2656. if ((creg == cr_wordsend || creg == cr_wordrcv ||
  2657. creg == cr_pktsend || creg == cr_pktrcv))
  2658. ret = read_7220_creg(dd, creg);
  2659. else
  2660. ret = read_7220_creg32(dd, creg);
  2661. if (creg == cr_ibsymbolerr) {
  2662. if (dd->pport->cpspec->ibdeltainprog)
  2663. ret -= ret - ppd->cpspec->ibsymsnap;
  2664. ret -= dd->pport->cpspec->ibsymdelta;
  2665. } else if (creg == cr_iblinkerrrecov) {
  2666. if (dd->pport->cpspec->ibdeltainprog)
  2667. ret -= ret - ppd->cpspec->iblnkerrsnap;
  2668. ret -= dd->pport->cpspec->iblnkerrdelta;
  2669. }
  2670. done:
  2671. return ret;
  2672. }
  2673. /*
  2674. * Device counter names (not port-specific), one line per stat,
  2675. * single string. Used by utilities like ipathstats to print the stats
  2676. * in a way which works for different versions of drivers, without changing
  2677. * the utility. Names need to be 12 chars or less (w/o newline), for proper
  2678. * display by utility.
  2679. * Non-error counters are first.
  2680. * Start of "error" conters is indicated by a leading "E " on the first
  2681. * "error" counter, and doesn't count in label length.
  2682. * The EgrOvfl list needs to be last so we truncate them at the configured
  2683. * context count for the device.
  2684. * cntr7220indices contains the corresponding register indices.
  2685. */
  2686. static const char cntr7220names[] =
  2687. "Interrupts\n"
  2688. "HostBusStall\n"
  2689. "E RxTIDFull\n"
  2690. "RxTIDInvalid\n"
  2691. "Ctxt0EgrOvfl\n"
  2692. "Ctxt1EgrOvfl\n"
  2693. "Ctxt2EgrOvfl\n"
  2694. "Ctxt3EgrOvfl\n"
  2695. "Ctxt4EgrOvfl\n"
  2696. "Ctxt5EgrOvfl\n"
  2697. "Ctxt6EgrOvfl\n"
  2698. "Ctxt7EgrOvfl\n"
  2699. "Ctxt8EgrOvfl\n"
  2700. "Ctxt9EgrOvfl\n"
  2701. "Ctx10EgrOvfl\n"
  2702. "Ctx11EgrOvfl\n"
  2703. "Ctx12EgrOvfl\n"
  2704. "Ctx13EgrOvfl\n"
  2705. "Ctx14EgrOvfl\n"
  2706. "Ctx15EgrOvfl\n"
  2707. "Ctx16EgrOvfl\n";
  2708. static const size_t cntr7220indices[] = {
  2709. cr_lbint,
  2710. cr_lbflowstall,
  2711. cr_errtidfull,
  2712. cr_errtidvalid,
  2713. cr_portovfl + 0,
  2714. cr_portovfl + 1,
  2715. cr_portovfl + 2,
  2716. cr_portovfl + 3,
  2717. cr_portovfl + 4,
  2718. cr_portovfl + 5,
  2719. cr_portovfl + 6,
  2720. cr_portovfl + 7,
  2721. cr_portovfl + 8,
  2722. cr_portovfl + 9,
  2723. cr_portovfl + 10,
  2724. cr_portovfl + 11,
  2725. cr_portovfl + 12,
  2726. cr_portovfl + 13,
  2727. cr_portovfl + 14,
  2728. cr_portovfl + 15,
  2729. cr_portovfl + 16,
  2730. };
  2731. /*
  2732. * same as cntr7220names and cntr7220indices, but for port-specific counters.
  2733. * portcntr7220indices is somewhat complicated by some registers needing
  2734. * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
  2735. */
  2736. static const char portcntr7220names[] =
  2737. "TxPkt\n"
  2738. "TxFlowPkt\n"
  2739. "TxWords\n"
  2740. "RxPkt\n"
  2741. "RxFlowPkt\n"
  2742. "RxWords\n"
  2743. "TxFlowStall\n"
  2744. "TxDmaDesc\n" /* 7220 and 7322-only */
  2745. "E RxDlidFltr\n" /* 7220 and 7322-only */
  2746. "IBStatusChng\n"
  2747. "IBLinkDown\n"
  2748. "IBLnkRecov\n"
  2749. "IBRxLinkErr\n"
  2750. "IBSymbolErr\n"
  2751. "RxLLIErr\n"
  2752. "RxBadFormat\n"
  2753. "RxBadLen\n"
  2754. "RxBufOvrfl\n"
  2755. "RxEBP\n"
  2756. "RxFlowCtlErr\n"
  2757. "RxICRCerr\n"
  2758. "RxLPCRCerr\n"
  2759. "RxVCRCerr\n"
  2760. "RxInvalLen\n"
  2761. "RxInvalPKey\n"
  2762. "RxPktDropped\n"
  2763. "TxBadLength\n"
  2764. "TxDropped\n"
  2765. "TxInvalLen\n"
  2766. "TxUnderrun\n"
  2767. "TxUnsupVL\n"
  2768. "RxLclPhyErr\n" /* 7220 and 7322-only */
  2769. "RxVL15Drop\n" /* 7220 and 7322-only */
  2770. "RxVlErr\n" /* 7220 and 7322-only */
  2771. "XcessBufOvfl\n" /* 7220 and 7322-only */
  2772. ;
  2773. #define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */
  2774. static const size_t portcntr7220indices[] = {
  2775. QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
  2776. cr_pktsendflow,
  2777. QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
  2778. QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
  2779. cr_pktrcvflowctrl,
  2780. QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
  2781. QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
  2782. cr_txsdmadesc,
  2783. cr_rxdlidfltr,
  2784. cr_ibstatuschange,
  2785. QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
  2786. QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
  2787. QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
  2788. QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
  2789. QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
  2790. QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
  2791. QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
  2792. QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
  2793. QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
  2794. cr_rcvflowctrl_err,
  2795. QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
  2796. QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
  2797. QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
  2798. QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
  2799. QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
  2800. QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
  2801. cr_invalidslen,
  2802. cr_senddropped,
  2803. cr_errslen,
  2804. cr_sendunderrun,
  2805. cr_txunsupvl,
  2806. QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
  2807. QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
  2808. QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
  2809. QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
  2810. };
  2811. /* do all the setup to make the counter reads efficient later */
  2812. static void init_7220_cntrnames(struct qib_devdata *dd)
  2813. {
  2814. int i, j = 0;
  2815. char *s;
  2816. for (i = 0, s = (char *)cntr7220names; s && j <= dd->cfgctxts;
  2817. i++) {
  2818. /* we always have at least one counter before the egrovfl */
  2819. if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
  2820. j = 1;
  2821. s = strchr(s + 1, '\n');
  2822. if (s && j)
  2823. j++;
  2824. }
  2825. dd->cspec->ncntrs = i;
  2826. if (!s)
  2827. /* full list; size is without terminating null */
  2828. dd->cspec->cntrnamelen = sizeof(cntr7220names) - 1;
  2829. else
  2830. dd->cspec->cntrnamelen = 1 + s - cntr7220names;
  2831. dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs
  2832. * sizeof(u64), GFP_KERNEL);
  2833. if (!dd->cspec->cntrs)
  2834. qib_dev_err(dd, "Failed allocation for counters\n");
  2835. for (i = 0, s = (char *)portcntr7220names; s; i++)
  2836. s = strchr(s + 1, '\n');
  2837. dd->cspec->nportcntrs = i - 1;
  2838. dd->cspec->portcntrnamelen = sizeof(portcntr7220names) - 1;
  2839. dd->cspec->portcntrs = kmalloc(dd->cspec->nportcntrs
  2840. * sizeof(u64), GFP_KERNEL);
  2841. if (!dd->cspec->portcntrs)
  2842. qib_dev_err(dd, "Failed allocation for portcounters\n");
  2843. }
  2844. static u32 qib_read_7220cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
  2845. u64 **cntrp)
  2846. {
  2847. u32 ret;
  2848. if (!dd->cspec->cntrs) {
  2849. ret = 0;
  2850. goto done;
  2851. }
  2852. if (namep) {
  2853. *namep = (char *)cntr7220names;
  2854. ret = dd->cspec->cntrnamelen;
  2855. if (pos >= ret)
  2856. ret = 0; /* final read after getting everything */
  2857. } else {
  2858. u64 *cntr = dd->cspec->cntrs;
  2859. int i;
  2860. ret = dd->cspec->ncntrs * sizeof(u64);
  2861. if (!cntr || pos >= ret) {
  2862. /* everything read, or couldn't get memory */
  2863. ret = 0;
  2864. goto done;
  2865. }
  2866. *cntrp = cntr;
  2867. for (i = 0; i < dd->cspec->ncntrs; i++)
  2868. *cntr++ = read_7220_creg32(dd, cntr7220indices[i]);
  2869. }
  2870. done:
  2871. return ret;
  2872. }
  2873. static u32 qib_read_7220portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
  2874. char **namep, u64 **cntrp)
  2875. {
  2876. u32 ret;
  2877. if (!dd->cspec->portcntrs) {
  2878. ret = 0;
  2879. goto done;
  2880. }
  2881. if (namep) {
  2882. *namep = (char *)portcntr7220names;
  2883. ret = dd->cspec->portcntrnamelen;
  2884. if (pos >= ret)
  2885. ret = 0; /* final read after getting everything */
  2886. } else {
  2887. u64 *cntr = dd->cspec->portcntrs;
  2888. struct qib_pportdata *ppd = &dd->pport[port];
  2889. int i;
  2890. ret = dd->cspec->nportcntrs * sizeof(u64);
  2891. if (!cntr || pos >= ret) {
  2892. /* everything read, or couldn't get memory */
  2893. ret = 0;
  2894. goto done;
  2895. }
  2896. *cntrp = cntr;
  2897. for (i = 0; i < dd->cspec->nportcntrs; i++) {
  2898. if (portcntr7220indices[i] & _PORT_VIRT_FLAG)
  2899. *cntr++ = qib_portcntr_7220(ppd,
  2900. portcntr7220indices[i] &
  2901. ~_PORT_VIRT_FLAG);
  2902. else
  2903. *cntr++ = read_7220_creg32(dd,
  2904. portcntr7220indices[i]);
  2905. }
  2906. }
  2907. done:
  2908. return ret;
  2909. }
  2910. /**
  2911. * qib_get_7220_faststats - get word counters from chip before they overflow
  2912. * @opaque - contains a pointer to the qlogic_ib device qib_devdata
  2913. *
  2914. * This needs more work; in particular, decision on whether we really
  2915. * need traffic_wds done the way it is
  2916. * called from add_timer
  2917. */
  2918. static void qib_get_7220_faststats(unsigned long opaque)
  2919. {
  2920. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  2921. struct qib_pportdata *ppd = dd->pport;
  2922. unsigned long flags;
  2923. u64 traffic_wds;
  2924. /*
  2925. * don't access the chip while running diags, or memory diags can
  2926. * fail
  2927. */
  2928. if (!(dd->flags & QIB_INITTED) || dd->diag_client)
  2929. /* but re-arm the timer, for diags case; won't hurt other */
  2930. goto done;
  2931. /*
  2932. * We now try to maintain an activity timer, based on traffic
  2933. * exceeding a threshold, so we need to check the word-counts
  2934. * even if they are 64-bit.
  2935. */
  2936. traffic_wds = qib_portcntr_7220(ppd, cr_wordsend) +
  2937. qib_portcntr_7220(ppd, cr_wordrcv);
  2938. spin_lock_irqsave(&dd->eep_st_lock, flags);
  2939. traffic_wds -= dd->traffic_wds;
  2940. dd->traffic_wds += traffic_wds;
  2941. if (traffic_wds >= QIB_TRAFFIC_ACTIVE_THRESHOLD)
  2942. atomic_add(5, &dd->active_time); /* S/B #define */
  2943. spin_unlock_irqrestore(&dd->eep_st_lock, flags);
  2944. done:
  2945. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  2946. }
  2947. /*
  2948. * If we are using MSI, try to fallback to INTx.
  2949. */
  2950. static int qib_7220_intr_fallback(struct qib_devdata *dd)
  2951. {
  2952. if (!dd->msi_lo)
  2953. return 0;
  2954. qib_devinfo(dd->pcidev, "MSI interrupt not detected,"
  2955. " trying INTx interrupts\n");
  2956. qib_7220_free_irq(dd);
  2957. qib_enable_intx(dd->pcidev);
  2958. /*
  2959. * Some newer kernels require free_irq before disable_msi,
  2960. * and irq can be changed during disable and INTx enable
  2961. * and we need to therefore use the pcidev->irq value,
  2962. * not our saved MSI value.
  2963. */
  2964. dd->cspec->irq = dd->pcidev->irq;
  2965. qib_setup_7220_interrupt(dd);
  2966. return 1;
  2967. }
  2968. /*
  2969. * Reset the XGXS (between serdes and IBC). Slightly less intrusive
  2970. * than resetting the IBC or external link state, and useful in some
  2971. * cases to cause some retraining. To do this right, we reset IBC
  2972. * as well.
  2973. */
  2974. static void qib_7220_xgxs_reset(struct qib_pportdata *ppd)
  2975. {
  2976. u64 val, prev_val;
  2977. struct qib_devdata *dd = ppd->dd;
  2978. prev_val = qib_read_kreg64(dd, kr_xgxs_cfg);
  2979. val = prev_val | QLOGIC_IB_XGXS_RESET;
  2980. prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */
  2981. qib_write_kreg(dd, kr_control,
  2982. dd->control & ~QLOGIC_IB_C_LINKENABLE);
  2983. qib_write_kreg(dd, kr_xgxs_cfg, val);
  2984. qib_read_kreg32(dd, kr_scratch);
  2985. qib_write_kreg(dd, kr_xgxs_cfg, prev_val);
  2986. qib_write_kreg(dd, kr_control, dd->control);
  2987. }
  2988. /*
  2989. * For this chip, we want to use the same buffer every time
  2990. * when we are trying to bring the link up (they are always VL15
  2991. * packets). At that link state the packet should always go out immediately
  2992. * (or at least be discarded at the tx interface if the link is down).
  2993. * If it doesn't, and the buffer isn't available, that means some other
  2994. * sender has gotten ahead of us, and is preventing our packet from going
  2995. * out. In that case, we flush all packets, and try again. If that still
  2996. * fails, we fail the request, and hope things work the next time around.
  2997. *
  2998. * We don't need very complicated heuristics on whether the packet had
  2999. * time to go out or not, since even at SDR 1X, it goes out in very short
  3000. * time periods, covered by the chip reads done here and as part of the
  3001. * flush.
  3002. */
  3003. static u32 __iomem *get_7220_link_buf(struct qib_pportdata *ppd, u32 *bnum)
  3004. {
  3005. u32 __iomem *buf;
  3006. u32 lbuf = ppd->dd->cspec->lastbuf_for_pio;
  3007. int do_cleanup;
  3008. unsigned long flags;
  3009. /*
  3010. * always blip to get avail list updated, since it's almost
  3011. * always needed, and is fairly cheap.
  3012. */
  3013. sendctrl_7220_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  3014. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  3015. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  3016. if (buf)
  3017. goto done;
  3018. spin_lock_irqsave(&ppd->sdma_lock, flags);
  3019. if (ppd->sdma_state.current_state == qib_sdma_state_s20_idle &&
  3020. ppd->sdma_state.current_state != qib_sdma_state_s00_hw_down) {
  3021. __qib_sdma_process_event(ppd, qib_sdma_event_e00_go_hw_down);
  3022. do_cleanup = 0;
  3023. } else {
  3024. do_cleanup = 1;
  3025. qib_7220_sdma_hw_clean_up(ppd);
  3026. }
  3027. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  3028. if (do_cleanup) {
  3029. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  3030. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  3031. }
  3032. done:
  3033. return buf;
  3034. }
  3035. /*
  3036. * This code for non-IBTA-compliant IB speed negotiation is only known to
  3037. * work for the SDR to DDR transition, and only between an HCA and a switch
  3038. * with recent firmware. It is based on observed heuristics, rather than
  3039. * actual knowledge of the non-compliant speed negotiation.
  3040. * It has a number of hard-coded fields, since the hope is to rewrite this
  3041. * when a spec is available on how the negoation is intended to work.
  3042. */
  3043. static void autoneg_7220_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
  3044. u32 dcnt, u32 *data)
  3045. {
  3046. int i;
  3047. u64 pbc;
  3048. u32 __iomem *piobuf;
  3049. u32 pnum;
  3050. struct qib_devdata *dd = ppd->dd;
  3051. i = 0;
  3052. pbc = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
  3053. pbc |= PBC_7220_VL15_SEND;
  3054. while (!(piobuf = get_7220_link_buf(ppd, &pnum))) {
  3055. if (i++ > 5)
  3056. return;
  3057. udelay(2);
  3058. }
  3059. sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_DISARM_BUF(pnum));
  3060. writeq(pbc, piobuf);
  3061. qib_flush_wc();
  3062. qib_pio_copy(piobuf + 2, hdr, 7);
  3063. qib_pio_copy(piobuf + 9, data, dcnt);
  3064. if (dd->flags & QIB_USE_SPCL_TRIG) {
  3065. u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
  3066. qib_flush_wc();
  3067. __raw_writel(0xaebecede, piobuf + spcl_off);
  3068. }
  3069. qib_flush_wc();
  3070. qib_sendbuf_done(dd, pnum);
  3071. }
  3072. /*
  3073. * _start packet gets sent twice at start, _done gets sent twice at end
  3074. */
  3075. static void autoneg_7220_send(struct qib_pportdata *ppd, int which)
  3076. {
  3077. struct qib_devdata *dd = ppd->dd;
  3078. static u32 swapped;
  3079. u32 dw, i, hcnt, dcnt, *data;
  3080. static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
  3081. static u32 madpayload_start[0x40] = {
  3082. 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
  3083. 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
  3084. 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
  3085. };
  3086. static u32 madpayload_done[0x40] = {
  3087. 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
  3088. 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
  3089. 0x40000001, 0x1388, 0x15e, /* rest 0's */
  3090. };
  3091. dcnt = ARRAY_SIZE(madpayload_start);
  3092. hcnt = ARRAY_SIZE(hdr);
  3093. if (!swapped) {
  3094. /* for maintainability, do it at runtime */
  3095. for (i = 0; i < hcnt; i++) {
  3096. dw = (__force u32) cpu_to_be32(hdr[i]);
  3097. hdr[i] = dw;
  3098. }
  3099. for (i = 0; i < dcnt; i++) {
  3100. dw = (__force u32) cpu_to_be32(madpayload_start[i]);
  3101. madpayload_start[i] = dw;
  3102. dw = (__force u32) cpu_to_be32(madpayload_done[i]);
  3103. madpayload_done[i] = dw;
  3104. }
  3105. swapped = 1;
  3106. }
  3107. data = which ? madpayload_done : madpayload_start;
  3108. autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
  3109. qib_read_kreg64(dd, kr_scratch);
  3110. udelay(2);
  3111. autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
  3112. qib_read_kreg64(dd, kr_scratch);
  3113. udelay(2);
  3114. }
  3115. /*
  3116. * Do the absolute minimum to cause an IB speed change, and make it
  3117. * ready, but don't actually trigger the change. The caller will
  3118. * do that when ready (if link is in Polling training state, it will
  3119. * happen immediately, otherwise when link next goes down)
  3120. *
  3121. * This routine should only be used as part of the DDR autonegotation
  3122. * code for devices that are not compliant with IB 1.2 (or code that
  3123. * fixes things up for same).
  3124. *
  3125. * When link has gone down, and autoneg enabled, or autoneg has
  3126. * failed and we give up until next time we set both speeds, and
  3127. * then we want IBTA enabled as well as "use max enabled speed.
  3128. */
  3129. static void set_7220_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
  3130. {
  3131. ppd->cpspec->ibcddrctrl &= ~(IBA7220_IBC_SPEED_AUTONEG_MASK |
  3132. IBA7220_IBC_IBTA_1_2_MASK);
  3133. if (speed == (QIB_IB_SDR | QIB_IB_DDR))
  3134. ppd->cpspec->ibcddrctrl |= IBA7220_IBC_SPEED_AUTONEG_MASK |
  3135. IBA7220_IBC_IBTA_1_2_MASK;
  3136. else
  3137. ppd->cpspec->ibcddrctrl |= speed == QIB_IB_DDR ?
  3138. IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
  3139. qib_write_kreg(ppd->dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
  3140. qib_write_kreg(ppd->dd, kr_scratch, 0);
  3141. }
  3142. /*
  3143. * This routine is only used when we are not talking to another
  3144. * IB 1.2-compliant device that we think can do DDR.
  3145. * (This includes all existing switch chips as of Oct 2007.)
  3146. * 1.2-compliant devices go directly to DDR prior to reaching INIT
  3147. */
  3148. static void try_7220_autoneg(struct qib_pportdata *ppd)
  3149. {
  3150. unsigned long flags;
  3151. /*
  3152. * Required for older non-IB1.2 DDR switches. Newer
  3153. * non-IB-compliant switches don't need it, but so far,
  3154. * aren't bothered by it either. "Magic constant"
  3155. */
  3156. qib_write_kreg(ppd->dd, kr_ncmodectrl, 0x3b9dc07);
  3157. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3158. ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
  3159. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  3160. autoneg_7220_send(ppd, 0);
  3161. set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
  3162. toggle_7220_rclkrls(ppd->dd);
  3163. /* 2 msec is minimum length of a poll cycle */
  3164. queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
  3165. msecs_to_jiffies(2));
  3166. }
  3167. /*
  3168. * Handle the empirically determined mechanism for auto-negotiation
  3169. * of DDR speed with switches.
  3170. */
  3171. static void autoneg_7220_work(struct work_struct *work)
  3172. {
  3173. struct qib_pportdata *ppd;
  3174. struct qib_devdata *dd;
  3175. u64 startms;
  3176. u32 i;
  3177. unsigned long flags;
  3178. ppd = &container_of(work, struct qib_chippport_specific,
  3179. autoneg_work.work)->pportdata;
  3180. dd = ppd->dd;
  3181. startms = jiffies_to_msecs(jiffies);
  3182. /*
  3183. * Busy wait for this first part, it should be at most a
  3184. * few hundred usec, since we scheduled ourselves for 2msec.
  3185. */
  3186. for (i = 0; i < 25; i++) {
  3187. if (SYM_FIELD(ppd->lastibcstat, IBCStatus, LinkTrainingState)
  3188. == IB_7220_LT_STATE_POLLQUIET) {
  3189. qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
  3190. break;
  3191. }
  3192. udelay(100);
  3193. }
  3194. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
  3195. goto done; /* we got there early or told to stop */
  3196. /* we expect this to timeout */
  3197. if (wait_event_timeout(ppd->cpspec->autoneg_wait,
  3198. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
  3199. msecs_to_jiffies(90)))
  3200. goto done;
  3201. toggle_7220_rclkrls(dd);
  3202. /* we expect this to timeout */
  3203. if (wait_event_timeout(ppd->cpspec->autoneg_wait,
  3204. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
  3205. msecs_to_jiffies(1700)))
  3206. goto done;
  3207. set_7220_ibspeed_fast(ppd, QIB_IB_SDR);
  3208. toggle_7220_rclkrls(dd);
  3209. /*
  3210. * Wait up to 250 msec for link to train and get to INIT at DDR;
  3211. * this should terminate early.
  3212. */
  3213. wait_event_timeout(ppd->cpspec->autoneg_wait,
  3214. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
  3215. msecs_to_jiffies(250));
  3216. done:
  3217. if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
  3218. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3219. ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
  3220. if (dd->cspec->autoneg_tries == AUTONEG_TRIES) {
  3221. ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
  3222. dd->cspec->autoneg_tries = 0;
  3223. }
  3224. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  3225. set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
  3226. }
  3227. }
  3228. static u32 qib_7220_iblink_state(u64 ibcs)
  3229. {
  3230. u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState);
  3231. switch (state) {
  3232. case IB_7220_L_STATE_INIT:
  3233. state = IB_PORT_INIT;
  3234. break;
  3235. case IB_7220_L_STATE_ARM:
  3236. state = IB_PORT_ARMED;
  3237. break;
  3238. case IB_7220_L_STATE_ACTIVE:
  3239. /* fall through */
  3240. case IB_7220_L_STATE_ACT_DEFER:
  3241. state = IB_PORT_ACTIVE;
  3242. break;
  3243. default: /* fall through */
  3244. case IB_7220_L_STATE_DOWN:
  3245. state = IB_PORT_DOWN;
  3246. break;
  3247. }
  3248. return state;
  3249. }
  3250. /* returns the IBTA port state, rather than the IBC link training state */
  3251. static u8 qib_7220_phys_portstate(u64 ibcs)
  3252. {
  3253. u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState);
  3254. return qib_7220_physportstate[state];
  3255. }
  3256. static int qib_7220_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
  3257. {
  3258. int ret = 0, symadj = 0;
  3259. struct qib_devdata *dd = ppd->dd;
  3260. unsigned long flags;
  3261. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3262. ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
  3263. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  3264. if (!ibup) {
  3265. /*
  3266. * When the link goes down we don't want AEQ running, so it
  3267. * won't interfere with IBC training, etc., and we need
  3268. * to go back to the static SerDes preset values.
  3269. */
  3270. if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
  3271. QIBL_IB_AUTONEG_INPROG)))
  3272. set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
  3273. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
  3274. qib_sd7220_presets(dd);
  3275. qib_cancel_sends(ppd); /* initial disarm, etc. */
  3276. spin_lock_irqsave(&ppd->sdma_lock, flags);
  3277. if (__qib_sdma_running(ppd))
  3278. __qib_sdma_process_event(ppd,
  3279. qib_sdma_event_e70_go_idle);
  3280. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  3281. }
  3282. /* this might better in qib_sd7220_presets() */
  3283. set_7220_relock_poll(dd, ibup);
  3284. } else {
  3285. if (qib_compat_ddr_negotiate &&
  3286. !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
  3287. QIBL_IB_AUTONEG_INPROG)) &&
  3288. ppd->link_speed_active == QIB_IB_SDR &&
  3289. (ppd->link_speed_enabled & (QIB_IB_DDR | QIB_IB_SDR)) ==
  3290. (QIB_IB_DDR | QIB_IB_SDR) &&
  3291. dd->cspec->autoneg_tries < AUTONEG_TRIES) {
  3292. /* we are SDR, and DDR auto-negotiation enabled */
  3293. ++dd->cspec->autoneg_tries;
  3294. if (!ppd->cpspec->ibdeltainprog) {
  3295. ppd->cpspec->ibdeltainprog = 1;
  3296. ppd->cpspec->ibsymsnap = read_7220_creg32(dd,
  3297. cr_ibsymbolerr);
  3298. ppd->cpspec->iblnkerrsnap = read_7220_creg32(dd,
  3299. cr_iblinkerrrecov);
  3300. }
  3301. try_7220_autoneg(ppd);
  3302. ret = 1; /* no other IB status change processing */
  3303. } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
  3304. ppd->link_speed_active == QIB_IB_SDR) {
  3305. autoneg_7220_send(ppd, 1);
  3306. set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
  3307. udelay(2);
  3308. toggle_7220_rclkrls(dd);
  3309. ret = 1; /* no other IB status change processing */
  3310. } else {
  3311. if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
  3312. (ppd->link_speed_active & QIB_IB_DDR)) {
  3313. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3314. ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
  3315. QIBL_IB_AUTONEG_FAILED);
  3316. spin_unlock_irqrestore(&ppd->lflags_lock,
  3317. flags);
  3318. dd->cspec->autoneg_tries = 0;
  3319. /* re-enable SDR, for next link down */
  3320. set_7220_ibspeed_fast(ppd,
  3321. ppd->link_speed_enabled);
  3322. wake_up(&ppd->cpspec->autoneg_wait);
  3323. symadj = 1;
  3324. } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
  3325. /*
  3326. * Clear autoneg failure flag, and do setup
  3327. * so we'll try next time link goes down and
  3328. * back to INIT (possibly connected to a
  3329. * different device).
  3330. */
  3331. spin_lock_irqsave(&ppd->lflags_lock, flags);
  3332. ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
  3333. spin_unlock_irqrestore(&ppd->lflags_lock,
  3334. flags);
  3335. ppd->cpspec->ibcddrctrl |=
  3336. IBA7220_IBC_IBTA_1_2_MASK;
  3337. qib_write_kreg(dd, kr_ncmodectrl, 0);
  3338. symadj = 1;
  3339. }
  3340. }
  3341. if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
  3342. symadj = 1;
  3343. if (!ret) {
  3344. ppd->delay_mult = rate_to_delay
  3345. [(ibcs >> IBA7220_LINKSPEED_SHIFT) & 1]
  3346. [(ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1];
  3347. set_7220_relock_poll(dd, ibup);
  3348. spin_lock_irqsave(&ppd->sdma_lock, flags);
  3349. /*
  3350. * Unlike 7322, the 7220 needs this, due to lack of
  3351. * interrupt in some cases when we have sdma active
  3352. * when the link goes down.
  3353. */
  3354. if (ppd->sdma_state.current_state !=
  3355. qib_sdma_state_s20_idle)
  3356. __qib_sdma_process_event(ppd,
  3357. qib_sdma_event_e00_go_hw_down);
  3358. spin_unlock_irqrestore(&ppd->sdma_lock, flags);
  3359. }
  3360. }
  3361. if (symadj) {
  3362. if (ppd->cpspec->ibdeltainprog) {
  3363. ppd->cpspec->ibdeltainprog = 0;
  3364. ppd->cpspec->ibsymdelta += read_7220_creg32(ppd->dd,
  3365. cr_ibsymbolerr) - ppd->cpspec->ibsymsnap;
  3366. ppd->cpspec->iblnkerrdelta += read_7220_creg32(ppd->dd,
  3367. cr_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
  3368. }
  3369. } else if (!ibup && qib_compat_ddr_negotiate &&
  3370. !ppd->cpspec->ibdeltainprog &&
  3371. !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
  3372. ppd->cpspec->ibdeltainprog = 1;
  3373. ppd->cpspec->ibsymsnap = read_7220_creg32(ppd->dd,
  3374. cr_ibsymbolerr);
  3375. ppd->cpspec->iblnkerrsnap = read_7220_creg32(ppd->dd,
  3376. cr_iblinkerrrecov);
  3377. }
  3378. if (!ret)
  3379. qib_setup_7220_setextled(ppd, ibup);
  3380. return ret;
  3381. }
  3382. /*
  3383. * Does read/modify/write to appropriate registers to
  3384. * set output and direction bits selected by mask.
  3385. * these are in their canonical postions (e.g. lsb of
  3386. * dir will end up in D48 of extctrl on existing chips).
  3387. * returns contents of GP Inputs.
  3388. */
  3389. static int gpio_7220_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
  3390. {
  3391. u64 read_val, new_out;
  3392. unsigned long flags;
  3393. if (mask) {
  3394. /* some bits being written, lock access to GPIO */
  3395. dir &= mask;
  3396. out &= mask;
  3397. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  3398. dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
  3399. dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
  3400. new_out = (dd->cspec->gpio_out & ~mask) | out;
  3401. qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
  3402. qib_write_kreg(dd, kr_gpio_out, new_out);
  3403. dd->cspec->gpio_out = new_out;
  3404. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  3405. }
  3406. /*
  3407. * It is unlikely that a read at this time would get valid
  3408. * data on a pin whose direction line was set in the same
  3409. * call to this function. We include the read here because
  3410. * that allows us to potentially combine a change on one pin with
  3411. * a read on another, and because the old code did something like
  3412. * this.
  3413. */
  3414. read_val = qib_read_kreg64(dd, kr_extstatus);
  3415. return SYM_FIELD(read_val, EXTStatus, GPIOIn);
  3416. }
  3417. /*
  3418. * Read fundamental info we need to use the chip. These are
  3419. * the registers that describe chip capabilities, and are
  3420. * saved in shadow registers.
  3421. */
  3422. static void get_7220_chip_params(struct qib_devdata *dd)
  3423. {
  3424. u64 val;
  3425. u32 piobufs;
  3426. int mtu;
  3427. dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
  3428. dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
  3429. dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
  3430. dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
  3431. dd->palign = qib_read_kreg32(dd, kr_palign);
  3432. dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
  3433. dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
  3434. val = qib_read_kreg64(dd, kr_sendpiosize);
  3435. dd->piosize2k = val & ~0U;
  3436. dd->piosize4k = val >> 32;
  3437. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  3438. if (mtu == -1)
  3439. mtu = QIB_DEFAULT_MTU;
  3440. dd->pport->ibmtu = (u32)mtu;
  3441. val = qib_read_kreg64(dd, kr_sendpiobufcnt);
  3442. dd->piobcnt2k = val & ~0U;
  3443. dd->piobcnt4k = val >> 32;
  3444. /* these may be adjusted in init_chip_wc_pat() */
  3445. dd->pio2kbase = (u32 __iomem *)
  3446. ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
  3447. if (dd->piobcnt4k) {
  3448. dd->pio4kbase = (u32 __iomem *)
  3449. ((char __iomem *) dd->kregbase +
  3450. (dd->piobufbase >> 32));
  3451. /*
  3452. * 4K buffers take 2 pages; we use roundup just to be
  3453. * paranoid; we calculate it once here, rather than on
  3454. * ever buf allocate
  3455. */
  3456. dd->align4k = ALIGN(dd->piosize4k, dd->palign);
  3457. }
  3458. piobufs = dd->piobcnt4k + dd->piobcnt2k;
  3459. dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
  3460. (sizeof(u64) * BITS_PER_BYTE / 2);
  3461. }
  3462. /*
  3463. * The chip base addresses in cspec and cpspec have to be set
  3464. * after possible init_chip_wc_pat(), rather than in
  3465. * qib_get_7220_chip_params(), so split out as separate function
  3466. */
  3467. static void set_7220_baseaddrs(struct qib_devdata *dd)
  3468. {
  3469. u32 cregbase;
  3470. /* init after possible re-map in init_chip_wc_pat() */
  3471. cregbase = qib_read_kreg32(dd, kr_counterregbase);
  3472. dd->cspec->cregbase = (u64 __iomem *)
  3473. ((char __iomem *) dd->kregbase + cregbase);
  3474. dd->egrtidbase = (u64 __iomem *)
  3475. ((char __iomem *) dd->kregbase + dd->rcvegrbase);
  3476. }
  3477. #define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl, SendIntBufAvail) | \
  3478. SYM_MASK(SendCtrl, SPioEnable) | \
  3479. SYM_MASK(SendCtrl, SSpecialTriggerEn) | \
  3480. SYM_MASK(SendCtrl, SendBufAvailUpd) | \
  3481. SYM_MASK(SendCtrl, AvailUpdThld) | \
  3482. SYM_MASK(SendCtrl, SDmaEnable) | \
  3483. SYM_MASK(SendCtrl, SDmaIntEnable) | \
  3484. SYM_MASK(SendCtrl, SDmaHalt) | \
  3485. SYM_MASK(SendCtrl, SDmaSingleDescriptor))
  3486. static int sendctrl_hook(struct qib_devdata *dd,
  3487. const struct diag_observer *op,
  3488. u32 offs, u64 *data, u64 mask, int only_32)
  3489. {
  3490. unsigned long flags;
  3491. unsigned idx = offs / sizeof(u64);
  3492. u64 local_data, all_bits;
  3493. if (idx != kr_sendctrl) {
  3494. qib_dev_err(dd, "SendCtrl Hook called with offs %X, %s-bit\n",
  3495. offs, only_32 ? "32" : "64");
  3496. return 0;
  3497. }
  3498. all_bits = ~0ULL;
  3499. if (only_32)
  3500. all_bits >>= 32;
  3501. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  3502. if ((mask & all_bits) != all_bits) {
  3503. /*
  3504. * At least some mask bits are zero, so we need
  3505. * to read. The judgement call is whether from
  3506. * reg or shadow. First-cut: read reg, and complain
  3507. * if any bits which should be shadowed are different
  3508. * from their shadowed value.
  3509. */
  3510. if (only_32)
  3511. local_data = (u64)qib_read_kreg32(dd, idx);
  3512. else
  3513. local_data = qib_read_kreg64(dd, idx);
  3514. qib_dev_err(dd, "Sendctrl -> %X, Shad -> %X\n",
  3515. (u32)local_data, (u32)dd->sendctrl);
  3516. if ((local_data & SENDCTRL_SHADOWED) !=
  3517. (dd->sendctrl & SENDCTRL_SHADOWED))
  3518. qib_dev_err(dd, "Sendctrl read: %X shadow is %X\n",
  3519. (u32)local_data, (u32) dd->sendctrl);
  3520. *data = (local_data & ~mask) | (*data & mask);
  3521. }
  3522. if (mask) {
  3523. /*
  3524. * At least some mask bits are one, so we need
  3525. * to write, but only shadow some bits.
  3526. */
  3527. u64 sval, tval; /* Shadowed, transient */
  3528. /*
  3529. * New shadow val is bits we don't want to touch,
  3530. * ORed with bits we do, that are intended for shadow.
  3531. */
  3532. sval = (dd->sendctrl & ~mask);
  3533. sval |= *data & SENDCTRL_SHADOWED & mask;
  3534. dd->sendctrl = sval;
  3535. tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
  3536. qib_dev_err(dd, "Sendctrl <- %X, Shad <- %X\n",
  3537. (u32)tval, (u32)sval);
  3538. qib_write_kreg(dd, kr_sendctrl, tval);
  3539. qib_write_kreg(dd, kr_scratch, 0Ull);
  3540. }
  3541. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3542. return only_32 ? 4 : 8;
  3543. }
  3544. static const struct diag_observer sendctrl_observer = {
  3545. sendctrl_hook, kr_sendctrl * sizeof(u64),
  3546. kr_sendctrl * sizeof(u64)
  3547. };
  3548. /*
  3549. * write the final few registers that depend on some of the
  3550. * init setup. Done late in init, just before bringing up
  3551. * the serdes.
  3552. */
  3553. static int qib_late_7220_initreg(struct qib_devdata *dd)
  3554. {
  3555. int ret = 0;
  3556. u64 val;
  3557. qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
  3558. qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
  3559. qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
  3560. qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
  3561. val = qib_read_kreg64(dd, kr_sendpioavailaddr);
  3562. if (val != dd->pioavailregs_phys) {
  3563. qib_dev_err(dd, "Catastrophic software error, "
  3564. "SendPIOAvailAddr written as %lx, "
  3565. "read back as %llx\n",
  3566. (unsigned long) dd->pioavailregs_phys,
  3567. (unsigned long long) val);
  3568. ret = -EINVAL;
  3569. }
  3570. qib_register_observer(dd, &sendctrl_observer);
  3571. return ret;
  3572. }
  3573. static int qib_init_7220_variables(struct qib_devdata *dd)
  3574. {
  3575. struct qib_chippport_specific *cpspec;
  3576. struct qib_pportdata *ppd;
  3577. int ret = 0;
  3578. u32 sbufs, updthresh;
  3579. cpspec = (struct qib_chippport_specific *)(dd + 1);
  3580. ppd = &cpspec->pportdata;
  3581. dd->pport = ppd;
  3582. dd->num_pports = 1;
  3583. dd->cspec = (struct qib_chip_specific *)(cpspec + dd->num_pports);
  3584. ppd->cpspec = cpspec;
  3585. spin_lock_init(&dd->cspec->sdepb_lock);
  3586. spin_lock_init(&dd->cspec->rcvmod_lock);
  3587. spin_lock_init(&dd->cspec->gpio_lock);
  3588. /* we haven't yet set QIB_PRESENT, so use read directly */
  3589. dd->revision = readq(&dd->kregbase[kr_revision]);
  3590. if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
  3591. qib_dev_err(dd, "Revision register read failure, "
  3592. "giving up initialization\n");
  3593. ret = -ENODEV;
  3594. goto bail;
  3595. }
  3596. dd->flags |= QIB_PRESENT; /* now register routines work */
  3597. dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  3598. ChipRevMajor);
  3599. dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  3600. ChipRevMinor);
  3601. get_7220_chip_params(dd);
  3602. qib_7220_boardname(dd);
  3603. /*
  3604. * GPIO bits for TWSI data and clock,
  3605. * used for serial EEPROM.
  3606. */
  3607. dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
  3608. dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
  3609. dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
  3610. dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
  3611. QIB_NODMA_RTAIL | QIB_HAS_THRESH_UPDATE;
  3612. dd->flags |= qib_special_trigger ?
  3613. QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
  3614. /*
  3615. * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
  3616. * 2 is Some Misc, 3 is reserved for future.
  3617. */
  3618. dd->eep_st_masks[0].hwerrs_to_log = HWE_MASK(TXEMemParityErr);
  3619. dd->eep_st_masks[1].hwerrs_to_log = HWE_MASK(RXEMemParityErr);
  3620. dd->eep_st_masks[2].errs_to_log = ERR_MASK(ResetNegated);
  3621. init_waitqueue_head(&cpspec->autoneg_wait);
  3622. INIT_DELAYED_WORK(&cpspec->autoneg_work, autoneg_7220_work);
  3623. qib_init_pportdata(ppd, dd, 0, 1);
  3624. ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
  3625. ppd->link_speed_supported = QIB_IB_SDR | QIB_IB_DDR;
  3626. ppd->link_width_enabled = ppd->link_width_supported;
  3627. ppd->link_speed_enabled = ppd->link_speed_supported;
  3628. /*
  3629. * Set the initial values to reasonable default, will be set
  3630. * for real when link is up.
  3631. */
  3632. ppd->link_width_active = IB_WIDTH_4X;
  3633. ppd->link_speed_active = QIB_IB_SDR;
  3634. ppd->delay_mult = rate_to_delay[0][1];
  3635. ppd->vls_supported = IB_VL_VL0;
  3636. ppd->vls_operational = ppd->vls_supported;
  3637. if (!qib_mini_init)
  3638. qib_write_kreg(dd, kr_rcvbthqp, QIB_KD_QP);
  3639. init_timer(&ppd->cpspec->chase_timer);
  3640. ppd->cpspec->chase_timer.function = reenable_7220_chase;
  3641. ppd->cpspec->chase_timer.data = (unsigned long)ppd;
  3642. qib_num_cfg_vls = 1; /* if any 7220's, only one VL */
  3643. dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE;
  3644. dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE;
  3645. dd->rhf_offset =
  3646. dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
  3647. /* we always allocate at least 2048 bytes for eager buffers */
  3648. ret = ib_mtu_enum_to_int(qib_ibmtu);
  3649. dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU;
  3650. BUG_ON(!is_power_of_2(dd->rcvegrbufsize));
  3651. dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
  3652. qib_7220_tidtemplate(dd);
  3653. /*
  3654. * We can request a receive interrupt for 1 or
  3655. * more packets from current offset. For now, we set this
  3656. * up for a single packet.
  3657. */
  3658. dd->rhdrhead_intr_off = 1ULL << 32;
  3659. /* setup the stats timer; the add_timer is done at end of init */
  3660. init_timer(&dd->stats_timer);
  3661. dd->stats_timer.function = qib_get_7220_faststats;
  3662. dd->stats_timer.data = (unsigned long) dd;
  3663. dd->stats_timer.expires = jiffies + ACTIVITY_TIMER * HZ;
  3664. /*
  3665. * Control[4] has been added to change the arbitration within
  3666. * the SDMA engine between favoring data fetches over descriptor
  3667. * fetches. qib_sdma_fetch_arb==0 gives data fetches priority.
  3668. */
  3669. if (qib_sdma_fetch_arb)
  3670. dd->control |= 1 << 4;
  3671. dd->ureg_align = 0x10000; /* 64KB alignment */
  3672. dd->piosize2kmax_dwords = (dd->piosize2k >> 2)-1;
  3673. qib_7220_config_ctxts(dd);
  3674. qib_set_ctxtcnt(dd); /* needed for PAT setup */
  3675. if (qib_wc_pat) {
  3676. ret = init_chip_wc_pat(dd, 0);
  3677. if (ret)
  3678. goto bail;
  3679. }
  3680. set_7220_baseaddrs(dd); /* set chip access pointers now */
  3681. ret = 0;
  3682. if (qib_mini_init)
  3683. goto bail;
  3684. ret = qib_create_ctxts(dd);
  3685. init_7220_cntrnames(dd);
  3686. /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
  3687. * reserve the update threshold amount for other kernel use, such
  3688. * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
  3689. * unless we aren't enabling SDMA, in which case we want to use
  3690. * all the 4k bufs for the kernel.
  3691. * if this was less than the update threshold, we could wait
  3692. * a long time for an update. Coded this way because we
  3693. * sometimes change the update threshold for various reasons,
  3694. * and we want this to remain robust.
  3695. */
  3696. updthresh = 8U; /* update threshold */
  3697. if (dd->flags & QIB_HAS_SEND_DMA) {
  3698. dd->cspec->sdmabufcnt = dd->piobcnt4k;
  3699. sbufs = updthresh > 3 ? updthresh : 3;
  3700. } else {
  3701. dd->cspec->sdmabufcnt = 0;
  3702. sbufs = dd->piobcnt4k;
  3703. }
  3704. dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
  3705. dd->cspec->sdmabufcnt;
  3706. dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
  3707. dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
  3708. dd->pbufsctxt = dd->lastctxt_piobuf /
  3709. (dd->cfgctxts - dd->first_user_ctxt);
  3710. /*
  3711. * if we are at 16 user contexts, we will have one 7 sbufs
  3712. * per context, so drop the update threshold to match. We
  3713. * want to update before we actually run out, at low pbufs/ctxt
  3714. * so give ourselves some margin
  3715. */
  3716. if ((dd->pbufsctxt - 2) < updthresh)
  3717. updthresh = dd->pbufsctxt - 2;
  3718. dd->cspec->updthresh_dflt = updthresh;
  3719. dd->cspec->updthresh = updthresh;
  3720. /* before full enable, no interrupts, no locking needed */
  3721. dd->sendctrl |= (updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
  3722. << SYM_LSB(SendCtrl, AvailUpdThld);
  3723. dd->psxmitwait_supported = 1;
  3724. dd->psxmitwait_check_rate = QIB_7220_PSXMITWAIT_CHECK_RATE;
  3725. bail:
  3726. return ret;
  3727. }
  3728. static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
  3729. u32 *pbufnum)
  3730. {
  3731. u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
  3732. struct qib_devdata *dd = ppd->dd;
  3733. u32 __iomem *buf;
  3734. if (((pbc >> 32) & PBC_7220_VL15_SEND_CTRL) &&
  3735. !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE)))
  3736. buf = get_7220_link_buf(ppd, pbufnum);
  3737. else {
  3738. if ((plen + 1) > dd->piosize2kmax_dwords)
  3739. first = dd->piobcnt2k;
  3740. else
  3741. first = 0;
  3742. /* try 4k if all 2k busy, so same last for both sizes */
  3743. last = dd->cspec->lastbuf_for_pio;
  3744. buf = qib_getsendbuf_range(dd, pbufnum, first, last);
  3745. }
  3746. return buf;
  3747. }
  3748. /* these 2 "counters" are really control registers, and are always RW */
  3749. static void qib_set_cntr_7220_sample(struct qib_pportdata *ppd, u32 intv,
  3750. u32 start)
  3751. {
  3752. write_7220_creg(ppd->dd, cr_psinterval, intv);
  3753. write_7220_creg(ppd->dd, cr_psstart, start);
  3754. }
  3755. /*
  3756. * NOTE: no real attempt is made to generalize the SDMA stuff.
  3757. * At some point "soon" we will have a new more generalized
  3758. * set of sdma interface, and then we'll clean this up.
  3759. */
  3760. /* Must be called with sdma_lock held, or before init finished */
  3761. static void qib_sdma_update_7220_tail(struct qib_pportdata *ppd, u16 tail)
  3762. {
  3763. /* Commit writes to memory and advance the tail on the chip */
  3764. wmb();
  3765. ppd->sdma_descq_tail = tail;
  3766. qib_write_kreg(ppd->dd, kr_senddmatail, tail);
  3767. }
  3768. static void qib_sdma_set_7220_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
  3769. {
  3770. }
  3771. static struct sdma_set_state_action sdma_7220_action_table[] = {
  3772. [qib_sdma_state_s00_hw_down] = {
  3773. .op_enable = 0,
  3774. .op_intenable = 0,
  3775. .op_halt = 0,
  3776. .go_s99_running_tofalse = 1,
  3777. },
  3778. [qib_sdma_state_s10_hw_start_up_wait] = {
  3779. .op_enable = 1,
  3780. .op_intenable = 1,
  3781. .op_halt = 1,
  3782. },
  3783. [qib_sdma_state_s20_idle] = {
  3784. .op_enable = 1,
  3785. .op_intenable = 1,
  3786. .op_halt = 1,
  3787. },
  3788. [qib_sdma_state_s30_sw_clean_up_wait] = {
  3789. .op_enable = 0,
  3790. .op_intenable = 1,
  3791. .op_halt = 0,
  3792. },
  3793. [qib_sdma_state_s40_hw_clean_up_wait] = {
  3794. .op_enable = 1,
  3795. .op_intenable = 1,
  3796. .op_halt = 1,
  3797. },
  3798. [qib_sdma_state_s50_hw_halt_wait] = {
  3799. .op_enable = 1,
  3800. .op_intenable = 1,
  3801. .op_halt = 1,
  3802. },
  3803. [qib_sdma_state_s99_running] = {
  3804. .op_enable = 1,
  3805. .op_intenable = 1,
  3806. .op_halt = 0,
  3807. .go_s99_running_totrue = 1,
  3808. },
  3809. };
  3810. static void qib_7220_sdma_init_early(struct qib_pportdata *ppd)
  3811. {
  3812. ppd->sdma_state.set_state_action = sdma_7220_action_table;
  3813. }
  3814. static int init_sdma_7220_regs(struct qib_pportdata *ppd)
  3815. {
  3816. struct qib_devdata *dd = ppd->dd;
  3817. unsigned i, n;
  3818. u64 senddmabufmask[3] = { 0 };
  3819. /* Set SendDmaBase */
  3820. qib_write_kreg(dd, kr_senddmabase, ppd->sdma_descq_phys);
  3821. qib_sdma_7220_setlengen(ppd);
  3822. qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
  3823. /* Set SendDmaHeadAddr */
  3824. qib_write_kreg(dd, kr_senddmaheadaddr, ppd->sdma_head_phys);
  3825. /*
  3826. * Reserve all the former "kernel" piobufs, using high number range
  3827. * so we get as many 4K buffers as possible
  3828. */
  3829. n = dd->piobcnt2k + dd->piobcnt4k;
  3830. i = n - dd->cspec->sdmabufcnt;
  3831. for (; i < n; ++i) {
  3832. unsigned word = i / 64;
  3833. unsigned bit = i & 63;
  3834. BUG_ON(word >= 3);
  3835. senddmabufmask[word] |= 1ULL << bit;
  3836. }
  3837. qib_write_kreg(dd, kr_senddmabufmask0, senddmabufmask[0]);
  3838. qib_write_kreg(dd, kr_senddmabufmask1, senddmabufmask[1]);
  3839. qib_write_kreg(dd, kr_senddmabufmask2, senddmabufmask[2]);
  3840. ppd->sdma_state.first_sendbuf = i;
  3841. ppd->sdma_state.last_sendbuf = n;
  3842. return 0;
  3843. }
  3844. /* sdma_lock must be held */
  3845. static u16 qib_sdma_7220_gethead(struct qib_pportdata *ppd)
  3846. {
  3847. struct qib_devdata *dd = ppd->dd;
  3848. int sane;
  3849. int use_dmahead;
  3850. u16 swhead;
  3851. u16 swtail;
  3852. u16 cnt;
  3853. u16 hwhead;
  3854. use_dmahead = __qib_sdma_running(ppd) &&
  3855. (dd->flags & QIB_HAS_SDMA_TIMEOUT);
  3856. retry:
  3857. hwhead = use_dmahead ?
  3858. (u16)le64_to_cpu(*ppd->sdma_head_dma) :
  3859. (u16)qib_read_kreg32(dd, kr_senddmahead);
  3860. swhead = ppd->sdma_descq_head;
  3861. swtail = ppd->sdma_descq_tail;
  3862. cnt = ppd->sdma_descq_cnt;
  3863. if (swhead < swtail) {
  3864. /* not wrapped */
  3865. sane = (hwhead >= swhead) & (hwhead <= swtail);
  3866. } else if (swhead > swtail) {
  3867. /* wrapped around */
  3868. sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
  3869. (hwhead <= swtail);
  3870. } else {
  3871. /* empty */
  3872. sane = (hwhead == swhead);
  3873. }
  3874. if (unlikely(!sane)) {
  3875. if (use_dmahead) {
  3876. /* try one more time, directly from the register */
  3877. use_dmahead = 0;
  3878. goto retry;
  3879. }
  3880. /* assume no progress */
  3881. hwhead = swhead;
  3882. }
  3883. return hwhead;
  3884. }
  3885. static int qib_sdma_7220_busy(struct qib_pportdata *ppd)
  3886. {
  3887. u64 hwstatus = qib_read_kreg64(ppd->dd, kr_senddmastatus);
  3888. return (hwstatus & SYM_MASK(SendDmaStatus, ScoreBoardDrainInProg)) ||
  3889. (hwstatus & SYM_MASK(SendDmaStatus, AbortInProg)) ||
  3890. (hwstatus & SYM_MASK(SendDmaStatus, InternalSDmaEnable)) ||
  3891. !(hwstatus & SYM_MASK(SendDmaStatus, ScbEmpty));
  3892. }
  3893. /*
  3894. * Compute the amount of delay before sending the next packet if the
  3895. * port's send rate differs from the static rate set for the QP.
  3896. * Since the delay affects this packet but the amount of the delay is
  3897. * based on the length of the previous packet, use the last delay computed
  3898. * and save the delay count for this packet to be used next time
  3899. * we get here.
  3900. */
  3901. static u32 qib_7220_setpbc_control(struct qib_pportdata *ppd, u32 plen,
  3902. u8 srate, u8 vl)
  3903. {
  3904. u8 snd_mult = ppd->delay_mult;
  3905. u8 rcv_mult = ib_rate_to_delay[srate];
  3906. u32 ret = ppd->cpspec->last_delay_mult;
  3907. ppd->cpspec->last_delay_mult = (rcv_mult > snd_mult) ?
  3908. (plen * (rcv_mult - snd_mult) + 1) >> 1 : 0;
  3909. /* Indicate VL15, if necessary */
  3910. if (vl == 15)
  3911. ret |= PBC_7220_VL15_SEND_CTRL;
  3912. return ret;
  3913. }
  3914. static void qib_7220_initvl15_bufs(struct qib_devdata *dd)
  3915. {
  3916. }
  3917. static void qib_7220_init_ctxt(struct qib_ctxtdata *rcd)
  3918. {
  3919. if (!rcd->ctxt) {
  3920. rcd->rcvegrcnt = IBA7220_KRCVEGRCNT;
  3921. rcd->rcvegr_tid_base = 0;
  3922. } else {
  3923. rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
  3924. rcd->rcvegr_tid_base = IBA7220_KRCVEGRCNT +
  3925. (rcd->ctxt - 1) * rcd->rcvegrcnt;
  3926. }
  3927. }
  3928. static void qib_7220_txchk_change(struct qib_devdata *dd, u32 start,
  3929. u32 len, u32 which, struct qib_ctxtdata *rcd)
  3930. {
  3931. int i;
  3932. unsigned long flags;
  3933. switch (which) {
  3934. case TXCHK_CHG_TYPE_KERN:
  3935. /* see if we need to raise avail update threshold */
  3936. spin_lock_irqsave(&dd->uctxt_lock, flags);
  3937. for (i = dd->first_user_ctxt;
  3938. dd->cspec->updthresh != dd->cspec->updthresh_dflt
  3939. && i < dd->cfgctxts; i++)
  3940. if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
  3941. ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
  3942. < dd->cspec->updthresh_dflt)
  3943. break;
  3944. spin_unlock_irqrestore(&dd->uctxt_lock, flags);
  3945. if (i == dd->cfgctxts) {
  3946. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  3947. dd->cspec->updthresh = dd->cspec->updthresh_dflt;
  3948. dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
  3949. dd->sendctrl |= (dd->cspec->updthresh &
  3950. SYM_RMASK(SendCtrl, AvailUpdThld)) <<
  3951. SYM_LSB(SendCtrl, AvailUpdThld);
  3952. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3953. sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  3954. }
  3955. break;
  3956. case TXCHK_CHG_TYPE_USER:
  3957. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  3958. if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
  3959. / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
  3960. dd->cspec->updthresh = (rcd->piocnt /
  3961. rcd->subctxt_cnt) - 1;
  3962. dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
  3963. dd->sendctrl |= (dd->cspec->updthresh &
  3964. SYM_RMASK(SendCtrl, AvailUpdThld))
  3965. << SYM_LSB(SendCtrl, AvailUpdThld);
  3966. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3967. sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  3968. } else
  3969. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  3970. break;
  3971. }
  3972. }
  3973. static void writescratch(struct qib_devdata *dd, u32 val)
  3974. {
  3975. qib_write_kreg(dd, kr_scratch, val);
  3976. }
  3977. #define VALID_TS_RD_REG_MASK 0xBF
  3978. /**
  3979. * qib_7220_tempsense_read - read register of temp sensor via TWSI
  3980. * @dd: the qlogic_ib device
  3981. * @regnum: register to read from
  3982. *
  3983. * returns reg contents (0..255) or < 0 for error
  3984. */
  3985. static int qib_7220_tempsense_rd(struct qib_devdata *dd, int regnum)
  3986. {
  3987. int ret;
  3988. u8 rdata;
  3989. if (regnum > 7) {
  3990. ret = -EINVAL;
  3991. goto bail;
  3992. }
  3993. /* return a bogus value for (the one) register we do not have */
  3994. if (!((1 << regnum) & VALID_TS_RD_REG_MASK)) {
  3995. ret = 0;
  3996. goto bail;
  3997. }
  3998. ret = mutex_lock_interruptible(&dd->eep_lock);
  3999. if (ret)
  4000. goto bail;
  4001. ret = qib_twsi_blk_rd(dd, QIB_TWSI_TEMP_DEV, regnum, &rdata, 1);
  4002. if (!ret)
  4003. ret = rdata;
  4004. mutex_unlock(&dd->eep_lock);
  4005. /*
  4006. * There are three possibilities here:
  4007. * ret is actual value (0..255)
  4008. * ret is -ENXIO or -EINVAL from twsi code or this file
  4009. * ret is -EINTR from mutex_lock_interruptible.
  4010. */
  4011. bail:
  4012. return ret;
  4013. }
  4014. /* Dummy function, as 7220 boards never disable EEPROM Write */
  4015. static int qib_7220_eeprom_wen(struct qib_devdata *dd, int wen)
  4016. {
  4017. return 1;
  4018. }
  4019. /**
  4020. * qib_init_iba7220_funcs - set up the chip-specific function pointers
  4021. * @dev: the pci_dev for qlogic_ib device
  4022. * @ent: pci_device_id struct for this dev
  4023. *
  4024. * This is global, and is called directly at init to set up the
  4025. * chip-specific function pointers for later use.
  4026. */
  4027. struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *pdev,
  4028. const struct pci_device_id *ent)
  4029. {
  4030. struct qib_devdata *dd;
  4031. int ret;
  4032. u32 boardid, minwidth;
  4033. dd = qib_alloc_devdata(pdev, sizeof(struct qib_chip_specific) +
  4034. sizeof(struct qib_chippport_specific));
  4035. if (IS_ERR(dd))
  4036. goto bail;
  4037. dd->f_bringup_serdes = qib_7220_bringup_serdes;
  4038. dd->f_cleanup = qib_setup_7220_cleanup;
  4039. dd->f_clear_tids = qib_7220_clear_tids;
  4040. dd->f_free_irq = qib_7220_free_irq;
  4041. dd->f_get_base_info = qib_7220_get_base_info;
  4042. dd->f_get_msgheader = qib_7220_get_msgheader;
  4043. dd->f_getsendbuf = qib_7220_getsendbuf;
  4044. dd->f_gpio_mod = gpio_7220_mod;
  4045. dd->f_eeprom_wen = qib_7220_eeprom_wen;
  4046. dd->f_hdrqempty = qib_7220_hdrqempty;
  4047. dd->f_ib_updown = qib_7220_ib_updown;
  4048. dd->f_init_ctxt = qib_7220_init_ctxt;
  4049. dd->f_initvl15_bufs = qib_7220_initvl15_bufs;
  4050. dd->f_intr_fallback = qib_7220_intr_fallback;
  4051. dd->f_late_initreg = qib_late_7220_initreg;
  4052. dd->f_setpbc_control = qib_7220_setpbc_control;
  4053. dd->f_portcntr = qib_portcntr_7220;
  4054. dd->f_put_tid = qib_7220_put_tid;
  4055. dd->f_quiet_serdes = qib_7220_quiet_serdes;
  4056. dd->f_rcvctrl = rcvctrl_7220_mod;
  4057. dd->f_read_cntrs = qib_read_7220cntrs;
  4058. dd->f_read_portcntrs = qib_read_7220portcntrs;
  4059. dd->f_reset = qib_setup_7220_reset;
  4060. dd->f_init_sdma_regs = init_sdma_7220_regs;
  4061. dd->f_sdma_busy = qib_sdma_7220_busy;
  4062. dd->f_sdma_gethead = qib_sdma_7220_gethead;
  4063. dd->f_sdma_sendctrl = qib_7220_sdma_sendctrl;
  4064. dd->f_sdma_set_desc_cnt = qib_sdma_set_7220_desc_cnt;
  4065. dd->f_sdma_update_tail = qib_sdma_update_7220_tail;
  4066. dd->f_sdma_hw_clean_up = qib_7220_sdma_hw_clean_up;
  4067. dd->f_sdma_hw_start_up = qib_7220_sdma_hw_start_up;
  4068. dd->f_sdma_init_early = qib_7220_sdma_init_early;
  4069. dd->f_sendctrl = sendctrl_7220_mod;
  4070. dd->f_set_armlaunch = qib_set_7220_armlaunch;
  4071. dd->f_set_cntr_sample = qib_set_cntr_7220_sample;
  4072. dd->f_iblink_state = qib_7220_iblink_state;
  4073. dd->f_ibphys_portstate = qib_7220_phys_portstate;
  4074. dd->f_get_ib_cfg = qib_7220_get_ib_cfg;
  4075. dd->f_set_ib_cfg = qib_7220_set_ib_cfg;
  4076. dd->f_set_ib_loopback = qib_7220_set_loopback;
  4077. dd->f_set_intr_state = qib_7220_set_intr_state;
  4078. dd->f_setextled = qib_setup_7220_setextled;
  4079. dd->f_txchk_change = qib_7220_txchk_change;
  4080. dd->f_update_usrhead = qib_update_7220_usrhead;
  4081. dd->f_wantpiobuf_intr = qib_wantpiobuf_7220_intr;
  4082. dd->f_xgxs_reset = qib_7220_xgxs_reset;
  4083. dd->f_writescratch = writescratch;
  4084. dd->f_tempsense_rd = qib_7220_tempsense_rd;
  4085. /*
  4086. * Do remaining pcie setup and save pcie values in dd.
  4087. * Any error printing is already done by the init code.
  4088. * On return, we have the chip mapped, but chip registers
  4089. * are not set up until start of qib_init_7220_variables.
  4090. */
  4091. ret = qib_pcie_ddinit(dd, pdev, ent);
  4092. if (ret < 0)
  4093. goto bail_free;
  4094. /* initialize chip-specific variables */
  4095. ret = qib_init_7220_variables(dd);
  4096. if (ret)
  4097. goto bail_cleanup;
  4098. if (qib_mini_init)
  4099. goto bail;
  4100. boardid = SYM_FIELD(dd->revision, Revision,
  4101. BoardID);
  4102. switch (boardid) {
  4103. case 0:
  4104. case 2:
  4105. case 10:
  4106. case 12:
  4107. minwidth = 16; /* x16 capable boards */
  4108. break;
  4109. default:
  4110. minwidth = 8; /* x8 capable boards */
  4111. break;
  4112. }
  4113. if (qib_pcie_params(dd, minwidth, NULL, NULL))
  4114. qib_dev_err(dd, "Failed to setup PCIe or interrupts; "
  4115. "continuing anyway\n");
  4116. /* save IRQ for possible later use */
  4117. dd->cspec->irq = pdev->irq;
  4118. if (qib_read_kreg64(dd, kr_hwerrstatus) &
  4119. QLOGIC_IB_HWE_SERDESPLLFAILED)
  4120. qib_write_kreg(dd, kr_hwerrclear,
  4121. QLOGIC_IB_HWE_SERDESPLLFAILED);
  4122. /* setup interrupt handler (interrupt type handled above) */
  4123. qib_setup_7220_interrupt(dd);
  4124. qib_7220_init_hwerrors(dd);
  4125. /* clear diagctrl register, in case diags were running and crashed */
  4126. qib_write_kreg(dd, kr_hwdiagctrl, 0);
  4127. goto bail;
  4128. bail_cleanup:
  4129. qib_pcie_ddcleanup(dd);
  4130. bail_free:
  4131. qib_free_devdata(dd);
  4132. dd = ERR_PTR(ret);
  4133. bail:
  4134. return dd;
  4135. }