i2c-tegra.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /*
  2. * drivers/i2c/busses/i2c-tegra.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. * Author: Colin Cross <ccross@android.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/i2c.h>
  23. #include <linux/io.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/slab.h>
  27. #include <linux/i2c-tegra.h>
  28. #include <linux/of_i2c.h>
  29. #include <linux/module.h>
  30. #include <asm/unaligned.h>
  31. #include <mach/clk.h>
  32. #define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
  33. #define BYTES_PER_FIFO_WORD 4
  34. #define I2C_CNFG 0x000
  35. #define I2C_CNFG_DEBOUNCE_CNT_SHIFT 12
  36. #define I2C_CNFG_PACKET_MODE_EN (1<<10)
  37. #define I2C_CNFG_NEW_MASTER_FSM (1<<11)
  38. #define I2C_STATUS 0x01C
  39. #define I2C_SL_CNFG 0x020
  40. #define I2C_SL_CNFG_NACK (1<<1)
  41. #define I2C_SL_CNFG_NEWSL (1<<2)
  42. #define I2C_SL_ADDR1 0x02c
  43. #define I2C_SL_ADDR2 0x030
  44. #define I2C_TX_FIFO 0x050
  45. #define I2C_RX_FIFO 0x054
  46. #define I2C_PACKET_TRANSFER_STATUS 0x058
  47. #define I2C_FIFO_CONTROL 0x05c
  48. #define I2C_FIFO_CONTROL_TX_FLUSH (1<<1)
  49. #define I2C_FIFO_CONTROL_RX_FLUSH (1<<0)
  50. #define I2C_FIFO_CONTROL_TX_TRIG_SHIFT 5
  51. #define I2C_FIFO_CONTROL_RX_TRIG_SHIFT 2
  52. #define I2C_FIFO_STATUS 0x060
  53. #define I2C_FIFO_STATUS_TX_MASK 0xF0
  54. #define I2C_FIFO_STATUS_TX_SHIFT 4
  55. #define I2C_FIFO_STATUS_RX_MASK 0x0F
  56. #define I2C_FIFO_STATUS_RX_SHIFT 0
  57. #define I2C_INT_MASK 0x064
  58. #define I2C_INT_STATUS 0x068
  59. #define I2C_INT_PACKET_XFER_COMPLETE (1<<7)
  60. #define I2C_INT_ALL_PACKETS_XFER_COMPLETE (1<<6)
  61. #define I2C_INT_TX_FIFO_OVERFLOW (1<<5)
  62. #define I2C_INT_RX_FIFO_UNDERFLOW (1<<4)
  63. #define I2C_INT_NO_ACK (1<<3)
  64. #define I2C_INT_ARBITRATION_LOST (1<<2)
  65. #define I2C_INT_TX_FIFO_DATA_REQ (1<<1)
  66. #define I2C_INT_RX_FIFO_DATA_REQ (1<<0)
  67. #define I2C_CLK_DIVISOR 0x06c
  68. #define DVC_CTRL_REG1 0x000
  69. #define DVC_CTRL_REG1_INTR_EN (1<<10)
  70. #define DVC_CTRL_REG2 0x004
  71. #define DVC_CTRL_REG3 0x008
  72. #define DVC_CTRL_REG3_SW_PROG (1<<26)
  73. #define DVC_CTRL_REG3_I2C_DONE_INTR_EN (1<<30)
  74. #define DVC_STATUS 0x00c
  75. #define DVC_STATUS_I2C_DONE_INTR (1<<30)
  76. #define I2C_ERR_NONE 0x00
  77. #define I2C_ERR_NO_ACK 0x01
  78. #define I2C_ERR_ARBITRATION_LOST 0x02
  79. #define I2C_ERR_UNKNOWN_INTERRUPT 0x04
  80. #define PACKET_HEADER0_HEADER_SIZE_SHIFT 28
  81. #define PACKET_HEADER0_PACKET_ID_SHIFT 16
  82. #define PACKET_HEADER0_CONT_ID_SHIFT 12
  83. #define PACKET_HEADER0_PROTOCOL_I2C (1<<4)
  84. #define I2C_HEADER_HIGHSPEED_MODE (1<<22)
  85. #define I2C_HEADER_CONT_ON_NAK (1<<21)
  86. #define I2C_HEADER_SEND_START_BYTE (1<<20)
  87. #define I2C_HEADER_READ (1<<19)
  88. #define I2C_HEADER_10BIT_ADDR (1<<18)
  89. #define I2C_HEADER_IE_ENABLE (1<<17)
  90. #define I2C_HEADER_REPEAT_START (1<<16)
  91. #define I2C_HEADER_MASTER_ADDR_SHIFT 12
  92. #define I2C_HEADER_SLAVE_ADDR_SHIFT 1
  93. /**
  94. * struct tegra_i2c_dev - per device i2c context
  95. * @dev: device reference for power management
  96. * @adapter: core i2c layer adapter information
  97. * @clk: clock reference for i2c controller
  98. * @i2c_clk: clock reference for i2c bus
  99. * @iomem: memory resource for registers
  100. * @base: ioremapped registers cookie
  101. * @cont_id: i2c controller id, used for for packet header
  102. * @irq: irq number of transfer complete interrupt
  103. * @is_dvc: identifies the DVC i2c controller, has a different register layout
  104. * @msg_complete: transfer completion notifier
  105. * @msg_err: error code for completed message
  106. * @msg_buf: pointer to current message data
  107. * @msg_buf_remaining: size of unsent data in the message buffer
  108. * @msg_read: identifies read transfers
  109. * @bus_clk_rate: current i2c bus clock rate
  110. * @is_suspended: prevents i2c controller accesses after suspend is called
  111. */
  112. struct tegra_i2c_dev {
  113. struct device *dev;
  114. struct i2c_adapter adapter;
  115. struct clk *clk;
  116. struct clk *i2c_clk;
  117. struct resource *iomem;
  118. void __iomem *base;
  119. int cont_id;
  120. int irq;
  121. bool irq_disabled;
  122. int is_dvc;
  123. struct completion msg_complete;
  124. int msg_err;
  125. u8 *msg_buf;
  126. size_t msg_buf_remaining;
  127. int msg_read;
  128. unsigned long bus_clk_rate;
  129. bool is_suspended;
  130. };
  131. static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val, unsigned long reg)
  132. {
  133. writel(val, i2c_dev->base + reg);
  134. }
  135. static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  136. {
  137. return readl(i2c_dev->base + reg);
  138. }
  139. /*
  140. * i2c_writel and i2c_readl will offset the register if necessary to talk
  141. * to the I2C block inside the DVC block
  142. */
  143. static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
  144. unsigned long reg)
  145. {
  146. if (i2c_dev->is_dvc)
  147. reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
  148. return reg;
  149. }
  150. static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
  151. unsigned long reg)
  152. {
  153. writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  154. }
  155. static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  156. {
  157. return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  158. }
  159. static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
  160. unsigned long reg, int len)
  161. {
  162. writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  163. }
  164. static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
  165. unsigned long reg, int len)
  166. {
  167. readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  168. }
  169. static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  170. {
  171. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  172. int_mask &= ~mask;
  173. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  174. }
  175. static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  176. {
  177. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  178. int_mask |= mask;
  179. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  180. }
  181. static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
  182. {
  183. unsigned long timeout = jiffies + HZ;
  184. u32 val = i2c_readl(i2c_dev, I2C_FIFO_CONTROL);
  185. val |= I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH;
  186. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  187. while (i2c_readl(i2c_dev, I2C_FIFO_CONTROL) &
  188. (I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH)) {
  189. if (time_after(jiffies, timeout)) {
  190. dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
  191. return -ETIMEDOUT;
  192. }
  193. msleep(1);
  194. }
  195. return 0;
  196. }
  197. static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
  198. {
  199. u32 val;
  200. int rx_fifo_avail;
  201. u8 *buf = i2c_dev->msg_buf;
  202. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  203. int words_to_transfer;
  204. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  205. rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
  206. I2C_FIFO_STATUS_RX_SHIFT;
  207. /* Rounds down to not include partial word at the end of buf */
  208. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  209. if (words_to_transfer > rx_fifo_avail)
  210. words_to_transfer = rx_fifo_avail;
  211. i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);
  212. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  213. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  214. rx_fifo_avail -= words_to_transfer;
  215. /*
  216. * If there is a partial word at the end of buf, handle it manually to
  217. * prevent overwriting past the end of buf
  218. */
  219. if (rx_fifo_avail > 0 && buf_remaining > 0) {
  220. BUG_ON(buf_remaining > 3);
  221. val = i2c_readl(i2c_dev, I2C_RX_FIFO);
  222. memcpy(buf, &val, buf_remaining);
  223. buf_remaining = 0;
  224. rx_fifo_avail--;
  225. }
  226. BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
  227. i2c_dev->msg_buf_remaining = buf_remaining;
  228. i2c_dev->msg_buf = buf;
  229. return 0;
  230. }
  231. static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
  232. {
  233. u32 val;
  234. int tx_fifo_avail;
  235. u8 *buf = i2c_dev->msg_buf;
  236. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  237. int words_to_transfer;
  238. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  239. tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
  240. I2C_FIFO_STATUS_TX_SHIFT;
  241. /* Rounds down to not include partial word at the end of buf */
  242. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  243. /* It's very common to have < 4 bytes, so optimize that case. */
  244. if (words_to_transfer) {
  245. if (words_to_transfer > tx_fifo_avail)
  246. words_to_transfer = tx_fifo_avail;
  247. /*
  248. * Update state before writing to FIFO. If this casues us
  249. * to finish writing all bytes (AKA buf_remaining goes to 0) we
  250. * have a potential for an interrupt (PACKET_XFER_COMPLETE is
  251. * not maskable). We need to make sure that the isr sees
  252. * buf_remaining as 0 and doesn't call us back re-entrantly.
  253. */
  254. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  255. tx_fifo_avail -= words_to_transfer;
  256. i2c_dev->msg_buf_remaining = buf_remaining;
  257. i2c_dev->msg_buf = buf +
  258. words_to_transfer * BYTES_PER_FIFO_WORD;
  259. barrier();
  260. i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);
  261. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  262. }
  263. /*
  264. * If there is a partial word at the end of buf, handle it manually to
  265. * prevent reading past the end of buf, which could cross a page
  266. * boundary and fault.
  267. */
  268. if (tx_fifo_avail > 0 && buf_remaining > 0) {
  269. BUG_ON(buf_remaining > 3);
  270. memcpy(&val, buf, buf_remaining);
  271. /* Again update before writing to FIFO to make sure isr sees. */
  272. i2c_dev->msg_buf_remaining = 0;
  273. i2c_dev->msg_buf = NULL;
  274. barrier();
  275. i2c_writel(i2c_dev, val, I2C_TX_FIFO);
  276. }
  277. return 0;
  278. }
  279. /*
  280. * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
  281. * block. This block is identical to the rest of the I2C blocks, except that
  282. * it only supports master mode, it has registers moved around, and it needs
  283. * some extra init to get it into I2C mode. The register moves are handled
  284. * by i2c_readl and i2c_writel
  285. */
  286. static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
  287. {
  288. u32 val = 0;
  289. val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
  290. val |= DVC_CTRL_REG3_SW_PROG;
  291. val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
  292. dvc_writel(i2c_dev, val, DVC_CTRL_REG3);
  293. val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
  294. val |= DVC_CTRL_REG1_INTR_EN;
  295. dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
  296. }
  297. static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
  298. {
  299. u32 val;
  300. int err = 0;
  301. clk_enable(i2c_dev->clk);
  302. tegra_periph_reset_assert(i2c_dev->clk);
  303. udelay(2);
  304. tegra_periph_reset_deassert(i2c_dev->clk);
  305. if (i2c_dev->is_dvc)
  306. tegra_dvc_init(i2c_dev);
  307. val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN |
  308. (0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
  309. i2c_writel(i2c_dev, val, I2C_CNFG);
  310. i2c_writel(i2c_dev, 0, I2C_INT_MASK);
  311. clk_set_rate(i2c_dev->clk, i2c_dev->bus_clk_rate * 8);
  312. if (!i2c_dev->is_dvc) {
  313. u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
  314. sl_cfg |= I2C_SL_CNFG_NACK | I2C_SL_CNFG_NEWSL;
  315. i2c_writel(i2c_dev, sl_cfg, I2C_SL_CNFG);
  316. i2c_writel(i2c_dev, 0xfc, I2C_SL_ADDR1);
  317. i2c_writel(i2c_dev, 0x00, I2C_SL_ADDR2);
  318. }
  319. val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
  320. 0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
  321. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  322. if (tegra_i2c_flush_fifos(i2c_dev))
  323. err = -ETIMEDOUT;
  324. clk_disable(i2c_dev->clk);
  325. if (i2c_dev->irq_disabled) {
  326. i2c_dev->irq_disabled = 0;
  327. enable_irq(i2c_dev->irq);
  328. }
  329. return err;
  330. }
  331. static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
  332. {
  333. u32 status;
  334. const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  335. struct tegra_i2c_dev *i2c_dev = dev_id;
  336. status = i2c_readl(i2c_dev, I2C_INT_STATUS);
  337. if (status == 0) {
  338. dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
  339. i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
  340. i2c_readl(i2c_dev, I2C_STATUS),
  341. i2c_readl(i2c_dev, I2C_CNFG));
  342. i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;
  343. if (!i2c_dev->irq_disabled) {
  344. disable_irq_nosync(i2c_dev->irq);
  345. i2c_dev->irq_disabled = 1;
  346. }
  347. complete(&i2c_dev->msg_complete);
  348. goto err;
  349. }
  350. if (unlikely(status & status_err)) {
  351. if (status & I2C_INT_NO_ACK)
  352. i2c_dev->msg_err |= I2C_ERR_NO_ACK;
  353. if (status & I2C_INT_ARBITRATION_LOST)
  354. i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
  355. complete(&i2c_dev->msg_complete);
  356. goto err;
  357. }
  358. if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
  359. if (i2c_dev->msg_buf_remaining)
  360. tegra_i2c_empty_rx_fifo(i2c_dev);
  361. else
  362. BUG();
  363. }
  364. if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
  365. if (i2c_dev->msg_buf_remaining)
  366. tegra_i2c_fill_tx_fifo(i2c_dev);
  367. else
  368. tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
  369. }
  370. if (status & I2C_INT_PACKET_XFER_COMPLETE) {
  371. BUG_ON(i2c_dev->msg_buf_remaining);
  372. complete(&i2c_dev->msg_complete);
  373. }
  374. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  375. if (i2c_dev->is_dvc)
  376. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  377. return IRQ_HANDLED;
  378. err:
  379. /* An error occurred, mask all interrupts */
  380. tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
  381. I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
  382. I2C_INT_RX_FIFO_DATA_REQ);
  383. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  384. if (i2c_dev->is_dvc)
  385. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  386. return IRQ_HANDLED;
  387. }
  388. static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
  389. struct i2c_msg *msg, int stop)
  390. {
  391. u32 packet_header;
  392. u32 int_mask;
  393. int ret;
  394. tegra_i2c_flush_fifos(i2c_dev);
  395. i2c_writel(i2c_dev, 0xFF, I2C_INT_STATUS);
  396. if (msg->len == 0)
  397. return -EINVAL;
  398. i2c_dev->msg_buf = msg->buf;
  399. i2c_dev->msg_buf_remaining = msg->len;
  400. i2c_dev->msg_err = I2C_ERR_NONE;
  401. i2c_dev->msg_read = (msg->flags & I2C_M_RD);
  402. INIT_COMPLETION(i2c_dev->msg_complete);
  403. packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
  404. PACKET_HEADER0_PROTOCOL_I2C |
  405. (i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
  406. (1 << PACKET_HEADER0_PACKET_ID_SHIFT);
  407. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  408. packet_header = msg->len - 1;
  409. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  410. packet_header = msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
  411. packet_header |= I2C_HEADER_IE_ENABLE;
  412. if (!stop)
  413. packet_header |= I2C_HEADER_REPEAT_START;
  414. if (msg->flags & I2C_M_TEN)
  415. packet_header |= I2C_HEADER_10BIT_ADDR;
  416. if (msg->flags & I2C_M_IGNORE_NAK)
  417. packet_header |= I2C_HEADER_CONT_ON_NAK;
  418. if (msg->flags & I2C_M_RD)
  419. packet_header |= I2C_HEADER_READ;
  420. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  421. if (!(msg->flags & I2C_M_RD))
  422. tegra_i2c_fill_tx_fifo(i2c_dev);
  423. int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  424. if (msg->flags & I2C_M_RD)
  425. int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
  426. else if (i2c_dev->msg_buf_remaining)
  427. int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
  428. tegra_i2c_unmask_irq(i2c_dev, int_mask);
  429. dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
  430. i2c_readl(i2c_dev, I2C_INT_MASK));
  431. ret = wait_for_completion_timeout(&i2c_dev->msg_complete, TEGRA_I2C_TIMEOUT);
  432. tegra_i2c_mask_irq(i2c_dev, int_mask);
  433. if (WARN_ON(ret == 0)) {
  434. dev_err(i2c_dev->dev, "i2c transfer timed out\n");
  435. tegra_i2c_init(i2c_dev);
  436. return -ETIMEDOUT;
  437. }
  438. dev_dbg(i2c_dev->dev, "transfer complete: %d %d %d\n",
  439. ret, completion_done(&i2c_dev->msg_complete), i2c_dev->msg_err);
  440. if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
  441. return 0;
  442. tegra_i2c_init(i2c_dev);
  443. if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
  444. if (msg->flags & I2C_M_IGNORE_NAK)
  445. return 0;
  446. return -EREMOTEIO;
  447. }
  448. return -EIO;
  449. }
  450. static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  451. int num)
  452. {
  453. struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  454. int i;
  455. int ret = 0;
  456. if (i2c_dev->is_suspended)
  457. return -EBUSY;
  458. clk_enable(i2c_dev->clk);
  459. for (i = 0; i < num; i++) {
  460. int stop = (i == (num - 1)) ? 1 : 0;
  461. ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], stop);
  462. if (ret)
  463. break;
  464. }
  465. clk_disable(i2c_dev->clk);
  466. return ret ?: i;
  467. }
  468. static u32 tegra_i2c_func(struct i2c_adapter *adap)
  469. {
  470. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  471. }
  472. static const struct i2c_algorithm tegra_i2c_algo = {
  473. .master_xfer = tegra_i2c_xfer,
  474. .functionality = tegra_i2c_func,
  475. };
  476. static int tegra_i2c_probe(struct platform_device *pdev)
  477. {
  478. struct tegra_i2c_dev *i2c_dev;
  479. struct tegra_i2c_platform_data *pdata = pdev->dev.platform_data;
  480. struct resource *res;
  481. struct resource *iomem;
  482. struct clk *clk;
  483. struct clk *i2c_clk;
  484. const unsigned int *prop;
  485. void __iomem *base;
  486. int irq;
  487. int ret = 0;
  488. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  489. if (!res) {
  490. dev_err(&pdev->dev, "no mem resource\n");
  491. return -EINVAL;
  492. }
  493. iomem = request_mem_region(res->start, resource_size(res), pdev->name);
  494. if (!iomem) {
  495. dev_err(&pdev->dev, "I2C region already claimed\n");
  496. return -EBUSY;
  497. }
  498. base = ioremap(iomem->start, resource_size(iomem));
  499. if (!base) {
  500. dev_err(&pdev->dev, "Cannot ioremap I2C region\n");
  501. return -ENOMEM;
  502. }
  503. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  504. if (!res) {
  505. dev_err(&pdev->dev, "no irq resource\n");
  506. ret = -EINVAL;
  507. goto err_iounmap;
  508. }
  509. irq = res->start;
  510. clk = clk_get(&pdev->dev, NULL);
  511. if (IS_ERR(clk)) {
  512. dev_err(&pdev->dev, "missing controller clock");
  513. ret = PTR_ERR(clk);
  514. goto err_release_region;
  515. }
  516. i2c_clk = clk_get(&pdev->dev, "i2c");
  517. if (IS_ERR(i2c_clk)) {
  518. dev_err(&pdev->dev, "missing bus clock");
  519. ret = PTR_ERR(i2c_clk);
  520. goto err_clk_put;
  521. }
  522. i2c_dev = kzalloc(sizeof(struct tegra_i2c_dev), GFP_KERNEL);
  523. if (!i2c_dev) {
  524. ret = -ENOMEM;
  525. goto err_i2c_clk_put;
  526. }
  527. i2c_dev->base = base;
  528. i2c_dev->clk = clk;
  529. i2c_dev->i2c_clk = i2c_clk;
  530. i2c_dev->iomem = iomem;
  531. i2c_dev->adapter.algo = &tegra_i2c_algo;
  532. i2c_dev->irq = irq;
  533. i2c_dev->cont_id = pdev->id;
  534. i2c_dev->dev = &pdev->dev;
  535. i2c_dev->bus_clk_rate = 100000; /* default clock rate */
  536. if (pdata) {
  537. i2c_dev->bus_clk_rate = pdata->bus_clk_rate;
  538. } else if (i2c_dev->dev->of_node) { /* if there is a device tree node ... */
  539. prop = of_get_property(i2c_dev->dev->of_node,
  540. "clock-frequency", NULL);
  541. if (prop)
  542. i2c_dev->bus_clk_rate = be32_to_cpup(prop);
  543. }
  544. if (pdev->id == 3)
  545. i2c_dev->is_dvc = 1;
  546. init_completion(&i2c_dev->msg_complete);
  547. platform_set_drvdata(pdev, i2c_dev);
  548. ret = tegra_i2c_init(i2c_dev);
  549. if (ret) {
  550. dev_err(&pdev->dev, "Failed to initialize i2c controller");
  551. goto err_free;
  552. }
  553. ret = request_irq(i2c_dev->irq, tegra_i2c_isr, 0, pdev->name, i2c_dev);
  554. if (ret) {
  555. dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
  556. goto err_free;
  557. }
  558. clk_enable(i2c_dev->i2c_clk);
  559. i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
  560. i2c_dev->adapter.owner = THIS_MODULE;
  561. i2c_dev->adapter.class = I2C_CLASS_HWMON;
  562. strlcpy(i2c_dev->adapter.name, "Tegra I2C adapter",
  563. sizeof(i2c_dev->adapter.name));
  564. i2c_dev->adapter.algo = &tegra_i2c_algo;
  565. i2c_dev->adapter.dev.parent = &pdev->dev;
  566. i2c_dev->adapter.nr = pdev->id;
  567. i2c_dev->adapter.dev.of_node = pdev->dev.of_node;
  568. ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
  569. if (ret) {
  570. dev_err(&pdev->dev, "Failed to add I2C adapter\n");
  571. goto err_free_irq;
  572. }
  573. of_i2c_register_devices(&i2c_dev->adapter);
  574. return 0;
  575. err_free_irq:
  576. free_irq(i2c_dev->irq, i2c_dev);
  577. err_free:
  578. kfree(i2c_dev);
  579. err_i2c_clk_put:
  580. clk_put(i2c_clk);
  581. err_clk_put:
  582. clk_put(clk);
  583. err_release_region:
  584. release_mem_region(iomem->start, resource_size(iomem));
  585. err_iounmap:
  586. iounmap(base);
  587. return ret;
  588. }
  589. static int tegra_i2c_remove(struct platform_device *pdev)
  590. {
  591. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  592. i2c_del_adapter(&i2c_dev->adapter);
  593. free_irq(i2c_dev->irq, i2c_dev);
  594. clk_put(i2c_dev->i2c_clk);
  595. clk_put(i2c_dev->clk);
  596. release_mem_region(i2c_dev->iomem->start,
  597. resource_size(i2c_dev->iomem));
  598. iounmap(i2c_dev->base);
  599. kfree(i2c_dev);
  600. return 0;
  601. }
  602. #ifdef CONFIG_PM
  603. static int tegra_i2c_suspend(struct platform_device *pdev, pm_message_t state)
  604. {
  605. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  606. i2c_lock_adapter(&i2c_dev->adapter);
  607. i2c_dev->is_suspended = true;
  608. i2c_unlock_adapter(&i2c_dev->adapter);
  609. return 0;
  610. }
  611. static int tegra_i2c_resume(struct platform_device *pdev)
  612. {
  613. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  614. int ret;
  615. i2c_lock_adapter(&i2c_dev->adapter);
  616. ret = tegra_i2c_init(i2c_dev);
  617. if (ret) {
  618. i2c_unlock_adapter(&i2c_dev->adapter);
  619. return ret;
  620. }
  621. i2c_dev->is_suspended = false;
  622. i2c_unlock_adapter(&i2c_dev->adapter);
  623. return 0;
  624. }
  625. #endif
  626. #if defined(CONFIG_OF)
  627. /* Match table for of_platform binding */
  628. static const struct of_device_id tegra_i2c_of_match[] __devinitconst = {
  629. { .compatible = "nvidia,tegra20-i2c", },
  630. {},
  631. };
  632. MODULE_DEVICE_TABLE(of, tegra_i2c_of_match);
  633. #else
  634. #define tegra_i2c_of_match NULL
  635. #endif
  636. static struct platform_driver tegra_i2c_driver = {
  637. .probe = tegra_i2c_probe,
  638. .remove = tegra_i2c_remove,
  639. #ifdef CONFIG_PM
  640. .suspend = tegra_i2c_suspend,
  641. .resume = tegra_i2c_resume,
  642. #endif
  643. .driver = {
  644. .name = "tegra-i2c",
  645. .owner = THIS_MODULE,
  646. .of_match_table = tegra_i2c_of_match,
  647. },
  648. };
  649. static int __init tegra_i2c_init_driver(void)
  650. {
  651. return platform_driver_register(&tegra_i2c_driver);
  652. }
  653. static void __exit tegra_i2c_exit_driver(void)
  654. {
  655. platform_driver_unregister(&tegra_i2c_driver);
  656. }
  657. subsys_initcall(tegra_i2c_init_driver);
  658. module_exit(tegra_i2c_exit_driver);
  659. MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
  660. MODULE_AUTHOR("Colin Cross");
  661. MODULE_LICENSE("GPL v2");