rv770.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. /* Lock the graphics update lock */
  48. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  49. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  50. /* update the scanout addresses */
  51. if (radeon_crtc->crtc_id) {
  52. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. } else {
  55. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. }
  58. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  59. (u32)crtc_base);
  60. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  61. (u32)crtc_base);
  62. /* Wait for update_pending to go high. */
  63. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  64. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  65. /* Unlock the lock, so double-buffering can take place inside vblank */
  66. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  67. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  68. /* Return current update_pending status: */
  69. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  70. }
  71. /* get temperature in millidegrees */
  72. int rv770_get_temp(struct radeon_device *rdev)
  73. {
  74. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  75. ASIC_T_SHIFT;
  76. int actual_temp;
  77. if (temp & 0x400)
  78. actual_temp = -256;
  79. else if (temp & 0x200)
  80. actual_temp = 255;
  81. else if (temp & 0x100) {
  82. actual_temp = temp & 0x1ff;
  83. actual_temp |= ~0x1ff;
  84. } else
  85. actual_temp = temp & 0xff;
  86. return (actual_temp * 1000) / 2;
  87. }
  88. void rv770_pm_misc(struct radeon_device *rdev)
  89. {
  90. int req_ps_idx = rdev->pm.requested_power_state_index;
  91. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  92. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  93. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  94. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  95. /* 0xff01 is a flag rather then an actual voltage */
  96. if (voltage->voltage == 0xff01)
  97. return;
  98. if (voltage->voltage != rdev->pm.current_vddc) {
  99. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  100. rdev->pm.current_vddc = voltage->voltage;
  101. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  102. }
  103. }
  104. }
  105. /*
  106. * GART
  107. */
  108. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  109. {
  110. u32 tmp;
  111. int r, i;
  112. if (rdev->gart.robj == NULL) {
  113. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  114. return -EINVAL;
  115. }
  116. r = radeon_gart_table_vram_pin(rdev);
  117. if (r)
  118. return r;
  119. radeon_gart_restore(rdev);
  120. /* Setup L2 cache */
  121. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  122. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  128. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  129. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  130. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  131. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  135. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  136. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  137. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  138. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  139. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  140. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  141. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  142. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  143. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  144. (u32)(rdev->dummy_page.addr >> 12));
  145. for (i = 1; i < 7; i++)
  146. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  147. r600_pcie_gart_tlb_flush(rdev);
  148. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  149. (unsigned)(rdev->mc.gtt_size >> 20),
  150. (unsigned long long)rdev->gart.table_addr);
  151. rdev->gart.ready = true;
  152. return 0;
  153. }
  154. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  155. {
  156. u32 tmp;
  157. int i;
  158. /* Disable all tables */
  159. for (i = 0; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. /* Setup L2 cache */
  162. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  163. EFFECTIVE_L2_QUEUE_SIZE(7));
  164. WREG32(VM_L2_CNTL2, 0);
  165. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  166. /* Setup TLB control */
  167. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  168. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  172. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  173. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  174. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  175. radeon_gart_table_vram_unpin(rdev);
  176. }
  177. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  178. {
  179. radeon_gart_fini(rdev);
  180. rv770_pcie_gart_disable(rdev);
  181. radeon_gart_table_vram_free(rdev);
  182. }
  183. void rv770_agp_enable(struct radeon_device *rdev)
  184. {
  185. u32 tmp;
  186. int i;
  187. /* Setup L2 cache */
  188. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  189. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  190. EFFECTIVE_L2_QUEUE_SIZE(7));
  191. WREG32(VM_L2_CNTL2, 0);
  192. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  193. /* Setup TLB control */
  194. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  195. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  196. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  197. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  198. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  199. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  200. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  201. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  202. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  203. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  204. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  205. for (i = 0; i < 7; i++)
  206. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  207. }
  208. static void rv770_mc_program(struct radeon_device *rdev)
  209. {
  210. struct rv515_mc_save save;
  211. u32 tmp;
  212. int i, j;
  213. /* Initialize HDP */
  214. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  215. WREG32((0x2c14 + j), 0x00000000);
  216. WREG32((0x2c18 + j), 0x00000000);
  217. WREG32((0x2c1c + j), 0x00000000);
  218. WREG32((0x2c20 + j), 0x00000000);
  219. WREG32((0x2c24 + j), 0x00000000);
  220. }
  221. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  222. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  223. */
  224. tmp = RREG32(HDP_DEBUG1);
  225. rv515_mc_stop(rdev, &save);
  226. if (r600_mc_wait_for_idle(rdev)) {
  227. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  228. }
  229. /* Lockout access through VGA aperture*/
  230. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  231. /* Update configuration */
  232. if (rdev->flags & RADEON_IS_AGP) {
  233. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  234. /* VRAM before AGP */
  235. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  236. rdev->mc.vram_start >> 12);
  237. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  238. rdev->mc.gtt_end >> 12);
  239. } else {
  240. /* VRAM after AGP */
  241. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  242. rdev->mc.gtt_start >> 12);
  243. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  244. rdev->mc.vram_end >> 12);
  245. }
  246. } else {
  247. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  248. rdev->mc.vram_start >> 12);
  249. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  250. rdev->mc.vram_end >> 12);
  251. }
  252. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  253. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  254. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  255. WREG32(MC_VM_FB_LOCATION, tmp);
  256. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  257. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  258. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  259. if (rdev->flags & RADEON_IS_AGP) {
  260. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  261. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  262. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  263. } else {
  264. WREG32(MC_VM_AGP_BASE, 0);
  265. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  266. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  267. }
  268. if (r600_mc_wait_for_idle(rdev)) {
  269. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  270. }
  271. rv515_mc_resume(rdev, &save);
  272. /* we need to own VRAM, so turn off the VGA renderer here
  273. * to stop it overwriting our objects */
  274. rv515_vga_render_disable(rdev);
  275. }
  276. /*
  277. * CP.
  278. */
  279. void r700_cp_stop(struct radeon_device *rdev)
  280. {
  281. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  282. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  283. WREG32(SCRATCH_UMSK, 0);
  284. }
  285. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  286. {
  287. const __be32 *fw_data;
  288. int i;
  289. if (!rdev->me_fw || !rdev->pfp_fw)
  290. return -EINVAL;
  291. r700_cp_stop(rdev);
  292. WREG32(CP_RB_CNTL,
  293. #ifdef __BIG_ENDIAN
  294. BUF_SWAP_32BIT |
  295. #endif
  296. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  297. /* Reset cp */
  298. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  299. RREG32(GRBM_SOFT_RESET);
  300. mdelay(15);
  301. WREG32(GRBM_SOFT_RESET, 0);
  302. fw_data = (const __be32 *)rdev->pfp_fw->data;
  303. WREG32(CP_PFP_UCODE_ADDR, 0);
  304. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  305. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  306. WREG32(CP_PFP_UCODE_ADDR, 0);
  307. fw_data = (const __be32 *)rdev->me_fw->data;
  308. WREG32(CP_ME_RAM_WADDR, 0);
  309. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  310. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  311. WREG32(CP_PFP_UCODE_ADDR, 0);
  312. WREG32(CP_ME_RAM_WADDR, 0);
  313. WREG32(CP_ME_RAM_RADDR, 0);
  314. return 0;
  315. }
  316. void r700_cp_fini(struct radeon_device *rdev)
  317. {
  318. r700_cp_stop(rdev);
  319. radeon_ring_fini(rdev);
  320. }
  321. /*
  322. * Core functions
  323. */
  324. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  325. u32 num_tile_pipes,
  326. u32 num_backends,
  327. u32 backend_disable_mask)
  328. {
  329. u32 backend_map = 0;
  330. u32 enabled_backends_mask;
  331. u32 enabled_backends_count;
  332. u32 cur_pipe;
  333. u32 swizzle_pipe[R7XX_MAX_PIPES];
  334. u32 cur_backend;
  335. u32 i;
  336. bool force_no_swizzle;
  337. if (num_tile_pipes > R7XX_MAX_PIPES)
  338. num_tile_pipes = R7XX_MAX_PIPES;
  339. if (num_tile_pipes < 1)
  340. num_tile_pipes = 1;
  341. if (num_backends > R7XX_MAX_BACKENDS)
  342. num_backends = R7XX_MAX_BACKENDS;
  343. if (num_backends < 1)
  344. num_backends = 1;
  345. enabled_backends_mask = 0;
  346. enabled_backends_count = 0;
  347. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  348. if (((backend_disable_mask >> i) & 1) == 0) {
  349. enabled_backends_mask |= (1 << i);
  350. ++enabled_backends_count;
  351. }
  352. if (enabled_backends_count == num_backends)
  353. break;
  354. }
  355. if (enabled_backends_count == 0) {
  356. enabled_backends_mask = 1;
  357. enabled_backends_count = 1;
  358. }
  359. if (enabled_backends_count != num_backends)
  360. num_backends = enabled_backends_count;
  361. switch (rdev->family) {
  362. case CHIP_RV770:
  363. case CHIP_RV730:
  364. force_no_swizzle = false;
  365. break;
  366. case CHIP_RV710:
  367. case CHIP_RV740:
  368. default:
  369. force_no_swizzle = true;
  370. break;
  371. }
  372. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  373. switch (num_tile_pipes) {
  374. case 1:
  375. swizzle_pipe[0] = 0;
  376. break;
  377. case 2:
  378. swizzle_pipe[0] = 0;
  379. swizzle_pipe[1] = 1;
  380. break;
  381. case 3:
  382. if (force_no_swizzle) {
  383. swizzle_pipe[0] = 0;
  384. swizzle_pipe[1] = 1;
  385. swizzle_pipe[2] = 2;
  386. } else {
  387. swizzle_pipe[0] = 0;
  388. swizzle_pipe[1] = 2;
  389. swizzle_pipe[2] = 1;
  390. }
  391. break;
  392. case 4:
  393. if (force_no_swizzle) {
  394. swizzle_pipe[0] = 0;
  395. swizzle_pipe[1] = 1;
  396. swizzle_pipe[2] = 2;
  397. swizzle_pipe[3] = 3;
  398. } else {
  399. swizzle_pipe[0] = 0;
  400. swizzle_pipe[1] = 2;
  401. swizzle_pipe[2] = 3;
  402. swizzle_pipe[3] = 1;
  403. }
  404. break;
  405. case 5:
  406. if (force_no_swizzle) {
  407. swizzle_pipe[0] = 0;
  408. swizzle_pipe[1] = 1;
  409. swizzle_pipe[2] = 2;
  410. swizzle_pipe[3] = 3;
  411. swizzle_pipe[4] = 4;
  412. } else {
  413. swizzle_pipe[0] = 0;
  414. swizzle_pipe[1] = 2;
  415. swizzle_pipe[2] = 4;
  416. swizzle_pipe[3] = 1;
  417. swizzle_pipe[4] = 3;
  418. }
  419. break;
  420. case 6:
  421. if (force_no_swizzle) {
  422. swizzle_pipe[0] = 0;
  423. swizzle_pipe[1] = 1;
  424. swizzle_pipe[2] = 2;
  425. swizzle_pipe[3] = 3;
  426. swizzle_pipe[4] = 4;
  427. swizzle_pipe[5] = 5;
  428. } else {
  429. swizzle_pipe[0] = 0;
  430. swizzle_pipe[1] = 2;
  431. swizzle_pipe[2] = 4;
  432. swizzle_pipe[3] = 5;
  433. swizzle_pipe[4] = 3;
  434. swizzle_pipe[5] = 1;
  435. }
  436. break;
  437. case 7:
  438. if (force_no_swizzle) {
  439. swizzle_pipe[0] = 0;
  440. swizzle_pipe[1] = 1;
  441. swizzle_pipe[2] = 2;
  442. swizzle_pipe[3] = 3;
  443. swizzle_pipe[4] = 4;
  444. swizzle_pipe[5] = 5;
  445. swizzle_pipe[6] = 6;
  446. } else {
  447. swizzle_pipe[0] = 0;
  448. swizzle_pipe[1] = 2;
  449. swizzle_pipe[2] = 4;
  450. swizzle_pipe[3] = 6;
  451. swizzle_pipe[4] = 3;
  452. swizzle_pipe[5] = 1;
  453. swizzle_pipe[6] = 5;
  454. }
  455. break;
  456. case 8:
  457. if (force_no_swizzle) {
  458. swizzle_pipe[0] = 0;
  459. swizzle_pipe[1] = 1;
  460. swizzle_pipe[2] = 2;
  461. swizzle_pipe[3] = 3;
  462. swizzle_pipe[4] = 4;
  463. swizzle_pipe[5] = 5;
  464. swizzle_pipe[6] = 6;
  465. swizzle_pipe[7] = 7;
  466. } else {
  467. swizzle_pipe[0] = 0;
  468. swizzle_pipe[1] = 2;
  469. swizzle_pipe[2] = 4;
  470. swizzle_pipe[3] = 6;
  471. swizzle_pipe[4] = 3;
  472. swizzle_pipe[5] = 1;
  473. swizzle_pipe[6] = 7;
  474. swizzle_pipe[7] = 5;
  475. }
  476. break;
  477. }
  478. cur_backend = 0;
  479. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  480. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  481. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  482. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  483. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  484. }
  485. return backend_map;
  486. }
  487. static void rv770_gpu_init(struct radeon_device *rdev)
  488. {
  489. int i, j, num_qd_pipes;
  490. u32 ta_aux_cntl;
  491. u32 sx_debug_1;
  492. u32 smx_dc_ctl0;
  493. u32 db_debug3;
  494. u32 num_gs_verts_per_thread;
  495. u32 vgt_gs_per_es;
  496. u32 gs_prim_buffer_depth = 0;
  497. u32 sq_ms_fifo_sizes;
  498. u32 sq_config;
  499. u32 sq_thread_resource_mgmt;
  500. u32 hdp_host_path_cntl;
  501. u32 sq_dyn_gpr_size_simd_ab_0;
  502. u32 backend_map;
  503. u32 gb_tiling_config = 0;
  504. u32 cc_rb_backend_disable = 0;
  505. u32 cc_gc_shader_pipe_config = 0;
  506. u32 mc_arb_ramcfg;
  507. u32 db_debug4;
  508. /* setup chip specs */
  509. switch (rdev->family) {
  510. case CHIP_RV770:
  511. rdev->config.rv770.max_pipes = 4;
  512. rdev->config.rv770.max_tile_pipes = 8;
  513. rdev->config.rv770.max_simds = 10;
  514. rdev->config.rv770.max_backends = 4;
  515. rdev->config.rv770.max_gprs = 256;
  516. rdev->config.rv770.max_threads = 248;
  517. rdev->config.rv770.max_stack_entries = 512;
  518. rdev->config.rv770.max_hw_contexts = 8;
  519. rdev->config.rv770.max_gs_threads = 16 * 2;
  520. rdev->config.rv770.sx_max_export_size = 128;
  521. rdev->config.rv770.sx_max_export_pos_size = 16;
  522. rdev->config.rv770.sx_max_export_smx_size = 112;
  523. rdev->config.rv770.sq_num_cf_insts = 2;
  524. rdev->config.rv770.sx_num_of_sets = 7;
  525. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  526. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  527. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  528. break;
  529. case CHIP_RV730:
  530. rdev->config.rv770.max_pipes = 2;
  531. rdev->config.rv770.max_tile_pipes = 4;
  532. rdev->config.rv770.max_simds = 8;
  533. rdev->config.rv770.max_backends = 2;
  534. rdev->config.rv770.max_gprs = 128;
  535. rdev->config.rv770.max_threads = 248;
  536. rdev->config.rv770.max_stack_entries = 256;
  537. rdev->config.rv770.max_hw_contexts = 8;
  538. rdev->config.rv770.max_gs_threads = 16 * 2;
  539. rdev->config.rv770.sx_max_export_size = 256;
  540. rdev->config.rv770.sx_max_export_pos_size = 32;
  541. rdev->config.rv770.sx_max_export_smx_size = 224;
  542. rdev->config.rv770.sq_num_cf_insts = 2;
  543. rdev->config.rv770.sx_num_of_sets = 7;
  544. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  545. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  546. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  547. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  548. rdev->config.rv770.sx_max_export_pos_size -= 16;
  549. rdev->config.rv770.sx_max_export_smx_size += 16;
  550. }
  551. break;
  552. case CHIP_RV710:
  553. rdev->config.rv770.max_pipes = 2;
  554. rdev->config.rv770.max_tile_pipes = 2;
  555. rdev->config.rv770.max_simds = 2;
  556. rdev->config.rv770.max_backends = 1;
  557. rdev->config.rv770.max_gprs = 256;
  558. rdev->config.rv770.max_threads = 192;
  559. rdev->config.rv770.max_stack_entries = 256;
  560. rdev->config.rv770.max_hw_contexts = 4;
  561. rdev->config.rv770.max_gs_threads = 8 * 2;
  562. rdev->config.rv770.sx_max_export_size = 128;
  563. rdev->config.rv770.sx_max_export_pos_size = 16;
  564. rdev->config.rv770.sx_max_export_smx_size = 112;
  565. rdev->config.rv770.sq_num_cf_insts = 1;
  566. rdev->config.rv770.sx_num_of_sets = 7;
  567. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  568. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  569. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  570. break;
  571. case CHIP_RV740:
  572. rdev->config.rv770.max_pipes = 4;
  573. rdev->config.rv770.max_tile_pipes = 4;
  574. rdev->config.rv770.max_simds = 8;
  575. rdev->config.rv770.max_backends = 4;
  576. rdev->config.rv770.max_gprs = 256;
  577. rdev->config.rv770.max_threads = 248;
  578. rdev->config.rv770.max_stack_entries = 512;
  579. rdev->config.rv770.max_hw_contexts = 8;
  580. rdev->config.rv770.max_gs_threads = 16 * 2;
  581. rdev->config.rv770.sx_max_export_size = 256;
  582. rdev->config.rv770.sx_max_export_pos_size = 32;
  583. rdev->config.rv770.sx_max_export_smx_size = 224;
  584. rdev->config.rv770.sq_num_cf_insts = 2;
  585. rdev->config.rv770.sx_num_of_sets = 7;
  586. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  587. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  588. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  589. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  590. rdev->config.rv770.sx_max_export_pos_size -= 16;
  591. rdev->config.rv770.sx_max_export_smx_size += 16;
  592. }
  593. break;
  594. default:
  595. break;
  596. }
  597. /* Initialize HDP */
  598. j = 0;
  599. for (i = 0; i < 32; i++) {
  600. WREG32((0x2c14 + j), 0x00000000);
  601. WREG32((0x2c18 + j), 0x00000000);
  602. WREG32((0x2c1c + j), 0x00000000);
  603. WREG32((0x2c20 + j), 0x00000000);
  604. WREG32((0x2c24 + j), 0x00000000);
  605. j += 0x18;
  606. }
  607. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  608. /* setup tiling, simd, pipe config */
  609. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  610. switch (rdev->config.rv770.max_tile_pipes) {
  611. case 1:
  612. default:
  613. gb_tiling_config |= PIPE_TILING(0);
  614. break;
  615. case 2:
  616. gb_tiling_config |= PIPE_TILING(1);
  617. break;
  618. case 4:
  619. gb_tiling_config |= PIPE_TILING(2);
  620. break;
  621. case 8:
  622. gb_tiling_config |= PIPE_TILING(3);
  623. break;
  624. }
  625. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  626. if (rdev->family == CHIP_RV770)
  627. gb_tiling_config |= BANK_TILING(1);
  628. else
  629. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  630. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  631. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  632. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  633. rdev->config.rv770.tiling_group_size = 512;
  634. else
  635. rdev->config.rv770.tiling_group_size = 256;
  636. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  637. gb_tiling_config |= ROW_TILING(3);
  638. gb_tiling_config |= SAMPLE_SPLIT(3);
  639. } else {
  640. gb_tiling_config |=
  641. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  642. gb_tiling_config |=
  643. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  644. }
  645. gb_tiling_config |= BANK_SWAPS(1);
  646. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  647. cc_rb_backend_disable |=
  648. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  649. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  650. cc_gc_shader_pipe_config |=
  651. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  652. cc_gc_shader_pipe_config |=
  653. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  654. if (rdev->family == CHIP_RV740)
  655. backend_map = 0x28;
  656. else
  657. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  658. rdev->config.rv770.max_tile_pipes,
  659. (R7XX_MAX_BACKENDS -
  660. r600_count_pipe_bits((cc_rb_backend_disable &
  661. R7XX_MAX_BACKENDS_MASK) >> 16)),
  662. (cc_rb_backend_disable >> 16));
  663. rdev->config.rv770.tile_config = gb_tiling_config;
  664. rdev->config.rv770.backend_map = backend_map;
  665. gb_tiling_config |= BACKEND_MAP(backend_map);
  666. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  667. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  668. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  669. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  670. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  671. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  672. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  673. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  674. WREG32(CGTS_TCC_DISABLE, 0);
  675. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  676. WREG32(CGTS_USER_TCC_DISABLE, 0);
  677. num_qd_pipes =
  678. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  679. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  680. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  681. /* set HW defaults for 3D engine */
  682. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  683. ROQ_IB2_START(0x2b)));
  684. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  685. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  686. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  687. sx_debug_1 = RREG32(SX_DEBUG_1);
  688. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  689. WREG32(SX_DEBUG_1, sx_debug_1);
  690. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  691. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  692. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  693. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  694. if (rdev->family != CHIP_RV740)
  695. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  696. GS_FLUSH_CTL(4) |
  697. ACK_FLUSH_CTL(3) |
  698. SYNC_FLUSH_CTL));
  699. db_debug3 = RREG32(DB_DEBUG3);
  700. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  701. switch (rdev->family) {
  702. case CHIP_RV770:
  703. case CHIP_RV740:
  704. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  705. break;
  706. case CHIP_RV710:
  707. case CHIP_RV730:
  708. default:
  709. db_debug3 |= DB_CLK_OFF_DELAY(2);
  710. break;
  711. }
  712. WREG32(DB_DEBUG3, db_debug3);
  713. if (rdev->family != CHIP_RV770) {
  714. db_debug4 = RREG32(DB_DEBUG4);
  715. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  716. WREG32(DB_DEBUG4, db_debug4);
  717. }
  718. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  719. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  720. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  721. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  722. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  723. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  724. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  725. WREG32(VGT_NUM_INSTANCES, 1);
  726. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  727. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  728. WREG32(CP_PERFMON_CNTL, 0);
  729. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  730. DONE_FIFO_HIWATER(0xe0) |
  731. ALU_UPDATE_FIFO_HIWATER(0x8));
  732. switch (rdev->family) {
  733. case CHIP_RV770:
  734. case CHIP_RV730:
  735. case CHIP_RV710:
  736. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  737. break;
  738. case CHIP_RV740:
  739. default:
  740. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  741. break;
  742. }
  743. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  744. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  745. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  746. */
  747. sq_config = RREG32(SQ_CONFIG);
  748. sq_config &= ~(PS_PRIO(3) |
  749. VS_PRIO(3) |
  750. GS_PRIO(3) |
  751. ES_PRIO(3));
  752. sq_config |= (DX9_CONSTS |
  753. VC_ENABLE |
  754. EXPORT_SRC_C |
  755. PS_PRIO(0) |
  756. VS_PRIO(1) |
  757. GS_PRIO(2) |
  758. ES_PRIO(3));
  759. if (rdev->family == CHIP_RV710)
  760. /* no vertex cache */
  761. sq_config &= ~VC_ENABLE;
  762. WREG32(SQ_CONFIG, sq_config);
  763. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  764. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  765. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  766. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  767. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  768. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  769. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  770. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  771. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  772. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  773. else
  774. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  775. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  776. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  777. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  778. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  779. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  780. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  781. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  782. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  783. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  784. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  785. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  786. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  787. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  788. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  789. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  790. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  791. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  792. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  793. FORCE_EOV_MAX_REZ_CNT(255)));
  794. if (rdev->family == CHIP_RV710)
  795. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  796. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  797. else
  798. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  799. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  800. switch (rdev->family) {
  801. case CHIP_RV770:
  802. case CHIP_RV730:
  803. case CHIP_RV740:
  804. gs_prim_buffer_depth = 384;
  805. break;
  806. case CHIP_RV710:
  807. gs_prim_buffer_depth = 128;
  808. break;
  809. default:
  810. break;
  811. }
  812. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  813. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  814. /* Max value for this is 256 */
  815. if (vgt_gs_per_es > 256)
  816. vgt_gs_per_es = 256;
  817. WREG32(VGT_ES_PER_GS, 128);
  818. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  819. WREG32(VGT_GS_PER_VS, 2);
  820. /* more default values. 2D/3D driver should adjust as needed */
  821. WREG32(VGT_GS_VERTEX_REUSE, 16);
  822. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  823. WREG32(VGT_STRMOUT_EN, 0);
  824. WREG32(SX_MISC, 0);
  825. WREG32(PA_SC_MODE_CNTL, 0);
  826. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  827. WREG32(PA_SC_AA_CONFIG, 0);
  828. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  829. WREG32(PA_SC_LINE_STIPPLE, 0);
  830. WREG32(SPI_INPUT_Z, 0);
  831. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  832. WREG32(CB_COLOR7_FRAG, 0);
  833. /* clear render buffer base addresses */
  834. WREG32(CB_COLOR0_BASE, 0);
  835. WREG32(CB_COLOR1_BASE, 0);
  836. WREG32(CB_COLOR2_BASE, 0);
  837. WREG32(CB_COLOR3_BASE, 0);
  838. WREG32(CB_COLOR4_BASE, 0);
  839. WREG32(CB_COLOR5_BASE, 0);
  840. WREG32(CB_COLOR6_BASE, 0);
  841. WREG32(CB_COLOR7_BASE, 0);
  842. WREG32(TCP_CNTL, 0);
  843. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  844. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  845. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  846. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  847. NUM_CLIP_SEQ(3)));
  848. }
  849. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  850. {
  851. u64 size_bf, size_af;
  852. if (mc->mc_vram_size > 0xE0000000) {
  853. /* leave room for at least 512M GTT */
  854. dev_warn(rdev->dev, "limiting VRAM\n");
  855. mc->real_vram_size = 0xE0000000;
  856. mc->mc_vram_size = 0xE0000000;
  857. }
  858. if (rdev->flags & RADEON_IS_AGP) {
  859. size_bf = mc->gtt_start;
  860. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  861. if (size_bf > size_af) {
  862. if (mc->mc_vram_size > size_bf) {
  863. dev_warn(rdev->dev, "limiting VRAM\n");
  864. mc->real_vram_size = size_bf;
  865. mc->mc_vram_size = size_bf;
  866. }
  867. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  868. } else {
  869. if (mc->mc_vram_size > size_af) {
  870. dev_warn(rdev->dev, "limiting VRAM\n");
  871. mc->real_vram_size = size_af;
  872. mc->mc_vram_size = size_af;
  873. }
  874. mc->vram_start = mc->gtt_end;
  875. }
  876. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  877. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  878. mc->mc_vram_size >> 20, mc->vram_start,
  879. mc->vram_end, mc->real_vram_size >> 20);
  880. } else {
  881. radeon_vram_location(rdev, &rdev->mc, 0);
  882. rdev->mc.gtt_base_align = 0;
  883. radeon_gtt_location(rdev, mc);
  884. }
  885. }
  886. int rv770_mc_init(struct radeon_device *rdev)
  887. {
  888. u32 tmp;
  889. int chansize, numchan;
  890. /* Get VRAM informations */
  891. rdev->mc.vram_is_ddr = true;
  892. tmp = RREG32(MC_ARB_RAMCFG);
  893. if (tmp & CHANSIZE_OVERRIDE) {
  894. chansize = 16;
  895. } else if (tmp & CHANSIZE_MASK) {
  896. chansize = 64;
  897. } else {
  898. chansize = 32;
  899. }
  900. tmp = RREG32(MC_SHARED_CHMAP);
  901. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  902. case 0:
  903. default:
  904. numchan = 1;
  905. break;
  906. case 1:
  907. numchan = 2;
  908. break;
  909. case 2:
  910. numchan = 4;
  911. break;
  912. case 3:
  913. numchan = 8;
  914. break;
  915. }
  916. rdev->mc.vram_width = numchan * chansize;
  917. /* Could aper size report 0 ? */
  918. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  919. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  920. /* Setup GPU memory space */
  921. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  922. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  923. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  924. r700_vram_gtt_location(rdev, &rdev->mc);
  925. radeon_update_bandwidth_info(rdev);
  926. return 0;
  927. }
  928. static int rv770_startup(struct radeon_device *rdev)
  929. {
  930. int r;
  931. /* enable pcie gen2 link */
  932. rv770_pcie_gen2_enable(rdev);
  933. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  934. r = r600_init_microcode(rdev);
  935. if (r) {
  936. DRM_ERROR("Failed to load firmware!\n");
  937. return r;
  938. }
  939. }
  940. r = r600_vram_scratch_init(rdev);
  941. if (r)
  942. return r;
  943. rv770_mc_program(rdev);
  944. if (rdev->flags & RADEON_IS_AGP) {
  945. rv770_agp_enable(rdev);
  946. } else {
  947. r = rv770_pcie_gart_enable(rdev);
  948. if (r)
  949. return r;
  950. }
  951. rv770_gpu_init(rdev);
  952. r = r600_blit_init(rdev);
  953. if (r) {
  954. r600_blit_fini(rdev);
  955. rdev->asic->copy = NULL;
  956. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  957. }
  958. /* allocate wb buffer */
  959. r = radeon_wb_init(rdev);
  960. if (r)
  961. return r;
  962. /* Enable IRQ */
  963. r = r600_irq_init(rdev);
  964. if (r) {
  965. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  966. radeon_irq_kms_fini(rdev);
  967. return r;
  968. }
  969. r600_irq_set(rdev);
  970. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  971. if (r)
  972. return r;
  973. r = rv770_cp_load_microcode(rdev);
  974. if (r)
  975. return r;
  976. r = r600_cp_resume(rdev);
  977. if (r)
  978. return r;
  979. return 0;
  980. }
  981. int rv770_resume(struct radeon_device *rdev)
  982. {
  983. int r;
  984. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  985. * posting will perform necessary task to bring back GPU into good
  986. * shape.
  987. */
  988. /* post card */
  989. atom_asic_init(rdev->mode_info.atom_context);
  990. r = rv770_startup(rdev);
  991. if (r) {
  992. DRM_ERROR("r600 startup failed on resume\n");
  993. return r;
  994. }
  995. r = r600_ib_test(rdev);
  996. if (r) {
  997. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  998. return r;
  999. }
  1000. r = r600_audio_init(rdev);
  1001. if (r) {
  1002. dev_err(rdev->dev, "radeon: audio init failed\n");
  1003. return r;
  1004. }
  1005. return r;
  1006. }
  1007. int rv770_suspend(struct radeon_device *rdev)
  1008. {
  1009. r600_audio_fini(rdev);
  1010. /* FIXME: we should wait for ring to be empty */
  1011. r700_cp_stop(rdev);
  1012. rdev->cp.ready = false;
  1013. r600_irq_suspend(rdev);
  1014. radeon_wb_disable(rdev);
  1015. rv770_pcie_gart_disable(rdev);
  1016. r600_blit_suspend(rdev);
  1017. return 0;
  1018. }
  1019. /* Plan is to move initialization in that function and use
  1020. * helper function so that radeon_device_init pretty much
  1021. * do nothing more than calling asic specific function. This
  1022. * should also allow to remove a bunch of callback function
  1023. * like vram_info.
  1024. */
  1025. int rv770_init(struct radeon_device *rdev)
  1026. {
  1027. int r;
  1028. /* This don't do much */
  1029. r = radeon_gem_init(rdev);
  1030. if (r)
  1031. return r;
  1032. /* Read BIOS */
  1033. if (!radeon_get_bios(rdev)) {
  1034. if (ASIC_IS_AVIVO(rdev))
  1035. return -EINVAL;
  1036. }
  1037. /* Must be an ATOMBIOS */
  1038. if (!rdev->is_atom_bios) {
  1039. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1040. return -EINVAL;
  1041. }
  1042. r = radeon_atombios_init(rdev);
  1043. if (r)
  1044. return r;
  1045. /* Post card if necessary */
  1046. if (!radeon_card_posted(rdev)) {
  1047. if (!rdev->bios) {
  1048. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1049. return -EINVAL;
  1050. }
  1051. DRM_INFO("GPU not posted. posting now...\n");
  1052. atom_asic_init(rdev->mode_info.atom_context);
  1053. }
  1054. /* Initialize scratch registers */
  1055. r600_scratch_init(rdev);
  1056. /* Initialize surface registers */
  1057. radeon_surface_init(rdev);
  1058. /* Initialize clocks */
  1059. radeon_get_clock_info(rdev->ddev);
  1060. /* Fence driver */
  1061. r = radeon_fence_driver_init(rdev);
  1062. if (r)
  1063. return r;
  1064. /* initialize AGP */
  1065. if (rdev->flags & RADEON_IS_AGP) {
  1066. r = radeon_agp_init(rdev);
  1067. if (r)
  1068. radeon_agp_disable(rdev);
  1069. }
  1070. r = rv770_mc_init(rdev);
  1071. if (r)
  1072. return r;
  1073. /* Memory manager */
  1074. r = radeon_bo_init(rdev);
  1075. if (r)
  1076. return r;
  1077. r = radeon_irq_kms_init(rdev);
  1078. if (r)
  1079. return r;
  1080. rdev->cp.ring_obj = NULL;
  1081. r600_ring_init(rdev, 1024 * 1024);
  1082. rdev->ih.ring_obj = NULL;
  1083. r600_ih_ring_init(rdev, 64 * 1024);
  1084. r = r600_pcie_gart_init(rdev);
  1085. if (r)
  1086. return r;
  1087. rdev->accel_working = true;
  1088. r = rv770_startup(rdev);
  1089. if (r) {
  1090. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1091. r700_cp_fini(rdev);
  1092. r600_irq_fini(rdev);
  1093. radeon_wb_fini(rdev);
  1094. radeon_irq_kms_fini(rdev);
  1095. rv770_pcie_gart_fini(rdev);
  1096. rdev->accel_working = false;
  1097. }
  1098. if (rdev->accel_working) {
  1099. r = radeon_ib_pool_init(rdev);
  1100. if (r) {
  1101. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1102. rdev->accel_working = false;
  1103. } else {
  1104. r = r600_ib_test(rdev);
  1105. if (r) {
  1106. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1107. rdev->accel_working = false;
  1108. }
  1109. }
  1110. }
  1111. r = r600_audio_init(rdev);
  1112. if (r) {
  1113. dev_err(rdev->dev, "radeon: audio init failed\n");
  1114. return r;
  1115. }
  1116. return 0;
  1117. }
  1118. void rv770_fini(struct radeon_device *rdev)
  1119. {
  1120. r600_blit_fini(rdev);
  1121. r700_cp_fini(rdev);
  1122. r600_irq_fini(rdev);
  1123. radeon_wb_fini(rdev);
  1124. radeon_ib_pool_fini(rdev);
  1125. radeon_irq_kms_fini(rdev);
  1126. rv770_pcie_gart_fini(rdev);
  1127. r600_vram_scratch_fini(rdev);
  1128. radeon_gem_fini(rdev);
  1129. radeon_fence_driver_fini(rdev);
  1130. radeon_agp_fini(rdev);
  1131. radeon_bo_fini(rdev);
  1132. radeon_atombios_fini(rdev);
  1133. kfree(rdev->bios);
  1134. rdev->bios = NULL;
  1135. }
  1136. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1137. {
  1138. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1139. u16 link_cntl2;
  1140. if (radeon_pcie_gen2 == 0)
  1141. return;
  1142. if (rdev->flags & RADEON_IS_IGP)
  1143. return;
  1144. if (!(rdev->flags & RADEON_IS_PCIE))
  1145. return;
  1146. /* x2 cards have a special sequence */
  1147. if (ASIC_IS_X2(rdev))
  1148. return;
  1149. /* advertise upconfig capability */
  1150. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1151. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1152. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1153. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1154. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1155. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1156. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1157. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1158. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1159. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1160. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1161. } else {
  1162. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1163. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1164. }
  1165. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1166. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1167. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1168. tmp = RREG32(0x541c);
  1169. WREG32(0x541c, tmp | 0x8);
  1170. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1171. link_cntl2 = RREG16(0x4088);
  1172. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1173. link_cntl2 |= 0x2;
  1174. WREG16(0x4088, link_cntl2);
  1175. WREG32(MM_CFGREGS_CNTL, 0);
  1176. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1177. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1178. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1179. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1180. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1181. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1182. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1183. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1184. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1185. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1186. speed_cntl |= LC_GEN2_EN_STRAP;
  1187. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1188. } else {
  1189. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1190. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1191. if (1)
  1192. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1193. else
  1194. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1195. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1196. }
  1197. }