rs600.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* enable the pflip int */
  49. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  50. }
  51. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  52. {
  53. /* disable the pflip int */
  54. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  55. }
  56. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  57. {
  58. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  59. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  60. /* Lock the graphics update lock */
  61. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  62. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  63. /* update the scanout addresses */
  64. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  65. (u32)crtc_base);
  66. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  67. (u32)crtc_base);
  68. /* Wait for update_pending to go high. */
  69. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  70. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  71. /* Unlock the lock, so double-buffering can take place inside vblank */
  72. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  73. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  74. /* Return current update_pending status: */
  75. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  76. }
  77. void rs600_pm_misc(struct radeon_device *rdev)
  78. {
  79. int requested_index = rdev->pm.requested_power_state_index;
  80. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  81. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  82. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  83. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  84. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  85. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  86. tmp = RREG32(voltage->gpio.reg);
  87. if (voltage->active_high)
  88. tmp |= voltage->gpio.mask;
  89. else
  90. tmp &= ~(voltage->gpio.mask);
  91. WREG32(voltage->gpio.reg, tmp);
  92. if (voltage->delay)
  93. udelay(voltage->delay);
  94. } else {
  95. tmp = RREG32(voltage->gpio.reg);
  96. if (voltage->active_high)
  97. tmp &= ~voltage->gpio.mask;
  98. else
  99. tmp |= voltage->gpio.mask;
  100. WREG32(voltage->gpio.reg, tmp);
  101. if (voltage->delay)
  102. udelay(voltage->delay);
  103. }
  104. } else if (voltage->type == VOLTAGE_VDDC)
  105. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  106. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  107. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  108. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  109. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  110. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  111. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  112. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  113. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  114. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  115. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  116. }
  117. } else {
  118. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  119. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  120. }
  121. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  122. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  123. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  124. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  125. if (voltage->delay) {
  126. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  127. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  128. } else
  129. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  130. } else
  131. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  132. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  133. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  134. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  135. hdp_dyn_cntl &= ~HDP_FORCEON;
  136. else
  137. hdp_dyn_cntl |= HDP_FORCEON;
  138. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  139. #if 0
  140. /* mc_host_dyn seems to cause hangs from time to time */
  141. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  142. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  143. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  144. else
  145. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  146. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  147. #endif
  148. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  149. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  150. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  151. else
  152. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  153. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  154. /* set pcie lanes */
  155. if ((rdev->flags & RADEON_IS_PCIE) &&
  156. !(rdev->flags & RADEON_IS_IGP) &&
  157. rdev->asic->set_pcie_lanes &&
  158. (ps->pcie_lanes !=
  159. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  160. radeon_set_pcie_lanes(rdev,
  161. ps->pcie_lanes);
  162. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  163. }
  164. }
  165. void rs600_pm_prepare(struct radeon_device *rdev)
  166. {
  167. struct drm_device *ddev = rdev->ddev;
  168. struct drm_crtc *crtc;
  169. struct radeon_crtc *radeon_crtc;
  170. u32 tmp;
  171. /* disable any active CRTCs */
  172. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  173. radeon_crtc = to_radeon_crtc(crtc);
  174. if (radeon_crtc->enabled) {
  175. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  176. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  177. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  178. }
  179. }
  180. }
  181. void rs600_pm_finish(struct radeon_device *rdev)
  182. {
  183. struct drm_device *ddev = rdev->ddev;
  184. struct drm_crtc *crtc;
  185. struct radeon_crtc *radeon_crtc;
  186. u32 tmp;
  187. /* enable any active CRTCs */
  188. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  189. radeon_crtc = to_radeon_crtc(crtc);
  190. if (radeon_crtc->enabled) {
  191. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  192. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  193. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  194. }
  195. }
  196. }
  197. /* hpd for digital panel detect/disconnect */
  198. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  199. {
  200. u32 tmp;
  201. bool connected = false;
  202. switch (hpd) {
  203. case RADEON_HPD_1:
  204. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  205. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  206. connected = true;
  207. break;
  208. case RADEON_HPD_2:
  209. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  210. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  211. connected = true;
  212. break;
  213. default:
  214. break;
  215. }
  216. return connected;
  217. }
  218. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  219. enum radeon_hpd_id hpd)
  220. {
  221. u32 tmp;
  222. bool connected = rs600_hpd_sense(rdev, hpd);
  223. switch (hpd) {
  224. case RADEON_HPD_1:
  225. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  226. if (connected)
  227. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  228. else
  229. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  230. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  231. break;
  232. case RADEON_HPD_2:
  233. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  234. if (connected)
  235. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  236. else
  237. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  238. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  239. break;
  240. default:
  241. break;
  242. }
  243. }
  244. void rs600_hpd_init(struct radeon_device *rdev)
  245. {
  246. struct drm_device *dev = rdev->ddev;
  247. struct drm_connector *connector;
  248. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  249. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  250. switch (radeon_connector->hpd.hpd) {
  251. case RADEON_HPD_1:
  252. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  253. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  254. rdev->irq.hpd[0] = true;
  255. break;
  256. case RADEON_HPD_2:
  257. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  258. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  259. rdev->irq.hpd[1] = true;
  260. break;
  261. default:
  262. break;
  263. }
  264. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  265. }
  266. if (rdev->irq.installed)
  267. rs600_irq_set(rdev);
  268. }
  269. void rs600_hpd_fini(struct radeon_device *rdev)
  270. {
  271. struct drm_device *dev = rdev->ddev;
  272. struct drm_connector *connector;
  273. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  274. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  275. switch (radeon_connector->hpd.hpd) {
  276. case RADEON_HPD_1:
  277. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  278. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  279. rdev->irq.hpd[0] = false;
  280. break;
  281. case RADEON_HPD_2:
  282. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  283. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  284. rdev->irq.hpd[1] = false;
  285. break;
  286. default:
  287. break;
  288. }
  289. }
  290. }
  291. void rs600_bm_disable(struct radeon_device *rdev)
  292. {
  293. u32 tmp;
  294. /* disable bus mastering */
  295. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  296. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  297. mdelay(1);
  298. }
  299. int rs600_asic_reset(struct radeon_device *rdev)
  300. {
  301. struct rv515_mc_save save;
  302. u32 status, tmp;
  303. int ret = 0;
  304. status = RREG32(R_000E40_RBBM_STATUS);
  305. if (!G_000E40_GUI_ACTIVE(status)) {
  306. return 0;
  307. }
  308. /* Stops all mc clients */
  309. rv515_mc_stop(rdev, &save);
  310. status = RREG32(R_000E40_RBBM_STATUS);
  311. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  312. /* stop CP */
  313. WREG32(RADEON_CP_CSQ_CNTL, 0);
  314. tmp = RREG32(RADEON_CP_RB_CNTL);
  315. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  316. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  317. WREG32(RADEON_CP_RB_WPTR, 0);
  318. WREG32(RADEON_CP_RB_CNTL, tmp);
  319. pci_save_state(rdev->pdev);
  320. /* disable bus mastering */
  321. rs600_bm_disable(rdev);
  322. /* reset GA+VAP */
  323. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  324. S_0000F0_SOFT_RESET_GA(1));
  325. RREG32(R_0000F0_RBBM_SOFT_RESET);
  326. mdelay(500);
  327. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  328. mdelay(1);
  329. status = RREG32(R_000E40_RBBM_STATUS);
  330. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  331. /* reset CP */
  332. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  333. RREG32(R_0000F0_RBBM_SOFT_RESET);
  334. mdelay(500);
  335. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  336. mdelay(1);
  337. status = RREG32(R_000E40_RBBM_STATUS);
  338. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  339. /* reset MC */
  340. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  341. RREG32(R_0000F0_RBBM_SOFT_RESET);
  342. mdelay(500);
  343. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  344. mdelay(1);
  345. status = RREG32(R_000E40_RBBM_STATUS);
  346. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  347. /* restore PCI & busmastering */
  348. pci_restore_state(rdev->pdev);
  349. /* Check if GPU is idle */
  350. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  351. dev_err(rdev->dev, "failed to reset GPU\n");
  352. rdev->gpu_lockup = true;
  353. ret = -1;
  354. } else
  355. dev_info(rdev->dev, "GPU reset succeed\n");
  356. rv515_mc_resume(rdev, &save);
  357. return ret;
  358. }
  359. /*
  360. * GART.
  361. */
  362. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  363. {
  364. uint32_t tmp;
  365. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  366. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  367. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  368. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  369. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  370. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  371. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  372. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  373. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  374. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  375. }
  376. int rs600_gart_init(struct radeon_device *rdev)
  377. {
  378. int r;
  379. if (rdev->gart.robj) {
  380. WARN(1, "RS600 GART already initialized\n");
  381. return 0;
  382. }
  383. /* Initialize common gart structure */
  384. r = radeon_gart_init(rdev);
  385. if (r) {
  386. return r;
  387. }
  388. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  389. return radeon_gart_table_vram_alloc(rdev);
  390. }
  391. static int rs600_gart_enable(struct radeon_device *rdev)
  392. {
  393. u32 tmp;
  394. int r, i;
  395. if (rdev->gart.robj == NULL) {
  396. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  397. return -EINVAL;
  398. }
  399. r = radeon_gart_table_vram_pin(rdev);
  400. if (r)
  401. return r;
  402. radeon_gart_restore(rdev);
  403. /* Enable bus master */
  404. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  405. WREG32(RADEON_BUS_CNTL, tmp);
  406. /* FIXME: setup default page */
  407. WREG32_MC(R_000100_MC_PT0_CNTL,
  408. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  409. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  410. for (i = 0; i < 19; i++) {
  411. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  412. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  413. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  414. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  415. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  416. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  417. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  418. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  419. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  420. }
  421. /* enable first context */
  422. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  423. S_000102_ENABLE_PAGE_TABLE(1) |
  424. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  425. /* disable all other contexts */
  426. for (i = 1; i < 8; i++)
  427. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  428. /* setup the page table */
  429. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  430. rdev->gart.table_addr);
  431. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  432. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  433. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  434. /* System context maps to VRAM space */
  435. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  436. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  437. /* enable page tables */
  438. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  439. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  440. tmp = RREG32_MC(R_000009_MC_CNTL1);
  441. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  442. rs600_gart_tlb_flush(rdev);
  443. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  444. (unsigned)(rdev->mc.gtt_size >> 20),
  445. (unsigned long long)rdev->gart.table_addr);
  446. rdev->gart.ready = true;
  447. return 0;
  448. }
  449. void rs600_gart_disable(struct radeon_device *rdev)
  450. {
  451. u32 tmp;
  452. /* FIXME: disable out of gart access */
  453. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  454. tmp = RREG32_MC(R_000009_MC_CNTL1);
  455. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  456. radeon_gart_table_vram_unpin(rdev);
  457. }
  458. void rs600_gart_fini(struct radeon_device *rdev)
  459. {
  460. radeon_gart_fini(rdev);
  461. rs600_gart_disable(rdev);
  462. radeon_gart_table_vram_free(rdev);
  463. }
  464. #define R600_PTE_VALID (1 << 0)
  465. #define R600_PTE_SYSTEM (1 << 1)
  466. #define R600_PTE_SNOOPED (1 << 2)
  467. #define R600_PTE_READABLE (1 << 5)
  468. #define R600_PTE_WRITEABLE (1 << 6)
  469. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  470. {
  471. void __iomem *ptr = (void *)rdev->gart.ptr;
  472. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  473. return -EINVAL;
  474. }
  475. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  476. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  477. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  478. writeq(addr, ptr + (i * 8));
  479. return 0;
  480. }
  481. int rs600_irq_set(struct radeon_device *rdev)
  482. {
  483. uint32_t tmp = 0;
  484. uint32_t mode_int = 0;
  485. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  486. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  487. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  488. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  489. if (!rdev->irq.installed) {
  490. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  491. WREG32(R_000040_GEN_INT_CNTL, 0);
  492. return -EINVAL;
  493. }
  494. if (rdev->irq.sw_int) {
  495. tmp |= S_000040_SW_INT_EN(1);
  496. }
  497. if (rdev->irq.gui_idle) {
  498. tmp |= S_000040_GUI_IDLE(1);
  499. }
  500. if (rdev->irq.crtc_vblank_int[0] ||
  501. rdev->irq.pflip[0]) {
  502. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  503. }
  504. if (rdev->irq.crtc_vblank_int[1] ||
  505. rdev->irq.pflip[1]) {
  506. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  507. }
  508. if (rdev->irq.hpd[0]) {
  509. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  510. }
  511. if (rdev->irq.hpd[1]) {
  512. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  513. }
  514. WREG32(R_000040_GEN_INT_CNTL, tmp);
  515. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  516. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  517. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  518. return 0;
  519. }
  520. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  521. {
  522. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  523. uint32_t irq_mask = S_000044_SW_INT(1);
  524. u32 tmp;
  525. /* the interrupt works, but the status bit is permanently asserted */
  526. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  527. if (!rdev->irq.gui_idle_acked)
  528. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  529. }
  530. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  531. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  532. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  533. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  534. S_006534_D1MODE_VBLANK_ACK(1));
  535. }
  536. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  537. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  538. S_006D34_D2MODE_VBLANK_ACK(1));
  539. }
  540. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  541. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  542. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  543. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  544. }
  545. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  546. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  547. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  548. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  549. }
  550. } else {
  551. rdev->irq.stat_regs.r500.disp_int = 0;
  552. }
  553. if (irqs) {
  554. WREG32(R_000044_GEN_INT_STATUS, irqs);
  555. }
  556. return irqs & irq_mask;
  557. }
  558. void rs600_irq_disable(struct radeon_device *rdev)
  559. {
  560. WREG32(R_000040_GEN_INT_CNTL, 0);
  561. WREG32(R_006540_DxMODE_INT_MASK, 0);
  562. /* Wait and acknowledge irq */
  563. mdelay(1);
  564. rs600_irq_ack(rdev);
  565. }
  566. int rs600_irq_process(struct radeon_device *rdev)
  567. {
  568. u32 status, msi_rearm;
  569. bool queue_hotplug = false;
  570. /* reset gui idle ack. the status bit is broken */
  571. rdev->irq.gui_idle_acked = false;
  572. status = rs600_irq_ack(rdev);
  573. if (!status && !rdev->irq.stat_regs.r500.disp_int) {
  574. return IRQ_NONE;
  575. }
  576. while (status || rdev->irq.stat_regs.r500.disp_int) {
  577. /* SW interrupt */
  578. if (G_000044_SW_INT(status)) {
  579. radeon_fence_process(rdev);
  580. }
  581. /* GUI idle */
  582. if (G_000040_GUI_IDLE(status)) {
  583. rdev->irq.gui_idle_acked = true;
  584. rdev->pm.gui_idle = true;
  585. wake_up(&rdev->irq.idle_queue);
  586. }
  587. /* Vertical blank interrupts */
  588. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  589. if (rdev->irq.crtc_vblank_int[0]) {
  590. drm_handle_vblank(rdev->ddev, 0);
  591. rdev->pm.vblank_sync = true;
  592. wake_up(&rdev->irq.vblank_queue);
  593. }
  594. if (rdev->irq.pflip[0])
  595. radeon_crtc_handle_flip(rdev, 0);
  596. }
  597. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  598. if (rdev->irq.crtc_vblank_int[1]) {
  599. drm_handle_vblank(rdev->ddev, 1);
  600. rdev->pm.vblank_sync = true;
  601. wake_up(&rdev->irq.vblank_queue);
  602. }
  603. if (rdev->irq.pflip[1])
  604. radeon_crtc_handle_flip(rdev, 1);
  605. }
  606. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  607. queue_hotplug = true;
  608. DRM_DEBUG("HPD1\n");
  609. }
  610. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  611. queue_hotplug = true;
  612. DRM_DEBUG("HPD2\n");
  613. }
  614. status = rs600_irq_ack(rdev);
  615. }
  616. /* reset gui idle ack. the status bit is broken */
  617. rdev->irq.gui_idle_acked = false;
  618. if (queue_hotplug)
  619. schedule_work(&rdev->hotplug_work);
  620. if (rdev->msi_enabled) {
  621. switch (rdev->family) {
  622. case CHIP_RS600:
  623. case CHIP_RS690:
  624. case CHIP_RS740:
  625. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  626. WREG32(RADEON_BUS_CNTL, msi_rearm);
  627. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  628. break;
  629. default:
  630. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  631. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  632. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  633. break;
  634. }
  635. }
  636. return IRQ_HANDLED;
  637. }
  638. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  639. {
  640. if (crtc == 0)
  641. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  642. else
  643. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  644. }
  645. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  646. {
  647. unsigned i;
  648. for (i = 0; i < rdev->usec_timeout; i++) {
  649. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  650. return 0;
  651. udelay(1);
  652. }
  653. return -1;
  654. }
  655. void rs600_gpu_init(struct radeon_device *rdev)
  656. {
  657. r420_pipes_init(rdev);
  658. /* Wait for mc idle */
  659. if (rs600_mc_wait_for_idle(rdev))
  660. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  661. }
  662. void rs600_mc_init(struct radeon_device *rdev)
  663. {
  664. u64 base;
  665. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  666. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  667. rdev->mc.vram_is_ddr = true;
  668. rdev->mc.vram_width = 128;
  669. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  670. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  671. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  672. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  673. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  674. base = G_000004_MC_FB_START(base) << 16;
  675. radeon_vram_location(rdev, &rdev->mc, base);
  676. rdev->mc.gtt_base_align = 0;
  677. radeon_gtt_location(rdev, &rdev->mc);
  678. radeon_update_bandwidth_info(rdev);
  679. }
  680. void rs600_bandwidth_update(struct radeon_device *rdev)
  681. {
  682. struct drm_display_mode *mode0 = NULL;
  683. struct drm_display_mode *mode1 = NULL;
  684. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  685. /* FIXME: implement full support */
  686. radeon_update_display_priority(rdev);
  687. if (rdev->mode_info.crtcs[0]->base.enabled)
  688. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  689. if (rdev->mode_info.crtcs[1]->base.enabled)
  690. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  691. rs690_line_buffer_adjust(rdev, mode0, mode1);
  692. if (rdev->disp_priority == 2) {
  693. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  694. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  695. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  696. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  697. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  698. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  699. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  700. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  701. }
  702. }
  703. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  704. {
  705. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  706. S_000070_MC_IND_CITF_ARB0(1));
  707. return RREG32(R_000074_MC_IND_DATA);
  708. }
  709. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  710. {
  711. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  712. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  713. WREG32(R_000074_MC_IND_DATA, v);
  714. }
  715. void rs600_debugfs(struct radeon_device *rdev)
  716. {
  717. if (r100_debugfs_rbbm_init(rdev))
  718. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  719. }
  720. void rs600_set_safe_registers(struct radeon_device *rdev)
  721. {
  722. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  723. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  724. }
  725. static void rs600_mc_program(struct radeon_device *rdev)
  726. {
  727. struct rv515_mc_save save;
  728. /* Stops all mc clients */
  729. rv515_mc_stop(rdev, &save);
  730. /* Wait for mc idle */
  731. if (rs600_mc_wait_for_idle(rdev))
  732. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  733. /* FIXME: What does AGP means for such chipset ? */
  734. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  735. WREG32_MC(R_000006_AGP_BASE, 0);
  736. WREG32_MC(R_000007_AGP_BASE_2, 0);
  737. /* Program MC */
  738. WREG32_MC(R_000004_MC_FB_LOCATION,
  739. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  740. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  741. WREG32(R_000134_HDP_FB_LOCATION,
  742. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  743. rv515_mc_resume(rdev, &save);
  744. }
  745. static int rs600_startup(struct radeon_device *rdev)
  746. {
  747. int r;
  748. rs600_mc_program(rdev);
  749. /* Resume clock */
  750. rv515_clock_startup(rdev);
  751. /* Initialize GPU configuration (# pipes, ...) */
  752. rs600_gpu_init(rdev);
  753. /* Initialize GART (initialize after TTM so we can allocate
  754. * memory through TTM but finalize after TTM) */
  755. r = rs600_gart_enable(rdev);
  756. if (r)
  757. return r;
  758. /* allocate wb buffer */
  759. r = radeon_wb_init(rdev);
  760. if (r)
  761. return r;
  762. /* Enable IRQ */
  763. rs600_irq_set(rdev);
  764. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  765. /* 1M ring buffer */
  766. r = r100_cp_init(rdev, 1024 * 1024);
  767. if (r) {
  768. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  769. return r;
  770. }
  771. r = r100_ib_init(rdev);
  772. if (r) {
  773. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  774. return r;
  775. }
  776. r = r600_audio_init(rdev);
  777. if (r) {
  778. dev_err(rdev->dev, "failed initializing audio\n");
  779. return r;
  780. }
  781. return 0;
  782. }
  783. int rs600_resume(struct radeon_device *rdev)
  784. {
  785. /* Make sur GART are not working */
  786. rs600_gart_disable(rdev);
  787. /* Resume clock before doing reset */
  788. rv515_clock_startup(rdev);
  789. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  790. if (radeon_asic_reset(rdev)) {
  791. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  792. RREG32(R_000E40_RBBM_STATUS),
  793. RREG32(R_0007C0_CP_STAT));
  794. }
  795. /* post */
  796. atom_asic_init(rdev->mode_info.atom_context);
  797. /* Resume clock after posting */
  798. rv515_clock_startup(rdev);
  799. /* Initialize surface registers */
  800. radeon_surface_init(rdev);
  801. return rs600_startup(rdev);
  802. }
  803. int rs600_suspend(struct radeon_device *rdev)
  804. {
  805. r600_audio_fini(rdev);
  806. r100_cp_disable(rdev);
  807. radeon_wb_disable(rdev);
  808. rs600_irq_disable(rdev);
  809. rs600_gart_disable(rdev);
  810. return 0;
  811. }
  812. void rs600_fini(struct radeon_device *rdev)
  813. {
  814. r600_audio_fini(rdev);
  815. r100_cp_fini(rdev);
  816. radeon_wb_fini(rdev);
  817. r100_ib_fini(rdev);
  818. radeon_gem_fini(rdev);
  819. rs600_gart_fini(rdev);
  820. radeon_irq_kms_fini(rdev);
  821. radeon_fence_driver_fini(rdev);
  822. radeon_bo_fini(rdev);
  823. radeon_atombios_fini(rdev);
  824. kfree(rdev->bios);
  825. rdev->bios = NULL;
  826. }
  827. int rs600_init(struct radeon_device *rdev)
  828. {
  829. int r;
  830. /* Disable VGA */
  831. rv515_vga_render_disable(rdev);
  832. /* Initialize scratch registers */
  833. radeon_scratch_init(rdev);
  834. /* Initialize surface registers */
  835. radeon_surface_init(rdev);
  836. /* restore some register to sane defaults */
  837. r100_restore_sanity(rdev);
  838. /* BIOS */
  839. if (!radeon_get_bios(rdev)) {
  840. if (ASIC_IS_AVIVO(rdev))
  841. return -EINVAL;
  842. }
  843. if (rdev->is_atom_bios) {
  844. r = radeon_atombios_init(rdev);
  845. if (r)
  846. return r;
  847. } else {
  848. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  849. return -EINVAL;
  850. }
  851. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  852. if (radeon_asic_reset(rdev)) {
  853. dev_warn(rdev->dev,
  854. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  855. RREG32(R_000E40_RBBM_STATUS),
  856. RREG32(R_0007C0_CP_STAT));
  857. }
  858. /* check if cards are posted or not */
  859. if (radeon_boot_test_post_card(rdev) == false)
  860. return -EINVAL;
  861. /* Initialize clocks */
  862. radeon_get_clock_info(rdev->ddev);
  863. /* initialize memory controller */
  864. rs600_mc_init(rdev);
  865. rs600_debugfs(rdev);
  866. /* Fence driver */
  867. r = radeon_fence_driver_init(rdev);
  868. if (r)
  869. return r;
  870. r = radeon_irq_kms_init(rdev);
  871. if (r)
  872. return r;
  873. /* Memory manager */
  874. r = radeon_bo_init(rdev);
  875. if (r)
  876. return r;
  877. r = rs600_gart_init(rdev);
  878. if (r)
  879. return r;
  880. rs600_set_safe_registers(rdev);
  881. rdev->accel_working = true;
  882. r = rs600_startup(rdev);
  883. if (r) {
  884. /* Somethings want wront with the accel init stop accel */
  885. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  886. r100_cp_fini(rdev);
  887. radeon_wb_fini(rdev);
  888. r100_ib_fini(rdev);
  889. rs600_gart_fini(rdev);
  890. radeon_irq_kms_fini(rdev);
  891. rdev->accel_working = false;
  892. }
  893. return 0;
  894. }