radeon_ttm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/radeon_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include "radeon_reg.h"
  42. #include "radeon.h"
  43. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  44. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  45. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  46. {
  47. struct radeon_mman *mman;
  48. struct radeon_device *rdev;
  49. mman = container_of(bdev, struct radeon_mman, bdev);
  50. rdev = container_of(mman, struct radeon_device, mman);
  51. return rdev;
  52. }
  53. /*
  54. * Global memory.
  55. */
  56. static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  57. {
  58. return ttm_mem_global_init(ref->object);
  59. }
  60. static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  61. {
  62. ttm_mem_global_release(ref->object);
  63. }
  64. static int radeon_ttm_global_init(struct radeon_device *rdev)
  65. {
  66. struct drm_global_reference *global_ref;
  67. int r;
  68. rdev->mman.mem_global_referenced = false;
  69. global_ref = &rdev->mman.mem_global_ref;
  70. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  71. global_ref->size = sizeof(struct ttm_mem_global);
  72. global_ref->init = &radeon_ttm_mem_global_init;
  73. global_ref->release = &radeon_ttm_mem_global_release;
  74. r = drm_global_item_ref(global_ref);
  75. if (r != 0) {
  76. DRM_ERROR("Failed setting up TTM memory accounting "
  77. "subsystem.\n");
  78. return r;
  79. }
  80. rdev->mman.bo_global_ref.mem_glob =
  81. rdev->mman.mem_global_ref.object;
  82. global_ref = &rdev->mman.bo_global_ref.ref;
  83. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  84. global_ref->size = sizeof(struct ttm_bo_global);
  85. global_ref->init = &ttm_bo_global_init;
  86. global_ref->release = &ttm_bo_global_release;
  87. r = drm_global_item_ref(global_ref);
  88. if (r != 0) {
  89. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  90. drm_global_item_unref(&rdev->mman.mem_global_ref);
  91. return r;
  92. }
  93. rdev->mman.mem_global_referenced = true;
  94. return 0;
  95. }
  96. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  97. {
  98. if (rdev->mman.mem_global_referenced) {
  99. drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  100. drm_global_item_unref(&rdev->mman.mem_global_ref);
  101. rdev->mman.mem_global_referenced = false;
  102. }
  103. }
  104. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev);
  105. static struct ttm_backend*
  106. radeon_create_ttm_backend_entry(struct ttm_bo_device *bdev)
  107. {
  108. struct radeon_device *rdev;
  109. rdev = radeon_get_rdev(bdev);
  110. #if __OS_HAS_AGP
  111. if (rdev->flags & RADEON_IS_AGP) {
  112. return ttm_agp_backend_init(bdev, rdev->ddev->agp->bridge);
  113. } else
  114. #endif
  115. {
  116. return radeon_ttm_backend_create(rdev);
  117. }
  118. }
  119. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  120. {
  121. return 0;
  122. }
  123. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  124. struct ttm_mem_type_manager *man)
  125. {
  126. struct radeon_device *rdev;
  127. rdev = radeon_get_rdev(bdev);
  128. switch (type) {
  129. case TTM_PL_SYSTEM:
  130. /* System memory */
  131. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  132. man->available_caching = TTM_PL_MASK_CACHING;
  133. man->default_caching = TTM_PL_FLAG_CACHED;
  134. break;
  135. case TTM_PL_TT:
  136. man->func = &ttm_bo_manager_func;
  137. man->gpu_offset = rdev->mc.gtt_start;
  138. man->available_caching = TTM_PL_MASK_CACHING;
  139. man->default_caching = TTM_PL_FLAG_CACHED;
  140. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  141. #if __OS_HAS_AGP
  142. if (rdev->flags & RADEON_IS_AGP) {
  143. if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
  144. DRM_ERROR("AGP is not enabled for memory type %u\n",
  145. (unsigned)type);
  146. return -EINVAL;
  147. }
  148. if (!rdev->ddev->agp->cant_use_aperture)
  149. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  150. man->available_caching = TTM_PL_FLAG_UNCACHED |
  151. TTM_PL_FLAG_WC;
  152. man->default_caching = TTM_PL_FLAG_WC;
  153. }
  154. #endif
  155. break;
  156. case TTM_PL_VRAM:
  157. /* "On-card" video ram */
  158. man->func = &ttm_bo_manager_func;
  159. man->gpu_offset = rdev->mc.vram_start;
  160. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  161. TTM_MEMTYPE_FLAG_MAPPABLE;
  162. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  163. man->default_caching = TTM_PL_FLAG_WC;
  164. break;
  165. default:
  166. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  167. return -EINVAL;
  168. }
  169. return 0;
  170. }
  171. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  172. struct ttm_placement *placement)
  173. {
  174. struct radeon_bo *rbo;
  175. static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  176. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  177. placement->fpfn = 0;
  178. placement->lpfn = 0;
  179. placement->placement = &placements;
  180. placement->busy_placement = &placements;
  181. placement->num_placement = 1;
  182. placement->num_busy_placement = 1;
  183. return;
  184. }
  185. rbo = container_of(bo, struct radeon_bo, tbo);
  186. switch (bo->mem.mem_type) {
  187. case TTM_PL_VRAM:
  188. if (rbo->rdev->cp.ready == false)
  189. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  190. else
  191. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  192. break;
  193. case TTM_PL_TT:
  194. default:
  195. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  196. }
  197. *placement = rbo->placement;
  198. }
  199. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  200. {
  201. return 0;
  202. }
  203. static void radeon_move_null(struct ttm_buffer_object *bo,
  204. struct ttm_mem_reg *new_mem)
  205. {
  206. struct ttm_mem_reg *old_mem = &bo->mem;
  207. BUG_ON(old_mem->mm_node != NULL);
  208. *old_mem = *new_mem;
  209. new_mem->mm_node = NULL;
  210. }
  211. static int radeon_move_blit(struct ttm_buffer_object *bo,
  212. bool evict, int no_wait_reserve, bool no_wait_gpu,
  213. struct ttm_mem_reg *new_mem,
  214. struct ttm_mem_reg *old_mem)
  215. {
  216. struct radeon_device *rdev;
  217. uint64_t old_start, new_start;
  218. struct radeon_fence *fence;
  219. int r;
  220. rdev = radeon_get_rdev(bo->bdev);
  221. r = radeon_fence_create(rdev, &fence);
  222. if (unlikely(r)) {
  223. return r;
  224. }
  225. old_start = old_mem->start << PAGE_SHIFT;
  226. new_start = new_mem->start << PAGE_SHIFT;
  227. switch (old_mem->mem_type) {
  228. case TTM_PL_VRAM:
  229. old_start += rdev->mc.vram_start;
  230. break;
  231. case TTM_PL_TT:
  232. old_start += rdev->mc.gtt_start;
  233. break;
  234. default:
  235. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  236. return -EINVAL;
  237. }
  238. switch (new_mem->mem_type) {
  239. case TTM_PL_VRAM:
  240. new_start += rdev->mc.vram_start;
  241. break;
  242. case TTM_PL_TT:
  243. new_start += rdev->mc.gtt_start;
  244. break;
  245. default:
  246. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  247. return -EINVAL;
  248. }
  249. if (!rdev->cp.ready) {
  250. DRM_ERROR("Trying to move memory with CP turned off.\n");
  251. return -EINVAL;
  252. }
  253. BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
  254. r = radeon_copy(rdev, old_start, new_start,
  255. new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE), /* GPU pages */
  256. fence);
  257. /* FIXME: handle copy error */
  258. r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
  259. evict, no_wait_reserve, no_wait_gpu, new_mem);
  260. radeon_fence_unref(&fence);
  261. return r;
  262. }
  263. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  264. bool evict, bool interruptible,
  265. bool no_wait_reserve, bool no_wait_gpu,
  266. struct ttm_mem_reg *new_mem)
  267. {
  268. struct radeon_device *rdev;
  269. struct ttm_mem_reg *old_mem = &bo->mem;
  270. struct ttm_mem_reg tmp_mem;
  271. u32 placements;
  272. struct ttm_placement placement;
  273. int r;
  274. rdev = radeon_get_rdev(bo->bdev);
  275. tmp_mem = *new_mem;
  276. tmp_mem.mm_node = NULL;
  277. placement.fpfn = 0;
  278. placement.lpfn = 0;
  279. placement.num_placement = 1;
  280. placement.placement = &placements;
  281. placement.num_busy_placement = 1;
  282. placement.busy_placement = &placements;
  283. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  284. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  285. interruptible, no_wait_reserve, no_wait_gpu);
  286. if (unlikely(r)) {
  287. return r;
  288. }
  289. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  290. if (unlikely(r)) {
  291. goto out_cleanup;
  292. }
  293. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  294. if (unlikely(r)) {
  295. goto out_cleanup;
  296. }
  297. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
  298. if (unlikely(r)) {
  299. goto out_cleanup;
  300. }
  301. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
  302. out_cleanup:
  303. ttm_bo_mem_put(bo, &tmp_mem);
  304. return r;
  305. }
  306. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  307. bool evict, bool interruptible,
  308. bool no_wait_reserve, bool no_wait_gpu,
  309. struct ttm_mem_reg *new_mem)
  310. {
  311. struct radeon_device *rdev;
  312. struct ttm_mem_reg *old_mem = &bo->mem;
  313. struct ttm_mem_reg tmp_mem;
  314. struct ttm_placement placement;
  315. u32 placements;
  316. int r;
  317. rdev = radeon_get_rdev(bo->bdev);
  318. tmp_mem = *new_mem;
  319. tmp_mem.mm_node = NULL;
  320. placement.fpfn = 0;
  321. placement.lpfn = 0;
  322. placement.num_placement = 1;
  323. placement.placement = &placements;
  324. placement.num_busy_placement = 1;
  325. placement.busy_placement = &placements;
  326. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  327. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
  328. if (unlikely(r)) {
  329. return r;
  330. }
  331. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
  332. if (unlikely(r)) {
  333. goto out_cleanup;
  334. }
  335. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  336. if (unlikely(r)) {
  337. goto out_cleanup;
  338. }
  339. out_cleanup:
  340. ttm_bo_mem_put(bo, &tmp_mem);
  341. return r;
  342. }
  343. static int radeon_bo_move(struct ttm_buffer_object *bo,
  344. bool evict, bool interruptible,
  345. bool no_wait_reserve, bool no_wait_gpu,
  346. struct ttm_mem_reg *new_mem)
  347. {
  348. struct radeon_device *rdev;
  349. struct ttm_mem_reg *old_mem = &bo->mem;
  350. int r;
  351. rdev = radeon_get_rdev(bo->bdev);
  352. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  353. radeon_move_null(bo, new_mem);
  354. return 0;
  355. }
  356. if ((old_mem->mem_type == TTM_PL_TT &&
  357. new_mem->mem_type == TTM_PL_SYSTEM) ||
  358. (old_mem->mem_type == TTM_PL_SYSTEM &&
  359. new_mem->mem_type == TTM_PL_TT)) {
  360. /* bind is enough */
  361. radeon_move_null(bo, new_mem);
  362. return 0;
  363. }
  364. if (!rdev->cp.ready || rdev->asic->copy == NULL) {
  365. /* use memcpy */
  366. goto memcpy;
  367. }
  368. if (old_mem->mem_type == TTM_PL_VRAM &&
  369. new_mem->mem_type == TTM_PL_SYSTEM) {
  370. r = radeon_move_vram_ram(bo, evict, interruptible,
  371. no_wait_reserve, no_wait_gpu, new_mem);
  372. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  373. new_mem->mem_type == TTM_PL_VRAM) {
  374. r = radeon_move_ram_vram(bo, evict, interruptible,
  375. no_wait_reserve, no_wait_gpu, new_mem);
  376. } else {
  377. r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  378. }
  379. if (r) {
  380. memcpy:
  381. r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
  382. }
  383. return r;
  384. }
  385. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  386. {
  387. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  388. struct radeon_device *rdev = radeon_get_rdev(bdev);
  389. mem->bus.addr = NULL;
  390. mem->bus.offset = 0;
  391. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  392. mem->bus.base = 0;
  393. mem->bus.is_iomem = false;
  394. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  395. return -EINVAL;
  396. switch (mem->mem_type) {
  397. case TTM_PL_SYSTEM:
  398. /* system memory */
  399. return 0;
  400. case TTM_PL_TT:
  401. #if __OS_HAS_AGP
  402. if (rdev->flags & RADEON_IS_AGP) {
  403. /* RADEON_IS_AGP is set only if AGP is active */
  404. mem->bus.offset = mem->start << PAGE_SHIFT;
  405. mem->bus.base = rdev->mc.agp_base;
  406. mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
  407. }
  408. #endif
  409. break;
  410. case TTM_PL_VRAM:
  411. mem->bus.offset = mem->start << PAGE_SHIFT;
  412. /* check if it's visible */
  413. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  414. return -EINVAL;
  415. mem->bus.base = rdev->mc.aper_base;
  416. mem->bus.is_iomem = true;
  417. #ifdef __alpha__
  418. /*
  419. * Alpha: use bus.addr to hold the ioremap() return,
  420. * so we can modify bus.base below.
  421. */
  422. if (mem->placement & TTM_PL_FLAG_WC)
  423. mem->bus.addr =
  424. ioremap_wc(mem->bus.base + mem->bus.offset,
  425. mem->bus.size);
  426. else
  427. mem->bus.addr =
  428. ioremap_nocache(mem->bus.base + mem->bus.offset,
  429. mem->bus.size);
  430. /*
  431. * Alpha: Use just the bus offset plus
  432. * the hose/domain memory base for bus.base.
  433. * It then can be used to build PTEs for VRAM
  434. * access, as done in ttm_bo_vm_fault().
  435. */
  436. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  437. rdev->ddev->hose->dense_mem_base;
  438. #endif
  439. break;
  440. default:
  441. return -EINVAL;
  442. }
  443. return 0;
  444. }
  445. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  446. {
  447. }
  448. static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
  449. bool lazy, bool interruptible)
  450. {
  451. return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
  452. }
  453. static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
  454. {
  455. return 0;
  456. }
  457. static void radeon_sync_obj_unref(void **sync_obj)
  458. {
  459. radeon_fence_unref((struct radeon_fence **)sync_obj);
  460. }
  461. static void *radeon_sync_obj_ref(void *sync_obj)
  462. {
  463. return radeon_fence_ref((struct radeon_fence *)sync_obj);
  464. }
  465. static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
  466. {
  467. return radeon_fence_signaled((struct radeon_fence *)sync_obj);
  468. }
  469. static struct ttm_bo_driver radeon_bo_driver = {
  470. .create_ttm_backend_entry = &radeon_create_ttm_backend_entry,
  471. .invalidate_caches = &radeon_invalidate_caches,
  472. .init_mem_type = &radeon_init_mem_type,
  473. .evict_flags = &radeon_evict_flags,
  474. .move = &radeon_bo_move,
  475. .verify_access = &radeon_verify_access,
  476. .sync_obj_signaled = &radeon_sync_obj_signaled,
  477. .sync_obj_wait = &radeon_sync_obj_wait,
  478. .sync_obj_flush = &radeon_sync_obj_flush,
  479. .sync_obj_unref = &radeon_sync_obj_unref,
  480. .sync_obj_ref = &radeon_sync_obj_ref,
  481. .move_notify = &radeon_bo_move_notify,
  482. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  483. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  484. .io_mem_free = &radeon_ttm_io_mem_free,
  485. };
  486. int radeon_ttm_init(struct radeon_device *rdev)
  487. {
  488. int r;
  489. r = radeon_ttm_global_init(rdev);
  490. if (r) {
  491. return r;
  492. }
  493. /* No others user of address space so set it to 0 */
  494. r = ttm_bo_device_init(&rdev->mman.bdev,
  495. rdev->mman.bo_global_ref.ref.object,
  496. &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
  497. rdev->need_dma32);
  498. if (r) {
  499. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  500. return r;
  501. }
  502. rdev->mman.initialized = true;
  503. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  504. rdev->mc.real_vram_size >> PAGE_SHIFT);
  505. if (r) {
  506. DRM_ERROR("Failed initializing VRAM heap.\n");
  507. return r;
  508. }
  509. r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
  510. RADEON_GEM_DOMAIN_VRAM,
  511. &rdev->stollen_vga_memory);
  512. if (r) {
  513. return r;
  514. }
  515. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  516. if (r)
  517. return r;
  518. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  519. radeon_bo_unreserve(rdev->stollen_vga_memory);
  520. if (r) {
  521. radeon_bo_unref(&rdev->stollen_vga_memory);
  522. return r;
  523. }
  524. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  525. (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
  526. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  527. rdev->mc.gtt_size >> PAGE_SHIFT);
  528. if (r) {
  529. DRM_ERROR("Failed initializing GTT heap.\n");
  530. return r;
  531. }
  532. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  533. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  534. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  535. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  536. }
  537. r = radeon_ttm_debugfs_init(rdev);
  538. if (r) {
  539. DRM_ERROR("Failed to init debugfs\n");
  540. return r;
  541. }
  542. return 0;
  543. }
  544. void radeon_ttm_fini(struct radeon_device *rdev)
  545. {
  546. int r;
  547. if (!rdev->mman.initialized)
  548. return;
  549. if (rdev->stollen_vga_memory) {
  550. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  551. if (r == 0) {
  552. radeon_bo_unpin(rdev->stollen_vga_memory);
  553. radeon_bo_unreserve(rdev->stollen_vga_memory);
  554. }
  555. radeon_bo_unref(&rdev->stollen_vga_memory);
  556. }
  557. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  558. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  559. ttm_bo_device_release(&rdev->mman.bdev);
  560. radeon_gart_fini(rdev);
  561. radeon_ttm_global_fini(rdev);
  562. rdev->mman.initialized = false;
  563. DRM_INFO("radeon: ttm finalized\n");
  564. }
  565. /* this should only be called at bootup or when userspace
  566. * isn't running */
  567. void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
  568. {
  569. struct ttm_mem_type_manager *man;
  570. if (!rdev->mman.initialized)
  571. return;
  572. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  573. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  574. man->size = size >> PAGE_SHIFT;
  575. }
  576. static struct vm_operations_struct radeon_ttm_vm_ops;
  577. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  578. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  579. {
  580. struct ttm_buffer_object *bo;
  581. struct radeon_device *rdev;
  582. int r;
  583. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  584. if (bo == NULL) {
  585. return VM_FAULT_NOPAGE;
  586. }
  587. rdev = radeon_get_rdev(bo->bdev);
  588. mutex_lock(&rdev->vram_mutex);
  589. r = ttm_vm_ops->fault(vma, vmf);
  590. mutex_unlock(&rdev->vram_mutex);
  591. return r;
  592. }
  593. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  594. {
  595. struct drm_file *file_priv;
  596. struct radeon_device *rdev;
  597. int r;
  598. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  599. return drm_mmap(filp, vma);
  600. }
  601. file_priv = filp->private_data;
  602. rdev = file_priv->minor->dev->dev_private;
  603. if (rdev == NULL) {
  604. return -EINVAL;
  605. }
  606. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  607. if (unlikely(r != 0)) {
  608. return r;
  609. }
  610. if (unlikely(ttm_vm_ops == NULL)) {
  611. ttm_vm_ops = vma->vm_ops;
  612. radeon_ttm_vm_ops = *ttm_vm_ops;
  613. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  614. }
  615. vma->vm_ops = &radeon_ttm_vm_ops;
  616. return 0;
  617. }
  618. /*
  619. * TTM backend functions.
  620. */
  621. struct radeon_ttm_backend {
  622. struct ttm_backend backend;
  623. struct radeon_device *rdev;
  624. unsigned long num_pages;
  625. struct page **pages;
  626. struct page *dummy_read_page;
  627. dma_addr_t *dma_addrs;
  628. bool populated;
  629. bool bound;
  630. unsigned offset;
  631. };
  632. static int radeon_ttm_backend_populate(struct ttm_backend *backend,
  633. unsigned long num_pages,
  634. struct page **pages,
  635. struct page *dummy_read_page,
  636. dma_addr_t *dma_addrs)
  637. {
  638. struct radeon_ttm_backend *gtt;
  639. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  640. gtt->pages = pages;
  641. gtt->dma_addrs = dma_addrs;
  642. gtt->num_pages = num_pages;
  643. gtt->dummy_read_page = dummy_read_page;
  644. gtt->populated = true;
  645. return 0;
  646. }
  647. static void radeon_ttm_backend_clear(struct ttm_backend *backend)
  648. {
  649. struct radeon_ttm_backend *gtt;
  650. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  651. gtt->pages = NULL;
  652. gtt->dma_addrs = NULL;
  653. gtt->num_pages = 0;
  654. gtt->dummy_read_page = NULL;
  655. gtt->populated = false;
  656. gtt->bound = false;
  657. }
  658. static int radeon_ttm_backend_bind(struct ttm_backend *backend,
  659. struct ttm_mem_reg *bo_mem)
  660. {
  661. struct radeon_ttm_backend *gtt;
  662. int r;
  663. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  664. gtt->offset = bo_mem->start << PAGE_SHIFT;
  665. if (!gtt->num_pages) {
  666. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  667. gtt->num_pages, bo_mem, backend);
  668. }
  669. r = radeon_gart_bind(gtt->rdev, gtt->offset,
  670. gtt->num_pages, gtt->pages, gtt->dma_addrs);
  671. if (r) {
  672. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  673. gtt->num_pages, gtt->offset);
  674. return r;
  675. }
  676. gtt->bound = true;
  677. return 0;
  678. }
  679. static int radeon_ttm_backend_unbind(struct ttm_backend *backend)
  680. {
  681. struct radeon_ttm_backend *gtt;
  682. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  683. radeon_gart_unbind(gtt->rdev, gtt->offset, gtt->num_pages);
  684. gtt->bound = false;
  685. return 0;
  686. }
  687. static void radeon_ttm_backend_destroy(struct ttm_backend *backend)
  688. {
  689. struct radeon_ttm_backend *gtt;
  690. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  691. if (gtt->bound) {
  692. radeon_ttm_backend_unbind(backend);
  693. }
  694. kfree(gtt);
  695. }
  696. static struct ttm_backend_func radeon_backend_func = {
  697. .populate = &radeon_ttm_backend_populate,
  698. .clear = &radeon_ttm_backend_clear,
  699. .bind = &radeon_ttm_backend_bind,
  700. .unbind = &radeon_ttm_backend_unbind,
  701. .destroy = &radeon_ttm_backend_destroy,
  702. };
  703. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev)
  704. {
  705. struct radeon_ttm_backend *gtt;
  706. gtt = kzalloc(sizeof(struct radeon_ttm_backend), GFP_KERNEL);
  707. if (gtt == NULL) {
  708. return NULL;
  709. }
  710. gtt->backend.bdev = &rdev->mman.bdev;
  711. gtt->backend.flags = 0;
  712. gtt->backend.func = &radeon_backend_func;
  713. gtt->rdev = rdev;
  714. gtt->pages = NULL;
  715. gtt->num_pages = 0;
  716. gtt->dummy_read_page = NULL;
  717. gtt->populated = false;
  718. gtt->bound = false;
  719. return &gtt->backend;
  720. }
  721. #define RADEON_DEBUGFS_MEM_TYPES 2
  722. #if defined(CONFIG_DEBUG_FS)
  723. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  724. {
  725. struct drm_info_node *node = (struct drm_info_node *)m->private;
  726. struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
  727. struct drm_device *dev = node->minor->dev;
  728. struct radeon_device *rdev = dev->dev_private;
  729. int ret;
  730. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  731. spin_lock(&glob->lru_lock);
  732. ret = drm_mm_dump_table(m, mm);
  733. spin_unlock(&glob->lru_lock);
  734. return ret;
  735. }
  736. #endif
  737. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  738. {
  739. #if defined(CONFIG_DEBUG_FS)
  740. static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+1];
  741. static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+1][32];
  742. unsigned i;
  743. for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
  744. if (i == 0)
  745. sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
  746. else
  747. sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
  748. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  749. radeon_mem_types_list[i].show = &radeon_mm_dump_table;
  750. radeon_mem_types_list[i].driver_features = 0;
  751. if (i == 0)
  752. radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_VRAM].priv;
  753. else
  754. radeon_mem_types_list[i].data = rdev->mman.bdev.man[TTM_PL_TT].priv;
  755. }
  756. /* Add ttm page pool to debugfs */
  757. sprintf(radeon_mem_types_names[i], "ttm_page_pool");
  758. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  759. radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
  760. radeon_mem_types_list[i].driver_features = 0;
  761. radeon_mem_types_list[i].data = NULL;
  762. return radeon_debugfs_add_files(rdev, radeon_mem_types_list, RADEON_DEBUGFS_MEM_TYPES+1);
  763. #endif
  764. return 0;
  765. }