radeon_irq_kms.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_crtc_helper.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "atom.h"
  34. irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS)
  35. {
  36. struct drm_device *dev = (struct drm_device *) arg;
  37. struct radeon_device *rdev = dev->dev_private;
  38. return radeon_irq_process(rdev);
  39. }
  40. /*
  41. * Handle hotplug events outside the interrupt handler proper.
  42. */
  43. static void radeon_hotplug_work_func(struct work_struct *work)
  44. {
  45. struct radeon_device *rdev = container_of(work, struct radeon_device,
  46. hotplug_work);
  47. struct drm_device *dev = rdev->ddev;
  48. struct drm_mode_config *mode_config = &dev->mode_config;
  49. struct drm_connector *connector;
  50. if (mode_config->num_connector) {
  51. list_for_each_entry(connector, &mode_config->connector_list, head)
  52. radeon_connector_hotplug(connector);
  53. }
  54. /* Just fire off a uevent and let userspace tell us what to do */
  55. drm_helper_hpd_irq_event(dev);
  56. }
  57. void radeon_driver_irq_preinstall_kms(struct drm_device *dev)
  58. {
  59. struct radeon_device *rdev = dev->dev_private;
  60. unsigned i;
  61. /* Disable *all* interrupts */
  62. rdev->irq.sw_int = false;
  63. rdev->irq.gui_idle = false;
  64. for (i = 0; i < RADEON_MAX_HPD_PINS; i++)
  65. rdev->irq.hpd[i] = false;
  66. for (i = 0; i < RADEON_MAX_CRTCS; i++) {
  67. rdev->irq.crtc_vblank_int[i] = false;
  68. rdev->irq.pflip[i] = false;
  69. }
  70. radeon_irq_set(rdev);
  71. /* Clear bits */
  72. radeon_irq_process(rdev);
  73. }
  74. int radeon_driver_irq_postinstall_kms(struct drm_device *dev)
  75. {
  76. struct radeon_device *rdev = dev->dev_private;
  77. dev->max_vblank_count = 0x001fffff;
  78. rdev->irq.sw_int = true;
  79. radeon_irq_set(rdev);
  80. return 0;
  81. }
  82. void radeon_driver_irq_uninstall_kms(struct drm_device *dev)
  83. {
  84. struct radeon_device *rdev = dev->dev_private;
  85. unsigned i;
  86. if (rdev == NULL) {
  87. return;
  88. }
  89. /* Disable *all* interrupts */
  90. rdev->irq.sw_int = false;
  91. rdev->irq.gui_idle = false;
  92. for (i = 0; i < RADEON_MAX_HPD_PINS; i++)
  93. rdev->irq.hpd[i] = false;
  94. for (i = 0; i < RADEON_MAX_CRTCS; i++) {
  95. rdev->irq.crtc_vblank_int[i] = false;
  96. rdev->irq.pflip[i] = false;
  97. }
  98. radeon_irq_set(rdev);
  99. }
  100. static bool radeon_msi_ok(struct radeon_device *rdev)
  101. {
  102. /* RV370/RV380 was first asic with MSI support */
  103. if (rdev->family < CHIP_RV380)
  104. return false;
  105. /* MSIs don't work on AGP */
  106. if (rdev->flags & RADEON_IS_AGP)
  107. return false;
  108. /* force MSI on */
  109. if (radeon_msi == 1)
  110. return true;
  111. else if (radeon_msi == 0)
  112. return false;
  113. /* Quirks */
  114. /* HP RS690 only seems to work with MSIs. */
  115. if ((rdev->pdev->device == 0x791f) &&
  116. (rdev->pdev->subsystem_vendor == 0x103c) &&
  117. (rdev->pdev->subsystem_device == 0x30c2))
  118. return true;
  119. /* Dell RS690 only seems to work with MSIs. */
  120. if ((rdev->pdev->device == 0x791f) &&
  121. (rdev->pdev->subsystem_vendor == 0x1028) &&
  122. (rdev->pdev->subsystem_device == 0x01fd))
  123. return true;
  124. if (rdev->flags & RADEON_IS_IGP) {
  125. /* APUs work fine with MSIs */
  126. if (rdev->family >= CHIP_PALM)
  127. return true;
  128. /* lots of IGPs have problems with MSIs */
  129. return false;
  130. }
  131. return true;
  132. }
  133. int radeon_irq_kms_init(struct radeon_device *rdev)
  134. {
  135. int i;
  136. int r = 0;
  137. INIT_WORK(&rdev->hotplug_work, radeon_hotplug_work_func);
  138. spin_lock_init(&rdev->irq.sw_lock);
  139. for (i = 0; i < rdev->num_crtc; i++)
  140. spin_lock_init(&rdev->irq.pflip_lock[i]);
  141. r = drm_vblank_init(rdev->ddev, rdev->num_crtc);
  142. if (r) {
  143. return r;
  144. }
  145. /* enable msi */
  146. rdev->msi_enabled = 0;
  147. if (radeon_msi_ok(rdev)) {
  148. int ret = pci_enable_msi(rdev->pdev);
  149. if (!ret) {
  150. rdev->msi_enabled = 1;
  151. dev_info(rdev->dev, "radeon: using MSI.\n");
  152. }
  153. }
  154. rdev->irq.installed = true;
  155. r = drm_irq_install(rdev->ddev);
  156. if (r) {
  157. rdev->irq.installed = false;
  158. return r;
  159. }
  160. DRM_INFO("radeon: irq initialized.\n");
  161. return 0;
  162. }
  163. void radeon_irq_kms_fini(struct radeon_device *rdev)
  164. {
  165. drm_vblank_cleanup(rdev->ddev);
  166. if (rdev->irq.installed) {
  167. drm_irq_uninstall(rdev->ddev);
  168. rdev->irq.installed = false;
  169. if (rdev->msi_enabled)
  170. pci_disable_msi(rdev->pdev);
  171. }
  172. flush_work_sync(&rdev->hotplug_work);
  173. }
  174. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev)
  175. {
  176. unsigned long irqflags;
  177. spin_lock_irqsave(&rdev->irq.sw_lock, irqflags);
  178. if (rdev->ddev->irq_enabled && (++rdev->irq.sw_refcount == 1)) {
  179. rdev->irq.sw_int = true;
  180. radeon_irq_set(rdev);
  181. }
  182. spin_unlock_irqrestore(&rdev->irq.sw_lock, irqflags);
  183. }
  184. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev)
  185. {
  186. unsigned long irqflags;
  187. spin_lock_irqsave(&rdev->irq.sw_lock, irqflags);
  188. BUG_ON(rdev->ddev->irq_enabled && rdev->irq.sw_refcount <= 0);
  189. if (rdev->ddev->irq_enabled && (--rdev->irq.sw_refcount == 0)) {
  190. rdev->irq.sw_int = false;
  191. radeon_irq_set(rdev);
  192. }
  193. spin_unlock_irqrestore(&rdev->irq.sw_lock, irqflags);
  194. }
  195. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc)
  196. {
  197. unsigned long irqflags;
  198. if (crtc < 0 || crtc >= rdev->num_crtc)
  199. return;
  200. spin_lock_irqsave(&rdev->irq.pflip_lock[crtc], irqflags);
  201. if (rdev->ddev->irq_enabled && (++rdev->irq.pflip_refcount[crtc] == 1)) {
  202. rdev->irq.pflip[crtc] = true;
  203. radeon_irq_set(rdev);
  204. }
  205. spin_unlock_irqrestore(&rdev->irq.pflip_lock[crtc], irqflags);
  206. }
  207. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc)
  208. {
  209. unsigned long irqflags;
  210. if (crtc < 0 || crtc >= rdev->num_crtc)
  211. return;
  212. spin_lock_irqsave(&rdev->irq.pflip_lock[crtc], irqflags);
  213. BUG_ON(rdev->ddev->irq_enabled && rdev->irq.pflip_refcount[crtc] <= 0);
  214. if (rdev->ddev->irq_enabled && (--rdev->irq.pflip_refcount[crtc] == 0)) {
  215. rdev->irq.pflip[crtc] = false;
  216. radeon_irq_set(rdev);
  217. }
  218. spin_unlock_irqrestore(&rdev->irq.pflip_lock[crtc], irqflags);
  219. }