r600_cs.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
  71. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
  72. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 3, 0, CHIP_R600 }
  73. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
  74. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 6, 0, CHIP_R600 }
  75. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
  76. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
  77. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
  78. struct gpu_formats {
  79. unsigned blockwidth;
  80. unsigned blockheight;
  81. unsigned blocksize;
  82. unsigned valid_color;
  83. enum radeon_family min_family;
  84. };
  85. static const struct gpu_formats color_formats_table[] = {
  86. /* 8 bit */
  87. FMT_8_BIT(V_038004_COLOR_8, 1),
  88. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  89. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  90. FMT_8_BIT(V_038004_FMT_1, 0),
  91. /* 16-bit */
  92. FMT_16_BIT(V_038004_COLOR_16, 1),
  93. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  94. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  95. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  96. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  97. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  98. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  99. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  100. /* 24-bit */
  101. FMT_24_BIT(V_038004_FMT_8_8_8),
  102. /* 32-bit */
  103. FMT_32_BIT(V_038004_COLOR_32, 1),
  104. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  105. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  106. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  107. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  108. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  109. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  110. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  111. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  112. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  113. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  114. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  115. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  116. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  117. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  118. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  119. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  120. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  121. /* 48-bit */
  122. FMT_48_BIT(V_038004_FMT_16_16_16),
  123. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  124. /* 64-bit */
  125. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  126. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  127. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  128. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  129. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  130. FMT_96_BIT(V_038004_FMT_32_32_32),
  131. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  132. /* 128-bit */
  133. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  134. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  135. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  136. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  137. /* block compressed formats */
  138. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  139. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  140. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  141. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  142. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  143. [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  144. [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  145. /* The other Evergreen formats */
  146. [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
  147. };
  148. static bool fmt_is_valid_color(u32 format)
  149. {
  150. if (format >= ARRAY_SIZE(color_formats_table))
  151. return false;
  152. if (color_formats_table[format].valid_color)
  153. return true;
  154. return false;
  155. }
  156. static bool fmt_is_valid_texture(u32 format, enum radeon_family family)
  157. {
  158. if (format >= ARRAY_SIZE(color_formats_table))
  159. return false;
  160. if (family < color_formats_table[format].min_family)
  161. return false;
  162. if (color_formats_table[format].blockwidth > 0)
  163. return true;
  164. return false;
  165. }
  166. static int fmt_get_blocksize(u32 format)
  167. {
  168. if (format >= ARRAY_SIZE(color_formats_table))
  169. return 0;
  170. return color_formats_table[format].blocksize;
  171. }
  172. static int fmt_get_nblocksx(u32 format, u32 w)
  173. {
  174. unsigned bw;
  175. if (format >= ARRAY_SIZE(color_formats_table))
  176. return 0;
  177. bw = color_formats_table[format].blockwidth;
  178. if (bw == 0)
  179. return 0;
  180. return (w + bw - 1) / bw;
  181. }
  182. static int fmt_get_nblocksy(u32 format, u32 h)
  183. {
  184. unsigned bh;
  185. if (format >= ARRAY_SIZE(color_formats_table))
  186. return 0;
  187. bh = color_formats_table[format].blockheight;
  188. if (bh == 0)
  189. return 0;
  190. return (h + bh - 1) / bh;
  191. }
  192. struct array_mode_checker {
  193. int array_mode;
  194. u32 group_size;
  195. u32 nbanks;
  196. u32 npipes;
  197. u32 nsamples;
  198. u32 blocksize;
  199. };
  200. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  201. static int r600_get_array_mode_alignment(struct array_mode_checker *values,
  202. u32 *pitch_align,
  203. u32 *height_align,
  204. u32 *depth_align,
  205. u64 *base_align)
  206. {
  207. u32 tile_width = 8;
  208. u32 tile_height = 8;
  209. u32 macro_tile_width = values->nbanks;
  210. u32 macro_tile_height = values->npipes;
  211. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  212. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  213. switch (values->array_mode) {
  214. case ARRAY_LINEAR_GENERAL:
  215. /* technically tile_width/_height for pitch/height */
  216. *pitch_align = 1; /* tile_width */
  217. *height_align = 1; /* tile_height */
  218. *depth_align = 1;
  219. *base_align = 1;
  220. break;
  221. case ARRAY_LINEAR_ALIGNED:
  222. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  223. *height_align = tile_height;
  224. *depth_align = 1;
  225. *base_align = values->group_size;
  226. break;
  227. case ARRAY_1D_TILED_THIN1:
  228. *pitch_align = max((u32)tile_width,
  229. (u32)(values->group_size /
  230. (tile_height * values->blocksize * values->nsamples)));
  231. *height_align = tile_height;
  232. *depth_align = 1;
  233. *base_align = values->group_size;
  234. break;
  235. case ARRAY_2D_TILED_THIN1:
  236. *pitch_align = max((u32)macro_tile_width,
  237. (u32)(((values->group_size / tile_height) /
  238. (values->blocksize * values->nsamples)) *
  239. values->nbanks)) * tile_width;
  240. *height_align = macro_tile_height * tile_height;
  241. *depth_align = 1;
  242. *base_align = max(macro_tile_bytes,
  243. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  244. break;
  245. default:
  246. return -EINVAL;
  247. }
  248. return 0;
  249. }
  250. static void r600_cs_track_init(struct r600_cs_track *track)
  251. {
  252. int i;
  253. /* assume DX9 mode */
  254. track->sq_config = DX9_CONSTS;
  255. for (i = 0; i < 8; i++) {
  256. track->cb_color_base_last[i] = 0;
  257. track->cb_color_size[i] = 0;
  258. track->cb_color_size_idx[i] = 0;
  259. track->cb_color_info[i] = 0;
  260. track->cb_color_bo[i] = NULL;
  261. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  262. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  263. }
  264. track->cb_target_mask = 0xFFFFFFFF;
  265. track->cb_shader_mask = 0xFFFFFFFF;
  266. track->db_bo = NULL;
  267. track->db_bo_mc = 0xFFFFFFFF;
  268. /* assume the biggest format and that htile is enabled */
  269. track->db_depth_info = 7 | (1 << 25);
  270. track->db_depth_view = 0xFFFFC000;
  271. track->db_depth_size = 0xFFFFFFFF;
  272. track->db_depth_size_idx = 0;
  273. track->db_depth_control = 0xFFFFFFFF;
  274. }
  275. static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  276. {
  277. struct r600_cs_track *track = p->track;
  278. u32 slice_tile_max, size, tmp;
  279. u32 height, height_align, pitch, pitch_align, depth_align;
  280. u64 base_offset, base_align;
  281. struct array_mode_checker array_check;
  282. volatile u32 *ib = p->ib->ptr;
  283. unsigned array_mode;
  284. u32 format;
  285. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  286. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  287. return -EINVAL;
  288. }
  289. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  290. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  291. if (!fmt_is_valid_color(format)) {
  292. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  293. __func__, __LINE__, format,
  294. i, track->cb_color_info[i]);
  295. return -EINVAL;
  296. }
  297. /* pitch in pixels */
  298. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  299. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  300. slice_tile_max *= 64;
  301. height = slice_tile_max / pitch;
  302. if (height > 8192)
  303. height = 8192;
  304. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  305. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  306. array_check.array_mode = array_mode;
  307. array_check.group_size = track->group_size;
  308. array_check.nbanks = track->nbanks;
  309. array_check.npipes = track->npipes;
  310. array_check.nsamples = track->nsamples;
  311. array_check.blocksize = fmt_get_blocksize(format);
  312. if (r600_get_array_mode_alignment(&array_check,
  313. &pitch_align, &height_align, &depth_align, &base_align)) {
  314. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  315. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  316. track->cb_color_info[i]);
  317. return -EINVAL;
  318. }
  319. switch (array_mode) {
  320. case V_0280A0_ARRAY_LINEAR_GENERAL:
  321. break;
  322. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  323. break;
  324. case V_0280A0_ARRAY_1D_TILED_THIN1:
  325. /* avoid breaking userspace */
  326. if (height > 7)
  327. height &= ~0x7;
  328. break;
  329. case V_0280A0_ARRAY_2D_TILED_THIN1:
  330. break;
  331. default:
  332. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  333. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  334. track->cb_color_info[i]);
  335. return -EINVAL;
  336. }
  337. if (!IS_ALIGNED(pitch, pitch_align)) {
  338. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  339. __func__, __LINE__, pitch, pitch_align, array_mode);
  340. return -EINVAL;
  341. }
  342. if (!IS_ALIGNED(height, height_align)) {
  343. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  344. __func__, __LINE__, height, height_align, array_mode);
  345. return -EINVAL;
  346. }
  347. if (!IS_ALIGNED(base_offset, base_align)) {
  348. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  349. base_offset, base_align, array_mode);
  350. return -EINVAL;
  351. }
  352. /* check offset */
  353. tmp = fmt_get_nblocksy(format, height) * fmt_get_nblocksx(format, pitch) * fmt_get_blocksize(format);
  354. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  355. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  356. /* the initial DDX does bad things with the CB size occasionally */
  357. /* it rounds up height too far for slice tile max but the BO is smaller */
  358. /* r600c,g also seem to flush at bad times in some apps resulting in
  359. * bogus values here. So for linear just allow anything to avoid breaking
  360. * broken userspace.
  361. */
  362. } else {
  363. dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big\n", __func__, i,
  364. array_mode,
  365. track->cb_color_bo_offset[i], tmp,
  366. radeon_bo_size(track->cb_color_bo[i]));
  367. return -EINVAL;
  368. }
  369. }
  370. /* limit max tile */
  371. tmp = (height * pitch) >> 6;
  372. if (tmp < slice_tile_max)
  373. slice_tile_max = tmp;
  374. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  375. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  376. ib[track->cb_color_size_idx[i]] = tmp;
  377. return 0;
  378. }
  379. static int r600_cs_track_check(struct radeon_cs_parser *p)
  380. {
  381. struct r600_cs_track *track = p->track;
  382. u32 tmp;
  383. int r, i;
  384. volatile u32 *ib = p->ib->ptr;
  385. /* on legacy kernel we don't perform advanced check */
  386. if (p->rdev == NULL)
  387. return 0;
  388. /* we don't support out buffer yet */
  389. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  390. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  391. return -EINVAL;
  392. }
  393. /* check that we have a cb for each enabled target, we don't check
  394. * shader_mask because it seems mesa isn't always setting it :(
  395. */
  396. tmp = track->cb_target_mask;
  397. for (i = 0; i < 8; i++) {
  398. if ((tmp >> (i * 4)) & 0xF) {
  399. /* at least one component is enabled */
  400. if (track->cb_color_bo[i] == NULL) {
  401. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  402. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  403. return -EINVAL;
  404. }
  405. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  406. r = r600_cs_track_validate_cb(p, i);
  407. if (r)
  408. return r;
  409. }
  410. }
  411. /* Check depth buffer */
  412. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  413. G_028800_Z_ENABLE(track->db_depth_control)) {
  414. u32 nviews, bpe, ntiles, size, slice_tile_max;
  415. u32 height, height_align, pitch, pitch_align, depth_align;
  416. u64 base_offset, base_align;
  417. struct array_mode_checker array_check;
  418. int array_mode;
  419. if (track->db_bo == NULL) {
  420. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  421. return -EINVAL;
  422. }
  423. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  424. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  425. return -EINVAL;
  426. }
  427. switch (G_028010_FORMAT(track->db_depth_info)) {
  428. case V_028010_DEPTH_16:
  429. bpe = 2;
  430. break;
  431. case V_028010_DEPTH_X8_24:
  432. case V_028010_DEPTH_8_24:
  433. case V_028010_DEPTH_X8_24_FLOAT:
  434. case V_028010_DEPTH_8_24_FLOAT:
  435. case V_028010_DEPTH_32_FLOAT:
  436. bpe = 4;
  437. break;
  438. case V_028010_DEPTH_X24_8_32_FLOAT:
  439. bpe = 8;
  440. break;
  441. default:
  442. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  443. return -EINVAL;
  444. }
  445. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  446. if (!track->db_depth_size_idx) {
  447. dev_warn(p->dev, "z/stencil buffer size not set\n");
  448. return -EINVAL;
  449. }
  450. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  451. tmp = (tmp / bpe) >> 6;
  452. if (!tmp) {
  453. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  454. track->db_depth_size, bpe, track->db_offset,
  455. radeon_bo_size(track->db_bo));
  456. return -EINVAL;
  457. }
  458. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  459. } else {
  460. size = radeon_bo_size(track->db_bo);
  461. /* pitch in pixels */
  462. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  463. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  464. slice_tile_max *= 64;
  465. height = slice_tile_max / pitch;
  466. if (height > 8192)
  467. height = 8192;
  468. base_offset = track->db_bo_mc + track->db_offset;
  469. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  470. array_check.array_mode = array_mode;
  471. array_check.group_size = track->group_size;
  472. array_check.nbanks = track->nbanks;
  473. array_check.npipes = track->npipes;
  474. array_check.nsamples = track->nsamples;
  475. array_check.blocksize = bpe;
  476. if (r600_get_array_mode_alignment(&array_check,
  477. &pitch_align, &height_align, &depth_align, &base_align)) {
  478. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  479. G_028010_ARRAY_MODE(track->db_depth_info),
  480. track->db_depth_info);
  481. return -EINVAL;
  482. }
  483. switch (array_mode) {
  484. case V_028010_ARRAY_1D_TILED_THIN1:
  485. /* don't break userspace */
  486. height &= ~0x7;
  487. break;
  488. case V_028010_ARRAY_2D_TILED_THIN1:
  489. break;
  490. default:
  491. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  492. G_028010_ARRAY_MODE(track->db_depth_info),
  493. track->db_depth_info);
  494. return -EINVAL;
  495. }
  496. if (!IS_ALIGNED(pitch, pitch_align)) {
  497. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  498. __func__, __LINE__, pitch, pitch_align, array_mode);
  499. return -EINVAL;
  500. }
  501. if (!IS_ALIGNED(height, height_align)) {
  502. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  503. __func__, __LINE__, height, height_align, array_mode);
  504. return -EINVAL;
  505. }
  506. if (!IS_ALIGNED(base_offset, base_align)) {
  507. dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
  508. base_offset, base_align, array_mode);
  509. return -EINVAL;
  510. }
  511. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  512. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  513. tmp = ntiles * bpe * 64 * nviews;
  514. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  515. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  516. array_mode,
  517. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  518. radeon_bo_size(track->db_bo));
  519. return -EINVAL;
  520. }
  521. }
  522. }
  523. return 0;
  524. }
  525. /**
  526. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  527. * @parser: parser structure holding parsing context.
  528. * @pkt: where to store packet informations
  529. *
  530. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  531. * if packet is bigger than remaining ib size. or if packets is unknown.
  532. **/
  533. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  534. struct radeon_cs_packet *pkt,
  535. unsigned idx)
  536. {
  537. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  538. uint32_t header;
  539. if (idx >= ib_chunk->length_dw) {
  540. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  541. idx, ib_chunk->length_dw);
  542. return -EINVAL;
  543. }
  544. header = radeon_get_ib_value(p, idx);
  545. pkt->idx = idx;
  546. pkt->type = CP_PACKET_GET_TYPE(header);
  547. pkt->count = CP_PACKET_GET_COUNT(header);
  548. pkt->one_reg_wr = 0;
  549. switch (pkt->type) {
  550. case PACKET_TYPE0:
  551. pkt->reg = CP_PACKET0_GET_REG(header);
  552. break;
  553. case PACKET_TYPE3:
  554. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  555. break;
  556. case PACKET_TYPE2:
  557. pkt->count = -1;
  558. break;
  559. default:
  560. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  561. return -EINVAL;
  562. }
  563. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  564. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  565. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  566. return -EINVAL;
  567. }
  568. return 0;
  569. }
  570. /**
  571. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  572. * @parser: parser structure holding parsing context.
  573. * @data: pointer to relocation data
  574. * @offset_start: starting offset
  575. * @offset_mask: offset mask (to align start offset on)
  576. * @reloc: reloc informations
  577. *
  578. * Check next packet is relocation packet3, do bo validation and compute
  579. * GPU offset using the provided start.
  580. **/
  581. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  582. struct radeon_cs_reloc **cs_reloc)
  583. {
  584. struct radeon_cs_chunk *relocs_chunk;
  585. struct radeon_cs_packet p3reloc;
  586. unsigned idx;
  587. int r;
  588. if (p->chunk_relocs_idx == -1) {
  589. DRM_ERROR("No relocation chunk !\n");
  590. return -EINVAL;
  591. }
  592. *cs_reloc = NULL;
  593. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  594. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  595. if (r) {
  596. return r;
  597. }
  598. p->idx += p3reloc.count + 2;
  599. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  600. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  601. p3reloc.idx);
  602. return -EINVAL;
  603. }
  604. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  605. if (idx >= relocs_chunk->length_dw) {
  606. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  607. idx, relocs_chunk->length_dw);
  608. return -EINVAL;
  609. }
  610. /* FIXME: we assume reloc size is 4 dwords */
  611. *cs_reloc = p->relocs_ptr[(idx / 4)];
  612. return 0;
  613. }
  614. /**
  615. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  616. * @parser: parser structure holding parsing context.
  617. * @data: pointer to relocation data
  618. * @offset_start: starting offset
  619. * @offset_mask: offset mask (to align start offset on)
  620. * @reloc: reloc informations
  621. *
  622. * Check next packet is relocation packet3, do bo validation and compute
  623. * GPU offset using the provided start.
  624. **/
  625. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  626. struct radeon_cs_reloc **cs_reloc)
  627. {
  628. struct radeon_cs_chunk *relocs_chunk;
  629. struct radeon_cs_packet p3reloc;
  630. unsigned idx;
  631. int r;
  632. if (p->chunk_relocs_idx == -1) {
  633. DRM_ERROR("No relocation chunk !\n");
  634. return -EINVAL;
  635. }
  636. *cs_reloc = NULL;
  637. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  638. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  639. if (r) {
  640. return r;
  641. }
  642. p->idx += p3reloc.count + 2;
  643. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  644. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  645. p3reloc.idx);
  646. return -EINVAL;
  647. }
  648. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  649. if (idx >= relocs_chunk->length_dw) {
  650. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  651. idx, relocs_chunk->length_dw);
  652. return -EINVAL;
  653. }
  654. *cs_reloc = p->relocs;
  655. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  656. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  657. return 0;
  658. }
  659. /**
  660. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  661. * @parser: parser structure holding parsing context.
  662. *
  663. * Check next packet is relocation packet3, do bo validation and compute
  664. * GPU offset using the provided start.
  665. **/
  666. static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  667. {
  668. struct radeon_cs_packet p3reloc;
  669. int r;
  670. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  671. if (r) {
  672. return 0;
  673. }
  674. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  675. return 0;
  676. }
  677. return 1;
  678. }
  679. /**
  680. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  681. * @parser: parser structure holding parsing context.
  682. *
  683. * Userspace sends a special sequence for VLINE waits.
  684. * PACKET0 - VLINE_START_END + value
  685. * PACKET3 - WAIT_REG_MEM poll vline status reg
  686. * RELOC (P3) - crtc_id in reloc.
  687. *
  688. * This function parses this and relocates the VLINE START END
  689. * and WAIT_REG_MEM packets to the correct crtc.
  690. * It also detects a switched off crtc and nulls out the
  691. * wait in that case.
  692. */
  693. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  694. {
  695. struct drm_mode_object *obj;
  696. struct drm_crtc *crtc;
  697. struct radeon_crtc *radeon_crtc;
  698. struct radeon_cs_packet p3reloc, wait_reg_mem;
  699. int crtc_id;
  700. int r;
  701. uint32_t header, h_idx, reg, wait_reg_mem_info;
  702. volatile uint32_t *ib;
  703. ib = p->ib->ptr;
  704. /* parse the WAIT_REG_MEM */
  705. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  706. if (r)
  707. return r;
  708. /* check its a WAIT_REG_MEM */
  709. if (wait_reg_mem.type != PACKET_TYPE3 ||
  710. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  711. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  712. return -EINVAL;
  713. }
  714. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  715. /* bit 4 is reg (0) or mem (1) */
  716. if (wait_reg_mem_info & 0x10) {
  717. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  718. return -EINVAL;
  719. }
  720. /* waiting for value to be equal */
  721. if ((wait_reg_mem_info & 0x7) != 0x3) {
  722. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  723. return -EINVAL;
  724. }
  725. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  726. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  727. return -EINVAL;
  728. }
  729. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  730. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  731. return -EINVAL;
  732. }
  733. /* jump over the NOP */
  734. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  735. if (r)
  736. return r;
  737. h_idx = p->idx - 2;
  738. p->idx += wait_reg_mem.count + 2;
  739. p->idx += p3reloc.count + 2;
  740. header = radeon_get_ib_value(p, h_idx);
  741. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  742. reg = CP_PACKET0_GET_REG(header);
  743. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  744. if (!obj) {
  745. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  746. return -EINVAL;
  747. }
  748. crtc = obj_to_crtc(obj);
  749. radeon_crtc = to_radeon_crtc(crtc);
  750. crtc_id = radeon_crtc->crtc_id;
  751. if (!crtc->enabled) {
  752. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  753. ib[h_idx + 2] = PACKET2(0);
  754. ib[h_idx + 3] = PACKET2(0);
  755. ib[h_idx + 4] = PACKET2(0);
  756. ib[h_idx + 5] = PACKET2(0);
  757. ib[h_idx + 6] = PACKET2(0);
  758. ib[h_idx + 7] = PACKET2(0);
  759. ib[h_idx + 8] = PACKET2(0);
  760. } else if (crtc_id == 1) {
  761. switch (reg) {
  762. case AVIVO_D1MODE_VLINE_START_END:
  763. header &= ~R600_CP_PACKET0_REG_MASK;
  764. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  765. break;
  766. default:
  767. DRM_ERROR("unknown crtc reloc\n");
  768. return -EINVAL;
  769. }
  770. ib[h_idx] = header;
  771. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  772. }
  773. return 0;
  774. }
  775. static int r600_packet0_check(struct radeon_cs_parser *p,
  776. struct radeon_cs_packet *pkt,
  777. unsigned idx, unsigned reg)
  778. {
  779. int r;
  780. switch (reg) {
  781. case AVIVO_D1MODE_VLINE_START_END:
  782. r = r600_cs_packet_parse_vline(p);
  783. if (r) {
  784. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  785. idx, reg);
  786. return r;
  787. }
  788. break;
  789. default:
  790. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  791. reg, idx);
  792. return -EINVAL;
  793. }
  794. return 0;
  795. }
  796. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  797. struct radeon_cs_packet *pkt)
  798. {
  799. unsigned reg, i;
  800. unsigned idx;
  801. int r;
  802. idx = pkt->idx + 1;
  803. reg = pkt->reg;
  804. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  805. r = r600_packet0_check(p, pkt, idx, reg);
  806. if (r) {
  807. return r;
  808. }
  809. }
  810. return 0;
  811. }
  812. /**
  813. * r600_cs_check_reg() - check if register is authorized or not
  814. * @parser: parser structure holding parsing context
  815. * @reg: register we are testing
  816. * @idx: index into the cs buffer
  817. *
  818. * This function will test against r600_reg_safe_bm and return 0
  819. * if register is safe. If register is not flag as safe this function
  820. * will test it against a list of register needind special handling.
  821. */
  822. static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  823. {
  824. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  825. struct radeon_cs_reloc *reloc;
  826. u32 m, i, tmp, *ib;
  827. int r;
  828. i = (reg >> 7);
  829. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  830. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  831. return -EINVAL;
  832. }
  833. m = 1 << ((reg >> 2) & 31);
  834. if (!(r600_reg_safe_bm[i] & m))
  835. return 0;
  836. ib = p->ib->ptr;
  837. switch (reg) {
  838. /* force following reg to 0 in an attempt to disable out buffer
  839. * which will need us to better understand how it works to perform
  840. * security check on it (Jerome)
  841. */
  842. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  843. case R_008C44_SQ_ESGS_RING_SIZE:
  844. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  845. case R_008C54_SQ_ESTMP_RING_SIZE:
  846. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  847. case R_008C74_SQ_FBUF_RING_SIZE:
  848. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  849. case R_008C5C_SQ_GSTMP_RING_SIZE:
  850. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  851. case R_008C4C_SQ_GSVS_RING_SIZE:
  852. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  853. case R_008C6C_SQ_PSTMP_RING_SIZE:
  854. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  855. case R_008C7C_SQ_REDUC_RING_SIZE:
  856. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  857. case R_008C64_SQ_VSTMP_RING_SIZE:
  858. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  859. /* get value to populate the IB don't remove */
  860. tmp =radeon_get_ib_value(p, idx);
  861. ib[idx] = 0;
  862. break;
  863. case SQ_CONFIG:
  864. track->sq_config = radeon_get_ib_value(p, idx);
  865. break;
  866. case R_028800_DB_DEPTH_CONTROL:
  867. track->db_depth_control = radeon_get_ib_value(p, idx);
  868. break;
  869. case R_028010_DB_DEPTH_INFO:
  870. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  871. r = r600_cs_packet_next_reloc(p, &reloc);
  872. if (r) {
  873. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  874. "0x%04X\n", reg);
  875. return -EINVAL;
  876. }
  877. track->db_depth_info = radeon_get_ib_value(p, idx);
  878. ib[idx] &= C_028010_ARRAY_MODE;
  879. track->db_depth_info &= C_028010_ARRAY_MODE;
  880. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  881. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  882. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  883. } else {
  884. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  885. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  886. }
  887. } else
  888. track->db_depth_info = radeon_get_ib_value(p, idx);
  889. break;
  890. case R_028004_DB_DEPTH_VIEW:
  891. track->db_depth_view = radeon_get_ib_value(p, idx);
  892. break;
  893. case R_028000_DB_DEPTH_SIZE:
  894. track->db_depth_size = radeon_get_ib_value(p, idx);
  895. track->db_depth_size_idx = idx;
  896. break;
  897. case R_028AB0_VGT_STRMOUT_EN:
  898. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  899. break;
  900. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  901. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  902. break;
  903. case R_028238_CB_TARGET_MASK:
  904. track->cb_target_mask = radeon_get_ib_value(p, idx);
  905. break;
  906. case R_02823C_CB_SHADER_MASK:
  907. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  908. break;
  909. case R_028C04_PA_SC_AA_CONFIG:
  910. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  911. track->nsamples = 1 << tmp;
  912. break;
  913. case R_0280A0_CB_COLOR0_INFO:
  914. case R_0280A4_CB_COLOR1_INFO:
  915. case R_0280A8_CB_COLOR2_INFO:
  916. case R_0280AC_CB_COLOR3_INFO:
  917. case R_0280B0_CB_COLOR4_INFO:
  918. case R_0280B4_CB_COLOR5_INFO:
  919. case R_0280B8_CB_COLOR6_INFO:
  920. case R_0280BC_CB_COLOR7_INFO:
  921. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  922. r = r600_cs_packet_next_reloc(p, &reloc);
  923. if (r) {
  924. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  925. return -EINVAL;
  926. }
  927. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  928. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  929. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  930. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  931. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  932. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  933. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  934. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  935. }
  936. } else {
  937. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  938. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  939. }
  940. break;
  941. case R_028060_CB_COLOR0_SIZE:
  942. case R_028064_CB_COLOR1_SIZE:
  943. case R_028068_CB_COLOR2_SIZE:
  944. case R_02806C_CB_COLOR3_SIZE:
  945. case R_028070_CB_COLOR4_SIZE:
  946. case R_028074_CB_COLOR5_SIZE:
  947. case R_028078_CB_COLOR6_SIZE:
  948. case R_02807C_CB_COLOR7_SIZE:
  949. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  950. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  951. track->cb_color_size_idx[tmp] = idx;
  952. break;
  953. /* This register were added late, there is userspace
  954. * which does provide relocation for those but set
  955. * 0 offset. In order to avoid breaking old userspace
  956. * we detect this and set address to point to last
  957. * CB_COLOR0_BASE, note that if userspace doesn't set
  958. * CB_COLOR0_BASE before this register we will report
  959. * error. Old userspace always set CB_COLOR0_BASE
  960. * before any of this.
  961. */
  962. case R_0280E0_CB_COLOR0_FRAG:
  963. case R_0280E4_CB_COLOR1_FRAG:
  964. case R_0280E8_CB_COLOR2_FRAG:
  965. case R_0280EC_CB_COLOR3_FRAG:
  966. case R_0280F0_CB_COLOR4_FRAG:
  967. case R_0280F4_CB_COLOR5_FRAG:
  968. case R_0280F8_CB_COLOR6_FRAG:
  969. case R_0280FC_CB_COLOR7_FRAG:
  970. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  971. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  972. if (!track->cb_color_base_last[tmp]) {
  973. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  974. return -EINVAL;
  975. }
  976. ib[idx] = track->cb_color_base_last[tmp];
  977. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  978. } else {
  979. r = r600_cs_packet_next_reloc(p, &reloc);
  980. if (r) {
  981. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  982. return -EINVAL;
  983. }
  984. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  985. track->cb_color_frag_bo[tmp] = reloc->robj;
  986. }
  987. break;
  988. case R_0280C0_CB_COLOR0_TILE:
  989. case R_0280C4_CB_COLOR1_TILE:
  990. case R_0280C8_CB_COLOR2_TILE:
  991. case R_0280CC_CB_COLOR3_TILE:
  992. case R_0280D0_CB_COLOR4_TILE:
  993. case R_0280D4_CB_COLOR5_TILE:
  994. case R_0280D8_CB_COLOR6_TILE:
  995. case R_0280DC_CB_COLOR7_TILE:
  996. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  997. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  998. if (!track->cb_color_base_last[tmp]) {
  999. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1000. return -EINVAL;
  1001. }
  1002. ib[idx] = track->cb_color_base_last[tmp];
  1003. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1004. } else {
  1005. r = r600_cs_packet_next_reloc(p, &reloc);
  1006. if (r) {
  1007. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1008. return -EINVAL;
  1009. }
  1010. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1011. track->cb_color_tile_bo[tmp] = reloc->robj;
  1012. }
  1013. break;
  1014. case CB_COLOR0_BASE:
  1015. case CB_COLOR1_BASE:
  1016. case CB_COLOR2_BASE:
  1017. case CB_COLOR3_BASE:
  1018. case CB_COLOR4_BASE:
  1019. case CB_COLOR5_BASE:
  1020. case CB_COLOR6_BASE:
  1021. case CB_COLOR7_BASE:
  1022. r = r600_cs_packet_next_reloc(p, &reloc);
  1023. if (r) {
  1024. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1025. "0x%04X\n", reg);
  1026. return -EINVAL;
  1027. }
  1028. tmp = (reg - CB_COLOR0_BASE) / 4;
  1029. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1030. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1031. track->cb_color_base_last[tmp] = ib[idx];
  1032. track->cb_color_bo[tmp] = reloc->robj;
  1033. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1034. break;
  1035. case DB_DEPTH_BASE:
  1036. r = r600_cs_packet_next_reloc(p, &reloc);
  1037. if (r) {
  1038. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1039. "0x%04X\n", reg);
  1040. return -EINVAL;
  1041. }
  1042. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1043. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1044. track->db_bo = reloc->robj;
  1045. track->db_bo_mc = reloc->lobj.gpu_offset;
  1046. break;
  1047. case DB_HTILE_DATA_BASE:
  1048. case SQ_PGM_START_FS:
  1049. case SQ_PGM_START_ES:
  1050. case SQ_PGM_START_VS:
  1051. case SQ_PGM_START_GS:
  1052. case SQ_PGM_START_PS:
  1053. case SQ_ALU_CONST_CACHE_GS_0:
  1054. case SQ_ALU_CONST_CACHE_GS_1:
  1055. case SQ_ALU_CONST_CACHE_GS_2:
  1056. case SQ_ALU_CONST_CACHE_GS_3:
  1057. case SQ_ALU_CONST_CACHE_GS_4:
  1058. case SQ_ALU_CONST_CACHE_GS_5:
  1059. case SQ_ALU_CONST_CACHE_GS_6:
  1060. case SQ_ALU_CONST_CACHE_GS_7:
  1061. case SQ_ALU_CONST_CACHE_GS_8:
  1062. case SQ_ALU_CONST_CACHE_GS_9:
  1063. case SQ_ALU_CONST_CACHE_GS_10:
  1064. case SQ_ALU_CONST_CACHE_GS_11:
  1065. case SQ_ALU_CONST_CACHE_GS_12:
  1066. case SQ_ALU_CONST_CACHE_GS_13:
  1067. case SQ_ALU_CONST_CACHE_GS_14:
  1068. case SQ_ALU_CONST_CACHE_GS_15:
  1069. case SQ_ALU_CONST_CACHE_PS_0:
  1070. case SQ_ALU_CONST_CACHE_PS_1:
  1071. case SQ_ALU_CONST_CACHE_PS_2:
  1072. case SQ_ALU_CONST_CACHE_PS_3:
  1073. case SQ_ALU_CONST_CACHE_PS_4:
  1074. case SQ_ALU_CONST_CACHE_PS_5:
  1075. case SQ_ALU_CONST_CACHE_PS_6:
  1076. case SQ_ALU_CONST_CACHE_PS_7:
  1077. case SQ_ALU_CONST_CACHE_PS_8:
  1078. case SQ_ALU_CONST_CACHE_PS_9:
  1079. case SQ_ALU_CONST_CACHE_PS_10:
  1080. case SQ_ALU_CONST_CACHE_PS_11:
  1081. case SQ_ALU_CONST_CACHE_PS_12:
  1082. case SQ_ALU_CONST_CACHE_PS_13:
  1083. case SQ_ALU_CONST_CACHE_PS_14:
  1084. case SQ_ALU_CONST_CACHE_PS_15:
  1085. case SQ_ALU_CONST_CACHE_VS_0:
  1086. case SQ_ALU_CONST_CACHE_VS_1:
  1087. case SQ_ALU_CONST_CACHE_VS_2:
  1088. case SQ_ALU_CONST_CACHE_VS_3:
  1089. case SQ_ALU_CONST_CACHE_VS_4:
  1090. case SQ_ALU_CONST_CACHE_VS_5:
  1091. case SQ_ALU_CONST_CACHE_VS_6:
  1092. case SQ_ALU_CONST_CACHE_VS_7:
  1093. case SQ_ALU_CONST_CACHE_VS_8:
  1094. case SQ_ALU_CONST_CACHE_VS_9:
  1095. case SQ_ALU_CONST_CACHE_VS_10:
  1096. case SQ_ALU_CONST_CACHE_VS_11:
  1097. case SQ_ALU_CONST_CACHE_VS_12:
  1098. case SQ_ALU_CONST_CACHE_VS_13:
  1099. case SQ_ALU_CONST_CACHE_VS_14:
  1100. case SQ_ALU_CONST_CACHE_VS_15:
  1101. r = r600_cs_packet_next_reloc(p, &reloc);
  1102. if (r) {
  1103. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1104. "0x%04X\n", reg);
  1105. return -EINVAL;
  1106. }
  1107. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1108. break;
  1109. case SX_MEMORY_EXPORT_BASE:
  1110. r = r600_cs_packet_next_reloc(p, &reloc);
  1111. if (r) {
  1112. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1113. "0x%04X\n", reg);
  1114. return -EINVAL;
  1115. }
  1116. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1117. break;
  1118. default:
  1119. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1120. return -EINVAL;
  1121. }
  1122. return 0;
  1123. }
  1124. static unsigned mip_minify(unsigned size, unsigned level)
  1125. {
  1126. unsigned val;
  1127. val = max(1U, size >> level);
  1128. if (level > 0)
  1129. val = roundup_pow_of_two(val);
  1130. return val;
  1131. }
  1132. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1133. unsigned w0, unsigned h0, unsigned d0, unsigned format,
  1134. unsigned block_align, unsigned height_align, unsigned base_align,
  1135. unsigned *l0_size, unsigned *mipmap_size)
  1136. {
  1137. unsigned offset, i, level;
  1138. unsigned width, height, depth, size;
  1139. unsigned blocksize;
  1140. unsigned nbx, nby;
  1141. unsigned nlevels = llevel - blevel + 1;
  1142. *l0_size = -1;
  1143. blocksize = fmt_get_blocksize(format);
  1144. w0 = mip_minify(w0, 0);
  1145. h0 = mip_minify(h0, 0);
  1146. d0 = mip_minify(d0, 0);
  1147. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1148. width = mip_minify(w0, i);
  1149. nbx = fmt_get_nblocksx(format, width);
  1150. nbx = round_up(nbx, block_align);
  1151. height = mip_minify(h0, i);
  1152. nby = fmt_get_nblocksy(format, height);
  1153. nby = round_up(nby, height_align);
  1154. depth = mip_minify(d0, i);
  1155. size = nbx * nby * blocksize;
  1156. if (nfaces)
  1157. size *= nfaces;
  1158. else
  1159. size *= depth;
  1160. if (i == 0)
  1161. *l0_size = size;
  1162. if (i == 0 || i == 1)
  1163. offset = round_up(offset, base_align);
  1164. offset += size;
  1165. }
  1166. *mipmap_size = offset;
  1167. if (llevel == 0)
  1168. *mipmap_size = *l0_size;
  1169. if (!blevel)
  1170. *mipmap_size -= *l0_size;
  1171. }
  1172. /**
  1173. * r600_check_texture_resource() - check if register is authorized or not
  1174. * @p: parser structure holding parsing context
  1175. * @idx: index into the cs buffer
  1176. * @texture: texture's bo structure
  1177. * @mipmap: mipmap's bo structure
  1178. *
  1179. * This function will check that the resource has valid field and that
  1180. * the texture and mipmap bo object are big enough to cover this resource.
  1181. */
  1182. static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1183. struct radeon_bo *texture,
  1184. struct radeon_bo *mipmap,
  1185. u64 base_offset,
  1186. u64 mip_offset,
  1187. u32 tiling_flags)
  1188. {
  1189. struct r600_cs_track *track = p->track;
  1190. u32 nfaces, llevel, blevel, w0, h0, d0;
  1191. u32 word0, word1, l0_size, mipmap_size, word2, word3;
  1192. u32 height_align, pitch, pitch_align, depth_align;
  1193. u32 array, barray, larray;
  1194. u64 base_align;
  1195. struct array_mode_checker array_check;
  1196. u32 format;
  1197. /* on legacy kernel we don't perform advanced check */
  1198. if (p->rdev == NULL)
  1199. return 0;
  1200. /* convert to bytes */
  1201. base_offset <<= 8;
  1202. mip_offset <<= 8;
  1203. word0 = radeon_get_ib_value(p, idx + 0);
  1204. if (tiling_flags & RADEON_TILING_MACRO)
  1205. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1206. else if (tiling_flags & RADEON_TILING_MICRO)
  1207. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1208. word1 = radeon_get_ib_value(p, idx + 1);
  1209. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1210. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1211. d0 = G_038004_TEX_DEPTH(word1);
  1212. nfaces = 1;
  1213. switch (G_038000_DIM(word0)) {
  1214. case V_038000_SQ_TEX_DIM_1D:
  1215. case V_038000_SQ_TEX_DIM_2D:
  1216. case V_038000_SQ_TEX_DIM_3D:
  1217. break;
  1218. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1219. if (p->family >= CHIP_RV770)
  1220. nfaces = 8;
  1221. else
  1222. nfaces = 6;
  1223. break;
  1224. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1225. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1226. array = 1;
  1227. break;
  1228. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1229. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1230. default:
  1231. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1232. return -EINVAL;
  1233. }
  1234. format = G_038004_DATA_FORMAT(word1);
  1235. if (!fmt_is_valid_texture(format, p->family)) {
  1236. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1237. __func__, __LINE__, format);
  1238. return -EINVAL;
  1239. }
  1240. /* pitch in texels */
  1241. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1242. array_check.array_mode = G_038000_TILE_MODE(word0);
  1243. array_check.group_size = track->group_size;
  1244. array_check.nbanks = track->nbanks;
  1245. array_check.npipes = track->npipes;
  1246. array_check.nsamples = 1;
  1247. array_check.blocksize = fmt_get_blocksize(format);
  1248. if (r600_get_array_mode_alignment(&array_check,
  1249. &pitch_align, &height_align, &depth_align, &base_align)) {
  1250. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1251. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1252. return -EINVAL;
  1253. }
  1254. /* XXX check height as well... */
  1255. if (!IS_ALIGNED(pitch, pitch_align)) {
  1256. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1257. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1258. return -EINVAL;
  1259. }
  1260. if (!IS_ALIGNED(base_offset, base_align)) {
  1261. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1262. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1263. return -EINVAL;
  1264. }
  1265. if (!IS_ALIGNED(mip_offset, base_align)) {
  1266. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1267. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1268. return -EINVAL;
  1269. }
  1270. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1271. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1272. word0 = radeon_get_ib_value(p, idx + 4);
  1273. word1 = radeon_get_ib_value(p, idx + 5);
  1274. blevel = G_038010_BASE_LEVEL(word0);
  1275. llevel = G_038014_LAST_LEVEL(word1);
  1276. if (array == 1) {
  1277. barray = G_038014_BASE_ARRAY(word1);
  1278. larray = G_038014_LAST_ARRAY(word1);
  1279. nfaces = larray - barray + 1;
  1280. }
  1281. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
  1282. pitch_align, height_align, base_align,
  1283. &l0_size, &mipmap_size);
  1284. /* using get ib will give us the offset into the texture bo */
  1285. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1286. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1287. w0, h0, format, word2, l0_size, radeon_bo_size(texture));
  1288. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1289. return -EINVAL;
  1290. }
  1291. /* using get ib will give us the offset into the mipmap bo */
  1292. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1293. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1294. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1295. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1296. }
  1297. return 0;
  1298. }
  1299. static int r600_packet3_check(struct radeon_cs_parser *p,
  1300. struct radeon_cs_packet *pkt)
  1301. {
  1302. struct radeon_cs_reloc *reloc;
  1303. struct r600_cs_track *track;
  1304. volatile u32 *ib;
  1305. unsigned idx;
  1306. unsigned i;
  1307. unsigned start_reg, end_reg, reg;
  1308. int r;
  1309. u32 idx_value;
  1310. track = (struct r600_cs_track *)p->track;
  1311. ib = p->ib->ptr;
  1312. idx = pkt->idx + 1;
  1313. idx_value = radeon_get_ib_value(p, idx);
  1314. switch (pkt->opcode) {
  1315. case PACKET3_SET_PREDICATION:
  1316. {
  1317. int pred_op;
  1318. int tmp;
  1319. if (pkt->count != 1) {
  1320. DRM_ERROR("bad SET PREDICATION\n");
  1321. return -EINVAL;
  1322. }
  1323. tmp = radeon_get_ib_value(p, idx + 1);
  1324. pred_op = (tmp >> 16) & 0x7;
  1325. /* for the clear predicate operation */
  1326. if (pred_op == 0)
  1327. return 0;
  1328. if (pred_op > 2) {
  1329. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1330. return -EINVAL;
  1331. }
  1332. r = r600_cs_packet_next_reloc(p, &reloc);
  1333. if (r) {
  1334. DRM_ERROR("bad SET PREDICATION\n");
  1335. return -EINVAL;
  1336. }
  1337. ib[idx + 0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1338. ib[idx + 1] = tmp + (upper_32_bits(reloc->lobj.gpu_offset) & 0xff);
  1339. }
  1340. break;
  1341. case PACKET3_START_3D_CMDBUF:
  1342. if (p->family >= CHIP_RV770 || pkt->count) {
  1343. DRM_ERROR("bad START_3D\n");
  1344. return -EINVAL;
  1345. }
  1346. break;
  1347. case PACKET3_CONTEXT_CONTROL:
  1348. if (pkt->count != 1) {
  1349. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1350. return -EINVAL;
  1351. }
  1352. break;
  1353. case PACKET3_INDEX_TYPE:
  1354. case PACKET3_NUM_INSTANCES:
  1355. if (pkt->count) {
  1356. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1357. return -EINVAL;
  1358. }
  1359. break;
  1360. case PACKET3_DRAW_INDEX:
  1361. if (pkt->count != 3) {
  1362. DRM_ERROR("bad DRAW_INDEX\n");
  1363. return -EINVAL;
  1364. }
  1365. r = r600_cs_packet_next_reloc(p, &reloc);
  1366. if (r) {
  1367. DRM_ERROR("bad DRAW_INDEX\n");
  1368. return -EINVAL;
  1369. }
  1370. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1371. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1372. r = r600_cs_track_check(p);
  1373. if (r) {
  1374. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1375. return r;
  1376. }
  1377. break;
  1378. case PACKET3_DRAW_INDEX_AUTO:
  1379. if (pkt->count != 1) {
  1380. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1381. return -EINVAL;
  1382. }
  1383. r = r600_cs_track_check(p);
  1384. if (r) {
  1385. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1386. return r;
  1387. }
  1388. break;
  1389. case PACKET3_DRAW_INDEX_IMMD_BE:
  1390. case PACKET3_DRAW_INDEX_IMMD:
  1391. if (pkt->count < 2) {
  1392. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1393. return -EINVAL;
  1394. }
  1395. r = r600_cs_track_check(p);
  1396. if (r) {
  1397. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1398. return r;
  1399. }
  1400. break;
  1401. case PACKET3_WAIT_REG_MEM:
  1402. if (pkt->count != 5) {
  1403. DRM_ERROR("bad WAIT_REG_MEM\n");
  1404. return -EINVAL;
  1405. }
  1406. /* bit 4 is reg (0) or mem (1) */
  1407. if (idx_value & 0x10) {
  1408. r = r600_cs_packet_next_reloc(p, &reloc);
  1409. if (r) {
  1410. DRM_ERROR("bad WAIT_REG_MEM\n");
  1411. return -EINVAL;
  1412. }
  1413. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1414. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1415. }
  1416. break;
  1417. case PACKET3_SURFACE_SYNC:
  1418. if (pkt->count != 3) {
  1419. DRM_ERROR("bad SURFACE_SYNC\n");
  1420. return -EINVAL;
  1421. }
  1422. /* 0xffffffff/0x0 is flush all cache flag */
  1423. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1424. radeon_get_ib_value(p, idx + 2) != 0) {
  1425. r = r600_cs_packet_next_reloc(p, &reloc);
  1426. if (r) {
  1427. DRM_ERROR("bad SURFACE_SYNC\n");
  1428. return -EINVAL;
  1429. }
  1430. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1431. }
  1432. break;
  1433. case PACKET3_EVENT_WRITE:
  1434. if (pkt->count != 2 && pkt->count != 0) {
  1435. DRM_ERROR("bad EVENT_WRITE\n");
  1436. return -EINVAL;
  1437. }
  1438. if (pkt->count) {
  1439. r = r600_cs_packet_next_reloc(p, &reloc);
  1440. if (r) {
  1441. DRM_ERROR("bad EVENT_WRITE\n");
  1442. return -EINVAL;
  1443. }
  1444. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1445. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1446. }
  1447. break;
  1448. case PACKET3_EVENT_WRITE_EOP:
  1449. if (pkt->count != 4) {
  1450. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1451. return -EINVAL;
  1452. }
  1453. r = r600_cs_packet_next_reloc(p, &reloc);
  1454. if (r) {
  1455. DRM_ERROR("bad EVENT_WRITE\n");
  1456. return -EINVAL;
  1457. }
  1458. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1459. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1460. break;
  1461. case PACKET3_SET_CONFIG_REG:
  1462. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1463. end_reg = 4 * pkt->count + start_reg - 4;
  1464. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1465. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1466. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1467. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1468. return -EINVAL;
  1469. }
  1470. for (i = 0; i < pkt->count; i++) {
  1471. reg = start_reg + (4 * i);
  1472. r = r600_cs_check_reg(p, reg, idx+1+i);
  1473. if (r)
  1474. return r;
  1475. }
  1476. break;
  1477. case PACKET3_SET_CONTEXT_REG:
  1478. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1479. end_reg = 4 * pkt->count + start_reg - 4;
  1480. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1481. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1482. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1483. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1484. return -EINVAL;
  1485. }
  1486. for (i = 0; i < pkt->count; i++) {
  1487. reg = start_reg + (4 * i);
  1488. r = r600_cs_check_reg(p, reg, idx+1+i);
  1489. if (r)
  1490. return r;
  1491. }
  1492. break;
  1493. case PACKET3_SET_RESOURCE:
  1494. if (pkt->count % 7) {
  1495. DRM_ERROR("bad SET_RESOURCE\n");
  1496. return -EINVAL;
  1497. }
  1498. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1499. end_reg = 4 * pkt->count + start_reg - 4;
  1500. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1501. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1502. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1503. DRM_ERROR("bad SET_RESOURCE\n");
  1504. return -EINVAL;
  1505. }
  1506. for (i = 0; i < (pkt->count / 7); i++) {
  1507. struct radeon_bo *texture, *mipmap;
  1508. u32 size, offset, base_offset, mip_offset;
  1509. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1510. case SQ_TEX_VTX_VALID_TEXTURE:
  1511. /* tex base */
  1512. r = r600_cs_packet_next_reloc(p, &reloc);
  1513. if (r) {
  1514. DRM_ERROR("bad SET_RESOURCE\n");
  1515. return -EINVAL;
  1516. }
  1517. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1518. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1519. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1520. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1521. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1522. texture = reloc->robj;
  1523. /* tex mip base */
  1524. r = r600_cs_packet_next_reloc(p, &reloc);
  1525. if (r) {
  1526. DRM_ERROR("bad SET_RESOURCE\n");
  1527. return -EINVAL;
  1528. }
  1529. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1530. mipmap = reloc->robj;
  1531. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1532. texture, mipmap,
  1533. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1534. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1535. reloc->lobj.tiling_flags);
  1536. if (r)
  1537. return r;
  1538. ib[idx+1+(i*7)+2] += base_offset;
  1539. ib[idx+1+(i*7)+3] += mip_offset;
  1540. break;
  1541. case SQ_TEX_VTX_VALID_BUFFER:
  1542. /* vtx base */
  1543. r = r600_cs_packet_next_reloc(p, &reloc);
  1544. if (r) {
  1545. DRM_ERROR("bad SET_RESOURCE\n");
  1546. return -EINVAL;
  1547. }
  1548. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1549. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1550. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1551. /* force size to size of the buffer */
  1552. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1553. size + offset, radeon_bo_size(reloc->robj));
  1554. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1555. }
  1556. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1557. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1558. break;
  1559. case SQ_TEX_VTX_INVALID_TEXTURE:
  1560. case SQ_TEX_VTX_INVALID_BUFFER:
  1561. default:
  1562. DRM_ERROR("bad SET_RESOURCE\n");
  1563. return -EINVAL;
  1564. }
  1565. }
  1566. break;
  1567. case PACKET3_SET_ALU_CONST:
  1568. if (track->sq_config & DX9_CONSTS) {
  1569. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1570. end_reg = 4 * pkt->count + start_reg - 4;
  1571. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1572. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1573. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1574. DRM_ERROR("bad SET_ALU_CONST\n");
  1575. return -EINVAL;
  1576. }
  1577. }
  1578. break;
  1579. case PACKET3_SET_BOOL_CONST:
  1580. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1581. end_reg = 4 * pkt->count + start_reg - 4;
  1582. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1583. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1584. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1585. DRM_ERROR("bad SET_BOOL_CONST\n");
  1586. return -EINVAL;
  1587. }
  1588. break;
  1589. case PACKET3_SET_LOOP_CONST:
  1590. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1591. end_reg = 4 * pkt->count + start_reg - 4;
  1592. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1593. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1594. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1595. DRM_ERROR("bad SET_LOOP_CONST\n");
  1596. return -EINVAL;
  1597. }
  1598. break;
  1599. case PACKET3_SET_CTL_CONST:
  1600. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1601. end_reg = 4 * pkt->count + start_reg - 4;
  1602. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1603. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1604. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1605. DRM_ERROR("bad SET_CTL_CONST\n");
  1606. return -EINVAL;
  1607. }
  1608. break;
  1609. case PACKET3_SET_SAMPLER:
  1610. if (pkt->count % 3) {
  1611. DRM_ERROR("bad SET_SAMPLER\n");
  1612. return -EINVAL;
  1613. }
  1614. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1615. end_reg = 4 * pkt->count + start_reg - 4;
  1616. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1617. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1618. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1619. DRM_ERROR("bad SET_SAMPLER\n");
  1620. return -EINVAL;
  1621. }
  1622. break;
  1623. case PACKET3_SURFACE_BASE_UPDATE:
  1624. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1625. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1626. return -EINVAL;
  1627. }
  1628. if (pkt->count) {
  1629. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1630. return -EINVAL;
  1631. }
  1632. break;
  1633. case PACKET3_NOP:
  1634. break;
  1635. default:
  1636. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1637. return -EINVAL;
  1638. }
  1639. return 0;
  1640. }
  1641. int r600_cs_parse(struct radeon_cs_parser *p)
  1642. {
  1643. struct radeon_cs_packet pkt;
  1644. struct r600_cs_track *track;
  1645. int r;
  1646. if (p->track == NULL) {
  1647. /* initialize tracker, we are in kms */
  1648. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1649. if (track == NULL)
  1650. return -ENOMEM;
  1651. r600_cs_track_init(track);
  1652. if (p->rdev->family < CHIP_RV770) {
  1653. track->npipes = p->rdev->config.r600.tiling_npipes;
  1654. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1655. track->group_size = p->rdev->config.r600.tiling_group_size;
  1656. } else if (p->rdev->family <= CHIP_RV740) {
  1657. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1658. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1659. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1660. }
  1661. p->track = track;
  1662. }
  1663. do {
  1664. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1665. if (r) {
  1666. kfree(p->track);
  1667. p->track = NULL;
  1668. return r;
  1669. }
  1670. p->idx += pkt.count + 2;
  1671. switch (pkt.type) {
  1672. case PACKET_TYPE0:
  1673. r = r600_cs_parse_packet0(p, &pkt);
  1674. break;
  1675. case PACKET_TYPE2:
  1676. break;
  1677. case PACKET_TYPE3:
  1678. r = r600_packet3_check(p, &pkt);
  1679. break;
  1680. default:
  1681. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1682. kfree(p->track);
  1683. p->track = NULL;
  1684. return -EINVAL;
  1685. }
  1686. if (r) {
  1687. kfree(p->track);
  1688. p->track = NULL;
  1689. return r;
  1690. }
  1691. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1692. #if 0
  1693. for (r = 0; r < p->ib->length_dw; r++) {
  1694. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1695. mdelay(1);
  1696. }
  1697. #endif
  1698. kfree(p->track);
  1699. p->track = NULL;
  1700. return 0;
  1701. }
  1702. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1703. {
  1704. if (p->chunk_relocs_idx == -1) {
  1705. return 0;
  1706. }
  1707. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1708. if (p->relocs == NULL) {
  1709. return -ENOMEM;
  1710. }
  1711. return 0;
  1712. }
  1713. /**
  1714. * cs_parser_fini() - clean parser states
  1715. * @parser: parser structure holding parsing context.
  1716. * @error: error number
  1717. *
  1718. * If error is set than unvalidate buffer, otherwise just free memory
  1719. * used by parsing context.
  1720. **/
  1721. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1722. {
  1723. unsigned i;
  1724. kfree(parser->relocs);
  1725. for (i = 0; i < parser->nchunks; i++) {
  1726. kfree(parser->chunks[i].kdata);
  1727. kfree(parser->chunks[i].kpage[0]);
  1728. kfree(parser->chunks[i].kpage[1]);
  1729. }
  1730. kfree(parser->chunks);
  1731. kfree(parser->chunks_array);
  1732. }
  1733. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1734. unsigned family, u32 *ib, int *l)
  1735. {
  1736. struct radeon_cs_parser parser;
  1737. struct radeon_cs_chunk *ib_chunk;
  1738. struct radeon_ib fake_ib;
  1739. struct r600_cs_track *track;
  1740. int r;
  1741. /* initialize tracker */
  1742. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1743. if (track == NULL)
  1744. return -ENOMEM;
  1745. r600_cs_track_init(track);
  1746. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1747. /* initialize parser */
  1748. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1749. parser.filp = filp;
  1750. parser.dev = &dev->pdev->dev;
  1751. parser.rdev = NULL;
  1752. parser.family = family;
  1753. parser.ib = &fake_ib;
  1754. parser.track = track;
  1755. fake_ib.ptr = ib;
  1756. r = radeon_cs_parser_init(&parser, data);
  1757. if (r) {
  1758. DRM_ERROR("Failed to initialize parser !\n");
  1759. r600_cs_parser_fini(&parser, r);
  1760. return r;
  1761. }
  1762. r = r600_cs_parser_relocs_legacy(&parser);
  1763. if (r) {
  1764. DRM_ERROR("Failed to parse relocation !\n");
  1765. r600_cs_parser_fini(&parser, r);
  1766. return r;
  1767. }
  1768. /* Copy the packet into the IB, the parser will read from the
  1769. * input memory (cached) and write to the IB (which can be
  1770. * uncached). */
  1771. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1772. parser.ib->length_dw = ib_chunk->length_dw;
  1773. *l = parser.ib->length_dw;
  1774. r = r600_cs_parse(&parser);
  1775. if (r) {
  1776. DRM_ERROR("Invalid command stream !\n");
  1777. r600_cs_parser_fini(&parser, r);
  1778. return r;
  1779. }
  1780. r = radeon_cs_finish_pages(&parser);
  1781. if (r) {
  1782. DRM_ERROR("Invalid command stream !\n");
  1783. r600_cs_parser_fini(&parser, r);
  1784. return r;
  1785. }
  1786. r600_cs_parser_fini(&parser, r);
  1787. return r;
  1788. }
  1789. void r600_cs_legacy_init(void)
  1790. {
  1791. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1792. }