r600_blit_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include "drmP.h"
  26. #include "drm.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "r600d.h"
  30. #include "r600_blit_shaders.h"
  31. #define DI_PT_RECTLIST 0x11
  32. #define DI_INDEX_SIZE_16_BIT 0x0
  33. #define DI_SRC_SEL_AUTO_INDEX 0x2
  34. #define FMT_8 0x1
  35. #define FMT_5_6_5 0x8
  36. #define FMT_8_8_8_8 0x1a
  37. #define COLOR_8 0x1
  38. #define COLOR_5_6_5 0x8
  39. #define COLOR_8_8_8_8 0x1a
  40. #define RECT_UNIT_H 32
  41. #define RECT_UNIT_W (RADEON_GPU_PAGE_SIZE / 4 / RECT_UNIT_H)
  42. /* emits 21 on rv770+, 23 on r600 */
  43. static void
  44. set_render_target(struct radeon_device *rdev, int format,
  45. int w, int h, u64 gpu_addr)
  46. {
  47. u32 cb_color_info;
  48. int pitch, slice;
  49. h = ALIGN(h, 8);
  50. if (h < 8)
  51. h = 8;
  52. cb_color_info = CB_FORMAT(format) |
  53. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  54. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  55. pitch = (w / 8) - 1;
  56. slice = ((w * h) / 64) - 1;
  57. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  58. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  59. radeon_ring_write(rdev, gpu_addr >> 8);
  60. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  61. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  62. radeon_ring_write(rdev, 2 << 0);
  63. }
  64. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  65. radeon_ring_write(rdev, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  66. radeon_ring_write(rdev, (pitch << 0) | (slice << 10));
  67. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  68. radeon_ring_write(rdev, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  71. radeon_ring_write(rdev, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  72. radeon_ring_write(rdev, cb_color_info);
  73. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  74. radeon_ring_write(rdev, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  75. radeon_ring_write(rdev, 0);
  76. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  77. radeon_ring_write(rdev, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  78. radeon_ring_write(rdev, 0);
  79. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  80. radeon_ring_write(rdev, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  81. radeon_ring_write(rdev, 0);
  82. }
  83. /* emits 5dw */
  84. static void
  85. cp_set_surface_sync(struct radeon_device *rdev,
  86. u32 sync_type, u32 size,
  87. u64 mc_addr)
  88. {
  89. u32 cp_coher_size;
  90. if (size == 0xffffffff)
  91. cp_coher_size = 0xffffffff;
  92. else
  93. cp_coher_size = ((size + 255) >> 8);
  94. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  95. radeon_ring_write(rdev, sync_type);
  96. radeon_ring_write(rdev, cp_coher_size);
  97. radeon_ring_write(rdev, mc_addr >> 8);
  98. radeon_ring_write(rdev, 10); /* poll interval */
  99. }
  100. /* emits 21dw + 1 surface sync = 26dw */
  101. static void
  102. set_shaders(struct radeon_device *rdev)
  103. {
  104. u64 gpu_addr;
  105. u32 sq_pgm_resources;
  106. /* setup shader regs */
  107. sq_pgm_resources = (1 << 0);
  108. /* VS */
  109. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  110. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  111. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  112. radeon_ring_write(rdev, gpu_addr >> 8);
  113. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  114. radeon_ring_write(rdev, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  115. radeon_ring_write(rdev, sq_pgm_resources);
  116. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  117. radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  118. radeon_ring_write(rdev, 0);
  119. /* PS */
  120. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  121. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  122. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  123. radeon_ring_write(rdev, gpu_addr >> 8);
  124. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  125. radeon_ring_write(rdev, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  126. radeon_ring_write(rdev, sq_pgm_resources | (1 << 28));
  127. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  128. radeon_ring_write(rdev, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  129. radeon_ring_write(rdev, 2);
  130. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  131. radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  132. radeon_ring_write(rdev, 0);
  133. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  134. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  135. }
  136. /* emits 9 + 1 sync (5) = 14*/
  137. static void
  138. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  139. {
  140. u32 sq_vtx_constant_word2;
  141. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  142. SQ_VTXC_STRIDE(16);
  143. #ifdef __BIG_ENDIAN
  144. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  145. #endif
  146. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
  147. radeon_ring_write(rdev, 0x460);
  148. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  149. radeon_ring_write(rdev, 48 - 1);
  150. radeon_ring_write(rdev, sq_vtx_constant_word2);
  151. radeon_ring_write(rdev, 1 << 0);
  152. radeon_ring_write(rdev, 0);
  153. radeon_ring_write(rdev, 0);
  154. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  155. if ((rdev->family == CHIP_RV610) ||
  156. (rdev->family == CHIP_RV620) ||
  157. (rdev->family == CHIP_RS780) ||
  158. (rdev->family == CHIP_RS880) ||
  159. (rdev->family == CHIP_RV710))
  160. cp_set_surface_sync(rdev,
  161. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  162. else
  163. cp_set_surface_sync(rdev,
  164. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  165. }
  166. /* emits 9 */
  167. static void
  168. set_tex_resource(struct radeon_device *rdev,
  169. int format, int w, int h, int pitch,
  170. u64 gpu_addr, u32 size)
  171. {
  172. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  173. if (h < 1)
  174. h = 1;
  175. sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
  176. S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  177. sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
  178. S_038000_TEX_WIDTH(w - 1);
  179. sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
  180. sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
  181. sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
  182. S_038010_DST_SEL_X(SQ_SEL_X) |
  183. S_038010_DST_SEL_Y(SQ_SEL_Y) |
  184. S_038010_DST_SEL_Z(SQ_SEL_Z) |
  185. S_038010_DST_SEL_W(SQ_SEL_W);
  186. cp_set_surface_sync(rdev,
  187. PACKET3_TC_ACTION_ENA, size, gpu_addr);
  188. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));
  189. radeon_ring_write(rdev, 0);
  190. radeon_ring_write(rdev, sq_tex_resource_word0);
  191. radeon_ring_write(rdev, sq_tex_resource_word1);
  192. radeon_ring_write(rdev, gpu_addr >> 8);
  193. radeon_ring_write(rdev, gpu_addr >> 8);
  194. radeon_ring_write(rdev, sq_tex_resource_word4);
  195. radeon_ring_write(rdev, 0);
  196. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_TEXTURE << 30);
  197. }
  198. /* emits 12 */
  199. static void
  200. set_scissors(struct radeon_device *rdev, int x1, int y1,
  201. int x2, int y2)
  202. {
  203. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  204. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  205. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  206. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  207. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  208. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  209. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  210. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  211. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  212. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  213. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  214. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  215. }
  216. /* emits 10 */
  217. static void
  218. draw_auto(struct radeon_device *rdev)
  219. {
  220. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  221. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  222. radeon_ring_write(rdev, DI_PT_RECTLIST);
  223. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  224. radeon_ring_write(rdev,
  225. #ifdef __BIG_ENDIAN
  226. (2 << 2) |
  227. #endif
  228. DI_INDEX_SIZE_16_BIT);
  229. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  230. radeon_ring_write(rdev, 1);
  231. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  232. radeon_ring_write(rdev, 3);
  233. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  234. }
  235. /* emits 14 */
  236. static void
  237. set_default_state(struct radeon_device *rdev)
  238. {
  239. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  240. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  241. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  242. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  243. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  244. u64 gpu_addr;
  245. int dwords;
  246. switch (rdev->family) {
  247. case CHIP_R600:
  248. num_ps_gprs = 192;
  249. num_vs_gprs = 56;
  250. num_temp_gprs = 4;
  251. num_gs_gprs = 0;
  252. num_es_gprs = 0;
  253. num_ps_threads = 136;
  254. num_vs_threads = 48;
  255. num_gs_threads = 4;
  256. num_es_threads = 4;
  257. num_ps_stack_entries = 128;
  258. num_vs_stack_entries = 128;
  259. num_gs_stack_entries = 0;
  260. num_es_stack_entries = 0;
  261. break;
  262. case CHIP_RV630:
  263. case CHIP_RV635:
  264. num_ps_gprs = 84;
  265. num_vs_gprs = 36;
  266. num_temp_gprs = 4;
  267. num_gs_gprs = 0;
  268. num_es_gprs = 0;
  269. num_ps_threads = 144;
  270. num_vs_threads = 40;
  271. num_gs_threads = 4;
  272. num_es_threads = 4;
  273. num_ps_stack_entries = 40;
  274. num_vs_stack_entries = 40;
  275. num_gs_stack_entries = 32;
  276. num_es_stack_entries = 16;
  277. break;
  278. case CHIP_RV610:
  279. case CHIP_RV620:
  280. case CHIP_RS780:
  281. case CHIP_RS880:
  282. default:
  283. num_ps_gprs = 84;
  284. num_vs_gprs = 36;
  285. num_temp_gprs = 4;
  286. num_gs_gprs = 0;
  287. num_es_gprs = 0;
  288. num_ps_threads = 136;
  289. num_vs_threads = 48;
  290. num_gs_threads = 4;
  291. num_es_threads = 4;
  292. num_ps_stack_entries = 40;
  293. num_vs_stack_entries = 40;
  294. num_gs_stack_entries = 32;
  295. num_es_stack_entries = 16;
  296. break;
  297. case CHIP_RV670:
  298. num_ps_gprs = 144;
  299. num_vs_gprs = 40;
  300. num_temp_gprs = 4;
  301. num_gs_gprs = 0;
  302. num_es_gprs = 0;
  303. num_ps_threads = 136;
  304. num_vs_threads = 48;
  305. num_gs_threads = 4;
  306. num_es_threads = 4;
  307. num_ps_stack_entries = 40;
  308. num_vs_stack_entries = 40;
  309. num_gs_stack_entries = 32;
  310. num_es_stack_entries = 16;
  311. break;
  312. case CHIP_RV770:
  313. num_ps_gprs = 192;
  314. num_vs_gprs = 56;
  315. num_temp_gprs = 4;
  316. num_gs_gprs = 0;
  317. num_es_gprs = 0;
  318. num_ps_threads = 188;
  319. num_vs_threads = 60;
  320. num_gs_threads = 0;
  321. num_es_threads = 0;
  322. num_ps_stack_entries = 256;
  323. num_vs_stack_entries = 256;
  324. num_gs_stack_entries = 0;
  325. num_es_stack_entries = 0;
  326. break;
  327. case CHIP_RV730:
  328. case CHIP_RV740:
  329. num_ps_gprs = 84;
  330. num_vs_gprs = 36;
  331. num_temp_gprs = 4;
  332. num_gs_gprs = 0;
  333. num_es_gprs = 0;
  334. num_ps_threads = 188;
  335. num_vs_threads = 60;
  336. num_gs_threads = 0;
  337. num_es_threads = 0;
  338. num_ps_stack_entries = 128;
  339. num_vs_stack_entries = 128;
  340. num_gs_stack_entries = 0;
  341. num_es_stack_entries = 0;
  342. break;
  343. case CHIP_RV710:
  344. num_ps_gprs = 192;
  345. num_vs_gprs = 56;
  346. num_temp_gprs = 4;
  347. num_gs_gprs = 0;
  348. num_es_gprs = 0;
  349. num_ps_threads = 144;
  350. num_vs_threads = 48;
  351. num_gs_threads = 0;
  352. num_es_threads = 0;
  353. num_ps_stack_entries = 128;
  354. num_vs_stack_entries = 128;
  355. num_gs_stack_entries = 0;
  356. num_es_stack_entries = 0;
  357. break;
  358. }
  359. if ((rdev->family == CHIP_RV610) ||
  360. (rdev->family == CHIP_RV620) ||
  361. (rdev->family == CHIP_RS780) ||
  362. (rdev->family == CHIP_RS880) ||
  363. (rdev->family == CHIP_RV710))
  364. sq_config = 0;
  365. else
  366. sq_config = VC_ENABLE;
  367. sq_config |= (DX9_CONSTS |
  368. ALU_INST_PREFER_VECTOR |
  369. PS_PRIO(0) |
  370. VS_PRIO(1) |
  371. GS_PRIO(2) |
  372. ES_PRIO(3));
  373. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  374. NUM_VS_GPRS(num_vs_gprs) |
  375. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  376. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  377. NUM_ES_GPRS(num_es_gprs));
  378. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  379. NUM_VS_THREADS(num_vs_threads) |
  380. NUM_GS_THREADS(num_gs_threads) |
  381. NUM_ES_THREADS(num_es_threads));
  382. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  383. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  384. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  385. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  386. /* emit an IB pointing at default state */
  387. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  388. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  389. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  390. radeon_ring_write(rdev,
  391. #ifdef __BIG_ENDIAN
  392. (2 << 0) |
  393. #endif
  394. (gpu_addr & 0xFFFFFFFC));
  395. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  396. radeon_ring_write(rdev, dwords);
  397. /* SQ config */
  398. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  399. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  400. radeon_ring_write(rdev, sq_config);
  401. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  402. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  403. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  404. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  405. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  406. }
  407. static uint32_t i2f(uint32_t input)
  408. {
  409. u32 result, i, exponent, fraction;
  410. if ((input & 0x3fff) == 0)
  411. result = 0; /* 0 is a special case */
  412. else {
  413. exponent = 140; /* exponent biased by 127; */
  414. fraction = (input & 0x3fff) << 10; /* cheat and only
  415. handle numbers below 2^^15 */
  416. for (i = 0; i < 14; i++) {
  417. if (fraction & 0x800000)
  418. break;
  419. else {
  420. fraction = fraction << 1; /* keep
  421. shifting left until top bit = 1 */
  422. exponent = exponent - 1;
  423. }
  424. }
  425. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  426. off top bit; assumed 1 */
  427. }
  428. return result;
  429. }
  430. int r600_blit_init(struct radeon_device *rdev)
  431. {
  432. u32 obj_size;
  433. int i, r, dwords;
  434. void *ptr;
  435. u32 packet2s[16];
  436. int num_packet2s = 0;
  437. rdev->r600_blit.primitives.set_render_target = set_render_target;
  438. rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
  439. rdev->r600_blit.primitives.set_shaders = set_shaders;
  440. rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
  441. rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
  442. rdev->r600_blit.primitives.set_scissors = set_scissors;
  443. rdev->r600_blit.primitives.draw_auto = draw_auto;
  444. rdev->r600_blit.primitives.set_default_state = set_default_state;
  445. rdev->r600_blit.ring_size_common = 40; /* shaders + def state */
  446. rdev->r600_blit.ring_size_common += 16; /* fence emit for VB IB */
  447. rdev->r600_blit.ring_size_common += 5; /* done copy */
  448. rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
  449. rdev->r600_blit.ring_size_per_loop = 76;
  450. /* set_render_target emits 2 extra dwords on rv6xx */
  451. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  452. rdev->r600_blit.ring_size_per_loop += 2;
  453. rdev->r600_blit.max_dim = 8192;
  454. /* pin copy shader into vram if already initialized */
  455. if (rdev->r600_blit.shader_obj)
  456. goto done;
  457. mutex_init(&rdev->r600_blit.mutex);
  458. rdev->r600_blit.state_offset = 0;
  459. if (rdev->family >= CHIP_RV770)
  460. rdev->r600_blit.state_len = r7xx_default_size;
  461. else
  462. rdev->r600_blit.state_len = r6xx_default_size;
  463. dwords = rdev->r600_blit.state_len;
  464. while (dwords & 0xf) {
  465. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  466. dwords++;
  467. }
  468. obj_size = dwords * 4;
  469. obj_size = ALIGN(obj_size, 256);
  470. rdev->r600_blit.vs_offset = obj_size;
  471. obj_size += r6xx_vs_size * 4;
  472. obj_size = ALIGN(obj_size, 256);
  473. rdev->r600_blit.ps_offset = obj_size;
  474. obj_size += r6xx_ps_size * 4;
  475. obj_size = ALIGN(obj_size, 256);
  476. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  477. &rdev->r600_blit.shader_obj);
  478. if (r) {
  479. DRM_ERROR("r600 failed to allocate shader\n");
  480. return r;
  481. }
  482. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  483. obj_size,
  484. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  485. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  486. if (unlikely(r != 0))
  487. return r;
  488. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  489. if (r) {
  490. DRM_ERROR("failed to map blit object %d\n", r);
  491. return r;
  492. }
  493. if (rdev->family >= CHIP_RV770)
  494. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  495. r7xx_default_state, rdev->r600_blit.state_len * 4);
  496. else
  497. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  498. r6xx_default_state, rdev->r600_blit.state_len * 4);
  499. if (num_packet2s)
  500. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  501. packet2s, num_packet2s * 4);
  502. for (i = 0; i < r6xx_vs_size; i++)
  503. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
  504. for (i = 0; i < r6xx_ps_size; i++)
  505. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
  506. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  507. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  508. done:
  509. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  510. if (unlikely(r != 0))
  511. return r;
  512. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  513. &rdev->r600_blit.shader_gpu_addr);
  514. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  515. if (r) {
  516. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  517. return r;
  518. }
  519. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  520. return 0;
  521. }
  522. void r600_blit_fini(struct radeon_device *rdev)
  523. {
  524. int r;
  525. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  526. if (rdev->r600_blit.shader_obj == NULL)
  527. return;
  528. /* If we can't reserve the bo, unref should be enough to destroy
  529. * it when it becomes idle.
  530. */
  531. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  532. if (!r) {
  533. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  534. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  535. }
  536. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  537. }
  538. static int r600_vb_ib_get(struct radeon_device *rdev)
  539. {
  540. int r;
  541. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  542. if (r) {
  543. DRM_ERROR("failed to get IB for vertex buffer\n");
  544. return r;
  545. }
  546. rdev->r600_blit.vb_total = 64*1024;
  547. rdev->r600_blit.vb_used = 0;
  548. return 0;
  549. }
  550. static void r600_vb_ib_put(struct radeon_device *rdev)
  551. {
  552. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  553. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  554. }
  555. static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
  556. int *width, int *height, int max_dim)
  557. {
  558. unsigned max_pages;
  559. unsigned pages = num_gpu_pages;
  560. int w, h;
  561. if (num_gpu_pages == 0) {
  562. /* not supposed to be called with no pages, but just in case */
  563. h = 0;
  564. w = 0;
  565. pages = 0;
  566. WARN_ON(1);
  567. } else {
  568. int rect_order = 2;
  569. h = RECT_UNIT_H;
  570. while (num_gpu_pages / rect_order) {
  571. h *= 2;
  572. rect_order *= 4;
  573. if (h >= max_dim) {
  574. h = max_dim;
  575. break;
  576. }
  577. }
  578. max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
  579. if (pages > max_pages)
  580. pages = max_pages;
  581. w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
  582. w = (w / RECT_UNIT_W) * RECT_UNIT_W;
  583. pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
  584. BUG_ON(pages == 0);
  585. }
  586. DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
  587. /* return width and height only of the caller wants it */
  588. if (height)
  589. *height = h;
  590. if (width)
  591. *width = w;
  592. return pages;
  593. }
  594. int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages)
  595. {
  596. int r;
  597. int ring_size;
  598. int num_loops = 0;
  599. int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
  600. r = r600_vb_ib_get(rdev);
  601. if (r)
  602. return r;
  603. /* num loops */
  604. while (num_gpu_pages) {
  605. num_gpu_pages -=
  606. r600_blit_create_rect(num_gpu_pages, NULL, NULL,
  607. rdev->r600_blit.max_dim);
  608. num_loops++;
  609. }
  610. /* calculate number of loops correctly */
  611. ring_size = num_loops * dwords_per_loop;
  612. ring_size += rdev->r600_blit.ring_size_common;
  613. r = radeon_ring_lock(rdev, ring_size);
  614. if (r)
  615. return r;
  616. rdev->r600_blit.primitives.set_default_state(rdev);
  617. rdev->r600_blit.primitives.set_shaders(rdev);
  618. return 0;
  619. }
  620. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  621. {
  622. int r;
  623. if (rdev->r600_blit.vb_ib)
  624. r600_vb_ib_put(rdev);
  625. if (fence)
  626. r = radeon_fence_emit(rdev, fence);
  627. radeon_ring_unlock_commit(rdev);
  628. }
  629. void r600_kms_blit_copy(struct radeon_device *rdev,
  630. u64 src_gpu_addr, u64 dst_gpu_addr,
  631. unsigned num_gpu_pages)
  632. {
  633. u64 vb_gpu_addr;
  634. u32 *vb;
  635. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n",
  636. src_gpu_addr, dst_gpu_addr,
  637. num_gpu_pages, rdev->r600_blit.vb_used);
  638. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  639. while (num_gpu_pages) {
  640. int w, h;
  641. unsigned size_in_bytes;
  642. unsigned pages_per_loop =
  643. r600_blit_create_rect(num_gpu_pages, &w, &h,
  644. rdev->r600_blit.max_dim);
  645. size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
  646. DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
  647. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  648. WARN_ON(1);
  649. }
  650. vb[0] = 0;
  651. vb[1] = 0;
  652. vb[2] = 0;
  653. vb[3] = 0;
  654. vb[4] = 0;
  655. vb[5] = i2f(h);
  656. vb[6] = 0;
  657. vb[7] = i2f(h);
  658. vb[8] = i2f(w);
  659. vb[9] = i2f(h);
  660. vb[10] = i2f(w);
  661. vb[11] = i2f(h);
  662. rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
  663. w, h, w, src_gpu_addr, size_in_bytes);
  664. rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
  665. w, h, dst_gpu_addr);
  666. rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
  667. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  668. rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
  669. rdev->r600_blit.primitives.draw_auto(rdev);
  670. rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
  671. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  672. size_in_bytes, dst_gpu_addr);
  673. vb += 12;
  674. rdev->r600_blit.vb_used += 4*12;
  675. src_gpu_addr += size_in_bytes;
  676. dst_gpu_addr += size_in_bytes;
  677. num_gpu_pages -= pages_per_loop;
  678. }
  679. }