r600.c 114 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include "drmP.h"
  34. #include "radeon_drm.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. /* Firmware Names */
  52. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  53. MODULE_FIRMWARE("radeon/R600_me.bin");
  54. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV610_me.bin");
  56. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV630_me.bin");
  58. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV620_me.bin");
  60. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV635_me.bin");
  62. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RV670_me.bin");
  64. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RS780_me.bin");
  66. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV770_me.bin");
  68. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV730_me.bin");
  70. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  71. MODULE_FIRMWARE("radeon/RV710_me.bin");
  72. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  73. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  86. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  87. MODULE_FIRMWARE("radeon/PALM_me.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  93. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  94. /* r600,rv610,rv630,rv620,rv635,rv670 */
  95. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  96. void r600_gpu_init(struct radeon_device *rdev);
  97. void r600_fini(struct radeon_device *rdev);
  98. void r600_irq_disable(struct radeon_device *rdev);
  99. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  100. /* get temperature in millidegrees */
  101. int rv6xx_get_temp(struct radeon_device *rdev)
  102. {
  103. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  104. ASIC_T_SHIFT;
  105. int actual_temp = temp & 0xff;
  106. if (temp & 0x100)
  107. actual_temp -= 256;
  108. return actual_temp * 1000;
  109. }
  110. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  111. {
  112. int i;
  113. rdev->pm.dynpm_can_upclock = true;
  114. rdev->pm.dynpm_can_downclock = true;
  115. /* power state array is low to high, default is first */
  116. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  117. int min_power_state_index = 0;
  118. if (rdev->pm.num_power_states > 2)
  119. min_power_state_index = 1;
  120. switch (rdev->pm.dynpm_planned_action) {
  121. case DYNPM_ACTION_MINIMUM:
  122. rdev->pm.requested_power_state_index = min_power_state_index;
  123. rdev->pm.requested_clock_mode_index = 0;
  124. rdev->pm.dynpm_can_downclock = false;
  125. break;
  126. case DYNPM_ACTION_DOWNCLOCK:
  127. if (rdev->pm.current_power_state_index == min_power_state_index) {
  128. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  129. rdev->pm.dynpm_can_downclock = false;
  130. } else {
  131. if (rdev->pm.active_crtc_count > 1) {
  132. for (i = 0; i < rdev->pm.num_power_states; i++) {
  133. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  134. continue;
  135. else if (i >= rdev->pm.current_power_state_index) {
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.current_power_state_index;
  138. break;
  139. } else {
  140. rdev->pm.requested_power_state_index = i;
  141. break;
  142. }
  143. }
  144. } else {
  145. if (rdev->pm.current_power_state_index == 0)
  146. rdev->pm.requested_power_state_index =
  147. rdev->pm.num_power_states - 1;
  148. else
  149. rdev->pm.requested_power_state_index =
  150. rdev->pm.current_power_state_index - 1;
  151. }
  152. }
  153. rdev->pm.requested_clock_mode_index = 0;
  154. /* don't use the power state if crtcs are active and no display flag is set */
  155. if ((rdev->pm.active_crtc_count > 0) &&
  156. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  157. clock_info[rdev->pm.requested_clock_mode_index].flags &
  158. RADEON_PM_MODE_NO_DISPLAY)) {
  159. rdev->pm.requested_power_state_index++;
  160. }
  161. break;
  162. case DYNPM_ACTION_UPCLOCK:
  163. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  164. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  165. rdev->pm.dynpm_can_upclock = false;
  166. } else {
  167. if (rdev->pm.active_crtc_count > 1) {
  168. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  169. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  170. continue;
  171. else if (i <= rdev->pm.current_power_state_index) {
  172. rdev->pm.requested_power_state_index =
  173. rdev->pm.current_power_state_index;
  174. break;
  175. } else {
  176. rdev->pm.requested_power_state_index = i;
  177. break;
  178. }
  179. }
  180. } else
  181. rdev->pm.requested_power_state_index =
  182. rdev->pm.current_power_state_index + 1;
  183. }
  184. rdev->pm.requested_clock_mode_index = 0;
  185. break;
  186. case DYNPM_ACTION_DEFAULT:
  187. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  188. rdev->pm.requested_clock_mode_index = 0;
  189. rdev->pm.dynpm_can_upclock = false;
  190. break;
  191. case DYNPM_ACTION_NONE:
  192. default:
  193. DRM_ERROR("Requested mode for not defined action\n");
  194. return;
  195. }
  196. } else {
  197. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  198. /* for now just select the first power state and switch between clock modes */
  199. /* power state array is low to high, default is first (0) */
  200. if (rdev->pm.active_crtc_count > 1) {
  201. rdev->pm.requested_power_state_index = -1;
  202. /* start at 1 as we don't want the default mode */
  203. for (i = 1; i < rdev->pm.num_power_states; i++) {
  204. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  205. continue;
  206. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  207. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  208. rdev->pm.requested_power_state_index = i;
  209. break;
  210. }
  211. }
  212. /* if nothing selected, grab the default state. */
  213. if (rdev->pm.requested_power_state_index == -1)
  214. rdev->pm.requested_power_state_index = 0;
  215. } else
  216. rdev->pm.requested_power_state_index = 1;
  217. switch (rdev->pm.dynpm_planned_action) {
  218. case DYNPM_ACTION_MINIMUM:
  219. rdev->pm.requested_clock_mode_index = 0;
  220. rdev->pm.dynpm_can_downclock = false;
  221. break;
  222. case DYNPM_ACTION_DOWNCLOCK:
  223. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  224. if (rdev->pm.current_clock_mode_index == 0) {
  225. rdev->pm.requested_clock_mode_index = 0;
  226. rdev->pm.dynpm_can_downclock = false;
  227. } else
  228. rdev->pm.requested_clock_mode_index =
  229. rdev->pm.current_clock_mode_index - 1;
  230. } else {
  231. rdev->pm.requested_clock_mode_index = 0;
  232. rdev->pm.dynpm_can_downclock = false;
  233. }
  234. /* don't use the power state if crtcs are active and no display flag is set */
  235. if ((rdev->pm.active_crtc_count > 0) &&
  236. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  237. clock_info[rdev->pm.requested_clock_mode_index].flags &
  238. RADEON_PM_MODE_NO_DISPLAY)) {
  239. rdev->pm.requested_clock_mode_index++;
  240. }
  241. break;
  242. case DYNPM_ACTION_UPCLOCK:
  243. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  244. if (rdev->pm.current_clock_mode_index ==
  245. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  246. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  247. rdev->pm.dynpm_can_upclock = false;
  248. } else
  249. rdev->pm.requested_clock_mode_index =
  250. rdev->pm.current_clock_mode_index + 1;
  251. } else {
  252. rdev->pm.requested_clock_mode_index =
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  254. rdev->pm.dynpm_can_upclock = false;
  255. }
  256. break;
  257. case DYNPM_ACTION_DEFAULT:
  258. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  259. rdev->pm.requested_clock_mode_index = 0;
  260. rdev->pm.dynpm_can_upclock = false;
  261. break;
  262. case DYNPM_ACTION_NONE:
  263. default:
  264. DRM_ERROR("Requested mode for not defined action\n");
  265. return;
  266. }
  267. }
  268. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  269. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  270. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  271. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  272. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  273. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  274. pcie_lanes);
  275. }
  276. static int r600_pm_get_type_index(struct radeon_device *rdev,
  277. enum radeon_pm_state_type ps_type,
  278. int instance)
  279. {
  280. int i;
  281. int found_instance = -1;
  282. for (i = 0; i < rdev->pm.num_power_states; i++) {
  283. if (rdev->pm.power_state[i].type == ps_type) {
  284. found_instance++;
  285. if (found_instance == instance)
  286. return i;
  287. }
  288. }
  289. /* return default if no match */
  290. return rdev->pm.default_power_state_index;
  291. }
  292. void rs780_pm_init_profile(struct radeon_device *rdev)
  293. {
  294. if (rdev->pm.num_power_states == 2) {
  295. /* default */
  296. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  300. /* low sh */
  301. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  305. /* mid sh */
  306. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  310. /* high sh */
  311. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  315. /* low mh */
  316. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  320. /* mid mh */
  321. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  325. /* high mh */
  326. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  330. } else if (rdev->pm.num_power_states == 3) {
  331. /* default */
  332. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  336. /* low sh */
  337. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  341. /* mid sh */
  342. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  346. /* high sh */
  347. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  351. /* low mh */
  352. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  356. /* mid mh */
  357. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  361. /* high mh */
  362. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  366. } else {
  367. /* default */
  368. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  372. /* low sh */
  373. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  377. /* mid sh */
  378. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  382. /* high sh */
  383. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  387. /* low mh */
  388. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  392. /* mid mh */
  393. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  397. /* high mh */
  398. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  402. }
  403. }
  404. void r600_pm_init_profile(struct radeon_device *rdev)
  405. {
  406. if (rdev->family == CHIP_R600) {
  407. /* XXX */
  408. /* default */
  409. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  413. /* low sh */
  414. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  418. /* mid sh */
  419. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  423. /* high sh */
  424. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  428. /* low mh */
  429. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  433. /* mid mh */
  434. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  438. /* high mh */
  439. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  440. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  443. } else {
  444. if (rdev->pm.num_power_states < 4) {
  445. /* default */
  446. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  447. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  450. /* low sh */
  451. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  455. /* mid sh */
  456. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  457. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  460. /* high sh */
  461. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  462. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  465. /* low mh */
  466. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  470. /* low mh */
  471. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  472. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  475. /* high mh */
  476. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  477. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  480. } else {
  481. /* default */
  482. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  486. /* low sh */
  487. if (rdev->flags & RADEON_IS_MOBILITY) {
  488. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  489. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  490. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  491. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  492. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  494. } else {
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  496. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  497. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  498. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  499. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  500. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  501. }
  502. /* mid sh */
  503. if (rdev->flags & RADEON_IS_MOBILITY) {
  504. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  505. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  509. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  510. } else {
  511. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  512. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  513. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  514. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  515. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  517. }
  518. /* high sh */
  519. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  520. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  521. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  523. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  524. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  525. /* low mh */
  526. if (rdev->flags & RADEON_IS_MOBILITY) {
  527. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  528. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  529. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  530. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  531. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  532. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  533. } else {
  534. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  535. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  536. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  537. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  538. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  539. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  540. }
  541. /* mid mh */
  542. if (rdev->flags & RADEON_IS_MOBILITY) {
  543. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  544. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  545. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  548. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  549. } else {
  550. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  551. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  552. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  553. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  554. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  555. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  556. }
  557. /* high mh */
  558. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  559. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  560. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  561. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  562. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  563. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  564. }
  565. }
  566. }
  567. void r600_pm_misc(struct radeon_device *rdev)
  568. {
  569. int req_ps_idx = rdev->pm.requested_power_state_index;
  570. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  571. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  572. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  573. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  574. /* 0xff01 is a flag rather then an actual voltage */
  575. if (voltage->voltage == 0xff01)
  576. return;
  577. if (voltage->voltage != rdev->pm.current_vddc) {
  578. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  579. rdev->pm.current_vddc = voltage->voltage;
  580. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  581. }
  582. }
  583. }
  584. bool r600_gui_idle(struct radeon_device *rdev)
  585. {
  586. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  587. return false;
  588. else
  589. return true;
  590. }
  591. /* hpd for digital panel detect/disconnect */
  592. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  593. {
  594. bool connected = false;
  595. if (ASIC_IS_DCE3(rdev)) {
  596. switch (hpd) {
  597. case RADEON_HPD_1:
  598. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  599. connected = true;
  600. break;
  601. case RADEON_HPD_2:
  602. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  603. connected = true;
  604. break;
  605. case RADEON_HPD_3:
  606. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  607. connected = true;
  608. break;
  609. case RADEON_HPD_4:
  610. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  611. connected = true;
  612. break;
  613. /* DCE 3.2 */
  614. case RADEON_HPD_5:
  615. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  616. connected = true;
  617. break;
  618. case RADEON_HPD_6:
  619. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  620. connected = true;
  621. break;
  622. default:
  623. break;
  624. }
  625. } else {
  626. switch (hpd) {
  627. case RADEON_HPD_1:
  628. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  629. connected = true;
  630. break;
  631. case RADEON_HPD_2:
  632. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  633. connected = true;
  634. break;
  635. case RADEON_HPD_3:
  636. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  637. connected = true;
  638. break;
  639. default:
  640. break;
  641. }
  642. }
  643. return connected;
  644. }
  645. void r600_hpd_set_polarity(struct radeon_device *rdev,
  646. enum radeon_hpd_id hpd)
  647. {
  648. u32 tmp;
  649. bool connected = r600_hpd_sense(rdev, hpd);
  650. if (ASIC_IS_DCE3(rdev)) {
  651. switch (hpd) {
  652. case RADEON_HPD_1:
  653. tmp = RREG32(DC_HPD1_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD1_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_2:
  661. tmp = RREG32(DC_HPD2_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD2_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_3:
  669. tmp = RREG32(DC_HPD3_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD3_INT_CONTROL, tmp);
  675. break;
  676. case RADEON_HPD_4:
  677. tmp = RREG32(DC_HPD4_INT_CONTROL);
  678. if (connected)
  679. tmp &= ~DC_HPDx_INT_POLARITY;
  680. else
  681. tmp |= DC_HPDx_INT_POLARITY;
  682. WREG32(DC_HPD4_INT_CONTROL, tmp);
  683. break;
  684. case RADEON_HPD_5:
  685. tmp = RREG32(DC_HPD5_INT_CONTROL);
  686. if (connected)
  687. tmp &= ~DC_HPDx_INT_POLARITY;
  688. else
  689. tmp |= DC_HPDx_INT_POLARITY;
  690. WREG32(DC_HPD5_INT_CONTROL, tmp);
  691. break;
  692. /* DCE 3.2 */
  693. case RADEON_HPD_6:
  694. tmp = RREG32(DC_HPD6_INT_CONTROL);
  695. if (connected)
  696. tmp &= ~DC_HPDx_INT_POLARITY;
  697. else
  698. tmp |= DC_HPDx_INT_POLARITY;
  699. WREG32(DC_HPD6_INT_CONTROL, tmp);
  700. break;
  701. default:
  702. break;
  703. }
  704. } else {
  705. switch (hpd) {
  706. case RADEON_HPD_1:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  713. break;
  714. case RADEON_HPD_2:
  715. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  716. if (connected)
  717. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  718. else
  719. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  720. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  721. break;
  722. case RADEON_HPD_3:
  723. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  724. if (connected)
  725. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  726. else
  727. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  728. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  729. break;
  730. default:
  731. break;
  732. }
  733. }
  734. }
  735. void r600_hpd_init(struct radeon_device *rdev)
  736. {
  737. struct drm_device *dev = rdev->ddev;
  738. struct drm_connector *connector;
  739. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  740. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  741. if (ASIC_IS_DCE3(rdev)) {
  742. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  743. if (ASIC_IS_DCE32(rdev))
  744. tmp |= DC_HPDx_EN;
  745. switch (radeon_connector->hpd.hpd) {
  746. case RADEON_HPD_1:
  747. WREG32(DC_HPD1_CONTROL, tmp);
  748. rdev->irq.hpd[0] = true;
  749. break;
  750. case RADEON_HPD_2:
  751. WREG32(DC_HPD2_CONTROL, tmp);
  752. rdev->irq.hpd[1] = true;
  753. break;
  754. case RADEON_HPD_3:
  755. WREG32(DC_HPD3_CONTROL, tmp);
  756. rdev->irq.hpd[2] = true;
  757. break;
  758. case RADEON_HPD_4:
  759. WREG32(DC_HPD4_CONTROL, tmp);
  760. rdev->irq.hpd[3] = true;
  761. break;
  762. /* DCE 3.2 */
  763. case RADEON_HPD_5:
  764. WREG32(DC_HPD5_CONTROL, tmp);
  765. rdev->irq.hpd[4] = true;
  766. break;
  767. case RADEON_HPD_6:
  768. WREG32(DC_HPD6_CONTROL, tmp);
  769. rdev->irq.hpd[5] = true;
  770. break;
  771. default:
  772. break;
  773. }
  774. } else {
  775. switch (radeon_connector->hpd.hpd) {
  776. case RADEON_HPD_1:
  777. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  778. rdev->irq.hpd[0] = true;
  779. break;
  780. case RADEON_HPD_2:
  781. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  782. rdev->irq.hpd[1] = true;
  783. break;
  784. case RADEON_HPD_3:
  785. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  786. rdev->irq.hpd[2] = true;
  787. break;
  788. default:
  789. break;
  790. }
  791. }
  792. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  793. }
  794. if (rdev->irq.installed)
  795. r600_irq_set(rdev);
  796. }
  797. void r600_hpd_fini(struct radeon_device *rdev)
  798. {
  799. struct drm_device *dev = rdev->ddev;
  800. struct drm_connector *connector;
  801. if (ASIC_IS_DCE3(rdev)) {
  802. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  803. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  804. switch (radeon_connector->hpd.hpd) {
  805. case RADEON_HPD_1:
  806. WREG32(DC_HPD1_CONTROL, 0);
  807. rdev->irq.hpd[0] = false;
  808. break;
  809. case RADEON_HPD_2:
  810. WREG32(DC_HPD2_CONTROL, 0);
  811. rdev->irq.hpd[1] = false;
  812. break;
  813. case RADEON_HPD_3:
  814. WREG32(DC_HPD3_CONTROL, 0);
  815. rdev->irq.hpd[2] = false;
  816. break;
  817. case RADEON_HPD_4:
  818. WREG32(DC_HPD4_CONTROL, 0);
  819. rdev->irq.hpd[3] = false;
  820. break;
  821. /* DCE 3.2 */
  822. case RADEON_HPD_5:
  823. WREG32(DC_HPD5_CONTROL, 0);
  824. rdev->irq.hpd[4] = false;
  825. break;
  826. case RADEON_HPD_6:
  827. WREG32(DC_HPD6_CONTROL, 0);
  828. rdev->irq.hpd[5] = false;
  829. break;
  830. default:
  831. break;
  832. }
  833. }
  834. } else {
  835. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  836. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  837. switch (radeon_connector->hpd.hpd) {
  838. case RADEON_HPD_1:
  839. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  840. rdev->irq.hpd[0] = false;
  841. break;
  842. case RADEON_HPD_2:
  843. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  844. rdev->irq.hpd[1] = false;
  845. break;
  846. case RADEON_HPD_3:
  847. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  848. rdev->irq.hpd[2] = false;
  849. break;
  850. default:
  851. break;
  852. }
  853. }
  854. }
  855. }
  856. /*
  857. * R600 PCIE GART
  858. */
  859. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  860. {
  861. unsigned i;
  862. u32 tmp;
  863. /* flush hdp cache so updates hit vram */
  864. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  865. !(rdev->flags & RADEON_IS_AGP)) {
  866. void __iomem *ptr = (void *)rdev->gart.ptr;
  867. u32 tmp;
  868. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  869. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  870. * This seems to cause problems on some AGP cards. Just use the old
  871. * method for them.
  872. */
  873. WREG32(HDP_DEBUG1, 0);
  874. tmp = readl((void __iomem *)ptr);
  875. } else
  876. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  877. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  878. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  879. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  880. for (i = 0; i < rdev->usec_timeout; i++) {
  881. /* read MC_STATUS */
  882. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  883. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  884. if (tmp == 2) {
  885. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  886. return;
  887. }
  888. if (tmp) {
  889. return;
  890. }
  891. udelay(1);
  892. }
  893. }
  894. int r600_pcie_gart_init(struct radeon_device *rdev)
  895. {
  896. int r;
  897. if (rdev->gart.robj) {
  898. WARN(1, "R600 PCIE GART already initialized\n");
  899. return 0;
  900. }
  901. /* Initialize common gart structure */
  902. r = radeon_gart_init(rdev);
  903. if (r)
  904. return r;
  905. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  906. return radeon_gart_table_vram_alloc(rdev);
  907. }
  908. int r600_pcie_gart_enable(struct radeon_device *rdev)
  909. {
  910. u32 tmp;
  911. int r, i;
  912. if (rdev->gart.robj == NULL) {
  913. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  914. return -EINVAL;
  915. }
  916. r = radeon_gart_table_vram_pin(rdev);
  917. if (r)
  918. return r;
  919. radeon_gart_restore(rdev);
  920. /* Setup L2 cache */
  921. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  922. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  923. EFFECTIVE_L2_QUEUE_SIZE(7));
  924. WREG32(VM_L2_CNTL2, 0);
  925. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  926. /* Setup TLB control */
  927. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  928. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  929. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  930. ENABLE_WAIT_L2_QUERY;
  931. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  934. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  945. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  946. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  947. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  948. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  949. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  950. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  951. (u32)(rdev->dummy_page.addr >> 12));
  952. for (i = 1; i < 7; i++)
  953. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  954. r600_pcie_gart_tlb_flush(rdev);
  955. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  956. (unsigned)(rdev->mc.gtt_size >> 20),
  957. (unsigned long long)rdev->gart.table_addr);
  958. rdev->gart.ready = true;
  959. return 0;
  960. }
  961. void r600_pcie_gart_disable(struct radeon_device *rdev)
  962. {
  963. u32 tmp;
  964. int i;
  965. /* Disable all tables */
  966. for (i = 0; i < 7; i++)
  967. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  968. /* Disable L2 cache */
  969. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  970. EFFECTIVE_L2_QUEUE_SIZE(7));
  971. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  972. /* Setup L1 TLB control */
  973. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  974. ENABLE_WAIT_L2_QUERY;
  975. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  989. radeon_gart_table_vram_unpin(rdev);
  990. }
  991. void r600_pcie_gart_fini(struct radeon_device *rdev)
  992. {
  993. radeon_gart_fini(rdev);
  994. r600_pcie_gart_disable(rdev);
  995. radeon_gart_table_vram_free(rdev);
  996. }
  997. void r600_agp_enable(struct radeon_device *rdev)
  998. {
  999. u32 tmp;
  1000. int i;
  1001. /* Setup L2 cache */
  1002. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1003. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1004. EFFECTIVE_L2_QUEUE_SIZE(7));
  1005. WREG32(VM_L2_CNTL2, 0);
  1006. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1007. /* Setup TLB control */
  1008. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1009. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1010. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1011. ENABLE_WAIT_L2_QUERY;
  1012. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1015. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1016. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1023. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1025. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1026. for (i = 0; i < 7; i++)
  1027. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1028. }
  1029. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1030. {
  1031. unsigned i;
  1032. u32 tmp;
  1033. for (i = 0; i < rdev->usec_timeout; i++) {
  1034. /* read MC_STATUS */
  1035. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1036. if (!tmp)
  1037. return 0;
  1038. udelay(1);
  1039. }
  1040. return -1;
  1041. }
  1042. static void r600_mc_program(struct radeon_device *rdev)
  1043. {
  1044. struct rv515_mc_save save;
  1045. u32 tmp;
  1046. int i, j;
  1047. /* Initialize HDP */
  1048. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1049. WREG32((0x2c14 + j), 0x00000000);
  1050. WREG32((0x2c18 + j), 0x00000000);
  1051. WREG32((0x2c1c + j), 0x00000000);
  1052. WREG32((0x2c20 + j), 0x00000000);
  1053. WREG32((0x2c24 + j), 0x00000000);
  1054. }
  1055. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1056. rv515_mc_stop(rdev, &save);
  1057. if (r600_mc_wait_for_idle(rdev)) {
  1058. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1059. }
  1060. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1061. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1062. /* Update configuration */
  1063. if (rdev->flags & RADEON_IS_AGP) {
  1064. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1065. /* VRAM before AGP */
  1066. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1067. rdev->mc.vram_start >> 12);
  1068. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1069. rdev->mc.gtt_end >> 12);
  1070. } else {
  1071. /* VRAM after AGP */
  1072. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1073. rdev->mc.gtt_start >> 12);
  1074. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1075. rdev->mc.vram_end >> 12);
  1076. }
  1077. } else {
  1078. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1079. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1080. }
  1081. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1082. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1083. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1084. WREG32(MC_VM_FB_LOCATION, tmp);
  1085. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1086. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1087. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1088. if (rdev->flags & RADEON_IS_AGP) {
  1089. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1090. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1091. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1092. } else {
  1093. WREG32(MC_VM_AGP_BASE, 0);
  1094. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1095. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1096. }
  1097. if (r600_mc_wait_for_idle(rdev)) {
  1098. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1099. }
  1100. rv515_mc_resume(rdev, &save);
  1101. /* we need to own VRAM, so turn off the VGA renderer here
  1102. * to stop it overwriting our objects */
  1103. rv515_vga_render_disable(rdev);
  1104. }
  1105. /**
  1106. * r600_vram_gtt_location - try to find VRAM & GTT location
  1107. * @rdev: radeon device structure holding all necessary informations
  1108. * @mc: memory controller structure holding memory informations
  1109. *
  1110. * Function will place try to place VRAM at same place as in CPU (PCI)
  1111. * address space as some GPU seems to have issue when we reprogram at
  1112. * different address space.
  1113. *
  1114. * If there is not enough space to fit the unvisible VRAM after the
  1115. * aperture then we limit the VRAM size to the aperture.
  1116. *
  1117. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1118. * them to be in one from GPU point of view so that we can program GPU to
  1119. * catch access outside them (weird GPU policy see ??).
  1120. *
  1121. * This function will never fails, worst case are limiting VRAM or GTT.
  1122. *
  1123. * Note: GTT start, end, size should be initialized before calling this
  1124. * function on AGP platform.
  1125. */
  1126. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1127. {
  1128. u64 size_bf, size_af;
  1129. if (mc->mc_vram_size > 0xE0000000) {
  1130. /* leave room for at least 512M GTT */
  1131. dev_warn(rdev->dev, "limiting VRAM\n");
  1132. mc->real_vram_size = 0xE0000000;
  1133. mc->mc_vram_size = 0xE0000000;
  1134. }
  1135. if (rdev->flags & RADEON_IS_AGP) {
  1136. size_bf = mc->gtt_start;
  1137. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1138. if (size_bf > size_af) {
  1139. if (mc->mc_vram_size > size_bf) {
  1140. dev_warn(rdev->dev, "limiting VRAM\n");
  1141. mc->real_vram_size = size_bf;
  1142. mc->mc_vram_size = size_bf;
  1143. }
  1144. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1145. } else {
  1146. if (mc->mc_vram_size > size_af) {
  1147. dev_warn(rdev->dev, "limiting VRAM\n");
  1148. mc->real_vram_size = size_af;
  1149. mc->mc_vram_size = size_af;
  1150. }
  1151. mc->vram_start = mc->gtt_end;
  1152. }
  1153. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1154. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1155. mc->mc_vram_size >> 20, mc->vram_start,
  1156. mc->vram_end, mc->real_vram_size >> 20);
  1157. } else {
  1158. u64 base = 0;
  1159. if (rdev->flags & RADEON_IS_IGP) {
  1160. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1161. base <<= 24;
  1162. }
  1163. radeon_vram_location(rdev, &rdev->mc, base);
  1164. rdev->mc.gtt_base_align = 0;
  1165. radeon_gtt_location(rdev, mc);
  1166. }
  1167. }
  1168. int r600_mc_init(struct radeon_device *rdev)
  1169. {
  1170. u32 tmp;
  1171. int chansize, numchan;
  1172. /* Get VRAM informations */
  1173. rdev->mc.vram_is_ddr = true;
  1174. tmp = RREG32(RAMCFG);
  1175. if (tmp & CHANSIZE_OVERRIDE) {
  1176. chansize = 16;
  1177. } else if (tmp & CHANSIZE_MASK) {
  1178. chansize = 64;
  1179. } else {
  1180. chansize = 32;
  1181. }
  1182. tmp = RREG32(CHMAP);
  1183. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1184. case 0:
  1185. default:
  1186. numchan = 1;
  1187. break;
  1188. case 1:
  1189. numchan = 2;
  1190. break;
  1191. case 2:
  1192. numchan = 4;
  1193. break;
  1194. case 3:
  1195. numchan = 8;
  1196. break;
  1197. }
  1198. rdev->mc.vram_width = numchan * chansize;
  1199. /* Could aper size report 0 ? */
  1200. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1201. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1202. /* Setup GPU memory space */
  1203. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1204. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1205. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1206. r600_vram_gtt_location(rdev, &rdev->mc);
  1207. if (rdev->flags & RADEON_IS_IGP) {
  1208. rs690_pm_info(rdev);
  1209. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1210. }
  1211. radeon_update_bandwidth_info(rdev);
  1212. return 0;
  1213. }
  1214. int r600_vram_scratch_init(struct radeon_device *rdev)
  1215. {
  1216. int r;
  1217. if (rdev->vram_scratch.robj == NULL) {
  1218. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1219. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1220. &rdev->vram_scratch.robj);
  1221. if (r) {
  1222. return r;
  1223. }
  1224. }
  1225. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1226. if (unlikely(r != 0))
  1227. return r;
  1228. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1229. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1230. if (r) {
  1231. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1232. return r;
  1233. }
  1234. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1235. (void **)&rdev->vram_scratch.ptr);
  1236. if (r)
  1237. radeon_bo_unpin(rdev->vram_scratch.robj);
  1238. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1239. return r;
  1240. }
  1241. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1242. {
  1243. int r;
  1244. if (rdev->vram_scratch.robj == NULL) {
  1245. return;
  1246. }
  1247. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1248. if (likely(r == 0)) {
  1249. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1250. radeon_bo_unpin(rdev->vram_scratch.robj);
  1251. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1252. }
  1253. radeon_bo_unref(&rdev->vram_scratch.robj);
  1254. }
  1255. /* We doesn't check that the GPU really needs a reset we simply do the
  1256. * reset, it's up to the caller to determine if the GPU needs one. We
  1257. * might add an helper function to check that.
  1258. */
  1259. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1260. {
  1261. struct rv515_mc_save save;
  1262. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1263. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1264. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1265. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1266. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1267. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1268. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1269. S_008010_GUI_ACTIVE(1);
  1270. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1271. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1272. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1273. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1274. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1275. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1276. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1277. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1278. u32 tmp;
  1279. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1280. return 0;
  1281. dev_info(rdev->dev, "GPU softreset \n");
  1282. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1283. RREG32(R_008010_GRBM_STATUS));
  1284. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1285. RREG32(R_008014_GRBM_STATUS2));
  1286. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1287. RREG32(R_000E50_SRBM_STATUS));
  1288. rv515_mc_stop(rdev, &save);
  1289. if (r600_mc_wait_for_idle(rdev)) {
  1290. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1291. }
  1292. /* Disable CP parsing/prefetching */
  1293. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1294. /* Check if any of the rendering block is busy and reset it */
  1295. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1296. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1297. tmp = S_008020_SOFT_RESET_CR(1) |
  1298. S_008020_SOFT_RESET_DB(1) |
  1299. S_008020_SOFT_RESET_CB(1) |
  1300. S_008020_SOFT_RESET_PA(1) |
  1301. S_008020_SOFT_RESET_SC(1) |
  1302. S_008020_SOFT_RESET_SMX(1) |
  1303. S_008020_SOFT_RESET_SPI(1) |
  1304. S_008020_SOFT_RESET_SX(1) |
  1305. S_008020_SOFT_RESET_SH(1) |
  1306. S_008020_SOFT_RESET_TC(1) |
  1307. S_008020_SOFT_RESET_TA(1) |
  1308. S_008020_SOFT_RESET_VC(1) |
  1309. S_008020_SOFT_RESET_VGT(1);
  1310. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1311. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1312. RREG32(R_008020_GRBM_SOFT_RESET);
  1313. mdelay(15);
  1314. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1315. }
  1316. /* Reset CP (we always reset CP) */
  1317. tmp = S_008020_SOFT_RESET_CP(1);
  1318. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1319. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1320. RREG32(R_008020_GRBM_SOFT_RESET);
  1321. mdelay(15);
  1322. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1323. /* Wait a little for things to settle down */
  1324. mdelay(1);
  1325. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1326. RREG32(R_008010_GRBM_STATUS));
  1327. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1328. RREG32(R_008014_GRBM_STATUS2));
  1329. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1330. RREG32(R_000E50_SRBM_STATUS));
  1331. rv515_mc_resume(rdev, &save);
  1332. return 0;
  1333. }
  1334. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1335. {
  1336. u32 srbm_status;
  1337. u32 grbm_status;
  1338. u32 grbm_status2;
  1339. struct r100_gpu_lockup *lockup;
  1340. int r;
  1341. if (rdev->family >= CHIP_RV770)
  1342. lockup = &rdev->config.rv770.lockup;
  1343. else
  1344. lockup = &rdev->config.r600.lockup;
  1345. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1346. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1347. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1348. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1349. r100_gpu_lockup_update(lockup, &rdev->cp);
  1350. return false;
  1351. }
  1352. /* force CP activities */
  1353. r = radeon_ring_lock(rdev, 2);
  1354. if (!r) {
  1355. /* PACKET2 NOP */
  1356. radeon_ring_write(rdev, 0x80000000);
  1357. radeon_ring_write(rdev, 0x80000000);
  1358. radeon_ring_unlock_commit(rdev);
  1359. }
  1360. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1361. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1362. }
  1363. int r600_asic_reset(struct radeon_device *rdev)
  1364. {
  1365. return r600_gpu_soft_reset(rdev);
  1366. }
  1367. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1368. u32 num_backends,
  1369. u32 backend_disable_mask)
  1370. {
  1371. u32 backend_map = 0;
  1372. u32 enabled_backends_mask;
  1373. u32 enabled_backends_count;
  1374. u32 cur_pipe;
  1375. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1376. u32 cur_backend;
  1377. u32 i;
  1378. if (num_tile_pipes > R6XX_MAX_PIPES)
  1379. num_tile_pipes = R6XX_MAX_PIPES;
  1380. if (num_tile_pipes < 1)
  1381. num_tile_pipes = 1;
  1382. if (num_backends > R6XX_MAX_BACKENDS)
  1383. num_backends = R6XX_MAX_BACKENDS;
  1384. if (num_backends < 1)
  1385. num_backends = 1;
  1386. enabled_backends_mask = 0;
  1387. enabled_backends_count = 0;
  1388. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1389. if (((backend_disable_mask >> i) & 1) == 0) {
  1390. enabled_backends_mask |= (1 << i);
  1391. ++enabled_backends_count;
  1392. }
  1393. if (enabled_backends_count == num_backends)
  1394. break;
  1395. }
  1396. if (enabled_backends_count == 0) {
  1397. enabled_backends_mask = 1;
  1398. enabled_backends_count = 1;
  1399. }
  1400. if (enabled_backends_count != num_backends)
  1401. num_backends = enabled_backends_count;
  1402. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1403. switch (num_tile_pipes) {
  1404. case 1:
  1405. swizzle_pipe[0] = 0;
  1406. break;
  1407. case 2:
  1408. swizzle_pipe[0] = 0;
  1409. swizzle_pipe[1] = 1;
  1410. break;
  1411. case 3:
  1412. swizzle_pipe[0] = 0;
  1413. swizzle_pipe[1] = 1;
  1414. swizzle_pipe[2] = 2;
  1415. break;
  1416. case 4:
  1417. swizzle_pipe[0] = 0;
  1418. swizzle_pipe[1] = 1;
  1419. swizzle_pipe[2] = 2;
  1420. swizzle_pipe[3] = 3;
  1421. break;
  1422. case 5:
  1423. swizzle_pipe[0] = 0;
  1424. swizzle_pipe[1] = 1;
  1425. swizzle_pipe[2] = 2;
  1426. swizzle_pipe[3] = 3;
  1427. swizzle_pipe[4] = 4;
  1428. break;
  1429. case 6:
  1430. swizzle_pipe[0] = 0;
  1431. swizzle_pipe[1] = 2;
  1432. swizzle_pipe[2] = 4;
  1433. swizzle_pipe[3] = 5;
  1434. swizzle_pipe[4] = 1;
  1435. swizzle_pipe[5] = 3;
  1436. break;
  1437. case 7:
  1438. swizzle_pipe[0] = 0;
  1439. swizzle_pipe[1] = 2;
  1440. swizzle_pipe[2] = 4;
  1441. swizzle_pipe[3] = 6;
  1442. swizzle_pipe[4] = 1;
  1443. swizzle_pipe[5] = 3;
  1444. swizzle_pipe[6] = 5;
  1445. break;
  1446. case 8:
  1447. swizzle_pipe[0] = 0;
  1448. swizzle_pipe[1] = 2;
  1449. swizzle_pipe[2] = 4;
  1450. swizzle_pipe[3] = 6;
  1451. swizzle_pipe[4] = 1;
  1452. swizzle_pipe[5] = 3;
  1453. swizzle_pipe[6] = 5;
  1454. swizzle_pipe[7] = 7;
  1455. break;
  1456. }
  1457. cur_backend = 0;
  1458. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1459. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1460. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1461. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1462. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1463. }
  1464. return backend_map;
  1465. }
  1466. int r600_count_pipe_bits(uint32_t val)
  1467. {
  1468. int i, ret = 0;
  1469. for (i = 0; i < 32; i++) {
  1470. ret += val & 1;
  1471. val >>= 1;
  1472. }
  1473. return ret;
  1474. }
  1475. void r600_gpu_init(struct radeon_device *rdev)
  1476. {
  1477. u32 tiling_config;
  1478. u32 ramcfg;
  1479. u32 backend_map;
  1480. u32 cc_rb_backend_disable;
  1481. u32 cc_gc_shader_pipe_config;
  1482. u32 tmp;
  1483. int i, j;
  1484. u32 sq_config;
  1485. u32 sq_gpr_resource_mgmt_1 = 0;
  1486. u32 sq_gpr_resource_mgmt_2 = 0;
  1487. u32 sq_thread_resource_mgmt = 0;
  1488. u32 sq_stack_resource_mgmt_1 = 0;
  1489. u32 sq_stack_resource_mgmt_2 = 0;
  1490. /* FIXME: implement */
  1491. switch (rdev->family) {
  1492. case CHIP_R600:
  1493. rdev->config.r600.max_pipes = 4;
  1494. rdev->config.r600.max_tile_pipes = 8;
  1495. rdev->config.r600.max_simds = 4;
  1496. rdev->config.r600.max_backends = 4;
  1497. rdev->config.r600.max_gprs = 256;
  1498. rdev->config.r600.max_threads = 192;
  1499. rdev->config.r600.max_stack_entries = 256;
  1500. rdev->config.r600.max_hw_contexts = 8;
  1501. rdev->config.r600.max_gs_threads = 16;
  1502. rdev->config.r600.sx_max_export_size = 128;
  1503. rdev->config.r600.sx_max_export_pos_size = 16;
  1504. rdev->config.r600.sx_max_export_smx_size = 128;
  1505. rdev->config.r600.sq_num_cf_insts = 2;
  1506. break;
  1507. case CHIP_RV630:
  1508. case CHIP_RV635:
  1509. rdev->config.r600.max_pipes = 2;
  1510. rdev->config.r600.max_tile_pipes = 2;
  1511. rdev->config.r600.max_simds = 3;
  1512. rdev->config.r600.max_backends = 1;
  1513. rdev->config.r600.max_gprs = 128;
  1514. rdev->config.r600.max_threads = 192;
  1515. rdev->config.r600.max_stack_entries = 128;
  1516. rdev->config.r600.max_hw_contexts = 8;
  1517. rdev->config.r600.max_gs_threads = 4;
  1518. rdev->config.r600.sx_max_export_size = 128;
  1519. rdev->config.r600.sx_max_export_pos_size = 16;
  1520. rdev->config.r600.sx_max_export_smx_size = 128;
  1521. rdev->config.r600.sq_num_cf_insts = 2;
  1522. break;
  1523. case CHIP_RV610:
  1524. case CHIP_RV620:
  1525. case CHIP_RS780:
  1526. case CHIP_RS880:
  1527. rdev->config.r600.max_pipes = 1;
  1528. rdev->config.r600.max_tile_pipes = 1;
  1529. rdev->config.r600.max_simds = 2;
  1530. rdev->config.r600.max_backends = 1;
  1531. rdev->config.r600.max_gprs = 128;
  1532. rdev->config.r600.max_threads = 192;
  1533. rdev->config.r600.max_stack_entries = 128;
  1534. rdev->config.r600.max_hw_contexts = 4;
  1535. rdev->config.r600.max_gs_threads = 4;
  1536. rdev->config.r600.sx_max_export_size = 128;
  1537. rdev->config.r600.sx_max_export_pos_size = 16;
  1538. rdev->config.r600.sx_max_export_smx_size = 128;
  1539. rdev->config.r600.sq_num_cf_insts = 1;
  1540. break;
  1541. case CHIP_RV670:
  1542. rdev->config.r600.max_pipes = 4;
  1543. rdev->config.r600.max_tile_pipes = 4;
  1544. rdev->config.r600.max_simds = 4;
  1545. rdev->config.r600.max_backends = 4;
  1546. rdev->config.r600.max_gprs = 192;
  1547. rdev->config.r600.max_threads = 192;
  1548. rdev->config.r600.max_stack_entries = 256;
  1549. rdev->config.r600.max_hw_contexts = 8;
  1550. rdev->config.r600.max_gs_threads = 16;
  1551. rdev->config.r600.sx_max_export_size = 128;
  1552. rdev->config.r600.sx_max_export_pos_size = 16;
  1553. rdev->config.r600.sx_max_export_smx_size = 128;
  1554. rdev->config.r600.sq_num_cf_insts = 2;
  1555. break;
  1556. default:
  1557. break;
  1558. }
  1559. /* Initialize HDP */
  1560. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1561. WREG32((0x2c14 + j), 0x00000000);
  1562. WREG32((0x2c18 + j), 0x00000000);
  1563. WREG32((0x2c1c + j), 0x00000000);
  1564. WREG32((0x2c20 + j), 0x00000000);
  1565. WREG32((0x2c24 + j), 0x00000000);
  1566. }
  1567. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1568. /* Setup tiling */
  1569. tiling_config = 0;
  1570. ramcfg = RREG32(RAMCFG);
  1571. switch (rdev->config.r600.max_tile_pipes) {
  1572. case 1:
  1573. tiling_config |= PIPE_TILING(0);
  1574. break;
  1575. case 2:
  1576. tiling_config |= PIPE_TILING(1);
  1577. break;
  1578. case 4:
  1579. tiling_config |= PIPE_TILING(2);
  1580. break;
  1581. case 8:
  1582. tiling_config |= PIPE_TILING(3);
  1583. break;
  1584. default:
  1585. break;
  1586. }
  1587. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1588. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1589. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1590. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1591. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1592. rdev->config.r600.tiling_group_size = 512;
  1593. else
  1594. rdev->config.r600.tiling_group_size = 256;
  1595. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1596. if (tmp > 3) {
  1597. tiling_config |= ROW_TILING(3);
  1598. tiling_config |= SAMPLE_SPLIT(3);
  1599. } else {
  1600. tiling_config |= ROW_TILING(tmp);
  1601. tiling_config |= SAMPLE_SPLIT(tmp);
  1602. }
  1603. tiling_config |= BANK_SWAPS(1);
  1604. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1605. cc_rb_backend_disable |=
  1606. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1607. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1608. cc_gc_shader_pipe_config |=
  1609. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1610. cc_gc_shader_pipe_config |=
  1611. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1612. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1613. (R6XX_MAX_BACKENDS -
  1614. r600_count_pipe_bits((cc_rb_backend_disable &
  1615. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1616. (cc_rb_backend_disable >> 16));
  1617. rdev->config.r600.tile_config = tiling_config;
  1618. rdev->config.r600.backend_map = backend_map;
  1619. tiling_config |= BACKEND_MAP(backend_map);
  1620. WREG32(GB_TILING_CONFIG, tiling_config);
  1621. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1622. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1623. /* Setup pipes */
  1624. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1625. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1626. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1627. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1628. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1629. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1630. /* Setup some CP states */
  1631. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1632. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1633. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1634. SYNC_WALKER | SYNC_ALIGNER));
  1635. /* Setup various GPU states */
  1636. if (rdev->family == CHIP_RV670)
  1637. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1638. tmp = RREG32(SX_DEBUG_1);
  1639. tmp |= SMX_EVENT_RELEASE;
  1640. if ((rdev->family > CHIP_R600))
  1641. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1642. WREG32(SX_DEBUG_1, tmp);
  1643. if (((rdev->family) == CHIP_R600) ||
  1644. ((rdev->family) == CHIP_RV630) ||
  1645. ((rdev->family) == CHIP_RV610) ||
  1646. ((rdev->family) == CHIP_RV620) ||
  1647. ((rdev->family) == CHIP_RS780) ||
  1648. ((rdev->family) == CHIP_RS880)) {
  1649. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1650. } else {
  1651. WREG32(DB_DEBUG, 0);
  1652. }
  1653. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1654. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1655. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1656. WREG32(VGT_NUM_INSTANCES, 0);
  1657. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1658. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1659. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1660. if (((rdev->family) == CHIP_RV610) ||
  1661. ((rdev->family) == CHIP_RV620) ||
  1662. ((rdev->family) == CHIP_RS780) ||
  1663. ((rdev->family) == CHIP_RS880)) {
  1664. tmp = (CACHE_FIFO_SIZE(0xa) |
  1665. FETCH_FIFO_HIWATER(0xa) |
  1666. DONE_FIFO_HIWATER(0xe0) |
  1667. ALU_UPDATE_FIFO_HIWATER(0x8));
  1668. } else if (((rdev->family) == CHIP_R600) ||
  1669. ((rdev->family) == CHIP_RV630)) {
  1670. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1671. tmp |= DONE_FIFO_HIWATER(0x4);
  1672. }
  1673. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1674. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1675. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1676. */
  1677. sq_config = RREG32(SQ_CONFIG);
  1678. sq_config &= ~(PS_PRIO(3) |
  1679. VS_PRIO(3) |
  1680. GS_PRIO(3) |
  1681. ES_PRIO(3));
  1682. sq_config |= (DX9_CONSTS |
  1683. VC_ENABLE |
  1684. PS_PRIO(0) |
  1685. VS_PRIO(1) |
  1686. GS_PRIO(2) |
  1687. ES_PRIO(3));
  1688. if ((rdev->family) == CHIP_R600) {
  1689. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1690. NUM_VS_GPRS(124) |
  1691. NUM_CLAUSE_TEMP_GPRS(4));
  1692. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1693. NUM_ES_GPRS(0));
  1694. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1695. NUM_VS_THREADS(48) |
  1696. NUM_GS_THREADS(4) |
  1697. NUM_ES_THREADS(4));
  1698. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1699. NUM_VS_STACK_ENTRIES(128));
  1700. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1701. NUM_ES_STACK_ENTRIES(0));
  1702. } else if (((rdev->family) == CHIP_RV610) ||
  1703. ((rdev->family) == CHIP_RV620) ||
  1704. ((rdev->family) == CHIP_RS780) ||
  1705. ((rdev->family) == CHIP_RS880)) {
  1706. /* no vertex cache */
  1707. sq_config &= ~VC_ENABLE;
  1708. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1709. NUM_VS_GPRS(44) |
  1710. NUM_CLAUSE_TEMP_GPRS(2));
  1711. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1712. NUM_ES_GPRS(17));
  1713. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1714. NUM_VS_THREADS(78) |
  1715. NUM_GS_THREADS(4) |
  1716. NUM_ES_THREADS(31));
  1717. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1718. NUM_VS_STACK_ENTRIES(40));
  1719. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1720. NUM_ES_STACK_ENTRIES(16));
  1721. } else if (((rdev->family) == CHIP_RV630) ||
  1722. ((rdev->family) == CHIP_RV635)) {
  1723. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1724. NUM_VS_GPRS(44) |
  1725. NUM_CLAUSE_TEMP_GPRS(2));
  1726. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1727. NUM_ES_GPRS(18));
  1728. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1729. NUM_VS_THREADS(78) |
  1730. NUM_GS_THREADS(4) |
  1731. NUM_ES_THREADS(31));
  1732. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1733. NUM_VS_STACK_ENTRIES(40));
  1734. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1735. NUM_ES_STACK_ENTRIES(16));
  1736. } else if ((rdev->family) == CHIP_RV670) {
  1737. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1738. NUM_VS_GPRS(44) |
  1739. NUM_CLAUSE_TEMP_GPRS(2));
  1740. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1741. NUM_ES_GPRS(17));
  1742. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1743. NUM_VS_THREADS(78) |
  1744. NUM_GS_THREADS(4) |
  1745. NUM_ES_THREADS(31));
  1746. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1747. NUM_VS_STACK_ENTRIES(64));
  1748. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1749. NUM_ES_STACK_ENTRIES(64));
  1750. }
  1751. WREG32(SQ_CONFIG, sq_config);
  1752. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1753. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1754. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1755. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1756. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1757. if (((rdev->family) == CHIP_RV610) ||
  1758. ((rdev->family) == CHIP_RV620) ||
  1759. ((rdev->family) == CHIP_RS780) ||
  1760. ((rdev->family) == CHIP_RS880)) {
  1761. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1762. } else {
  1763. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1764. }
  1765. /* More default values. 2D/3D driver should adjust as needed */
  1766. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1767. S1_X(0x4) | S1_Y(0xc)));
  1768. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1769. S1_X(0x2) | S1_Y(0x2) |
  1770. S2_X(0xa) | S2_Y(0x6) |
  1771. S3_X(0x6) | S3_Y(0xa)));
  1772. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1773. S1_X(0x4) | S1_Y(0xc) |
  1774. S2_X(0x1) | S2_Y(0x6) |
  1775. S3_X(0xa) | S3_Y(0xe)));
  1776. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1777. S5_X(0x0) | S5_Y(0x0) |
  1778. S6_X(0xb) | S6_Y(0x4) |
  1779. S7_X(0x7) | S7_Y(0x8)));
  1780. WREG32(VGT_STRMOUT_EN, 0);
  1781. tmp = rdev->config.r600.max_pipes * 16;
  1782. switch (rdev->family) {
  1783. case CHIP_RV610:
  1784. case CHIP_RV620:
  1785. case CHIP_RS780:
  1786. case CHIP_RS880:
  1787. tmp += 32;
  1788. break;
  1789. case CHIP_RV670:
  1790. tmp += 128;
  1791. break;
  1792. default:
  1793. break;
  1794. }
  1795. if (tmp > 256) {
  1796. tmp = 256;
  1797. }
  1798. WREG32(VGT_ES_PER_GS, 128);
  1799. WREG32(VGT_GS_PER_ES, tmp);
  1800. WREG32(VGT_GS_PER_VS, 2);
  1801. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1802. /* more default values. 2D/3D driver should adjust as needed */
  1803. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1804. WREG32(VGT_STRMOUT_EN, 0);
  1805. WREG32(SX_MISC, 0);
  1806. WREG32(PA_SC_MODE_CNTL, 0);
  1807. WREG32(PA_SC_AA_CONFIG, 0);
  1808. WREG32(PA_SC_LINE_STIPPLE, 0);
  1809. WREG32(SPI_INPUT_Z, 0);
  1810. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1811. WREG32(CB_COLOR7_FRAG, 0);
  1812. /* Clear render buffer base addresses */
  1813. WREG32(CB_COLOR0_BASE, 0);
  1814. WREG32(CB_COLOR1_BASE, 0);
  1815. WREG32(CB_COLOR2_BASE, 0);
  1816. WREG32(CB_COLOR3_BASE, 0);
  1817. WREG32(CB_COLOR4_BASE, 0);
  1818. WREG32(CB_COLOR5_BASE, 0);
  1819. WREG32(CB_COLOR6_BASE, 0);
  1820. WREG32(CB_COLOR7_BASE, 0);
  1821. WREG32(CB_COLOR7_FRAG, 0);
  1822. switch (rdev->family) {
  1823. case CHIP_RV610:
  1824. case CHIP_RV620:
  1825. case CHIP_RS780:
  1826. case CHIP_RS880:
  1827. tmp = TC_L2_SIZE(8);
  1828. break;
  1829. case CHIP_RV630:
  1830. case CHIP_RV635:
  1831. tmp = TC_L2_SIZE(4);
  1832. break;
  1833. case CHIP_R600:
  1834. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1835. break;
  1836. default:
  1837. tmp = TC_L2_SIZE(0);
  1838. break;
  1839. }
  1840. WREG32(TC_CNTL, tmp);
  1841. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1842. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1843. tmp = RREG32(ARB_POP);
  1844. tmp |= ENABLE_TC128;
  1845. WREG32(ARB_POP, tmp);
  1846. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1847. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1848. NUM_CLIP_SEQ(3)));
  1849. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1850. }
  1851. /*
  1852. * Indirect registers accessor
  1853. */
  1854. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1855. {
  1856. u32 r;
  1857. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1858. (void)RREG32(PCIE_PORT_INDEX);
  1859. r = RREG32(PCIE_PORT_DATA);
  1860. return r;
  1861. }
  1862. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1863. {
  1864. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1865. (void)RREG32(PCIE_PORT_INDEX);
  1866. WREG32(PCIE_PORT_DATA, (v));
  1867. (void)RREG32(PCIE_PORT_DATA);
  1868. }
  1869. /*
  1870. * CP & Ring
  1871. */
  1872. void r600_cp_stop(struct radeon_device *rdev)
  1873. {
  1874. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1875. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1876. WREG32(SCRATCH_UMSK, 0);
  1877. }
  1878. int r600_init_microcode(struct radeon_device *rdev)
  1879. {
  1880. struct platform_device *pdev;
  1881. const char *chip_name;
  1882. const char *rlc_chip_name;
  1883. size_t pfp_req_size, me_req_size, rlc_req_size;
  1884. char fw_name[30];
  1885. int err;
  1886. DRM_DEBUG("\n");
  1887. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1888. err = IS_ERR(pdev);
  1889. if (err) {
  1890. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1891. return -EINVAL;
  1892. }
  1893. switch (rdev->family) {
  1894. case CHIP_R600:
  1895. chip_name = "R600";
  1896. rlc_chip_name = "R600";
  1897. break;
  1898. case CHIP_RV610:
  1899. chip_name = "RV610";
  1900. rlc_chip_name = "R600";
  1901. break;
  1902. case CHIP_RV630:
  1903. chip_name = "RV630";
  1904. rlc_chip_name = "R600";
  1905. break;
  1906. case CHIP_RV620:
  1907. chip_name = "RV620";
  1908. rlc_chip_name = "R600";
  1909. break;
  1910. case CHIP_RV635:
  1911. chip_name = "RV635";
  1912. rlc_chip_name = "R600";
  1913. break;
  1914. case CHIP_RV670:
  1915. chip_name = "RV670";
  1916. rlc_chip_name = "R600";
  1917. break;
  1918. case CHIP_RS780:
  1919. case CHIP_RS880:
  1920. chip_name = "RS780";
  1921. rlc_chip_name = "R600";
  1922. break;
  1923. case CHIP_RV770:
  1924. chip_name = "RV770";
  1925. rlc_chip_name = "R700";
  1926. break;
  1927. case CHIP_RV730:
  1928. case CHIP_RV740:
  1929. chip_name = "RV730";
  1930. rlc_chip_name = "R700";
  1931. break;
  1932. case CHIP_RV710:
  1933. chip_name = "RV710";
  1934. rlc_chip_name = "R700";
  1935. break;
  1936. case CHIP_CEDAR:
  1937. chip_name = "CEDAR";
  1938. rlc_chip_name = "CEDAR";
  1939. break;
  1940. case CHIP_REDWOOD:
  1941. chip_name = "REDWOOD";
  1942. rlc_chip_name = "REDWOOD";
  1943. break;
  1944. case CHIP_JUNIPER:
  1945. chip_name = "JUNIPER";
  1946. rlc_chip_name = "JUNIPER";
  1947. break;
  1948. case CHIP_CYPRESS:
  1949. case CHIP_HEMLOCK:
  1950. chip_name = "CYPRESS";
  1951. rlc_chip_name = "CYPRESS";
  1952. break;
  1953. case CHIP_PALM:
  1954. chip_name = "PALM";
  1955. rlc_chip_name = "SUMO";
  1956. break;
  1957. case CHIP_SUMO:
  1958. chip_name = "SUMO";
  1959. rlc_chip_name = "SUMO";
  1960. break;
  1961. case CHIP_SUMO2:
  1962. chip_name = "SUMO2";
  1963. rlc_chip_name = "SUMO";
  1964. break;
  1965. default: BUG();
  1966. }
  1967. if (rdev->family >= CHIP_CEDAR) {
  1968. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1969. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1970. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1971. } else if (rdev->family >= CHIP_RV770) {
  1972. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1973. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1974. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1975. } else {
  1976. pfp_req_size = PFP_UCODE_SIZE * 4;
  1977. me_req_size = PM4_UCODE_SIZE * 12;
  1978. rlc_req_size = RLC_UCODE_SIZE * 4;
  1979. }
  1980. DRM_INFO("Loading %s Microcode\n", chip_name);
  1981. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1982. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1983. if (err)
  1984. goto out;
  1985. if (rdev->pfp_fw->size != pfp_req_size) {
  1986. printk(KERN_ERR
  1987. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1988. rdev->pfp_fw->size, fw_name);
  1989. err = -EINVAL;
  1990. goto out;
  1991. }
  1992. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1993. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1994. if (err)
  1995. goto out;
  1996. if (rdev->me_fw->size != me_req_size) {
  1997. printk(KERN_ERR
  1998. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1999. rdev->me_fw->size, fw_name);
  2000. err = -EINVAL;
  2001. }
  2002. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2003. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2004. if (err)
  2005. goto out;
  2006. if (rdev->rlc_fw->size != rlc_req_size) {
  2007. printk(KERN_ERR
  2008. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2009. rdev->rlc_fw->size, fw_name);
  2010. err = -EINVAL;
  2011. }
  2012. out:
  2013. platform_device_unregister(pdev);
  2014. if (err) {
  2015. if (err != -EINVAL)
  2016. printk(KERN_ERR
  2017. "r600_cp: Failed to load firmware \"%s\"\n",
  2018. fw_name);
  2019. release_firmware(rdev->pfp_fw);
  2020. rdev->pfp_fw = NULL;
  2021. release_firmware(rdev->me_fw);
  2022. rdev->me_fw = NULL;
  2023. release_firmware(rdev->rlc_fw);
  2024. rdev->rlc_fw = NULL;
  2025. }
  2026. return err;
  2027. }
  2028. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2029. {
  2030. const __be32 *fw_data;
  2031. int i;
  2032. if (!rdev->me_fw || !rdev->pfp_fw)
  2033. return -EINVAL;
  2034. r600_cp_stop(rdev);
  2035. WREG32(CP_RB_CNTL,
  2036. #ifdef __BIG_ENDIAN
  2037. BUF_SWAP_32BIT |
  2038. #endif
  2039. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2040. /* Reset cp */
  2041. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2042. RREG32(GRBM_SOFT_RESET);
  2043. mdelay(15);
  2044. WREG32(GRBM_SOFT_RESET, 0);
  2045. WREG32(CP_ME_RAM_WADDR, 0);
  2046. fw_data = (const __be32 *)rdev->me_fw->data;
  2047. WREG32(CP_ME_RAM_WADDR, 0);
  2048. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2049. WREG32(CP_ME_RAM_DATA,
  2050. be32_to_cpup(fw_data++));
  2051. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2052. WREG32(CP_PFP_UCODE_ADDR, 0);
  2053. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2054. WREG32(CP_PFP_UCODE_DATA,
  2055. be32_to_cpup(fw_data++));
  2056. WREG32(CP_PFP_UCODE_ADDR, 0);
  2057. WREG32(CP_ME_RAM_WADDR, 0);
  2058. WREG32(CP_ME_RAM_RADDR, 0);
  2059. return 0;
  2060. }
  2061. int r600_cp_start(struct radeon_device *rdev)
  2062. {
  2063. int r;
  2064. uint32_t cp_me;
  2065. r = radeon_ring_lock(rdev, 7);
  2066. if (r) {
  2067. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2068. return r;
  2069. }
  2070. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2071. radeon_ring_write(rdev, 0x1);
  2072. if (rdev->family >= CHIP_RV770) {
  2073. radeon_ring_write(rdev, 0x0);
  2074. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2075. } else {
  2076. radeon_ring_write(rdev, 0x3);
  2077. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2078. }
  2079. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2080. radeon_ring_write(rdev, 0);
  2081. radeon_ring_write(rdev, 0);
  2082. radeon_ring_unlock_commit(rdev);
  2083. cp_me = 0xff;
  2084. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2085. return 0;
  2086. }
  2087. int r600_cp_resume(struct radeon_device *rdev)
  2088. {
  2089. u32 tmp;
  2090. u32 rb_bufsz;
  2091. int r;
  2092. /* Reset cp */
  2093. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2094. RREG32(GRBM_SOFT_RESET);
  2095. mdelay(15);
  2096. WREG32(GRBM_SOFT_RESET, 0);
  2097. /* Set ring buffer size */
  2098. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2099. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2100. #ifdef __BIG_ENDIAN
  2101. tmp |= BUF_SWAP_32BIT;
  2102. #endif
  2103. WREG32(CP_RB_CNTL, tmp);
  2104. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2105. /* Set the write pointer delay */
  2106. WREG32(CP_RB_WPTR_DELAY, 0);
  2107. /* Initialize the ring buffer's read and write pointers */
  2108. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2109. WREG32(CP_RB_RPTR_WR, 0);
  2110. rdev->cp.wptr = 0;
  2111. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2112. /* set the wb address whether it's enabled or not */
  2113. WREG32(CP_RB_RPTR_ADDR,
  2114. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2115. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2116. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2117. if (rdev->wb.enabled)
  2118. WREG32(SCRATCH_UMSK, 0xff);
  2119. else {
  2120. tmp |= RB_NO_UPDATE;
  2121. WREG32(SCRATCH_UMSK, 0);
  2122. }
  2123. mdelay(1);
  2124. WREG32(CP_RB_CNTL, tmp);
  2125. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2126. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2127. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2128. r600_cp_start(rdev);
  2129. rdev->cp.ready = true;
  2130. r = radeon_ring_test(rdev);
  2131. if (r) {
  2132. rdev->cp.ready = false;
  2133. return r;
  2134. }
  2135. return 0;
  2136. }
  2137. void r600_cp_commit(struct radeon_device *rdev)
  2138. {
  2139. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2140. (void)RREG32(CP_RB_WPTR);
  2141. }
  2142. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2143. {
  2144. u32 rb_bufsz;
  2145. /* Align ring size */
  2146. rb_bufsz = drm_order(ring_size / 8);
  2147. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2148. rdev->cp.ring_size = ring_size;
  2149. rdev->cp.align_mask = 16 - 1;
  2150. }
  2151. void r600_cp_fini(struct radeon_device *rdev)
  2152. {
  2153. r600_cp_stop(rdev);
  2154. radeon_ring_fini(rdev);
  2155. }
  2156. /*
  2157. * GPU scratch registers helpers function.
  2158. */
  2159. void r600_scratch_init(struct radeon_device *rdev)
  2160. {
  2161. int i;
  2162. rdev->scratch.num_reg = 7;
  2163. rdev->scratch.reg_base = SCRATCH_REG0;
  2164. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2165. rdev->scratch.free[i] = true;
  2166. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2167. }
  2168. }
  2169. int r600_ring_test(struct radeon_device *rdev)
  2170. {
  2171. uint32_t scratch;
  2172. uint32_t tmp = 0;
  2173. unsigned i;
  2174. int r;
  2175. r = radeon_scratch_get(rdev, &scratch);
  2176. if (r) {
  2177. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2178. return r;
  2179. }
  2180. WREG32(scratch, 0xCAFEDEAD);
  2181. r = radeon_ring_lock(rdev, 3);
  2182. if (r) {
  2183. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2184. radeon_scratch_free(rdev, scratch);
  2185. return r;
  2186. }
  2187. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2188. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2189. radeon_ring_write(rdev, 0xDEADBEEF);
  2190. radeon_ring_unlock_commit(rdev);
  2191. for (i = 0; i < rdev->usec_timeout; i++) {
  2192. tmp = RREG32(scratch);
  2193. if (tmp == 0xDEADBEEF)
  2194. break;
  2195. DRM_UDELAY(1);
  2196. }
  2197. if (i < rdev->usec_timeout) {
  2198. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2199. } else {
  2200. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2201. scratch, tmp);
  2202. r = -EINVAL;
  2203. }
  2204. radeon_scratch_free(rdev, scratch);
  2205. return r;
  2206. }
  2207. void r600_fence_ring_emit(struct radeon_device *rdev,
  2208. struct radeon_fence *fence)
  2209. {
  2210. if (rdev->wb.use_event) {
  2211. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2212. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2213. /* flush read cache over gart */
  2214. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2215. radeon_ring_write(rdev, PACKET3_TC_ACTION_ENA |
  2216. PACKET3_VC_ACTION_ENA |
  2217. PACKET3_SH_ACTION_ENA);
  2218. radeon_ring_write(rdev, 0xFFFFFFFF);
  2219. radeon_ring_write(rdev, 0);
  2220. radeon_ring_write(rdev, 10); /* poll interval */
  2221. /* EVENT_WRITE_EOP - flush caches, send int */
  2222. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2223. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2224. radeon_ring_write(rdev, addr & 0xffffffff);
  2225. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2226. radeon_ring_write(rdev, fence->seq);
  2227. radeon_ring_write(rdev, 0);
  2228. } else {
  2229. /* flush read cache over gart */
  2230. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2231. radeon_ring_write(rdev, PACKET3_TC_ACTION_ENA |
  2232. PACKET3_VC_ACTION_ENA |
  2233. PACKET3_SH_ACTION_ENA);
  2234. radeon_ring_write(rdev, 0xFFFFFFFF);
  2235. radeon_ring_write(rdev, 0);
  2236. radeon_ring_write(rdev, 10); /* poll interval */
  2237. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2238. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2239. /* wait for 3D idle clean */
  2240. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2241. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2242. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2243. /* Emit fence sequence & fire IRQ */
  2244. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2245. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2246. radeon_ring_write(rdev, fence->seq);
  2247. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2248. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2249. radeon_ring_write(rdev, RB_INT_STAT);
  2250. }
  2251. }
  2252. int r600_copy_blit(struct radeon_device *rdev,
  2253. uint64_t src_offset,
  2254. uint64_t dst_offset,
  2255. unsigned num_gpu_pages,
  2256. struct radeon_fence *fence)
  2257. {
  2258. int r;
  2259. mutex_lock(&rdev->r600_blit.mutex);
  2260. rdev->r600_blit.vb_ib = NULL;
  2261. r = r600_blit_prepare_copy(rdev, num_gpu_pages);
  2262. if (r) {
  2263. if (rdev->r600_blit.vb_ib)
  2264. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2265. mutex_unlock(&rdev->r600_blit.mutex);
  2266. return r;
  2267. }
  2268. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages);
  2269. r600_blit_done_copy(rdev, fence);
  2270. mutex_unlock(&rdev->r600_blit.mutex);
  2271. return 0;
  2272. }
  2273. void r600_blit_suspend(struct radeon_device *rdev)
  2274. {
  2275. int r;
  2276. /* unpin shaders bo */
  2277. if (rdev->r600_blit.shader_obj) {
  2278. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2279. if (!r) {
  2280. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2281. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2282. }
  2283. }
  2284. }
  2285. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2286. uint32_t tiling_flags, uint32_t pitch,
  2287. uint32_t offset, uint32_t obj_size)
  2288. {
  2289. /* FIXME: implement */
  2290. return 0;
  2291. }
  2292. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2293. {
  2294. /* FIXME: implement */
  2295. }
  2296. int r600_startup(struct radeon_device *rdev)
  2297. {
  2298. int r;
  2299. /* enable pcie gen2 link */
  2300. r600_pcie_gen2_enable(rdev);
  2301. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2302. r = r600_init_microcode(rdev);
  2303. if (r) {
  2304. DRM_ERROR("Failed to load firmware!\n");
  2305. return r;
  2306. }
  2307. }
  2308. r = r600_vram_scratch_init(rdev);
  2309. if (r)
  2310. return r;
  2311. r600_mc_program(rdev);
  2312. if (rdev->flags & RADEON_IS_AGP) {
  2313. r600_agp_enable(rdev);
  2314. } else {
  2315. r = r600_pcie_gart_enable(rdev);
  2316. if (r)
  2317. return r;
  2318. }
  2319. r600_gpu_init(rdev);
  2320. r = r600_blit_init(rdev);
  2321. if (r) {
  2322. r600_blit_fini(rdev);
  2323. rdev->asic->copy = NULL;
  2324. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2325. }
  2326. /* allocate wb buffer */
  2327. r = radeon_wb_init(rdev);
  2328. if (r)
  2329. return r;
  2330. /* Enable IRQ */
  2331. r = r600_irq_init(rdev);
  2332. if (r) {
  2333. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2334. radeon_irq_kms_fini(rdev);
  2335. return r;
  2336. }
  2337. r600_irq_set(rdev);
  2338. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2339. if (r)
  2340. return r;
  2341. r = r600_cp_load_microcode(rdev);
  2342. if (r)
  2343. return r;
  2344. r = r600_cp_resume(rdev);
  2345. if (r)
  2346. return r;
  2347. return 0;
  2348. }
  2349. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2350. {
  2351. uint32_t temp;
  2352. temp = RREG32(CONFIG_CNTL);
  2353. if (state == false) {
  2354. temp &= ~(1<<0);
  2355. temp |= (1<<1);
  2356. } else {
  2357. temp &= ~(1<<1);
  2358. }
  2359. WREG32(CONFIG_CNTL, temp);
  2360. }
  2361. int r600_resume(struct radeon_device *rdev)
  2362. {
  2363. int r;
  2364. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2365. * posting will perform necessary task to bring back GPU into good
  2366. * shape.
  2367. */
  2368. /* post card */
  2369. atom_asic_init(rdev->mode_info.atom_context);
  2370. r = r600_startup(rdev);
  2371. if (r) {
  2372. DRM_ERROR("r600 startup failed on resume\n");
  2373. return r;
  2374. }
  2375. r = r600_ib_test(rdev);
  2376. if (r) {
  2377. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2378. return r;
  2379. }
  2380. r = r600_audio_init(rdev);
  2381. if (r) {
  2382. DRM_ERROR("radeon: audio resume failed\n");
  2383. return r;
  2384. }
  2385. return r;
  2386. }
  2387. int r600_suspend(struct radeon_device *rdev)
  2388. {
  2389. r600_audio_fini(rdev);
  2390. /* FIXME: we should wait for ring to be empty */
  2391. r600_cp_stop(rdev);
  2392. rdev->cp.ready = false;
  2393. r600_irq_suspend(rdev);
  2394. radeon_wb_disable(rdev);
  2395. r600_pcie_gart_disable(rdev);
  2396. r600_blit_suspend(rdev);
  2397. return 0;
  2398. }
  2399. /* Plan is to move initialization in that function and use
  2400. * helper function so that radeon_device_init pretty much
  2401. * do nothing more than calling asic specific function. This
  2402. * should also allow to remove a bunch of callback function
  2403. * like vram_info.
  2404. */
  2405. int r600_init(struct radeon_device *rdev)
  2406. {
  2407. int r;
  2408. if (r600_debugfs_mc_info_init(rdev)) {
  2409. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2410. }
  2411. /* This don't do much */
  2412. r = radeon_gem_init(rdev);
  2413. if (r)
  2414. return r;
  2415. /* Read BIOS */
  2416. if (!radeon_get_bios(rdev)) {
  2417. if (ASIC_IS_AVIVO(rdev))
  2418. return -EINVAL;
  2419. }
  2420. /* Must be an ATOMBIOS */
  2421. if (!rdev->is_atom_bios) {
  2422. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2423. return -EINVAL;
  2424. }
  2425. r = radeon_atombios_init(rdev);
  2426. if (r)
  2427. return r;
  2428. /* Post card if necessary */
  2429. if (!radeon_card_posted(rdev)) {
  2430. if (!rdev->bios) {
  2431. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2432. return -EINVAL;
  2433. }
  2434. DRM_INFO("GPU not posted. posting now...\n");
  2435. atom_asic_init(rdev->mode_info.atom_context);
  2436. }
  2437. /* Initialize scratch registers */
  2438. r600_scratch_init(rdev);
  2439. /* Initialize surface registers */
  2440. radeon_surface_init(rdev);
  2441. /* Initialize clocks */
  2442. radeon_get_clock_info(rdev->ddev);
  2443. /* Fence driver */
  2444. r = radeon_fence_driver_init(rdev);
  2445. if (r)
  2446. return r;
  2447. if (rdev->flags & RADEON_IS_AGP) {
  2448. r = radeon_agp_init(rdev);
  2449. if (r)
  2450. radeon_agp_disable(rdev);
  2451. }
  2452. r = r600_mc_init(rdev);
  2453. if (r)
  2454. return r;
  2455. /* Memory manager */
  2456. r = radeon_bo_init(rdev);
  2457. if (r)
  2458. return r;
  2459. r = radeon_irq_kms_init(rdev);
  2460. if (r)
  2461. return r;
  2462. rdev->cp.ring_obj = NULL;
  2463. r600_ring_init(rdev, 1024 * 1024);
  2464. rdev->ih.ring_obj = NULL;
  2465. r600_ih_ring_init(rdev, 64 * 1024);
  2466. r = r600_pcie_gart_init(rdev);
  2467. if (r)
  2468. return r;
  2469. rdev->accel_working = true;
  2470. r = r600_startup(rdev);
  2471. if (r) {
  2472. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2473. r600_cp_fini(rdev);
  2474. r600_irq_fini(rdev);
  2475. radeon_wb_fini(rdev);
  2476. radeon_irq_kms_fini(rdev);
  2477. r600_pcie_gart_fini(rdev);
  2478. rdev->accel_working = false;
  2479. }
  2480. if (rdev->accel_working) {
  2481. r = radeon_ib_pool_init(rdev);
  2482. if (r) {
  2483. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2484. rdev->accel_working = false;
  2485. } else {
  2486. r = r600_ib_test(rdev);
  2487. if (r) {
  2488. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2489. rdev->accel_working = false;
  2490. }
  2491. }
  2492. }
  2493. r = r600_audio_init(rdev);
  2494. if (r)
  2495. return r; /* TODO error handling */
  2496. return 0;
  2497. }
  2498. void r600_fini(struct radeon_device *rdev)
  2499. {
  2500. r600_audio_fini(rdev);
  2501. r600_blit_fini(rdev);
  2502. r600_cp_fini(rdev);
  2503. r600_irq_fini(rdev);
  2504. radeon_wb_fini(rdev);
  2505. radeon_ib_pool_fini(rdev);
  2506. radeon_irq_kms_fini(rdev);
  2507. r600_pcie_gart_fini(rdev);
  2508. r600_vram_scratch_fini(rdev);
  2509. radeon_agp_fini(rdev);
  2510. radeon_gem_fini(rdev);
  2511. radeon_fence_driver_fini(rdev);
  2512. radeon_bo_fini(rdev);
  2513. radeon_atombios_fini(rdev);
  2514. kfree(rdev->bios);
  2515. rdev->bios = NULL;
  2516. }
  2517. /*
  2518. * CS stuff
  2519. */
  2520. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2521. {
  2522. /* FIXME: implement */
  2523. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2524. radeon_ring_write(rdev,
  2525. #ifdef __BIG_ENDIAN
  2526. (2 << 0) |
  2527. #endif
  2528. (ib->gpu_addr & 0xFFFFFFFC));
  2529. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2530. radeon_ring_write(rdev, ib->length_dw);
  2531. }
  2532. int r600_ib_test(struct radeon_device *rdev)
  2533. {
  2534. struct radeon_ib *ib;
  2535. uint32_t scratch;
  2536. uint32_t tmp = 0;
  2537. unsigned i;
  2538. int r;
  2539. r = radeon_scratch_get(rdev, &scratch);
  2540. if (r) {
  2541. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2542. return r;
  2543. }
  2544. WREG32(scratch, 0xCAFEDEAD);
  2545. r = radeon_ib_get(rdev, &ib);
  2546. if (r) {
  2547. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2548. return r;
  2549. }
  2550. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2551. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2552. ib->ptr[2] = 0xDEADBEEF;
  2553. ib->ptr[3] = PACKET2(0);
  2554. ib->ptr[4] = PACKET2(0);
  2555. ib->ptr[5] = PACKET2(0);
  2556. ib->ptr[6] = PACKET2(0);
  2557. ib->ptr[7] = PACKET2(0);
  2558. ib->ptr[8] = PACKET2(0);
  2559. ib->ptr[9] = PACKET2(0);
  2560. ib->ptr[10] = PACKET2(0);
  2561. ib->ptr[11] = PACKET2(0);
  2562. ib->ptr[12] = PACKET2(0);
  2563. ib->ptr[13] = PACKET2(0);
  2564. ib->ptr[14] = PACKET2(0);
  2565. ib->ptr[15] = PACKET2(0);
  2566. ib->length_dw = 16;
  2567. r = radeon_ib_schedule(rdev, ib);
  2568. if (r) {
  2569. radeon_scratch_free(rdev, scratch);
  2570. radeon_ib_free(rdev, &ib);
  2571. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2572. return r;
  2573. }
  2574. r = radeon_fence_wait(ib->fence, false);
  2575. if (r) {
  2576. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2577. return r;
  2578. }
  2579. for (i = 0; i < rdev->usec_timeout; i++) {
  2580. tmp = RREG32(scratch);
  2581. if (tmp == 0xDEADBEEF)
  2582. break;
  2583. DRM_UDELAY(1);
  2584. }
  2585. if (i < rdev->usec_timeout) {
  2586. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2587. } else {
  2588. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2589. scratch, tmp);
  2590. r = -EINVAL;
  2591. }
  2592. radeon_scratch_free(rdev, scratch);
  2593. radeon_ib_free(rdev, &ib);
  2594. return r;
  2595. }
  2596. /*
  2597. * Interrupts
  2598. *
  2599. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2600. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2601. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2602. * and host consumes. As the host irq handler processes interrupts, it
  2603. * increments the rptr. When the rptr catches up with the wptr, all the
  2604. * current interrupts have been processed.
  2605. */
  2606. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2607. {
  2608. u32 rb_bufsz;
  2609. /* Align ring size */
  2610. rb_bufsz = drm_order(ring_size / 4);
  2611. ring_size = (1 << rb_bufsz) * 4;
  2612. rdev->ih.ring_size = ring_size;
  2613. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2614. rdev->ih.rptr = 0;
  2615. }
  2616. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2617. {
  2618. int r;
  2619. /* Allocate ring buffer */
  2620. if (rdev->ih.ring_obj == NULL) {
  2621. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2622. PAGE_SIZE, true,
  2623. RADEON_GEM_DOMAIN_GTT,
  2624. &rdev->ih.ring_obj);
  2625. if (r) {
  2626. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2627. return r;
  2628. }
  2629. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2630. if (unlikely(r != 0))
  2631. return r;
  2632. r = radeon_bo_pin(rdev->ih.ring_obj,
  2633. RADEON_GEM_DOMAIN_GTT,
  2634. &rdev->ih.gpu_addr);
  2635. if (r) {
  2636. radeon_bo_unreserve(rdev->ih.ring_obj);
  2637. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2638. return r;
  2639. }
  2640. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2641. (void **)&rdev->ih.ring);
  2642. radeon_bo_unreserve(rdev->ih.ring_obj);
  2643. if (r) {
  2644. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2645. return r;
  2646. }
  2647. }
  2648. return 0;
  2649. }
  2650. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2651. {
  2652. int r;
  2653. if (rdev->ih.ring_obj) {
  2654. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2655. if (likely(r == 0)) {
  2656. radeon_bo_kunmap(rdev->ih.ring_obj);
  2657. radeon_bo_unpin(rdev->ih.ring_obj);
  2658. radeon_bo_unreserve(rdev->ih.ring_obj);
  2659. }
  2660. radeon_bo_unref(&rdev->ih.ring_obj);
  2661. rdev->ih.ring = NULL;
  2662. rdev->ih.ring_obj = NULL;
  2663. }
  2664. }
  2665. void r600_rlc_stop(struct radeon_device *rdev)
  2666. {
  2667. if ((rdev->family >= CHIP_RV770) &&
  2668. (rdev->family <= CHIP_RV740)) {
  2669. /* r7xx asics need to soft reset RLC before halting */
  2670. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2671. RREG32(SRBM_SOFT_RESET);
  2672. udelay(15000);
  2673. WREG32(SRBM_SOFT_RESET, 0);
  2674. RREG32(SRBM_SOFT_RESET);
  2675. }
  2676. WREG32(RLC_CNTL, 0);
  2677. }
  2678. static void r600_rlc_start(struct radeon_device *rdev)
  2679. {
  2680. WREG32(RLC_CNTL, RLC_ENABLE);
  2681. }
  2682. static int r600_rlc_init(struct radeon_device *rdev)
  2683. {
  2684. u32 i;
  2685. const __be32 *fw_data;
  2686. if (!rdev->rlc_fw)
  2687. return -EINVAL;
  2688. r600_rlc_stop(rdev);
  2689. WREG32(RLC_HB_BASE, 0);
  2690. WREG32(RLC_HB_CNTL, 0);
  2691. WREG32(RLC_HB_RPTR, 0);
  2692. WREG32(RLC_HB_WPTR, 0);
  2693. if (rdev->family <= CHIP_CAICOS) {
  2694. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2695. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2696. }
  2697. WREG32(RLC_MC_CNTL, 0);
  2698. WREG32(RLC_UCODE_CNTL, 0);
  2699. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2700. if (rdev->family >= CHIP_CAYMAN) {
  2701. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  2702. WREG32(RLC_UCODE_ADDR, i);
  2703. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2704. }
  2705. } else if (rdev->family >= CHIP_CEDAR) {
  2706. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2707. WREG32(RLC_UCODE_ADDR, i);
  2708. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2709. }
  2710. } else if (rdev->family >= CHIP_RV770) {
  2711. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2712. WREG32(RLC_UCODE_ADDR, i);
  2713. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2714. }
  2715. } else {
  2716. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2717. WREG32(RLC_UCODE_ADDR, i);
  2718. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2719. }
  2720. }
  2721. WREG32(RLC_UCODE_ADDR, 0);
  2722. r600_rlc_start(rdev);
  2723. return 0;
  2724. }
  2725. static void r600_enable_interrupts(struct radeon_device *rdev)
  2726. {
  2727. u32 ih_cntl = RREG32(IH_CNTL);
  2728. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2729. ih_cntl |= ENABLE_INTR;
  2730. ih_rb_cntl |= IH_RB_ENABLE;
  2731. WREG32(IH_CNTL, ih_cntl);
  2732. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2733. rdev->ih.enabled = true;
  2734. }
  2735. void r600_disable_interrupts(struct radeon_device *rdev)
  2736. {
  2737. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2738. u32 ih_cntl = RREG32(IH_CNTL);
  2739. ih_rb_cntl &= ~IH_RB_ENABLE;
  2740. ih_cntl &= ~ENABLE_INTR;
  2741. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2742. WREG32(IH_CNTL, ih_cntl);
  2743. /* set rptr, wptr to 0 */
  2744. WREG32(IH_RB_RPTR, 0);
  2745. WREG32(IH_RB_WPTR, 0);
  2746. rdev->ih.enabled = false;
  2747. rdev->ih.wptr = 0;
  2748. rdev->ih.rptr = 0;
  2749. }
  2750. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2751. {
  2752. u32 tmp;
  2753. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2754. WREG32(GRBM_INT_CNTL, 0);
  2755. WREG32(DxMODE_INT_MASK, 0);
  2756. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2757. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2758. if (ASIC_IS_DCE3(rdev)) {
  2759. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2760. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2761. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2762. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2763. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2764. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2765. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2766. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2767. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2768. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2769. if (ASIC_IS_DCE32(rdev)) {
  2770. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2771. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2772. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2773. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2774. }
  2775. } else {
  2776. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2777. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2778. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2779. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2780. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2781. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2782. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2783. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2784. }
  2785. }
  2786. int r600_irq_init(struct radeon_device *rdev)
  2787. {
  2788. int ret = 0;
  2789. int rb_bufsz;
  2790. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2791. /* allocate ring */
  2792. ret = r600_ih_ring_alloc(rdev);
  2793. if (ret)
  2794. return ret;
  2795. /* disable irqs */
  2796. r600_disable_interrupts(rdev);
  2797. /* init rlc */
  2798. ret = r600_rlc_init(rdev);
  2799. if (ret) {
  2800. r600_ih_ring_fini(rdev);
  2801. return ret;
  2802. }
  2803. /* setup interrupt control */
  2804. /* set dummy read address to ring address */
  2805. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2806. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2807. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2808. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2809. */
  2810. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2811. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2812. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2813. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2814. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2815. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2816. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2817. IH_WPTR_OVERFLOW_CLEAR |
  2818. (rb_bufsz << 1));
  2819. if (rdev->wb.enabled)
  2820. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2821. /* set the writeback address whether it's enabled or not */
  2822. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2823. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2824. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2825. /* set rptr, wptr to 0 */
  2826. WREG32(IH_RB_RPTR, 0);
  2827. WREG32(IH_RB_WPTR, 0);
  2828. /* Default settings for IH_CNTL (disabled at first) */
  2829. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2830. /* RPTR_REARM only works if msi's are enabled */
  2831. if (rdev->msi_enabled)
  2832. ih_cntl |= RPTR_REARM;
  2833. WREG32(IH_CNTL, ih_cntl);
  2834. /* force the active interrupt state to all disabled */
  2835. if (rdev->family >= CHIP_CEDAR)
  2836. evergreen_disable_interrupt_state(rdev);
  2837. else
  2838. r600_disable_interrupt_state(rdev);
  2839. /* enable irqs */
  2840. r600_enable_interrupts(rdev);
  2841. return ret;
  2842. }
  2843. void r600_irq_suspend(struct radeon_device *rdev)
  2844. {
  2845. r600_irq_disable(rdev);
  2846. r600_rlc_stop(rdev);
  2847. }
  2848. void r600_irq_fini(struct radeon_device *rdev)
  2849. {
  2850. r600_irq_suspend(rdev);
  2851. r600_ih_ring_fini(rdev);
  2852. }
  2853. int r600_irq_set(struct radeon_device *rdev)
  2854. {
  2855. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2856. u32 mode_int = 0;
  2857. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2858. u32 grbm_int_cntl = 0;
  2859. u32 hdmi1, hdmi2;
  2860. u32 d1grph = 0, d2grph = 0;
  2861. if (!rdev->irq.installed) {
  2862. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2863. return -EINVAL;
  2864. }
  2865. /* don't enable anything if the ih is disabled */
  2866. if (!rdev->ih.enabled) {
  2867. r600_disable_interrupts(rdev);
  2868. /* force the active interrupt state to all disabled */
  2869. r600_disable_interrupt_state(rdev);
  2870. return 0;
  2871. }
  2872. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2873. if (ASIC_IS_DCE3(rdev)) {
  2874. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2875. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2876. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2877. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2878. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2879. if (ASIC_IS_DCE32(rdev)) {
  2880. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2881. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2882. }
  2883. } else {
  2884. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2885. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2886. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2887. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2888. }
  2889. if (rdev->irq.sw_int) {
  2890. DRM_DEBUG("r600_irq_set: sw int\n");
  2891. cp_int_cntl |= RB_INT_ENABLE;
  2892. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2893. }
  2894. if (rdev->irq.crtc_vblank_int[0] ||
  2895. rdev->irq.pflip[0]) {
  2896. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2897. mode_int |= D1MODE_VBLANK_INT_MASK;
  2898. }
  2899. if (rdev->irq.crtc_vblank_int[1] ||
  2900. rdev->irq.pflip[1]) {
  2901. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2902. mode_int |= D2MODE_VBLANK_INT_MASK;
  2903. }
  2904. if (rdev->irq.hpd[0]) {
  2905. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2906. hpd1 |= DC_HPDx_INT_EN;
  2907. }
  2908. if (rdev->irq.hpd[1]) {
  2909. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2910. hpd2 |= DC_HPDx_INT_EN;
  2911. }
  2912. if (rdev->irq.hpd[2]) {
  2913. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2914. hpd3 |= DC_HPDx_INT_EN;
  2915. }
  2916. if (rdev->irq.hpd[3]) {
  2917. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2918. hpd4 |= DC_HPDx_INT_EN;
  2919. }
  2920. if (rdev->irq.hpd[4]) {
  2921. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2922. hpd5 |= DC_HPDx_INT_EN;
  2923. }
  2924. if (rdev->irq.hpd[5]) {
  2925. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2926. hpd6 |= DC_HPDx_INT_EN;
  2927. }
  2928. if (rdev->irq.hdmi[0]) {
  2929. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2930. hdmi1 |= R600_HDMI_INT_EN;
  2931. }
  2932. if (rdev->irq.hdmi[1]) {
  2933. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2934. hdmi2 |= R600_HDMI_INT_EN;
  2935. }
  2936. if (rdev->irq.gui_idle) {
  2937. DRM_DEBUG("gui idle\n");
  2938. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2939. }
  2940. WREG32(CP_INT_CNTL, cp_int_cntl);
  2941. WREG32(DxMODE_INT_MASK, mode_int);
  2942. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2943. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2944. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2945. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2946. if (ASIC_IS_DCE3(rdev)) {
  2947. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2948. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2949. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2950. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2951. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2952. if (ASIC_IS_DCE32(rdev)) {
  2953. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2954. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2955. }
  2956. } else {
  2957. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2958. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2959. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2960. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2961. }
  2962. return 0;
  2963. }
  2964. static void r600_irq_ack(struct radeon_device *rdev)
  2965. {
  2966. u32 tmp;
  2967. if (ASIC_IS_DCE3(rdev)) {
  2968. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2969. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2970. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2971. } else {
  2972. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2973. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2974. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2975. }
  2976. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2977. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2978. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2979. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2980. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2981. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2982. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2983. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2984. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2985. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2986. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2987. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2988. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2989. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2990. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2991. if (ASIC_IS_DCE3(rdev)) {
  2992. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2993. tmp |= DC_HPDx_INT_ACK;
  2994. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2995. } else {
  2996. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2997. tmp |= DC_HPDx_INT_ACK;
  2998. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2999. }
  3000. }
  3001. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3002. if (ASIC_IS_DCE3(rdev)) {
  3003. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3004. tmp |= DC_HPDx_INT_ACK;
  3005. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3006. } else {
  3007. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3008. tmp |= DC_HPDx_INT_ACK;
  3009. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3010. }
  3011. }
  3012. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3013. if (ASIC_IS_DCE3(rdev)) {
  3014. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3015. tmp |= DC_HPDx_INT_ACK;
  3016. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3017. } else {
  3018. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3019. tmp |= DC_HPDx_INT_ACK;
  3020. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3021. }
  3022. }
  3023. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3024. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3025. tmp |= DC_HPDx_INT_ACK;
  3026. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3027. }
  3028. if (ASIC_IS_DCE32(rdev)) {
  3029. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3030. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3031. tmp |= DC_HPDx_INT_ACK;
  3032. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3033. }
  3034. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3035. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3036. tmp |= DC_HPDx_INT_ACK;
  3037. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3038. }
  3039. }
  3040. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3041. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3042. }
  3043. if (ASIC_IS_DCE3(rdev)) {
  3044. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3045. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3046. }
  3047. } else {
  3048. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  3049. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  3050. }
  3051. }
  3052. }
  3053. void r600_irq_disable(struct radeon_device *rdev)
  3054. {
  3055. r600_disable_interrupts(rdev);
  3056. /* Wait and acknowledge irq */
  3057. mdelay(1);
  3058. r600_irq_ack(rdev);
  3059. r600_disable_interrupt_state(rdev);
  3060. }
  3061. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3062. {
  3063. u32 wptr, tmp;
  3064. if (rdev->wb.enabled)
  3065. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3066. else
  3067. wptr = RREG32(IH_RB_WPTR);
  3068. if (wptr & RB_OVERFLOW) {
  3069. /* When a ring buffer overflow happen start parsing interrupt
  3070. * from the last not overwritten vector (wptr + 16). Hopefully
  3071. * this should allow us to catchup.
  3072. */
  3073. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3074. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3075. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3076. tmp = RREG32(IH_RB_CNTL);
  3077. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3078. WREG32(IH_RB_CNTL, tmp);
  3079. }
  3080. return (wptr & rdev->ih.ptr_mask);
  3081. }
  3082. /* r600 IV Ring
  3083. * Each IV ring entry is 128 bits:
  3084. * [7:0] - interrupt source id
  3085. * [31:8] - reserved
  3086. * [59:32] - interrupt source data
  3087. * [127:60] - reserved
  3088. *
  3089. * The basic interrupt vector entries
  3090. * are decoded as follows:
  3091. * src_id src_data description
  3092. * 1 0 D1 Vblank
  3093. * 1 1 D1 Vline
  3094. * 5 0 D2 Vblank
  3095. * 5 1 D2 Vline
  3096. * 19 0 FP Hot plug detection A
  3097. * 19 1 FP Hot plug detection B
  3098. * 19 2 DAC A auto-detection
  3099. * 19 3 DAC B auto-detection
  3100. * 21 4 HDMI block A
  3101. * 21 5 HDMI block B
  3102. * 176 - CP_INT RB
  3103. * 177 - CP_INT IB1
  3104. * 178 - CP_INT IB2
  3105. * 181 - EOP Interrupt
  3106. * 233 - GUI Idle
  3107. *
  3108. * Note, these are based on r600 and may need to be
  3109. * adjusted or added to on newer asics
  3110. */
  3111. int r600_irq_process(struct radeon_device *rdev)
  3112. {
  3113. u32 wptr;
  3114. u32 rptr;
  3115. u32 src_id, src_data;
  3116. u32 ring_index;
  3117. unsigned long flags;
  3118. bool queue_hotplug = false;
  3119. if (!rdev->ih.enabled || rdev->shutdown)
  3120. return IRQ_NONE;
  3121. /* No MSIs, need a dummy read to flush PCI DMAs */
  3122. if (!rdev->msi_enabled)
  3123. RREG32(IH_RB_WPTR);
  3124. wptr = r600_get_ih_wptr(rdev);
  3125. rptr = rdev->ih.rptr;
  3126. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3127. spin_lock_irqsave(&rdev->ih.lock, flags);
  3128. if (rptr == wptr) {
  3129. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3130. return IRQ_NONE;
  3131. }
  3132. restart_ih:
  3133. /* Order reading of wptr vs. reading of IH ring data */
  3134. rmb();
  3135. /* display interrupts */
  3136. r600_irq_ack(rdev);
  3137. rdev->ih.wptr = wptr;
  3138. while (rptr != wptr) {
  3139. /* wptr/rptr are in bytes! */
  3140. ring_index = rptr / 4;
  3141. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3142. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3143. switch (src_id) {
  3144. case 1: /* D1 vblank/vline */
  3145. switch (src_data) {
  3146. case 0: /* D1 vblank */
  3147. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3148. if (rdev->irq.crtc_vblank_int[0]) {
  3149. drm_handle_vblank(rdev->ddev, 0);
  3150. rdev->pm.vblank_sync = true;
  3151. wake_up(&rdev->irq.vblank_queue);
  3152. }
  3153. if (rdev->irq.pflip[0])
  3154. radeon_crtc_handle_flip(rdev, 0);
  3155. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3156. DRM_DEBUG("IH: D1 vblank\n");
  3157. }
  3158. break;
  3159. case 1: /* D1 vline */
  3160. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3161. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3162. DRM_DEBUG("IH: D1 vline\n");
  3163. }
  3164. break;
  3165. default:
  3166. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3167. break;
  3168. }
  3169. break;
  3170. case 5: /* D2 vblank/vline */
  3171. switch (src_data) {
  3172. case 0: /* D2 vblank */
  3173. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3174. if (rdev->irq.crtc_vblank_int[1]) {
  3175. drm_handle_vblank(rdev->ddev, 1);
  3176. rdev->pm.vblank_sync = true;
  3177. wake_up(&rdev->irq.vblank_queue);
  3178. }
  3179. if (rdev->irq.pflip[1])
  3180. radeon_crtc_handle_flip(rdev, 1);
  3181. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3182. DRM_DEBUG("IH: D2 vblank\n");
  3183. }
  3184. break;
  3185. case 1: /* D1 vline */
  3186. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3187. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3188. DRM_DEBUG("IH: D2 vline\n");
  3189. }
  3190. break;
  3191. default:
  3192. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3193. break;
  3194. }
  3195. break;
  3196. case 19: /* HPD/DAC hotplug */
  3197. switch (src_data) {
  3198. case 0:
  3199. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3200. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3201. queue_hotplug = true;
  3202. DRM_DEBUG("IH: HPD1\n");
  3203. }
  3204. break;
  3205. case 1:
  3206. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3207. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3208. queue_hotplug = true;
  3209. DRM_DEBUG("IH: HPD2\n");
  3210. }
  3211. break;
  3212. case 4:
  3213. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3214. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3215. queue_hotplug = true;
  3216. DRM_DEBUG("IH: HPD3\n");
  3217. }
  3218. break;
  3219. case 5:
  3220. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3221. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3222. queue_hotplug = true;
  3223. DRM_DEBUG("IH: HPD4\n");
  3224. }
  3225. break;
  3226. case 10:
  3227. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3228. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3229. queue_hotplug = true;
  3230. DRM_DEBUG("IH: HPD5\n");
  3231. }
  3232. break;
  3233. case 12:
  3234. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3235. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3236. queue_hotplug = true;
  3237. DRM_DEBUG("IH: HPD6\n");
  3238. }
  3239. break;
  3240. default:
  3241. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3242. break;
  3243. }
  3244. break;
  3245. case 21: /* HDMI */
  3246. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3247. r600_audio_schedule_polling(rdev);
  3248. break;
  3249. case 176: /* CP_INT in ring buffer */
  3250. case 177: /* CP_INT in IB1 */
  3251. case 178: /* CP_INT in IB2 */
  3252. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3253. radeon_fence_process(rdev);
  3254. break;
  3255. case 181: /* CP EOP event */
  3256. DRM_DEBUG("IH: CP EOP\n");
  3257. radeon_fence_process(rdev);
  3258. break;
  3259. case 233: /* GUI IDLE */
  3260. DRM_DEBUG("IH: GUI idle\n");
  3261. rdev->pm.gui_idle = true;
  3262. wake_up(&rdev->irq.idle_queue);
  3263. break;
  3264. default:
  3265. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3266. break;
  3267. }
  3268. /* wptr/rptr are in bytes! */
  3269. rptr += 16;
  3270. rptr &= rdev->ih.ptr_mask;
  3271. }
  3272. /* make sure wptr hasn't changed while processing */
  3273. wptr = r600_get_ih_wptr(rdev);
  3274. if (wptr != rdev->ih.wptr)
  3275. goto restart_ih;
  3276. if (queue_hotplug)
  3277. schedule_work(&rdev->hotplug_work);
  3278. rdev->ih.rptr = rptr;
  3279. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3280. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3281. return IRQ_HANDLED;
  3282. }
  3283. /*
  3284. * Debugfs info
  3285. */
  3286. #if defined(CONFIG_DEBUG_FS)
  3287. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3288. {
  3289. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3290. struct drm_device *dev = node->minor->dev;
  3291. struct radeon_device *rdev = dev->dev_private;
  3292. unsigned count, i, j;
  3293. radeon_ring_free_size(rdev);
  3294. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3295. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3296. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3297. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3298. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3299. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3300. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3301. seq_printf(m, "%u dwords in ring\n", count);
  3302. i = rdev->cp.rptr;
  3303. for (j = 0; j <= count; j++) {
  3304. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3305. i = (i + 1) & rdev->cp.ptr_mask;
  3306. }
  3307. return 0;
  3308. }
  3309. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3310. {
  3311. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3312. struct drm_device *dev = node->minor->dev;
  3313. struct radeon_device *rdev = dev->dev_private;
  3314. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3315. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3316. return 0;
  3317. }
  3318. static struct drm_info_list r600_mc_info_list[] = {
  3319. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3320. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3321. };
  3322. #endif
  3323. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3324. {
  3325. #if defined(CONFIG_DEBUG_FS)
  3326. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3327. #else
  3328. return 0;
  3329. #endif
  3330. }
  3331. /**
  3332. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3333. * rdev: radeon device structure
  3334. * bo: buffer object struct which userspace is waiting for idle
  3335. *
  3336. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3337. * through ring buffer, this leads to corruption in rendering, see
  3338. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3339. * directly perform HDP flush by writing register through MMIO.
  3340. */
  3341. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3342. {
  3343. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3344. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3345. * This seems to cause problems on some AGP cards. Just use the old
  3346. * method for them.
  3347. */
  3348. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3349. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3350. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3351. u32 tmp;
  3352. WREG32(HDP_DEBUG1, 0);
  3353. tmp = readl((void __iomem *)ptr);
  3354. } else
  3355. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3356. }
  3357. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3358. {
  3359. u32 link_width_cntl, mask, target_reg;
  3360. if (rdev->flags & RADEON_IS_IGP)
  3361. return;
  3362. if (!(rdev->flags & RADEON_IS_PCIE))
  3363. return;
  3364. /* x2 cards have a special sequence */
  3365. if (ASIC_IS_X2(rdev))
  3366. return;
  3367. /* FIXME wait for idle */
  3368. switch (lanes) {
  3369. case 0:
  3370. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3371. break;
  3372. case 1:
  3373. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3374. break;
  3375. case 2:
  3376. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3377. break;
  3378. case 4:
  3379. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3380. break;
  3381. case 8:
  3382. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3383. break;
  3384. case 12:
  3385. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3386. break;
  3387. case 16:
  3388. default:
  3389. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3390. break;
  3391. }
  3392. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3393. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  3394. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  3395. return;
  3396. if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
  3397. return;
  3398. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  3399. RADEON_PCIE_LC_RECONFIG_NOW |
  3400. R600_PCIE_LC_RENEGOTIATE_EN |
  3401. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3402. link_width_cntl |= mask;
  3403. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3404. /* some northbridges can renegotiate the link rather than requiring
  3405. * a complete re-config.
  3406. * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
  3407. */
  3408. if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
  3409. link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
  3410. else
  3411. link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
  3412. WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  3413. RADEON_PCIE_LC_RECONFIG_NOW));
  3414. if (rdev->family >= CHIP_RV770)
  3415. target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
  3416. else
  3417. target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
  3418. /* wait for lane set to complete */
  3419. link_width_cntl = RREG32(target_reg);
  3420. while (link_width_cntl == 0xffffffff)
  3421. link_width_cntl = RREG32(target_reg);
  3422. }
  3423. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3424. {
  3425. u32 link_width_cntl;
  3426. if (rdev->flags & RADEON_IS_IGP)
  3427. return 0;
  3428. if (!(rdev->flags & RADEON_IS_PCIE))
  3429. return 0;
  3430. /* x2 cards have a special sequence */
  3431. if (ASIC_IS_X2(rdev))
  3432. return 0;
  3433. /* FIXME wait for idle */
  3434. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3435. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3436. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3437. return 0;
  3438. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3439. return 1;
  3440. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3441. return 2;
  3442. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3443. return 4;
  3444. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3445. return 8;
  3446. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3447. default:
  3448. return 16;
  3449. }
  3450. }
  3451. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3452. {
  3453. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3454. u16 link_cntl2;
  3455. if (radeon_pcie_gen2 == 0)
  3456. return;
  3457. if (rdev->flags & RADEON_IS_IGP)
  3458. return;
  3459. if (!(rdev->flags & RADEON_IS_PCIE))
  3460. return;
  3461. /* x2 cards have a special sequence */
  3462. if (ASIC_IS_X2(rdev))
  3463. return;
  3464. /* only RV6xx+ chips are supported */
  3465. if (rdev->family <= CHIP_R600)
  3466. return;
  3467. /* 55 nm r6xx asics */
  3468. if ((rdev->family == CHIP_RV670) ||
  3469. (rdev->family == CHIP_RV620) ||
  3470. (rdev->family == CHIP_RV635)) {
  3471. /* advertise upconfig capability */
  3472. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3473. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3474. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3475. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3476. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3477. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3478. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3479. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3480. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3481. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3482. } else {
  3483. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3484. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3485. }
  3486. }
  3487. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3488. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3489. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3490. /* 55 nm r6xx asics */
  3491. if ((rdev->family == CHIP_RV670) ||
  3492. (rdev->family == CHIP_RV620) ||
  3493. (rdev->family == CHIP_RV635)) {
  3494. WREG32(MM_CFGREGS_CNTL, 0x8);
  3495. link_cntl2 = RREG32(0x4088);
  3496. WREG32(MM_CFGREGS_CNTL, 0);
  3497. /* not supported yet */
  3498. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3499. return;
  3500. }
  3501. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3502. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3503. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3504. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3505. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3506. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3507. tmp = RREG32(0x541c);
  3508. WREG32(0x541c, tmp | 0x8);
  3509. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3510. link_cntl2 = RREG16(0x4088);
  3511. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3512. link_cntl2 |= 0x2;
  3513. WREG16(0x4088, link_cntl2);
  3514. WREG32(MM_CFGREGS_CNTL, 0);
  3515. if ((rdev->family == CHIP_RV670) ||
  3516. (rdev->family == CHIP_RV620) ||
  3517. (rdev->family == CHIP_RV635)) {
  3518. training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
  3519. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3520. WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
  3521. } else {
  3522. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3523. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3524. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3525. }
  3526. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3527. speed_cntl |= LC_GEN2_EN_STRAP;
  3528. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3529. } else {
  3530. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3531. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3532. if (1)
  3533. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3534. else
  3535. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3536. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3537. }
  3538. }