r300.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. #define R300_PTE_WRITEABLE (1 << 2)
  68. #define R300_PTE_READABLE (1 << 3)
  69. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  70. {
  71. void __iomem *ptr = rdev->gart.ptr;
  72. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  73. return -EINVAL;
  74. }
  75. addr = (lower_32_bits(addr) >> 8) |
  76. ((upper_32_bits(addr) & 0xff) << 24) |
  77. R300_PTE_WRITEABLE | R300_PTE_READABLE;
  78. /* on x86 we want this to be CPU endian, on powerpc
  79. * on powerpc without HW swappers, it'll get swapped on way
  80. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  81. writel(addr, ((void __iomem *)ptr) + (i * 4));
  82. return 0;
  83. }
  84. int rv370_pcie_gart_init(struct radeon_device *rdev)
  85. {
  86. int r;
  87. if (rdev->gart.robj) {
  88. WARN(1, "RV370 PCIE GART already initialized\n");
  89. return 0;
  90. }
  91. /* Initialize common gart structure */
  92. r = radeon_gart_init(rdev);
  93. if (r)
  94. return r;
  95. r = rv370_debugfs_pcie_gart_info_init(rdev);
  96. if (r)
  97. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  98. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  99. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  100. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  101. return radeon_gart_table_vram_alloc(rdev);
  102. }
  103. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  104. {
  105. uint32_t table_addr;
  106. uint32_t tmp;
  107. int r;
  108. if (rdev->gart.robj == NULL) {
  109. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  110. return -EINVAL;
  111. }
  112. r = radeon_gart_table_vram_pin(rdev);
  113. if (r)
  114. return r;
  115. radeon_gart_restore(rdev);
  116. /* discard memory request outside of configured range */
  117. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  120. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  124. table_addr = rdev->gart.table_addr;
  125. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  126. /* FIXME: setup default page */
  127. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  128. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  129. /* Clear error */
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  131. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  132. tmp |= RADEON_PCIE_TX_GART_EN;
  133. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  134. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  135. rv370_pcie_gart_tlb_flush(rdev);
  136. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  137. (unsigned)(rdev->mc.gtt_size >> 20),
  138. (unsigned long long)table_addr);
  139. rdev->gart.ready = true;
  140. return 0;
  141. }
  142. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  143. {
  144. u32 tmp;
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  148. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  149. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  150. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  151. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  152. radeon_gart_table_vram_unpin(rdev);
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. /* Who ever call radeon_fence_emit should call ring_lock and ask
  164. * for enough space (today caller are ib schedule and buffer move) */
  165. /* Write SC register so SC & US assert idle */
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  167. radeon_ring_write(rdev, 0);
  168. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  169. radeon_ring_write(rdev, 0);
  170. /* Flush 3D cache */
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  173. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  174. radeon_ring_write(rdev, R300_ZC_FLUSH);
  175. /* Wait until IDLE & CLEAN */
  176. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  177. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  178. RADEON_WAIT_2D_IDLECLEAN |
  179. RADEON_WAIT_DMA_GUI_IDLE));
  180. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  181. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  182. RADEON_HDP_READ_BUFFER_INVALIDATE);
  183. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  184. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  185. /* Emit fence sequence & fire IRQ */
  186. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  187. radeon_ring_write(rdev, fence->seq);
  188. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  189. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  190. }
  191. void r300_ring_start(struct radeon_device *rdev)
  192. {
  193. unsigned gb_tile_config;
  194. int r;
  195. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  196. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  197. switch(rdev->num_gb_pipes) {
  198. case 2:
  199. gb_tile_config |= R300_PIPE_COUNT_R300;
  200. break;
  201. case 3:
  202. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  203. break;
  204. case 4:
  205. gb_tile_config |= R300_PIPE_COUNT_R420;
  206. break;
  207. case 1:
  208. default:
  209. gb_tile_config |= R300_PIPE_COUNT_RV350;
  210. break;
  211. }
  212. r = radeon_ring_lock(rdev, 64);
  213. if (r) {
  214. return;
  215. }
  216. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  217. radeon_ring_write(rdev,
  218. RADEON_ISYNC_ANY2D_IDLE3D |
  219. RADEON_ISYNC_ANY3D_IDLE2D |
  220. RADEON_ISYNC_WAIT_IDLEGUI |
  221. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  222. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  223. radeon_ring_write(rdev, gb_tile_config);
  224. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  225. radeon_ring_write(rdev,
  226. RADEON_WAIT_2D_IDLECLEAN |
  227. RADEON_WAIT_3D_IDLECLEAN);
  228. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  229. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  233. radeon_ring_write(rdev, 0);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  236. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  237. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  238. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  239. radeon_ring_write(rdev,
  240. RADEON_WAIT_2D_IDLECLEAN |
  241. RADEON_WAIT_3D_IDLECLEAN);
  242. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  243. radeon_ring_write(rdev, 0);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  247. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  248. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  249. radeon_ring_write(rdev,
  250. ((6 << R300_MS_X0_SHIFT) |
  251. (6 << R300_MS_Y0_SHIFT) |
  252. (6 << R300_MS_X1_SHIFT) |
  253. (6 << R300_MS_Y1_SHIFT) |
  254. (6 << R300_MS_X2_SHIFT) |
  255. (6 << R300_MS_Y2_SHIFT) |
  256. (6 << R300_MSBD0_Y_SHIFT) |
  257. (6 << R300_MSBD0_X_SHIFT)));
  258. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  259. radeon_ring_write(rdev,
  260. ((6 << R300_MS_X3_SHIFT) |
  261. (6 << R300_MS_Y3_SHIFT) |
  262. (6 << R300_MS_X4_SHIFT) |
  263. (6 << R300_MS_Y4_SHIFT) |
  264. (6 << R300_MS_X5_SHIFT) |
  265. (6 << R300_MS_Y5_SHIFT) |
  266. (6 << R300_MSBD1_SHIFT)));
  267. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  268. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  269. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  270. radeon_ring_write(rdev,
  271. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  273. radeon_ring_write(rdev,
  274. R300_GEOMETRY_ROUND_NEAREST |
  275. R300_COLOR_ROUND_NEAREST);
  276. radeon_ring_unlock_commit(rdev);
  277. }
  278. void r300_errata(struct radeon_device *rdev)
  279. {
  280. rdev->pll_errata = 0;
  281. if (rdev->family == CHIP_R300 &&
  282. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  283. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  284. }
  285. }
  286. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. uint32_t tmp;
  290. for (i = 0; i < rdev->usec_timeout; i++) {
  291. /* read MC_STATUS */
  292. tmp = RREG32(RADEON_MC_STATUS);
  293. if (tmp & R300_MC_IDLE) {
  294. return 0;
  295. }
  296. DRM_UDELAY(1);
  297. }
  298. return -1;
  299. }
  300. void r300_gpu_init(struct radeon_device *rdev)
  301. {
  302. uint32_t gb_tile_config, tmp;
  303. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  304. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  305. /* r300,r350 */
  306. rdev->num_gb_pipes = 2;
  307. } else {
  308. /* rv350,rv370,rv380,r300 AD, r350 AH */
  309. rdev->num_gb_pipes = 1;
  310. }
  311. rdev->num_z_pipes = 1;
  312. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  313. switch (rdev->num_gb_pipes) {
  314. case 2:
  315. gb_tile_config |= R300_PIPE_COUNT_R300;
  316. break;
  317. case 3:
  318. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  319. break;
  320. case 4:
  321. gb_tile_config |= R300_PIPE_COUNT_R420;
  322. break;
  323. default:
  324. case 1:
  325. gb_tile_config |= R300_PIPE_COUNT_RV350;
  326. break;
  327. }
  328. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  329. if (r100_gui_wait_for_idle(rdev)) {
  330. printk(KERN_WARNING "Failed to wait GUI idle while "
  331. "programming pipes. Bad things might happen.\n");
  332. }
  333. tmp = RREG32(R300_DST_PIPE_CONFIG);
  334. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  335. WREG32(R300_RB2D_DSTCACHE_MODE,
  336. R300_DC_AUTOFLUSH_ENABLE |
  337. R300_DC_DC_DISABLE_IGNORE_PE);
  338. if (r100_gui_wait_for_idle(rdev)) {
  339. printk(KERN_WARNING "Failed to wait GUI idle while "
  340. "programming pipes. Bad things might happen.\n");
  341. }
  342. if (r300_mc_wait_for_idle(rdev)) {
  343. printk(KERN_WARNING "Failed to wait MC idle while "
  344. "programming pipes. Bad things might happen.\n");
  345. }
  346. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  347. rdev->num_gb_pipes, rdev->num_z_pipes);
  348. }
  349. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  350. {
  351. u32 rbbm_status;
  352. int r;
  353. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  354. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  355. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  356. return false;
  357. }
  358. /* force CP activities */
  359. r = radeon_ring_lock(rdev, 2);
  360. if (!r) {
  361. /* PACKET2 NOP */
  362. radeon_ring_write(rdev, 0x80000000);
  363. radeon_ring_write(rdev, 0x80000000);
  364. radeon_ring_unlock_commit(rdev);
  365. }
  366. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  367. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  368. }
  369. int r300_asic_reset(struct radeon_device *rdev)
  370. {
  371. struct r100_mc_save save;
  372. u32 status, tmp;
  373. int ret = 0;
  374. status = RREG32(R_000E40_RBBM_STATUS);
  375. if (!G_000E40_GUI_ACTIVE(status)) {
  376. return 0;
  377. }
  378. r100_mc_stop(rdev, &save);
  379. status = RREG32(R_000E40_RBBM_STATUS);
  380. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  381. /* stop CP */
  382. WREG32(RADEON_CP_CSQ_CNTL, 0);
  383. tmp = RREG32(RADEON_CP_RB_CNTL);
  384. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  385. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  386. WREG32(RADEON_CP_RB_WPTR, 0);
  387. WREG32(RADEON_CP_RB_CNTL, tmp);
  388. /* save PCI state */
  389. pci_save_state(rdev->pdev);
  390. /* disable bus mastering */
  391. r100_bm_disable(rdev);
  392. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  393. S_0000F0_SOFT_RESET_GA(1));
  394. RREG32(R_0000F0_RBBM_SOFT_RESET);
  395. mdelay(500);
  396. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  397. mdelay(1);
  398. status = RREG32(R_000E40_RBBM_STATUS);
  399. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  400. /* resetting the CP seems to be problematic sometimes it end up
  401. * hard locking the computer, but it's necessary for successful
  402. * reset more test & playing is needed on R3XX/R4XX to find a
  403. * reliable (if any solution)
  404. */
  405. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  406. RREG32(R_0000F0_RBBM_SOFT_RESET);
  407. mdelay(500);
  408. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  409. mdelay(1);
  410. status = RREG32(R_000E40_RBBM_STATUS);
  411. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  412. /* restore PCI & busmastering */
  413. pci_restore_state(rdev->pdev);
  414. r100_enable_bm(rdev);
  415. /* Check if GPU is idle */
  416. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  417. dev_err(rdev->dev, "failed to reset GPU\n");
  418. rdev->gpu_lockup = true;
  419. ret = -1;
  420. } else
  421. dev_info(rdev->dev, "GPU reset succeed\n");
  422. r100_mc_resume(rdev, &save);
  423. return ret;
  424. }
  425. /*
  426. * r300,r350,rv350,rv380 VRAM info
  427. */
  428. void r300_mc_init(struct radeon_device *rdev)
  429. {
  430. u64 base;
  431. u32 tmp;
  432. /* DDR for all card after R300 & IGP */
  433. rdev->mc.vram_is_ddr = true;
  434. tmp = RREG32(RADEON_MEM_CNTL);
  435. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  436. switch (tmp) {
  437. case 0: rdev->mc.vram_width = 64; break;
  438. case 1: rdev->mc.vram_width = 128; break;
  439. case 2: rdev->mc.vram_width = 256; break;
  440. default: rdev->mc.vram_width = 128; break;
  441. }
  442. r100_vram_init_sizes(rdev);
  443. base = rdev->mc.aper_base;
  444. if (rdev->flags & RADEON_IS_IGP)
  445. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  446. radeon_vram_location(rdev, &rdev->mc, base);
  447. rdev->mc.gtt_base_align = 0;
  448. if (!(rdev->flags & RADEON_IS_AGP))
  449. radeon_gtt_location(rdev, &rdev->mc);
  450. radeon_update_bandwidth_info(rdev);
  451. }
  452. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  453. {
  454. uint32_t link_width_cntl, mask;
  455. if (rdev->flags & RADEON_IS_IGP)
  456. return;
  457. if (!(rdev->flags & RADEON_IS_PCIE))
  458. return;
  459. /* FIXME wait for idle */
  460. switch (lanes) {
  461. case 0:
  462. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  463. break;
  464. case 1:
  465. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  466. break;
  467. case 2:
  468. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  469. break;
  470. case 4:
  471. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  472. break;
  473. case 8:
  474. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  475. break;
  476. case 12:
  477. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  478. break;
  479. case 16:
  480. default:
  481. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  482. break;
  483. }
  484. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  485. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  486. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  487. return;
  488. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  489. RADEON_PCIE_LC_RECONFIG_NOW |
  490. RADEON_PCIE_LC_RECONFIG_LATER |
  491. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  492. link_width_cntl |= mask;
  493. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  494. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  495. RADEON_PCIE_LC_RECONFIG_NOW));
  496. /* wait for lane set to complete */
  497. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  498. while (link_width_cntl == 0xffffffff)
  499. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  500. }
  501. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  502. {
  503. u32 link_width_cntl;
  504. if (rdev->flags & RADEON_IS_IGP)
  505. return 0;
  506. if (!(rdev->flags & RADEON_IS_PCIE))
  507. return 0;
  508. /* FIXME wait for idle */
  509. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  510. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  511. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  512. return 0;
  513. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  514. return 1;
  515. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  516. return 2;
  517. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  518. return 4;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  520. return 8;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  522. default:
  523. return 16;
  524. }
  525. }
  526. #if defined(CONFIG_DEBUG_FS)
  527. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  528. {
  529. struct drm_info_node *node = (struct drm_info_node *) m->private;
  530. struct drm_device *dev = node->minor->dev;
  531. struct radeon_device *rdev = dev->dev_private;
  532. uint32_t tmp;
  533. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  534. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  535. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  536. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  538. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  540. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  542. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  544. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  546. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  547. return 0;
  548. }
  549. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  550. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  551. };
  552. #endif
  553. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  554. {
  555. #if defined(CONFIG_DEBUG_FS)
  556. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  557. #else
  558. return 0;
  559. #endif
  560. }
  561. static int r300_packet0_check(struct radeon_cs_parser *p,
  562. struct radeon_cs_packet *pkt,
  563. unsigned idx, unsigned reg)
  564. {
  565. struct radeon_cs_reloc *reloc;
  566. struct r100_cs_track *track;
  567. volatile uint32_t *ib;
  568. uint32_t tmp, tile_flags = 0;
  569. unsigned i;
  570. int r;
  571. u32 idx_value;
  572. ib = p->ib->ptr;
  573. track = (struct r100_cs_track *)p->track;
  574. idx_value = radeon_get_ib_value(p, idx);
  575. switch(reg) {
  576. case AVIVO_D1MODE_VLINE_START_END:
  577. case RADEON_CRTC_GUI_TRIG_VLINE:
  578. r = r100_cs_packet_parse_vline(p);
  579. if (r) {
  580. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  581. idx, reg);
  582. r100_cs_dump_packet(p, pkt);
  583. return r;
  584. }
  585. break;
  586. case RADEON_DST_PITCH_OFFSET:
  587. case RADEON_SRC_PITCH_OFFSET:
  588. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  589. if (r)
  590. return r;
  591. break;
  592. case R300_RB3D_COLOROFFSET0:
  593. case R300_RB3D_COLOROFFSET1:
  594. case R300_RB3D_COLOROFFSET2:
  595. case R300_RB3D_COLOROFFSET3:
  596. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  597. r = r100_cs_packet_next_reloc(p, &reloc);
  598. if (r) {
  599. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  600. idx, reg);
  601. r100_cs_dump_packet(p, pkt);
  602. return r;
  603. }
  604. track->cb[i].robj = reloc->robj;
  605. track->cb[i].offset = idx_value;
  606. track->cb_dirty = true;
  607. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  608. break;
  609. case R300_ZB_DEPTHOFFSET:
  610. r = r100_cs_packet_next_reloc(p, &reloc);
  611. if (r) {
  612. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  613. idx, reg);
  614. r100_cs_dump_packet(p, pkt);
  615. return r;
  616. }
  617. track->zb.robj = reloc->robj;
  618. track->zb.offset = idx_value;
  619. track->zb_dirty = true;
  620. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  621. break;
  622. case R300_TX_OFFSET_0:
  623. case R300_TX_OFFSET_0+4:
  624. case R300_TX_OFFSET_0+8:
  625. case R300_TX_OFFSET_0+12:
  626. case R300_TX_OFFSET_0+16:
  627. case R300_TX_OFFSET_0+20:
  628. case R300_TX_OFFSET_0+24:
  629. case R300_TX_OFFSET_0+28:
  630. case R300_TX_OFFSET_0+32:
  631. case R300_TX_OFFSET_0+36:
  632. case R300_TX_OFFSET_0+40:
  633. case R300_TX_OFFSET_0+44:
  634. case R300_TX_OFFSET_0+48:
  635. case R300_TX_OFFSET_0+52:
  636. case R300_TX_OFFSET_0+56:
  637. case R300_TX_OFFSET_0+60:
  638. i = (reg - R300_TX_OFFSET_0) >> 2;
  639. r = r100_cs_packet_next_reloc(p, &reloc);
  640. if (r) {
  641. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  642. idx, reg);
  643. r100_cs_dump_packet(p, pkt);
  644. return r;
  645. }
  646. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  647. tile_flags |= R300_TXO_MACRO_TILE;
  648. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  649. tile_flags |= R300_TXO_MICRO_TILE;
  650. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  651. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  652. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  653. tmp |= tile_flags;
  654. ib[idx] = tmp;
  655. track->textures[i].robj = reloc->robj;
  656. track->tex_dirty = true;
  657. break;
  658. /* Tracked registers */
  659. case 0x2084:
  660. /* VAP_VF_CNTL */
  661. track->vap_vf_cntl = idx_value;
  662. break;
  663. case 0x20B4:
  664. /* VAP_VTX_SIZE */
  665. track->vtx_size = idx_value & 0x7F;
  666. break;
  667. case 0x2134:
  668. /* VAP_VF_MAX_VTX_INDX */
  669. track->max_indx = idx_value & 0x00FFFFFFUL;
  670. break;
  671. case 0x2088:
  672. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  673. if (p->rdev->family < CHIP_RV515)
  674. goto fail;
  675. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  676. break;
  677. case 0x43E4:
  678. /* SC_SCISSOR1 */
  679. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  680. if (p->rdev->family < CHIP_RV515) {
  681. track->maxy -= 1440;
  682. }
  683. track->cb_dirty = true;
  684. track->zb_dirty = true;
  685. break;
  686. case 0x4E00:
  687. /* RB3D_CCTL */
  688. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  689. p->rdev->cmask_filp != p->filp) {
  690. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  691. return -EINVAL;
  692. }
  693. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  694. track->cb_dirty = true;
  695. break;
  696. case 0x4E38:
  697. case 0x4E3C:
  698. case 0x4E40:
  699. case 0x4E44:
  700. /* RB3D_COLORPITCH0 */
  701. /* RB3D_COLORPITCH1 */
  702. /* RB3D_COLORPITCH2 */
  703. /* RB3D_COLORPITCH3 */
  704. r = r100_cs_packet_next_reloc(p, &reloc);
  705. if (r) {
  706. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  707. idx, reg);
  708. r100_cs_dump_packet(p, pkt);
  709. return r;
  710. }
  711. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  712. tile_flags |= R300_COLOR_TILE_ENABLE;
  713. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  714. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  715. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  716. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  717. tmp = idx_value & ~(0x7 << 16);
  718. tmp |= tile_flags;
  719. ib[idx] = tmp;
  720. i = (reg - 0x4E38) >> 2;
  721. track->cb[i].pitch = idx_value & 0x3FFE;
  722. switch (((idx_value >> 21) & 0xF)) {
  723. case 9:
  724. case 11:
  725. case 12:
  726. track->cb[i].cpp = 1;
  727. break;
  728. case 3:
  729. case 4:
  730. case 13:
  731. case 15:
  732. track->cb[i].cpp = 2;
  733. break;
  734. case 5:
  735. if (p->rdev->family < CHIP_RV515) {
  736. DRM_ERROR("Invalid color buffer format (%d)!\n",
  737. ((idx_value >> 21) & 0xF));
  738. return -EINVAL;
  739. }
  740. /* Pass through. */
  741. case 6:
  742. track->cb[i].cpp = 4;
  743. break;
  744. case 10:
  745. track->cb[i].cpp = 8;
  746. break;
  747. case 7:
  748. track->cb[i].cpp = 16;
  749. break;
  750. default:
  751. DRM_ERROR("Invalid color buffer format (%d) !\n",
  752. ((idx_value >> 21) & 0xF));
  753. return -EINVAL;
  754. }
  755. track->cb_dirty = true;
  756. break;
  757. case 0x4F00:
  758. /* ZB_CNTL */
  759. if (idx_value & 2) {
  760. track->z_enabled = true;
  761. } else {
  762. track->z_enabled = false;
  763. }
  764. track->zb_dirty = true;
  765. break;
  766. case 0x4F10:
  767. /* ZB_FORMAT */
  768. switch ((idx_value & 0xF)) {
  769. case 0:
  770. case 1:
  771. track->zb.cpp = 2;
  772. break;
  773. case 2:
  774. track->zb.cpp = 4;
  775. break;
  776. default:
  777. DRM_ERROR("Invalid z buffer format (%d) !\n",
  778. (idx_value & 0xF));
  779. return -EINVAL;
  780. }
  781. track->zb_dirty = true;
  782. break;
  783. case 0x4F24:
  784. /* ZB_DEPTHPITCH */
  785. r = r100_cs_packet_next_reloc(p, &reloc);
  786. if (r) {
  787. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  788. idx, reg);
  789. r100_cs_dump_packet(p, pkt);
  790. return r;
  791. }
  792. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  793. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  794. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  795. tile_flags |= R300_DEPTHMICROTILE_TILED;
  796. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  797. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  798. tmp = idx_value & ~(0x7 << 16);
  799. tmp |= tile_flags;
  800. ib[idx] = tmp;
  801. track->zb.pitch = idx_value & 0x3FFC;
  802. track->zb_dirty = true;
  803. break;
  804. case 0x4104:
  805. /* TX_ENABLE */
  806. for (i = 0; i < 16; i++) {
  807. bool enabled;
  808. enabled = !!(idx_value & (1 << i));
  809. track->textures[i].enabled = enabled;
  810. }
  811. track->tex_dirty = true;
  812. break;
  813. case 0x44C0:
  814. case 0x44C4:
  815. case 0x44C8:
  816. case 0x44CC:
  817. case 0x44D0:
  818. case 0x44D4:
  819. case 0x44D8:
  820. case 0x44DC:
  821. case 0x44E0:
  822. case 0x44E4:
  823. case 0x44E8:
  824. case 0x44EC:
  825. case 0x44F0:
  826. case 0x44F4:
  827. case 0x44F8:
  828. case 0x44FC:
  829. /* TX_FORMAT1_[0-15] */
  830. i = (reg - 0x44C0) >> 2;
  831. tmp = (idx_value >> 25) & 0x3;
  832. track->textures[i].tex_coord_type = tmp;
  833. switch ((idx_value & 0x1F)) {
  834. case R300_TX_FORMAT_X8:
  835. case R300_TX_FORMAT_Y4X4:
  836. case R300_TX_FORMAT_Z3Y3X2:
  837. track->textures[i].cpp = 1;
  838. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  839. break;
  840. case R300_TX_FORMAT_X16:
  841. case R300_TX_FORMAT_FL_I16:
  842. case R300_TX_FORMAT_Y8X8:
  843. case R300_TX_FORMAT_Z5Y6X5:
  844. case R300_TX_FORMAT_Z6Y5X5:
  845. case R300_TX_FORMAT_W4Z4Y4X4:
  846. case R300_TX_FORMAT_W1Z5Y5X5:
  847. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  848. case R300_TX_FORMAT_B8G8_B8G8:
  849. case R300_TX_FORMAT_G8R8_G8B8:
  850. track->textures[i].cpp = 2;
  851. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  852. break;
  853. case R300_TX_FORMAT_Y16X16:
  854. case R300_TX_FORMAT_FL_I16A16:
  855. case R300_TX_FORMAT_Z11Y11X10:
  856. case R300_TX_FORMAT_Z10Y11X11:
  857. case R300_TX_FORMAT_W8Z8Y8X8:
  858. case R300_TX_FORMAT_W2Z10Y10X10:
  859. case 0x17:
  860. case R300_TX_FORMAT_FL_I32:
  861. case 0x1e:
  862. track->textures[i].cpp = 4;
  863. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  864. break;
  865. case R300_TX_FORMAT_W16Z16Y16X16:
  866. case R300_TX_FORMAT_FL_R16G16B16A16:
  867. case R300_TX_FORMAT_FL_I32A32:
  868. track->textures[i].cpp = 8;
  869. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  870. break;
  871. case R300_TX_FORMAT_FL_R32G32B32A32:
  872. track->textures[i].cpp = 16;
  873. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  874. break;
  875. case R300_TX_FORMAT_DXT1:
  876. track->textures[i].cpp = 1;
  877. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  878. break;
  879. case R300_TX_FORMAT_ATI2N:
  880. if (p->rdev->family < CHIP_R420) {
  881. DRM_ERROR("Invalid texture format %u\n",
  882. (idx_value & 0x1F));
  883. return -EINVAL;
  884. }
  885. /* The same rules apply as for DXT3/5. */
  886. /* Pass through. */
  887. case R300_TX_FORMAT_DXT3:
  888. case R300_TX_FORMAT_DXT5:
  889. track->textures[i].cpp = 1;
  890. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  891. break;
  892. default:
  893. DRM_ERROR("Invalid texture format %u\n",
  894. (idx_value & 0x1F));
  895. return -EINVAL;
  896. }
  897. track->tex_dirty = true;
  898. break;
  899. case 0x4400:
  900. case 0x4404:
  901. case 0x4408:
  902. case 0x440C:
  903. case 0x4410:
  904. case 0x4414:
  905. case 0x4418:
  906. case 0x441C:
  907. case 0x4420:
  908. case 0x4424:
  909. case 0x4428:
  910. case 0x442C:
  911. case 0x4430:
  912. case 0x4434:
  913. case 0x4438:
  914. case 0x443C:
  915. /* TX_FILTER0_[0-15] */
  916. i = (reg - 0x4400) >> 2;
  917. tmp = idx_value & 0x7;
  918. if (tmp == 2 || tmp == 4 || tmp == 6) {
  919. track->textures[i].roundup_w = false;
  920. }
  921. tmp = (idx_value >> 3) & 0x7;
  922. if (tmp == 2 || tmp == 4 || tmp == 6) {
  923. track->textures[i].roundup_h = false;
  924. }
  925. track->tex_dirty = true;
  926. break;
  927. case 0x4500:
  928. case 0x4504:
  929. case 0x4508:
  930. case 0x450C:
  931. case 0x4510:
  932. case 0x4514:
  933. case 0x4518:
  934. case 0x451C:
  935. case 0x4520:
  936. case 0x4524:
  937. case 0x4528:
  938. case 0x452C:
  939. case 0x4530:
  940. case 0x4534:
  941. case 0x4538:
  942. case 0x453C:
  943. /* TX_FORMAT2_[0-15] */
  944. i = (reg - 0x4500) >> 2;
  945. tmp = idx_value & 0x3FFF;
  946. track->textures[i].pitch = tmp + 1;
  947. if (p->rdev->family >= CHIP_RV515) {
  948. tmp = ((idx_value >> 15) & 1) << 11;
  949. track->textures[i].width_11 = tmp;
  950. tmp = ((idx_value >> 16) & 1) << 11;
  951. track->textures[i].height_11 = tmp;
  952. /* ATI1N */
  953. if (idx_value & (1 << 14)) {
  954. /* The same rules apply as for DXT1. */
  955. track->textures[i].compress_format =
  956. R100_TRACK_COMP_DXT1;
  957. }
  958. } else if (idx_value & (1 << 14)) {
  959. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  960. return -EINVAL;
  961. }
  962. track->tex_dirty = true;
  963. break;
  964. case 0x4480:
  965. case 0x4484:
  966. case 0x4488:
  967. case 0x448C:
  968. case 0x4490:
  969. case 0x4494:
  970. case 0x4498:
  971. case 0x449C:
  972. case 0x44A0:
  973. case 0x44A4:
  974. case 0x44A8:
  975. case 0x44AC:
  976. case 0x44B0:
  977. case 0x44B4:
  978. case 0x44B8:
  979. case 0x44BC:
  980. /* TX_FORMAT0_[0-15] */
  981. i = (reg - 0x4480) >> 2;
  982. tmp = idx_value & 0x7FF;
  983. track->textures[i].width = tmp + 1;
  984. tmp = (idx_value >> 11) & 0x7FF;
  985. track->textures[i].height = tmp + 1;
  986. tmp = (idx_value >> 26) & 0xF;
  987. track->textures[i].num_levels = tmp;
  988. tmp = idx_value & (1 << 31);
  989. track->textures[i].use_pitch = !!tmp;
  990. tmp = (idx_value >> 22) & 0xF;
  991. track->textures[i].txdepth = tmp;
  992. track->tex_dirty = true;
  993. break;
  994. case R300_ZB_ZPASS_ADDR:
  995. r = r100_cs_packet_next_reloc(p, &reloc);
  996. if (r) {
  997. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  998. idx, reg);
  999. r100_cs_dump_packet(p, pkt);
  1000. return r;
  1001. }
  1002. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1003. break;
  1004. case 0x4e0c:
  1005. /* RB3D_COLOR_CHANNEL_MASK */
  1006. track->color_channel_mask = idx_value;
  1007. track->cb_dirty = true;
  1008. break;
  1009. case 0x43a4:
  1010. /* SC_HYPERZ_EN */
  1011. /* r300c emits this register - we need to disable hyperz for it
  1012. * without complaining */
  1013. if (p->rdev->hyperz_filp != p->filp) {
  1014. if (idx_value & 0x1)
  1015. ib[idx] = idx_value & ~1;
  1016. }
  1017. break;
  1018. case 0x4f1c:
  1019. /* ZB_BW_CNTL */
  1020. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1021. track->cb_dirty = true;
  1022. track->zb_dirty = true;
  1023. if (p->rdev->hyperz_filp != p->filp) {
  1024. if (idx_value & (R300_HIZ_ENABLE |
  1025. R300_RD_COMP_ENABLE |
  1026. R300_WR_COMP_ENABLE |
  1027. R300_FAST_FILL_ENABLE))
  1028. goto fail;
  1029. }
  1030. break;
  1031. case 0x4e04:
  1032. /* RB3D_BLENDCNTL */
  1033. track->blend_read_enable = !!(idx_value & (1 << 2));
  1034. track->cb_dirty = true;
  1035. break;
  1036. case R300_RB3D_AARESOLVE_OFFSET:
  1037. r = r100_cs_packet_next_reloc(p, &reloc);
  1038. if (r) {
  1039. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1040. idx, reg);
  1041. r100_cs_dump_packet(p, pkt);
  1042. return r;
  1043. }
  1044. track->aa.robj = reloc->robj;
  1045. track->aa.offset = idx_value;
  1046. track->aa_dirty = true;
  1047. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1048. break;
  1049. case R300_RB3D_AARESOLVE_PITCH:
  1050. track->aa.pitch = idx_value & 0x3FFE;
  1051. track->aa_dirty = true;
  1052. break;
  1053. case R300_RB3D_AARESOLVE_CTL:
  1054. track->aaresolve = idx_value & 0x1;
  1055. track->aa_dirty = true;
  1056. break;
  1057. case 0x4f30: /* ZB_MASK_OFFSET */
  1058. case 0x4f34: /* ZB_ZMASK_PITCH */
  1059. case 0x4f44: /* ZB_HIZ_OFFSET */
  1060. case 0x4f54: /* ZB_HIZ_PITCH */
  1061. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1062. goto fail;
  1063. break;
  1064. case 0x4028:
  1065. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1066. goto fail;
  1067. /* GB_Z_PEQ_CONFIG */
  1068. if (p->rdev->family >= CHIP_RV350)
  1069. break;
  1070. goto fail;
  1071. break;
  1072. case 0x4be8:
  1073. /* valid register only on RV530 */
  1074. if (p->rdev->family == CHIP_RV530)
  1075. break;
  1076. /* fallthrough do not move */
  1077. default:
  1078. goto fail;
  1079. }
  1080. return 0;
  1081. fail:
  1082. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1083. reg, idx, idx_value);
  1084. return -EINVAL;
  1085. }
  1086. static int r300_packet3_check(struct radeon_cs_parser *p,
  1087. struct radeon_cs_packet *pkt)
  1088. {
  1089. struct radeon_cs_reloc *reloc;
  1090. struct r100_cs_track *track;
  1091. volatile uint32_t *ib;
  1092. unsigned idx;
  1093. int r;
  1094. ib = p->ib->ptr;
  1095. idx = pkt->idx + 1;
  1096. track = (struct r100_cs_track *)p->track;
  1097. switch(pkt->opcode) {
  1098. case PACKET3_3D_LOAD_VBPNTR:
  1099. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1100. if (r)
  1101. return r;
  1102. break;
  1103. case PACKET3_INDX_BUFFER:
  1104. r = r100_cs_packet_next_reloc(p, &reloc);
  1105. if (r) {
  1106. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1107. r100_cs_dump_packet(p, pkt);
  1108. return r;
  1109. }
  1110. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1111. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1112. if (r) {
  1113. return r;
  1114. }
  1115. break;
  1116. /* Draw packet */
  1117. case PACKET3_3D_DRAW_IMMD:
  1118. /* Number of dwords is vtx_size * (num_vertices - 1)
  1119. * PRIM_WALK must be equal to 3 vertex data in embedded
  1120. * in cmd stream */
  1121. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1122. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1123. return -EINVAL;
  1124. }
  1125. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1126. track->immd_dwords = pkt->count - 1;
  1127. r = r100_cs_track_check(p->rdev, track);
  1128. if (r) {
  1129. return r;
  1130. }
  1131. break;
  1132. case PACKET3_3D_DRAW_IMMD_2:
  1133. /* Number of dwords is vtx_size * (num_vertices - 1)
  1134. * PRIM_WALK must be equal to 3 vertex data in embedded
  1135. * in cmd stream */
  1136. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1137. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1138. return -EINVAL;
  1139. }
  1140. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1141. track->immd_dwords = pkt->count;
  1142. r = r100_cs_track_check(p->rdev, track);
  1143. if (r) {
  1144. return r;
  1145. }
  1146. break;
  1147. case PACKET3_3D_DRAW_VBUF:
  1148. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1149. r = r100_cs_track_check(p->rdev, track);
  1150. if (r) {
  1151. return r;
  1152. }
  1153. break;
  1154. case PACKET3_3D_DRAW_VBUF_2:
  1155. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1156. r = r100_cs_track_check(p->rdev, track);
  1157. if (r) {
  1158. return r;
  1159. }
  1160. break;
  1161. case PACKET3_3D_DRAW_INDX:
  1162. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1163. r = r100_cs_track_check(p->rdev, track);
  1164. if (r) {
  1165. return r;
  1166. }
  1167. break;
  1168. case PACKET3_3D_DRAW_INDX_2:
  1169. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1170. r = r100_cs_track_check(p->rdev, track);
  1171. if (r) {
  1172. return r;
  1173. }
  1174. break;
  1175. case PACKET3_3D_CLEAR_HIZ:
  1176. case PACKET3_3D_CLEAR_ZMASK:
  1177. if (p->rdev->hyperz_filp != p->filp)
  1178. return -EINVAL;
  1179. break;
  1180. case PACKET3_3D_CLEAR_CMASK:
  1181. if (p->rdev->cmask_filp != p->filp)
  1182. return -EINVAL;
  1183. break;
  1184. case PACKET3_NOP:
  1185. break;
  1186. default:
  1187. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1188. return -EINVAL;
  1189. }
  1190. return 0;
  1191. }
  1192. int r300_cs_parse(struct radeon_cs_parser *p)
  1193. {
  1194. struct radeon_cs_packet pkt;
  1195. struct r100_cs_track *track;
  1196. int r;
  1197. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1198. if (track == NULL)
  1199. return -ENOMEM;
  1200. r100_cs_track_clear(p->rdev, track);
  1201. p->track = track;
  1202. do {
  1203. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1204. if (r) {
  1205. return r;
  1206. }
  1207. p->idx += pkt.count + 2;
  1208. switch (pkt.type) {
  1209. case PACKET_TYPE0:
  1210. r = r100_cs_parse_packet0(p, &pkt,
  1211. p->rdev->config.r300.reg_safe_bm,
  1212. p->rdev->config.r300.reg_safe_bm_size,
  1213. &r300_packet0_check);
  1214. break;
  1215. case PACKET_TYPE2:
  1216. break;
  1217. case PACKET_TYPE3:
  1218. r = r300_packet3_check(p, &pkt);
  1219. break;
  1220. default:
  1221. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1222. return -EINVAL;
  1223. }
  1224. if (r) {
  1225. return r;
  1226. }
  1227. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1228. return 0;
  1229. }
  1230. void r300_set_reg_safe(struct radeon_device *rdev)
  1231. {
  1232. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1233. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1234. }
  1235. void r300_mc_program(struct radeon_device *rdev)
  1236. {
  1237. struct r100_mc_save save;
  1238. int r;
  1239. r = r100_debugfs_mc_info_init(rdev);
  1240. if (r) {
  1241. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1242. }
  1243. /* Stops all mc clients */
  1244. r100_mc_stop(rdev, &save);
  1245. if (rdev->flags & RADEON_IS_AGP) {
  1246. WREG32(R_00014C_MC_AGP_LOCATION,
  1247. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1248. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1249. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1250. WREG32(R_00015C_AGP_BASE_2,
  1251. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1252. } else {
  1253. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1254. WREG32(R_000170_AGP_BASE, 0);
  1255. WREG32(R_00015C_AGP_BASE_2, 0);
  1256. }
  1257. /* Wait for mc idle */
  1258. if (r300_mc_wait_for_idle(rdev))
  1259. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1260. /* Program MC, should be a 32bits limited address space */
  1261. WREG32(R_000148_MC_FB_LOCATION,
  1262. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1263. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1264. r100_mc_resume(rdev, &save);
  1265. }
  1266. void r300_clock_startup(struct radeon_device *rdev)
  1267. {
  1268. u32 tmp;
  1269. if (radeon_dynclks != -1 && radeon_dynclks)
  1270. radeon_legacy_set_clock_gating(rdev, 1);
  1271. /* We need to force on some of the block */
  1272. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1273. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1274. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1275. tmp |= S_00000D_FORCE_VAP(1);
  1276. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1277. }
  1278. static int r300_startup(struct radeon_device *rdev)
  1279. {
  1280. int r;
  1281. /* set common regs */
  1282. r100_set_common_regs(rdev);
  1283. /* program mc */
  1284. r300_mc_program(rdev);
  1285. /* Resume clock */
  1286. r300_clock_startup(rdev);
  1287. /* Initialize GPU configuration (# pipes, ...) */
  1288. r300_gpu_init(rdev);
  1289. /* Initialize GART (initialize after TTM so we can allocate
  1290. * memory through TTM but finalize after TTM) */
  1291. if (rdev->flags & RADEON_IS_PCIE) {
  1292. r = rv370_pcie_gart_enable(rdev);
  1293. if (r)
  1294. return r;
  1295. }
  1296. if (rdev->family == CHIP_R300 ||
  1297. rdev->family == CHIP_R350 ||
  1298. rdev->family == CHIP_RV350)
  1299. r100_enable_bm(rdev);
  1300. if (rdev->flags & RADEON_IS_PCI) {
  1301. r = r100_pci_gart_enable(rdev);
  1302. if (r)
  1303. return r;
  1304. }
  1305. /* allocate wb buffer */
  1306. r = radeon_wb_init(rdev);
  1307. if (r)
  1308. return r;
  1309. /* Enable IRQ */
  1310. r100_irq_set(rdev);
  1311. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1312. /* 1M ring buffer */
  1313. r = r100_cp_init(rdev, 1024 * 1024);
  1314. if (r) {
  1315. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1316. return r;
  1317. }
  1318. r = r100_ib_init(rdev);
  1319. if (r) {
  1320. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  1321. return r;
  1322. }
  1323. return 0;
  1324. }
  1325. int r300_resume(struct radeon_device *rdev)
  1326. {
  1327. /* Make sur GART are not working */
  1328. if (rdev->flags & RADEON_IS_PCIE)
  1329. rv370_pcie_gart_disable(rdev);
  1330. if (rdev->flags & RADEON_IS_PCI)
  1331. r100_pci_gart_disable(rdev);
  1332. /* Resume clock before doing reset */
  1333. r300_clock_startup(rdev);
  1334. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1335. if (radeon_asic_reset(rdev)) {
  1336. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1337. RREG32(R_000E40_RBBM_STATUS),
  1338. RREG32(R_0007C0_CP_STAT));
  1339. }
  1340. /* post */
  1341. radeon_combios_asic_init(rdev->ddev);
  1342. /* Resume clock after posting */
  1343. r300_clock_startup(rdev);
  1344. /* Initialize surface registers */
  1345. radeon_surface_init(rdev);
  1346. return r300_startup(rdev);
  1347. }
  1348. int r300_suspend(struct radeon_device *rdev)
  1349. {
  1350. r100_cp_disable(rdev);
  1351. radeon_wb_disable(rdev);
  1352. r100_irq_disable(rdev);
  1353. if (rdev->flags & RADEON_IS_PCIE)
  1354. rv370_pcie_gart_disable(rdev);
  1355. if (rdev->flags & RADEON_IS_PCI)
  1356. r100_pci_gart_disable(rdev);
  1357. return 0;
  1358. }
  1359. void r300_fini(struct radeon_device *rdev)
  1360. {
  1361. r100_cp_fini(rdev);
  1362. radeon_wb_fini(rdev);
  1363. r100_ib_fini(rdev);
  1364. radeon_gem_fini(rdev);
  1365. if (rdev->flags & RADEON_IS_PCIE)
  1366. rv370_pcie_gart_fini(rdev);
  1367. if (rdev->flags & RADEON_IS_PCI)
  1368. r100_pci_gart_fini(rdev);
  1369. radeon_agp_fini(rdev);
  1370. radeon_irq_kms_fini(rdev);
  1371. radeon_fence_driver_fini(rdev);
  1372. radeon_bo_fini(rdev);
  1373. radeon_atombios_fini(rdev);
  1374. kfree(rdev->bios);
  1375. rdev->bios = NULL;
  1376. }
  1377. int r300_init(struct radeon_device *rdev)
  1378. {
  1379. int r;
  1380. /* Disable VGA */
  1381. r100_vga_render_disable(rdev);
  1382. /* Initialize scratch registers */
  1383. radeon_scratch_init(rdev);
  1384. /* Initialize surface registers */
  1385. radeon_surface_init(rdev);
  1386. /* TODO: disable VGA need to use VGA request */
  1387. /* restore some register to sane defaults */
  1388. r100_restore_sanity(rdev);
  1389. /* BIOS*/
  1390. if (!radeon_get_bios(rdev)) {
  1391. if (ASIC_IS_AVIVO(rdev))
  1392. return -EINVAL;
  1393. }
  1394. if (rdev->is_atom_bios) {
  1395. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1396. return -EINVAL;
  1397. } else {
  1398. r = radeon_combios_init(rdev);
  1399. if (r)
  1400. return r;
  1401. }
  1402. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1403. if (radeon_asic_reset(rdev)) {
  1404. dev_warn(rdev->dev,
  1405. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1406. RREG32(R_000E40_RBBM_STATUS),
  1407. RREG32(R_0007C0_CP_STAT));
  1408. }
  1409. /* check if cards are posted or not */
  1410. if (radeon_boot_test_post_card(rdev) == false)
  1411. return -EINVAL;
  1412. /* Set asic errata */
  1413. r300_errata(rdev);
  1414. /* Initialize clocks */
  1415. radeon_get_clock_info(rdev->ddev);
  1416. /* initialize AGP */
  1417. if (rdev->flags & RADEON_IS_AGP) {
  1418. r = radeon_agp_init(rdev);
  1419. if (r) {
  1420. radeon_agp_disable(rdev);
  1421. }
  1422. }
  1423. /* initialize memory controller */
  1424. r300_mc_init(rdev);
  1425. /* Fence driver */
  1426. r = radeon_fence_driver_init(rdev);
  1427. if (r)
  1428. return r;
  1429. r = radeon_irq_kms_init(rdev);
  1430. if (r)
  1431. return r;
  1432. /* Memory manager */
  1433. r = radeon_bo_init(rdev);
  1434. if (r)
  1435. return r;
  1436. if (rdev->flags & RADEON_IS_PCIE) {
  1437. r = rv370_pcie_gart_init(rdev);
  1438. if (r)
  1439. return r;
  1440. }
  1441. if (rdev->flags & RADEON_IS_PCI) {
  1442. r = r100_pci_gart_init(rdev);
  1443. if (r)
  1444. return r;
  1445. }
  1446. r300_set_reg_safe(rdev);
  1447. rdev->accel_working = true;
  1448. r = r300_startup(rdev);
  1449. if (r) {
  1450. /* Somethings want wront with the accel init stop accel */
  1451. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1452. r100_cp_fini(rdev);
  1453. radeon_wb_fini(rdev);
  1454. r100_ib_fini(rdev);
  1455. radeon_irq_kms_fini(rdev);
  1456. if (rdev->flags & RADEON_IS_PCIE)
  1457. rv370_pcie_gart_fini(rdev);
  1458. if (rdev->flags & RADEON_IS_PCI)
  1459. r100_pci_gart_fini(rdev);
  1460. radeon_agp_fini(rdev);
  1461. rdev->accel_working = false;
  1462. }
  1463. return 0;
  1464. }