r100.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. */
  65. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  66. struct radeon_cs_packet *pkt,
  67. unsigned idx,
  68. unsigned reg)
  69. {
  70. int r;
  71. u32 tile_flags = 0;
  72. u32 tmp;
  73. struct radeon_cs_reloc *reloc;
  74. u32 value;
  75. r = r100_cs_packet_next_reloc(p, &reloc);
  76. if (r) {
  77. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  78. idx, reg);
  79. r100_cs_dump_packet(p, pkt);
  80. return r;
  81. }
  82. value = radeon_get_ib_value(p, idx);
  83. tmp = value & 0x003fffff;
  84. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  85. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  86. tile_flags |= RADEON_DST_TILE_MACRO;
  87. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  88. if (reg == RADEON_SRC_PITCH_OFFSET) {
  89. DRM_ERROR("Cannot src blit from microtiled surface\n");
  90. r100_cs_dump_packet(p, pkt);
  91. return -EINVAL;
  92. }
  93. tile_flags |= RADEON_DST_TILE_MICRO;
  94. }
  95. tmp |= tile_flags;
  96. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  97. return 0;
  98. }
  99. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  100. struct radeon_cs_packet *pkt,
  101. int idx)
  102. {
  103. unsigned c, i;
  104. struct radeon_cs_reloc *reloc;
  105. struct r100_cs_track *track;
  106. int r = 0;
  107. volatile uint32_t *ib;
  108. u32 idx_value;
  109. ib = p->ib->ptr;
  110. track = (struct r100_cs_track *)p->track;
  111. c = radeon_get_ib_value(p, idx++) & 0x1F;
  112. if (c > 16) {
  113. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  114. pkt->opcode);
  115. r100_cs_dump_packet(p, pkt);
  116. return -EINVAL;
  117. }
  118. track->num_arrays = c;
  119. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  120. r = r100_cs_packet_next_reloc(p, &reloc);
  121. if (r) {
  122. DRM_ERROR("No reloc for packet3 %d\n",
  123. pkt->opcode);
  124. r100_cs_dump_packet(p, pkt);
  125. return r;
  126. }
  127. idx_value = radeon_get_ib_value(p, idx);
  128. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  129. track->arrays[i + 0].esize = idx_value >> 8;
  130. track->arrays[i + 0].robj = reloc->robj;
  131. track->arrays[i + 0].esize &= 0x7F;
  132. r = r100_cs_packet_next_reloc(p, &reloc);
  133. if (r) {
  134. DRM_ERROR("No reloc for packet3 %d\n",
  135. pkt->opcode);
  136. r100_cs_dump_packet(p, pkt);
  137. return r;
  138. }
  139. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  140. track->arrays[i + 1].robj = reloc->robj;
  141. track->arrays[i + 1].esize = idx_value >> 24;
  142. track->arrays[i + 1].esize &= 0x7F;
  143. }
  144. if (c & 1) {
  145. r = r100_cs_packet_next_reloc(p, &reloc);
  146. if (r) {
  147. DRM_ERROR("No reloc for packet3 %d\n",
  148. pkt->opcode);
  149. r100_cs_dump_packet(p, pkt);
  150. return r;
  151. }
  152. idx_value = radeon_get_ib_value(p, idx);
  153. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  154. track->arrays[i + 0].robj = reloc->robj;
  155. track->arrays[i + 0].esize = idx_value >> 8;
  156. track->arrays[i + 0].esize &= 0x7F;
  157. }
  158. return r;
  159. }
  160. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  161. {
  162. /* enable the pflip int */
  163. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  164. }
  165. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  166. {
  167. /* disable the pflip int */
  168. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  169. }
  170. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  171. {
  172. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  173. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  174. /* Lock the graphics update lock */
  175. /* update the scanout addresses */
  176. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  177. /* Wait for update_pending to go high. */
  178. while (!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET));
  179. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  180. /* Unlock the lock, so double-buffering can take place inside vblank */
  181. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  182. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  183. /* Return current update_pending status: */
  184. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  185. }
  186. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  187. {
  188. int i;
  189. rdev->pm.dynpm_can_upclock = true;
  190. rdev->pm.dynpm_can_downclock = true;
  191. switch (rdev->pm.dynpm_planned_action) {
  192. case DYNPM_ACTION_MINIMUM:
  193. rdev->pm.requested_power_state_index = 0;
  194. rdev->pm.dynpm_can_downclock = false;
  195. break;
  196. case DYNPM_ACTION_DOWNCLOCK:
  197. if (rdev->pm.current_power_state_index == 0) {
  198. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  199. rdev->pm.dynpm_can_downclock = false;
  200. } else {
  201. if (rdev->pm.active_crtc_count > 1) {
  202. for (i = 0; i < rdev->pm.num_power_states; i++) {
  203. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  204. continue;
  205. else if (i >= rdev->pm.current_power_state_index) {
  206. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  207. break;
  208. } else {
  209. rdev->pm.requested_power_state_index = i;
  210. break;
  211. }
  212. }
  213. } else
  214. rdev->pm.requested_power_state_index =
  215. rdev->pm.current_power_state_index - 1;
  216. }
  217. /* don't use the power state if crtcs are active and no display flag is set */
  218. if ((rdev->pm.active_crtc_count > 0) &&
  219. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  220. RADEON_PM_MODE_NO_DISPLAY)) {
  221. rdev->pm.requested_power_state_index++;
  222. }
  223. break;
  224. case DYNPM_ACTION_UPCLOCK:
  225. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  226. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  227. rdev->pm.dynpm_can_upclock = false;
  228. } else {
  229. if (rdev->pm.active_crtc_count > 1) {
  230. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  231. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  232. continue;
  233. else if (i <= rdev->pm.current_power_state_index) {
  234. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  235. break;
  236. } else {
  237. rdev->pm.requested_power_state_index = i;
  238. break;
  239. }
  240. }
  241. } else
  242. rdev->pm.requested_power_state_index =
  243. rdev->pm.current_power_state_index + 1;
  244. }
  245. break;
  246. case DYNPM_ACTION_DEFAULT:
  247. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  248. rdev->pm.dynpm_can_upclock = false;
  249. break;
  250. case DYNPM_ACTION_NONE:
  251. default:
  252. DRM_ERROR("Requested mode for not defined action\n");
  253. return;
  254. }
  255. /* only one clock mode per power state */
  256. rdev->pm.requested_clock_mode_index = 0;
  257. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  258. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  259. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  262. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  263. pcie_lanes);
  264. }
  265. void r100_pm_init_profile(struct radeon_device *rdev)
  266. {
  267. /* default */
  268. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  272. /* low sh */
  273. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  277. /* mid sh */
  278. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  282. /* high sh */
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  287. /* low mh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  292. /* mid mh */
  293. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  297. /* high mh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  302. }
  303. void r100_pm_misc(struct radeon_device *rdev)
  304. {
  305. int requested_index = rdev->pm.requested_power_state_index;
  306. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  307. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  308. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  309. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  310. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  311. tmp = RREG32(voltage->gpio.reg);
  312. if (voltage->active_high)
  313. tmp |= voltage->gpio.mask;
  314. else
  315. tmp &= ~(voltage->gpio.mask);
  316. WREG32(voltage->gpio.reg, tmp);
  317. if (voltage->delay)
  318. udelay(voltage->delay);
  319. } else {
  320. tmp = RREG32(voltage->gpio.reg);
  321. if (voltage->active_high)
  322. tmp &= ~voltage->gpio.mask;
  323. else
  324. tmp |= voltage->gpio.mask;
  325. WREG32(voltage->gpio.reg, tmp);
  326. if (voltage->delay)
  327. udelay(voltage->delay);
  328. }
  329. }
  330. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  331. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  332. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  333. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  334. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  335. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  336. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  337. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  338. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  339. else
  340. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  341. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  342. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  343. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  344. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  345. } else
  346. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  347. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  348. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  349. if (voltage->delay) {
  350. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  351. switch (voltage->delay) {
  352. case 33:
  353. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  354. break;
  355. case 66:
  356. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  357. break;
  358. case 99:
  359. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  360. break;
  361. case 132:
  362. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  363. break;
  364. }
  365. } else
  366. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  367. } else
  368. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  369. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  370. sclk_cntl &= ~FORCE_HDP;
  371. else
  372. sclk_cntl |= FORCE_HDP;
  373. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  374. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  375. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  376. /* set pcie lanes */
  377. if ((rdev->flags & RADEON_IS_PCIE) &&
  378. !(rdev->flags & RADEON_IS_IGP) &&
  379. rdev->asic->set_pcie_lanes &&
  380. (ps->pcie_lanes !=
  381. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  382. radeon_set_pcie_lanes(rdev,
  383. ps->pcie_lanes);
  384. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  385. }
  386. }
  387. void r100_pm_prepare(struct radeon_device *rdev)
  388. {
  389. struct drm_device *ddev = rdev->ddev;
  390. struct drm_crtc *crtc;
  391. struct radeon_crtc *radeon_crtc;
  392. u32 tmp;
  393. /* disable any active CRTCs */
  394. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  395. radeon_crtc = to_radeon_crtc(crtc);
  396. if (radeon_crtc->enabled) {
  397. if (radeon_crtc->crtc_id) {
  398. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  399. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  400. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  401. } else {
  402. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  403. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  404. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  405. }
  406. }
  407. }
  408. }
  409. void r100_pm_finish(struct radeon_device *rdev)
  410. {
  411. struct drm_device *ddev = rdev->ddev;
  412. struct drm_crtc *crtc;
  413. struct radeon_crtc *radeon_crtc;
  414. u32 tmp;
  415. /* enable any active CRTCs */
  416. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  417. radeon_crtc = to_radeon_crtc(crtc);
  418. if (radeon_crtc->enabled) {
  419. if (radeon_crtc->crtc_id) {
  420. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  421. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  422. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  423. } else {
  424. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  425. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  426. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  427. }
  428. }
  429. }
  430. }
  431. bool r100_gui_idle(struct radeon_device *rdev)
  432. {
  433. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  434. return false;
  435. else
  436. return true;
  437. }
  438. /* hpd for digital panel detect/disconnect */
  439. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  440. {
  441. bool connected = false;
  442. switch (hpd) {
  443. case RADEON_HPD_1:
  444. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  445. connected = true;
  446. break;
  447. case RADEON_HPD_2:
  448. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  449. connected = true;
  450. break;
  451. default:
  452. break;
  453. }
  454. return connected;
  455. }
  456. void r100_hpd_set_polarity(struct radeon_device *rdev,
  457. enum radeon_hpd_id hpd)
  458. {
  459. u32 tmp;
  460. bool connected = r100_hpd_sense(rdev, hpd);
  461. switch (hpd) {
  462. case RADEON_HPD_1:
  463. tmp = RREG32(RADEON_FP_GEN_CNTL);
  464. if (connected)
  465. tmp &= ~RADEON_FP_DETECT_INT_POL;
  466. else
  467. tmp |= RADEON_FP_DETECT_INT_POL;
  468. WREG32(RADEON_FP_GEN_CNTL, tmp);
  469. break;
  470. case RADEON_HPD_2:
  471. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  472. if (connected)
  473. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  474. else
  475. tmp |= RADEON_FP2_DETECT_INT_POL;
  476. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  477. break;
  478. default:
  479. break;
  480. }
  481. }
  482. void r100_hpd_init(struct radeon_device *rdev)
  483. {
  484. struct drm_device *dev = rdev->ddev;
  485. struct drm_connector *connector;
  486. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  487. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  488. switch (radeon_connector->hpd.hpd) {
  489. case RADEON_HPD_1:
  490. rdev->irq.hpd[0] = true;
  491. break;
  492. case RADEON_HPD_2:
  493. rdev->irq.hpd[1] = true;
  494. break;
  495. default:
  496. break;
  497. }
  498. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  499. }
  500. if (rdev->irq.installed)
  501. r100_irq_set(rdev);
  502. }
  503. void r100_hpd_fini(struct radeon_device *rdev)
  504. {
  505. struct drm_device *dev = rdev->ddev;
  506. struct drm_connector *connector;
  507. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  508. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  509. switch (radeon_connector->hpd.hpd) {
  510. case RADEON_HPD_1:
  511. rdev->irq.hpd[0] = false;
  512. break;
  513. case RADEON_HPD_2:
  514. rdev->irq.hpd[1] = false;
  515. break;
  516. default:
  517. break;
  518. }
  519. }
  520. }
  521. /*
  522. * PCI GART
  523. */
  524. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  525. {
  526. /* TODO: can we do somethings here ? */
  527. /* It seems hw only cache one entry so we should discard this
  528. * entry otherwise if first GPU GART read hit this entry it
  529. * could end up in wrong address. */
  530. }
  531. int r100_pci_gart_init(struct radeon_device *rdev)
  532. {
  533. int r;
  534. if (rdev->gart.ptr) {
  535. WARN(1, "R100 PCI GART already initialized\n");
  536. return 0;
  537. }
  538. /* Initialize common gart structure */
  539. r = radeon_gart_init(rdev);
  540. if (r)
  541. return r;
  542. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  543. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  544. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  545. return radeon_gart_table_ram_alloc(rdev);
  546. }
  547. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  548. void r100_enable_bm(struct radeon_device *rdev)
  549. {
  550. uint32_t tmp;
  551. /* Enable bus mastering */
  552. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  553. WREG32(RADEON_BUS_CNTL, tmp);
  554. }
  555. int r100_pci_gart_enable(struct radeon_device *rdev)
  556. {
  557. uint32_t tmp;
  558. radeon_gart_restore(rdev);
  559. /* discard memory request outside of configured range */
  560. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  561. WREG32(RADEON_AIC_CNTL, tmp);
  562. /* set address range for PCI address translate */
  563. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  564. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  565. /* set PCI GART page-table base address */
  566. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  567. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  568. WREG32(RADEON_AIC_CNTL, tmp);
  569. r100_pci_gart_tlb_flush(rdev);
  570. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  571. (unsigned)(rdev->mc.gtt_size >> 20),
  572. (unsigned long long)rdev->gart.table_addr);
  573. rdev->gart.ready = true;
  574. return 0;
  575. }
  576. void r100_pci_gart_disable(struct radeon_device *rdev)
  577. {
  578. uint32_t tmp;
  579. /* discard memory request outside of configured range */
  580. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  581. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  582. WREG32(RADEON_AIC_LO_ADDR, 0);
  583. WREG32(RADEON_AIC_HI_ADDR, 0);
  584. }
  585. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  586. {
  587. u32 *gtt = rdev->gart.ptr;
  588. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  589. return -EINVAL;
  590. }
  591. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  592. return 0;
  593. }
  594. void r100_pci_gart_fini(struct radeon_device *rdev)
  595. {
  596. radeon_gart_fini(rdev);
  597. r100_pci_gart_disable(rdev);
  598. radeon_gart_table_ram_free(rdev);
  599. }
  600. int r100_irq_set(struct radeon_device *rdev)
  601. {
  602. uint32_t tmp = 0;
  603. if (!rdev->irq.installed) {
  604. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  605. WREG32(R_000040_GEN_INT_CNTL, 0);
  606. return -EINVAL;
  607. }
  608. if (rdev->irq.sw_int) {
  609. tmp |= RADEON_SW_INT_ENABLE;
  610. }
  611. if (rdev->irq.gui_idle) {
  612. tmp |= RADEON_GUI_IDLE_MASK;
  613. }
  614. if (rdev->irq.crtc_vblank_int[0] ||
  615. rdev->irq.pflip[0]) {
  616. tmp |= RADEON_CRTC_VBLANK_MASK;
  617. }
  618. if (rdev->irq.crtc_vblank_int[1] ||
  619. rdev->irq.pflip[1]) {
  620. tmp |= RADEON_CRTC2_VBLANK_MASK;
  621. }
  622. if (rdev->irq.hpd[0]) {
  623. tmp |= RADEON_FP_DETECT_MASK;
  624. }
  625. if (rdev->irq.hpd[1]) {
  626. tmp |= RADEON_FP2_DETECT_MASK;
  627. }
  628. WREG32(RADEON_GEN_INT_CNTL, tmp);
  629. return 0;
  630. }
  631. void r100_irq_disable(struct radeon_device *rdev)
  632. {
  633. u32 tmp;
  634. WREG32(R_000040_GEN_INT_CNTL, 0);
  635. /* Wait and acknowledge irq */
  636. mdelay(1);
  637. tmp = RREG32(R_000044_GEN_INT_STATUS);
  638. WREG32(R_000044_GEN_INT_STATUS, tmp);
  639. }
  640. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  641. {
  642. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  643. uint32_t irq_mask = RADEON_SW_INT_TEST |
  644. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  645. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  646. /* the interrupt works, but the status bit is permanently asserted */
  647. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  648. if (!rdev->irq.gui_idle_acked)
  649. irq_mask |= RADEON_GUI_IDLE_STAT;
  650. }
  651. if (irqs) {
  652. WREG32(RADEON_GEN_INT_STATUS, irqs);
  653. }
  654. return irqs & irq_mask;
  655. }
  656. int r100_irq_process(struct radeon_device *rdev)
  657. {
  658. uint32_t status, msi_rearm;
  659. bool queue_hotplug = false;
  660. /* reset gui idle ack. the status bit is broken */
  661. rdev->irq.gui_idle_acked = false;
  662. status = r100_irq_ack(rdev);
  663. if (!status) {
  664. return IRQ_NONE;
  665. }
  666. if (rdev->shutdown) {
  667. return IRQ_NONE;
  668. }
  669. while (status) {
  670. /* SW interrupt */
  671. if (status & RADEON_SW_INT_TEST) {
  672. radeon_fence_process(rdev);
  673. }
  674. /* gui idle interrupt */
  675. if (status & RADEON_GUI_IDLE_STAT) {
  676. rdev->irq.gui_idle_acked = true;
  677. rdev->pm.gui_idle = true;
  678. wake_up(&rdev->irq.idle_queue);
  679. }
  680. /* Vertical blank interrupts */
  681. if (status & RADEON_CRTC_VBLANK_STAT) {
  682. if (rdev->irq.crtc_vblank_int[0]) {
  683. drm_handle_vblank(rdev->ddev, 0);
  684. rdev->pm.vblank_sync = true;
  685. wake_up(&rdev->irq.vblank_queue);
  686. }
  687. if (rdev->irq.pflip[0])
  688. radeon_crtc_handle_flip(rdev, 0);
  689. }
  690. if (status & RADEON_CRTC2_VBLANK_STAT) {
  691. if (rdev->irq.crtc_vblank_int[1]) {
  692. drm_handle_vblank(rdev->ddev, 1);
  693. rdev->pm.vblank_sync = true;
  694. wake_up(&rdev->irq.vblank_queue);
  695. }
  696. if (rdev->irq.pflip[1])
  697. radeon_crtc_handle_flip(rdev, 1);
  698. }
  699. if (status & RADEON_FP_DETECT_STAT) {
  700. queue_hotplug = true;
  701. DRM_DEBUG("HPD1\n");
  702. }
  703. if (status & RADEON_FP2_DETECT_STAT) {
  704. queue_hotplug = true;
  705. DRM_DEBUG("HPD2\n");
  706. }
  707. status = r100_irq_ack(rdev);
  708. }
  709. /* reset gui idle ack. the status bit is broken */
  710. rdev->irq.gui_idle_acked = false;
  711. if (queue_hotplug)
  712. schedule_work(&rdev->hotplug_work);
  713. if (rdev->msi_enabled) {
  714. switch (rdev->family) {
  715. case CHIP_RS400:
  716. case CHIP_RS480:
  717. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  718. WREG32(RADEON_AIC_CNTL, msi_rearm);
  719. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  720. break;
  721. default:
  722. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  723. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  724. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  725. break;
  726. }
  727. }
  728. return IRQ_HANDLED;
  729. }
  730. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  731. {
  732. if (crtc == 0)
  733. return RREG32(RADEON_CRTC_CRNT_FRAME);
  734. else
  735. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  736. }
  737. /* Who ever call radeon_fence_emit should call ring_lock and ask
  738. * for enough space (today caller are ib schedule and buffer move) */
  739. void r100_fence_ring_emit(struct radeon_device *rdev,
  740. struct radeon_fence *fence)
  741. {
  742. /* We have to make sure that caches are flushed before
  743. * CPU might read something from VRAM. */
  744. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  745. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  746. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  747. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  748. /* Wait until IDLE & CLEAN */
  749. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  750. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  751. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  752. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  753. RADEON_HDP_READ_BUFFER_INVALIDATE);
  754. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  755. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  756. /* Emit fence sequence & fire IRQ */
  757. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  758. radeon_ring_write(rdev, fence->seq);
  759. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  760. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  761. }
  762. int r100_copy_blit(struct radeon_device *rdev,
  763. uint64_t src_offset,
  764. uint64_t dst_offset,
  765. unsigned num_gpu_pages,
  766. struct radeon_fence *fence)
  767. {
  768. uint32_t cur_pages;
  769. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  770. uint32_t pitch;
  771. uint32_t stride_pixels;
  772. unsigned ndw;
  773. int num_loops;
  774. int r = 0;
  775. /* radeon limited to 16k stride */
  776. stride_bytes &= 0x3fff;
  777. /* radeon pitch is /64 */
  778. pitch = stride_bytes / 64;
  779. stride_pixels = stride_bytes / 4;
  780. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  781. /* Ask for enough room for blit + flush + fence */
  782. ndw = 64 + (10 * num_loops);
  783. r = radeon_ring_lock(rdev, ndw);
  784. if (r) {
  785. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  786. return -EINVAL;
  787. }
  788. while (num_gpu_pages > 0) {
  789. cur_pages = num_gpu_pages;
  790. if (cur_pages > 8191) {
  791. cur_pages = 8191;
  792. }
  793. num_gpu_pages -= cur_pages;
  794. /* pages are in Y direction - height
  795. page width in X direction - width */
  796. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  797. radeon_ring_write(rdev,
  798. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  799. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  800. RADEON_GMC_SRC_CLIPPING |
  801. RADEON_GMC_DST_CLIPPING |
  802. RADEON_GMC_BRUSH_NONE |
  803. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  804. RADEON_GMC_SRC_DATATYPE_COLOR |
  805. RADEON_ROP3_S |
  806. RADEON_DP_SRC_SOURCE_MEMORY |
  807. RADEON_GMC_CLR_CMP_CNTL_DIS |
  808. RADEON_GMC_WR_MSK_DIS);
  809. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  810. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  811. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  812. radeon_ring_write(rdev, 0);
  813. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  814. radeon_ring_write(rdev, num_gpu_pages);
  815. radeon_ring_write(rdev, num_gpu_pages);
  816. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  817. }
  818. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  819. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  820. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  821. radeon_ring_write(rdev,
  822. RADEON_WAIT_2D_IDLECLEAN |
  823. RADEON_WAIT_HOST_IDLECLEAN |
  824. RADEON_WAIT_DMA_GUI_IDLE);
  825. if (fence) {
  826. r = radeon_fence_emit(rdev, fence);
  827. }
  828. radeon_ring_unlock_commit(rdev);
  829. return r;
  830. }
  831. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  832. {
  833. unsigned i;
  834. u32 tmp;
  835. for (i = 0; i < rdev->usec_timeout; i++) {
  836. tmp = RREG32(R_000E40_RBBM_STATUS);
  837. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  838. return 0;
  839. }
  840. udelay(1);
  841. }
  842. return -1;
  843. }
  844. void r100_ring_start(struct radeon_device *rdev)
  845. {
  846. int r;
  847. r = radeon_ring_lock(rdev, 2);
  848. if (r) {
  849. return;
  850. }
  851. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  852. radeon_ring_write(rdev,
  853. RADEON_ISYNC_ANY2D_IDLE3D |
  854. RADEON_ISYNC_ANY3D_IDLE2D |
  855. RADEON_ISYNC_WAIT_IDLEGUI |
  856. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  857. radeon_ring_unlock_commit(rdev);
  858. }
  859. /* Load the microcode for the CP */
  860. static int r100_cp_init_microcode(struct radeon_device *rdev)
  861. {
  862. struct platform_device *pdev;
  863. const char *fw_name = NULL;
  864. int err;
  865. DRM_DEBUG_KMS("\n");
  866. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  867. err = IS_ERR(pdev);
  868. if (err) {
  869. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  870. return -EINVAL;
  871. }
  872. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  873. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  874. (rdev->family == CHIP_RS200)) {
  875. DRM_INFO("Loading R100 Microcode\n");
  876. fw_name = FIRMWARE_R100;
  877. } else if ((rdev->family == CHIP_R200) ||
  878. (rdev->family == CHIP_RV250) ||
  879. (rdev->family == CHIP_RV280) ||
  880. (rdev->family == CHIP_RS300)) {
  881. DRM_INFO("Loading R200 Microcode\n");
  882. fw_name = FIRMWARE_R200;
  883. } else if ((rdev->family == CHIP_R300) ||
  884. (rdev->family == CHIP_R350) ||
  885. (rdev->family == CHIP_RV350) ||
  886. (rdev->family == CHIP_RV380) ||
  887. (rdev->family == CHIP_RS400) ||
  888. (rdev->family == CHIP_RS480)) {
  889. DRM_INFO("Loading R300 Microcode\n");
  890. fw_name = FIRMWARE_R300;
  891. } else if ((rdev->family == CHIP_R420) ||
  892. (rdev->family == CHIP_R423) ||
  893. (rdev->family == CHIP_RV410)) {
  894. DRM_INFO("Loading R400 Microcode\n");
  895. fw_name = FIRMWARE_R420;
  896. } else if ((rdev->family == CHIP_RS690) ||
  897. (rdev->family == CHIP_RS740)) {
  898. DRM_INFO("Loading RS690/RS740 Microcode\n");
  899. fw_name = FIRMWARE_RS690;
  900. } else if (rdev->family == CHIP_RS600) {
  901. DRM_INFO("Loading RS600 Microcode\n");
  902. fw_name = FIRMWARE_RS600;
  903. } else if ((rdev->family == CHIP_RV515) ||
  904. (rdev->family == CHIP_R520) ||
  905. (rdev->family == CHIP_RV530) ||
  906. (rdev->family == CHIP_R580) ||
  907. (rdev->family == CHIP_RV560) ||
  908. (rdev->family == CHIP_RV570)) {
  909. DRM_INFO("Loading R500 Microcode\n");
  910. fw_name = FIRMWARE_R520;
  911. }
  912. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  913. platform_device_unregister(pdev);
  914. if (err) {
  915. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  916. fw_name);
  917. } else if (rdev->me_fw->size % 8) {
  918. printk(KERN_ERR
  919. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  920. rdev->me_fw->size, fw_name);
  921. err = -EINVAL;
  922. release_firmware(rdev->me_fw);
  923. rdev->me_fw = NULL;
  924. }
  925. return err;
  926. }
  927. static void r100_cp_load_microcode(struct radeon_device *rdev)
  928. {
  929. const __be32 *fw_data;
  930. int i, size;
  931. if (r100_gui_wait_for_idle(rdev)) {
  932. printk(KERN_WARNING "Failed to wait GUI idle while "
  933. "programming pipes. Bad things might happen.\n");
  934. }
  935. if (rdev->me_fw) {
  936. size = rdev->me_fw->size / 4;
  937. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  938. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  939. for (i = 0; i < size; i += 2) {
  940. WREG32(RADEON_CP_ME_RAM_DATAH,
  941. be32_to_cpup(&fw_data[i]));
  942. WREG32(RADEON_CP_ME_RAM_DATAL,
  943. be32_to_cpup(&fw_data[i + 1]));
  944. }
  945. }
  946. }
  947. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  948. {
  949. unsigned rb_bufsz;
  950. unsigned rb_blksz;
  951. unsigned max_fetch;
  952. unsigned pre_write_timer;
  953. unsigned pre_write_limit;
  954. unsigned indirect2_start;
  955. unsigned indirect1_start;
  956. uint32_t tmp;
  957. int r;
  958. if (r100_debugfs_cp_init(rdev)) {
  959. DRM_ERROR("Failed to register debugfs file for CP !\n");
  960. }
  961. if (!rdev->me_fw) {
  962. r = r100_cp_init_microcode(rdev);
  963. if (r) {
  964. DRM_ERROR("Failed to load firmware!\n");
  965. return r;
  966. }
  967. }
  968. /* Align ring size */
  969. rb_bufsz = drm_order(ring_size / 8);
  970. ring_size = (1 << (rb_bufsz + 1)) * 4;
  971. r100_cp_load_microcode(rdev);
  972. r = radeon_ring_init(rdev, ring_size);
  973. if (r) {
  974. return r;
  975. }
  976. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  977. * the rptr copy in system ram */
  978. rb_blksz = 9;
  979. /* cp will read 128bytes at a time (4 dwords) */
  980. max_fetch = 1;
  981. rdev->cp.align_mask = 16 - 1;
  982. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  983. pre_write_timer = 64;
  984. /* Force CP_RB_WPTR write if written more than one time before the
  985. * delay expire
  986. */
  987. pre_write_limit = 0;
  988. /* Setup the cp cache like this (cache size is 96 dwords) :
  989. * RING 0 to 15
  990. * INDIRECT1 16 to 79
  991. * INDIRECT2 80 to 95
  992. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  993. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  994. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  995. * Idea being that most of the gpu cmd will be through indirect1 buffer
  996. * so it gets the bigger cache.
  997. */
  998. indirect2_start = 80;
  999. indirect1_start = 16;
  1000. /* cp setup */
  1001. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1002. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1003. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1004. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1005. #ifdef __BIG_ENDIAN
  1006. tmp |= RADEON_BUF_SWAP_32BIT;
  1007. #endif
  1008. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1009. /* Set ring address */
  1010. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  1011. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  1012. /* Force read & write ptr to 0 */
  1013. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1014. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1015. rdev->cp.wptr = 0;
  1016. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1017. /* set the wb address whether it's enabled or not */
  1018. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1019. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1020. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1021. if (rdev->wb.enabled)
  1022. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1023. else {
  1024. tmp |= RADEON_RB_NO_UPDATE;
  1025. WREG32(R_000770_SCRATCH_UMSK, 0);
  1026. }
  1027. WREG32(RADEON_CP_RB_CNTL, tmp);
  1028. udelay(10);
  1029. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1030. /* Set cp mode to bus mastering & enable cp*/
  1031. WREG32(RADEON_CP_CSQ_MODE,
  1032. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1033. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1034. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1035. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1036. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1037. radeon_ring_start(rdev);
  1038. r = radeon_ring_test(rdev);
  1039. if (r) {
  1040. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1041. return r;
  1042. }
  1043. rdev->cp.ready = true;
  1044. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1045. return 0;
  1046. }
  1047. void r100_cp_fini(struct radeon_device *rdev)
  1048. {
  1049. if (r100_cp_wait_for_idle(rdev)) {
  1050. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1051. }
  1052. /* Disable ring */
  1053. r100_cp_disable(rdev);
  1054. radeon_ring_fini(rdev);
  1055. DRM_INFO("radeon: cp finalized\n");
  1056. }
  1057. void r100_cp_disable(struct radeon_device *rdev)
  1058. {
  1059. /* Disable ring */
  1060. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1061. rdev->cp.ready = false;
  1062. WREG32(RADEON_CP_CSQ_MODE, 0);
  1063. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1064. WREG32(R_000770_SCRATCH_UMSK, 0);
  1065. if (r100_gui_wait_for_idle(rdev)) {
  1066. printk(KERN_WARNING "Failed to wait GUI idle while "
  1067. "programming pipes. Bad things might happen.\n");
  1068. }
  1069. }
  1070. void r100_cp_commit(struct radeon_device *rdev)
  1071. {
  1072. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  1073. (void)RREG32(RADEON_CP_RB_WPTR);
  1074. }
  1075. /*
  1076. * CS functions
  1077. */
  1078. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1079. struct radeon_cs_packet *pkt,
  1080. const unsigned *auth, unsigned n,
  1081. radeon_packet0_check_t check)
  1082. {
  1083. unsigned reg;
  1084. unsigned i, j, m;
  1085. unsigned idx;
  1086. int r;
  1087. idx = pkt->idx + 1;
  1088. reg = pkt->reg;
  1089. /* Check that register fall into register range
  1090. * determined by the number of entry (n) in the
  1091. * safe register bitmap.
  1092. */
  1093. if (pkt->one_reg_wr) {
  1094. if ((reg >> 7) > n) {
  1095. return -EINVAL;
  1096. }
  1097. } else {
  1098. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1099. return -EINVAL;
  1100. }
  1101. }
  1102. for (i = 0; i <= pkt->count; i++, idx++) {
  1103. j = (reg >> 7);
  1104. m = 1 << ((reg >> 2) & 31);
  1105. if (auth[j] & m) {
  1106. r = check(p, pkt, idx, reg);
  1107. if (r) {
  1108. return r;
  1109. }
  1110. }
  1111. if (pkt->one_reg_wr) {
  1112. if (!(auth[j] & m)) {
  1113. break;
  1114. }
  1115. } else {
  1116. reg += 4;
  1117. }
  1118. }
  1119. return 0;
  1120. }
  1121. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1122. struct radeon_cs_packet *pkt)
  1123. {
  1124. volatile uint32_t *ib;
  1125. unsigned i;
  1126. unsigned idx;
  1127. ib = p->ib->ptr;
  1128. idx = pkt->idx;
  1129. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1130. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1131. }
  1132. }
  1133. /**
  1134. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1135. * @parser: parser structure holding parsing context.
  1136. * @pkt: where to store packet informations
  1137. *
  1138. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1139. * if packet is bigger than remaining ib size. or if packets is unknown.
  1140. **/
  1141. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1142. struct radeon_cs_packet *pkt,
  1143. unsigned idx)
  1144. {
  1145. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1146. uint32_t header;
  1147. if (idx >= ib_chunk->length_dw) {
  1148. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1149. idx, ib_chunk->length_dw);
  1150. return -EINVAL;
  1151. }
  1152. header = radeon_get_ib_value(p, idx);
  1153. pkt->idx = idx;
  1154. pkt->type = CP_PACKET_GET_TYPE(header);
  1155. pkt->count = CP_PACKET_GET_COUNT(header);
  1156. switch (pkt->type) {
  1157. case PACKET_TYPE0:
  1158. pkt->reg = CP_PACKET0_GET_REG(header);
  1159. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1160. break;
  1161. case PACKET_TYPE3:
  1162. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1163. break;
  1164. case PACKET_TYPE2:
  1165. pkt->count = -1;
  1166. break;
  1167. default:
  1168. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1169. return -EINVAL;
  1170. }
  1171. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1172. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1173. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1174. return -EINVAL;
  1175. }
  1176. return 0;
  1177. }
  1178. /**
  1179. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1180. * @parser: parser structure holding parsing context.
  1181. *
  1182. * Userspace sends a special sequence for VLINE waits.
  1183. * PACKET0 - VLINE_START_END + value
  1184. * PACKET0 - WAIT_UNTIL +_value
  1185. * RELOC (P3) - crtc_id in reloc.
  1186. *
  1187. * This function parses this and relocates the VLINE START END
  1188. * and WAIT UNTIL packets to the correct crtc.
  1189. * It also detects a switched off crtc and nulls out the
  1190. * wait in that case.
  1191. */
  1192. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1193. {
  1194. struct drm_mode_object *obj;
  1195. struct drm_crtc *crtc;
  1196. struct radeon_crtc *radeon_crtc;
  1197. struct radeon_cs_packet p3reloc, waitreloc;
  1198. int crtc_id;
  1199. int r;
  1200. uint32_t header, h_idx, reg;
  1201. volatile uint32_t *ib;
  1202. ib = p->ib->ptr;
  1203. /* parse the wait until */
  1204. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1205. if (r)
  1206. return r;
  1207. /* check its a wait until and only 1 count */
  1208. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1209. waitreloc.count != 0) {
  1210. DRM_ERROR("vline wait had illegal wait until segment\n");
  1211. return -EINVAL;
  1212. }
  1213. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1214. DRM_ERROR("vline wait had illegal wait until\n");
  1215. return -EINVAL;
  1216. }
  1217. /* jump over the NOP */
  1218. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1219. if (r)
  1220. return r;
  1221. h_idx = p->idx - 2;
  1222. p->idx += waitreloc.count + 2;
  1223. p->idx += p3reloc.count + 2;
  1224. header = radeon_get_ib_value(p, h_idx);
  1225. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1226. reg = CP_PACKET0_GET_REG(header);
  1227. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1228. if (!obj) {
  1229. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1230. return -EINVAL;
  1231. }
  1232. crtc = obj_to_crtc(obj);
  1233. radeon_crtc = to_radeon_crtc(crtc);
  1234. crtc_id = radeon_crtc->crtc_id;
  1235. if (!crtc->enabled) {
  1236. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1237. ib[h_idx + 2] = PACKET2(0);
  1238. ib[h_idx + 3] = PACKET2(0);
  1239. } else if (crtc_id == 1) {
  1240. switch (reg) {
  1241. case AVIVO_D1MODE_VLINE_START_END:
  1242. header &= ~R300_CP_PACKET0_REG_MASK;
  1243. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1244. break;
  1245. case RADEON_CRTC_GUI_TRIG_VLINE:
  1246. header &= ~R300_CP_PACKET0_REG_MASK;
  1247. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1248. break;
  1249. default:
  1250. DRM_ERROR("unknown crtc reloc\n");
  1251. return -EINVAL;
  1252. }
  1253. ib[h_idx] = header;
  1254. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1255. }
  1256. return 0;
  1257. }
  1258. /**
  1259. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1260. * @parser: parser structure holding parsing context.
  1261. * @data: pointer to relocation data
  1262. * @offset_start: starting offset
  1263. * @offset_mask: offset mask (to align start offset on)
  1264. * @reloc: reloc informations
  1265. *
  1266. * Check next packet is relocation packet3, do bo validation and compute
  1267. * GPU offset using the provided start.
  1268. **/
  1269. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1270. struct radeon_cs_reloc **cs_reloc)
  1271. {
  1272. struct radeon_cs_chunk *relocs_chunk;
  1273. struct radeon_cs_packet p3reloc;
  1274. unsigned idx;
  1275. int r;
  1276. if (p->chunk_relocs_idx == -1) {
  1277. DRM_ERROR("No relocation chunk !\n");
  1278. return -EINVAL;
  1279. }
  1280. *cs_reloc = NULL;
  1281. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1282. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1283. if (r) {
  1284. return r;
  1285. }
  1286. p->idx += p3reloc.count + 2;
  1287. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1288. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1289. p3reloc.idx);
  1290. r100_cs_dump_packet(p, &p3reloc);
  1291. return -EINVAL;
  1292. }
  1293. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1294. if (idx >= relocs_chunk->length_dw) {
  1295. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1296. idx, relocs_chunk->length_dw);
  1297. r100_cs_dump_packet(p, &p3reloc);
  1298. return -EINVAL;
  1299. }
  1300. /* FIXME: we assume reloc size is 4 dwords */
  1301. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1302. return 0;
  1303. }
  1304. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1305. {
  1306. int vtx_size;
  1307. vtx_size = 2;
  1308. /* ordered according to bits in spec */
  1309. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1310. vtx_size++;
  1311. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1312. vtx_size += 3;
  1313. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1314. vtx_size++;
  1315. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1316. vtx_size++;
  1317. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1318. vtx_size += 3;
  1319. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1320. vtx_size++;
  1321. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1322. vtx_size++;
  1323. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1324. vtx_size += 2;
  1325. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1326. vtx_size += 2;
  1327. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1328. vtx_size++;
  1329. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1330. vtx_size += 2;
  1331. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1332. vtx_size++;
  1333. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1334. vtx_size += 2;
  1335. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1336. vtx_size++;
  1337. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1338. vtx_size++;
  1339. /* blend weight */
  1340. if (vtx_fmt & (0x7 << 15))
  1341. vtx_size += (vtx_fmt >> 15) & 0x7;
  1342. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1343. vtx_size += 3;
  1344. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1345. vtx_size += 2;
  1346. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1347. vtx_size++;
  1348. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1349. vtx_size++;
  1350. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1351. vtx_size++;
  1352. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1353. vtx_size++;
  1354. return vtx_size;
  1355. }
  1356. static int r100_packet0_check(struct radeon_cs_parser *p,
  1357. struct radeon_cs_packet *pkt,
  1358. unsigned idx, unsigned reg)
  1359. {
  1360. struct radeon_cs_reloc *reloc;
  1361. struct r100_cs_track *track;
  1362. volatile uint32_t *ib;
  1363. uint32_t tmp;
  1364. int r;
  1365. int i, face;
  1366. u32 tile_flags = 0;
  1367. u32 idx_value;
  1368. ib = p->ib->ptr;
  1369. track = (struct r100_cs_track *)p->track;
  1370. idx_value = radeon_get_ib_value(p, idx);
  1371. switch (reg) {
  1372. case RADEON_CRTC_GUI_TRIG_VLINE:
  1373. r = r100_cs_packet_parse_vline(p);
  1374. if (r) {
  1375. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1376. idx, reg);
  1377. r100_cs_dump_packet(p, pkt);
  1378. return r;
  1379. }
  1380. break;
  1381. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1382. * range access */
  1383. case RADEON_DST_PITCH_OFFSET:
  1384. case RADEON_SRC_PITCH_OFFSET:
  1385. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1386. if (r)
  1387. return r;
  1388. break;
  1389. case RADEON_RB3D_DEPTHOFFSET:
  1390. r = r100_cs_packet_next_reloc(p, &reloc);
  1391. if (r) {
  1392. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1393. idx, reg);
  1394. r100_cs_dump_packet(p, pkt);
  1395. return r;
  1396. }
  1397. track->zb.robj = reloc->robj;
  1398. track->zb.offset = idx_value;
  1399. track->zb_dirty = true;
  1400. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1401. break;
  1402. case RADEON_RB3D_COLOROFFSET:
  1403. r = r100_cs_packet_next_reloc(p, &reloc);
  1404. if (r) {
  1405. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1406. idx, reg);
  1407. r100_cs_dump_packet(p, pkt);
  1408. return r;
  1409. }
  1410. track->cb[0].robj = reloc->robj;
  1411. track->cb[0].offset = idx_value;
  1412. track->cb_dirty = true;
  1413. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1414. break;
  1415. case RADEON_PP_TXOFFSET_0:
  1416. case RADEON_PP_TXOFFSET_1:
  1417. case RADEON_PP_TXOFFSET_2:
  1418. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1419. r = r100_cs_packet_next_reloc(p, &reloc);
  1420. if (r) {
  1421. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1422. idx, reg);
  1423. r100_cs_dump_packet(p, pkt);
  1424. return r;
  1425. }
  1426. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1427. track->textures[i].robj = reloc->robj;
  1428. track->tex_dirty = true;
  1429. break;
  1430. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1431. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1432. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1433. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1434. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1435. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1436. r = r100_cs_packet_next_reloc(p, &reloc);
  1437. if (r) {
  1438. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1439. idx, reg);
  1440. r100_cs_dump_packet(p, pkt);
  1441. return r;
  1442. }
  1443. track->textures[0].cube_info[i].offset = idx_value;
  1444. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1445. track->textures[0].cube_info[i].robj = reloc->robj;
  1446. track->tex_dirty = true;
  1447. break;
  1448. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1449. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1450. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1451. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1452. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1453. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1454. r = r100_cs_packet_next_reloc(p, &reloc);
  1455. if (r) {
  1456. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1457. idx, reg);
  1458. r100_cs_dump_packet(p, pkt);
  1459. return r;
  1460. }
  1461. track->textures[1].cube_info[i].offset = idx_value;
  1462. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1463. track->textures[1].cube_info[i].robj = reloc->robj;
  1464. track->tex_dirty = true;
  1465. break;
  1466. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1467. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1468. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1469. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1470. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1471. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1472. r = r100_cs_packet_next_reloc(p, &reloc);
  1473. if (r) {
  1474. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1475. idx, reg);
  1476. r100_cs_dump_packet(p, pkt);
  1477. return r;
  1478. }
  1479. track->textures[2].cube_info[i].offset = idx_value;
  1480. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1481. track->textures[2].cube_info[i].robj = reloc->robj;
  1482. track->tex_dirty = true;
  1483. break;
  1484. case RADEON_RE_WIDTH_HEIGHT:
  1485. track->maxy = ((idx_value >> 16) & 0x7FF);
  1486. track->cb_dirty = true;
  1487. track->zb_dirty = true;
  1488. break;
  1489. case RADEON_RB3D_COLORPITCH:
  1490. r = r100_cs_packet_next_reloc(p, &reloc);
  1491. if (r) {
  1492. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1493. idx, reg);
  1494. r100_cs_dump_packet(p, pkt);
  1495. return r;
  1496. }
  1497. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1498. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1499. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1500. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1501. tmp = idx_value & ~(0x7 << 16);
  1502. tmp |= tile_flags;
  1503. ib[idx] = tmp;
  1504. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1505. track->cb_dirty = true;
  1506. break;
  1507. case RADEON_RB3D_DEPTHPITCH:
  1508. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1509. track->zb_dirty = true;
  1510. break;
  1511. case RADEON_RB3D_CNTL:
  1512. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1513. case 7:
  1514. case 8:
  1515. case 9:
  1516. case 11:
  1517. case 12:
  1518. track->cb[0].cpp = 1;
  1519. break;
  1520. case 3:
  1521. case 4:
  1522. case 15:
  1523. track->cb[0].cpp = 2;
  1524. break;
  1525. case 6:
  1526. track->cb[0].cpp = 4;
  1527. break;
  1528. default:
  1529. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1530. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1531. return -EINVAL;
  1532. }
  1533. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1534. track->cb_dirty = true;
  1535. track->zb_dirty = true;
  1536. break;
  1537. case RADEON_RB3D_ZSTENCILCNTL:
  1538. switch (idx_value & 0xf) {
  1539. case 0:
  1540. track->zb.cpp = 2;
  1541. break;
  1542. case 2:
  1543. case 3:
  1544. case 4:
  1545. case 5:
  1546. case 9:
  1547. case 11:
  1548. track->zb.cpp = 4;
  1549. break;
  1550. default:
  1551. break;
  1552. }
  1553. track->zb_dirty = true;
  1554. break;
  1555. case RADEON_RB3D_ZPASS_ADDR:
  1556. r = r100_cs_packet_next_reloc(p, &reloc);
  1557. if (r) {
  1558. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1559. idx, reg);
  1560. r100_cs_dump_packet(p, pkt);
  1561. return r;
  1562. }
  1563. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1564. break;
  1565. case RADEON_PP_CNTL:
  1566. {
  1567. uint32_t temp = idx_value >> 4;
  1568. for (i = 0; i < track->num_texture; i++)
  1569. track->textures[i].enabled = !!(temp & (1 << i));
  1570. track->tex_dirty = true;
  1571. }
  1572. break;
  1573. case RADEON_SE_VF_CNTL:
  1574. track->vap_vf_cntl = idx_value;
  1575. break;
  1576. case RADEON_SE_VTX_FMT:
  1577. track->vtx_size = r100_get_vtx_size(idx_value);
  1578. break;
  1579. case RADEON_PP_TEX_SIZE_0:
  1580. case RADEON_PP_TEX_SIZE_1:
  1581. case RADEON_PP_TEX_SIZE_2:
  1582. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1583. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1584. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1585. track->tex_dirty = true;
  1586. break;
  1587. case RADEON_PP_TEX_PITCH_0:
  1588. case RADEON_PP_TEX_PITCH_1:
  1589. case RADEON_PP_TEX_PITCH_2:
  1590. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1591. track->textures[i].pitch = idx_value + 32;
  1592. track->tex_dirty = true;
  1593. break;
  1594. case RADEON_PP_TXFILTER_0:
  1595. case RADEON_PP_TXFILTER_1:
  1596. case RADEON_PP_TXFILTER_2:
  1597. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1598. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1599. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1600. tmp = (idx_value >> 23) & 0x7;
  1601. if (tmp == 2 || tmp == 6)
  1602. track->textures[i].roundup_w = false;
  1603. tmp = (idx_value >> 27) & 0x7;
  1604. if (tmp == 2 || tmp == 6)
  1605. track->textures[i].roundup_h = false;
  1606. track->tex_dirty = true;
  1607. break;
  1608. case RADEON_PP_TXFORMAT_0:
  1609. case RADEON_PP_TXFORMAT_1:
  1610. case RADEON_PP_TXFORMAT_2:
  1611. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1612. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1613. track->textures[i].use_pitch = 1;
  1614. } else {
  1615. track->textures[i].use_pitch = 0;
  1616. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1617. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1618. }
  1619. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1620. track->textures[i].tex_coord_type = 2;
  1621. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1622. case RADEON_TXFORMAT_I8:
  1623. case RADEON_TXFORMAT_RGB332:
  1624. case RADEON_TXFORMAT_Y8:
  1625. track->textures[i].cpp = 1;
  1626. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1627. break;
  1628. case RADEON_TXFORMAT_AI88:
  1629. case RADEON_TXFORMAT_ARGB1555:
  1630. case RADEON_TXFORMAT_RGB565:
  1631. case RADEON_TXFORMAT_ARGB4444:
  1632. case RADEON_TXFORMAT_VYUY422:
  1633. case RADEON_TXFORMAT_YVYU422:
  1634. case RADEON_TXFORMAT_SHADOW16:
  1635. case RADEON_TXFORMAT_LDUDV655:
  1636. case RADEON_TXFORMAT_DUDV88:
  1637. track->textures[i].cpp = 2;
  1638. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1639. break;
  1640. case RADEON_TXFORMAT_ARGB8888:
  1641. case RADEON_TXFORMAT_RGBA8888:
  1642. case RADEON_TXFORMAT_SHADOW32:
  1643. case RADEON_TXFORMAT_LDUDUV8888:
  1644. track->textures[i].cpp = 4;
  1645. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1646. break;
  1647. case RADEON_TXFORMAT_DXT1:
  1648. track->textures[i].cpp = 1;
  1649. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1650. break;
  1651. case RADEON_TXFORMAT_DXT23:
  1652. case RADEON_TXFORMAT_DXT45:
  1653. track->textures[i].cpp = 1;
  1654. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1655. break;
  1656. }
  1657. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1658. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1659. track->tex_dirty = true;
  1660. break;
  1661. case RADEON_PP_CUBIC_FACES_0:
  1662. case RADEON_PP_CUBIC_FACES_1:
  1663. case RADEON_PP_CUBIC_FACES_2:
  1664. tmp = idx_value;
  1665. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1666. for (face = 0; face < 4; face++) {
  1667. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1668. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1669. }
  1670. track->tex_dirty = true;
  1671. break;
  1672. default:
  1673. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1674. reg, idx);
  1675. return -EINVAL;
  1676. }
  1677. return 0;
  1678. }
  1679. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1680. struct radeon_cs_packet *pkt,
  1681. struct radeon_bo *robj)
  1682. {
  1683. unsigned idx;
  1684. u32 value;
  1685. idx = pkt->idx + 1;
  1686. value = radeon_get_ib_value(p, idx + 2);
  1687. if ((value + 1) > radeon_bo_size(robj)) {
  1688. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1689. "(need %u have %lu) !\n",
  1690. value + 1,
  1691. radeon_bo_size(robj));
  1692. return -EINVAL;
  1693. }
  1694. return 0;
  1695. }
  1696. static int r100_packet3_check(struct radeon_cs_parser *p,
  1697. struct radeon_cs_packet *pkt)
  1698. {
  1699. struct radeon_cs_reloc *reloc;
  1700. struct r100_cs_track *track;
  1701. unsigned idx;
  1702. volatile uint32_t *ib;
  1703. int r;
  1704. ib = p->ib->ptr;
  1705. idx = pkt->idx + 1;
  1706. track = (struct r100_cs_track *)p->track;
  1707. switch (pkt->opcode) {
  1708. case PACKET3_3D_LOAD_VBPNTR:
  1709. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1710. if (r)
  1711. return r;
  1712. break;
  1713. case PACKET3_INDX_BUFFER:
  1714. r = r100_cs_packet_next_reloc(p, &reloc);
  1715. if (r) {
  1716. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1717. r100_cs_dump_packet(p, pkt);
  1718. return r;
  1719. }
  1720. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1721. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1722. if (r) {
  1723. return r;
  1724. }
  1725. break;
  1726. case 0x23:
  1727. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1728. r = r100_cs_packet_next_reloc(p, &reloc);
  1729. if (r) {
  1730. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1731. r100_cs_dump_packet(p, pkt);
  1732. return r;
  1733. }
  1734. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1735. track->num_arrays = 1;
  1736. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1737. track->arrays[0].robj = reloc->robj;
  1738. track->arrays[0].esize = track->vtx_size;
  1739. track->max_indx = radeon_get_ib_value(p, idx+1);
  1740. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1741. track->immd_dwords = pkt->count - 1;
  1742. r = r100_cs_track_check(p->rdev, track);
  1743. if (r)
  1744. return r;
  1745. break;
  1746. case PACKET3_3D_DRAW_IMMD:
  1747. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1748. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1749. return -EINVAL;
  1750. }
  1751. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1752. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1753. track->immd_dwords = pkt->count - 1;
  1754. r = r100_cs_track_check(p->rdev, track);
  1755. if (r)
  1756. return r;
  1757. break;
  1758. /* triggers drawing using in-packet vertex data */
  1759. case PACKET3_3D_DRAW_IMMD_2:
  1760. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1761. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1762. return -EINVAL;
  1763. }
  1764. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1765. track->immd_dwords = pkt->count;
  1766. r = r100_cs_track_check(p->rdev, track);
  1767. if (r)
  1768. return r;
  1769. break;
  1770. /* triggers drawing using in-packet vertex data */
  1771. case PACKET3_3D_DRAW_VBUF_2:
  1772. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1773. r = r100_cs_track_check(p->rdev, track);
  1774. if (r)
  1775. return r;
  1776. break;
  1777. /* triggers drawing of vertex buffers setup elsewhere */
  1778. case PACKET3_3D_DRAW_INDX_2:
  1779. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1780. r = r100_cs_track_check(p->rdev, track);
  1781. if (r)
  1782. return r;
  1783. break;
  1784. /* triggers drawing using indices to vertex buffer */
  1785. case PACKET3_3D_DRAW_VBUF:
  1786. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1787. r = r100_cs_track_check(p->rdev, track);
  1788. if (r)
  1789. return r;
  1790. break;
  1791. /* triggers drawing of vertex buffers setup elsewhere */
  1792. case PACKET3_3D_DRAW_INDX:
  1793. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1794. r = r100_cs_track_check(p->rdev, track);
  1795. if (r)
  1796. return r;
  1797. break;
  1798. /* triggers drawing using indices to vertex buffer */
  1799. case PACKET3_3D_CLEAR_HIZ:
  1800. case PACKET3_3D_CLEAR_ZMASK:
  1801. if (p->rdev->hyperz_filp != p->filp)
  1802. return -EINVAL;
  1803. break;
  1804. case PACKET3_NOP:
  1805. break;
  1806. default:
  1807. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1808. return -EINVAL;
  1809. }
  1810. return 0;
  1811. }
  1812. int r100_cs_parse(struct radeon_cs_parser *p)
  1813. {
  1814. struct radeon_cs_packet pkt;
  1815. struct r100_cs_track *track;
  1816. int r;
  1817. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1818. r100_cs_track_clear(p->rdev, track);
  1819. p->track = track;
  1820. do {
  1821. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1822. if (r) {
  1823. return r;
  1824. }
  1825. p->idx += pkt.count + 2;
  1826. switch (pkt.type) {
  1827. case PACKET_TYPE0:
  1828. if (p->rdev->family >= CHIP_R200)
  1829. r = r100_cs_parse_packet0(p, &pkt,
  1830. p->rdev->config.r100.reg_safe_bm,
  1831. p->rdev->config.r100.reg_safe_bm_size,
  1832. &r200_packet0_check);
  1833. else
  1834. r = r100_cs_parse_packet0(p, &pkt,
  1835. p->rdev->config.r100.reg_safe_bm,
  1836. p->rdev->config.r100.reg_safe_bm_size,
  1837. &r100_packet0_check);
  1838. break;
  1839. case PACKET_TYPE2:
  1840. break;
  1841. case PACKET_TYPE3:
  1842. r = r100_packet3_check(p, &pkt);
  1843. break;
  1844. default:
  1845. DRM_ERROR("Unknown packet type %d !\n",
  1846. pkt.type);
  1847. return -EINVAL;
  1848. }
  1849. if (r) {
  1850. return r;
  1851. }
  1852. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1853. return 0;
  1854. }
  1855. /*
  1856. * Global GPU functions
  1857. */
  1858. void r100_errata(struct radeon_device *rdev)
  1859. {
  1860. rdev->pll_errata = 0;
  1861. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1862. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1863. }
  1864. if (rdev->family == CHIP_RV100 ||
  1865. rdev->family == CHIP_RS100 ||
  1866. rdev->family == CHIP_RS200) {
  1867. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1868. }
  1869. }
  1870. /* Wait for vertical sync on primary CRTC */
  1871. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1872. {
  1873. uint32_t crtc_gen_cntl, tmp;
  1874. int i;
  1875. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1876. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1877. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1878. return;
  1879. }
  1880. /* Clear the CRTC_VBLANK_SAVE bit */
  1881. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1882. for (i = 0; i < rdev->usec_timeout; i++) {
  1883. tmp = RREG32(RADEON_CRTC_STATUS);
  1884. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1885. return;
  1886. }
  1887. DRM_UDELAY(1);
  1888. }
  1889. }
  1890. /* Wait for vertical sync on secondary CRTC */
  1891. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1892. {
  1893. uint32_t crtc2_gen_cntl, tmp;
  1894. int i;
  1895. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1896. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1897. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1898. return;
  1899. /* Clear the CRTC_VBLANK_SAVE bit */
  1900. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1901. for (i = 0; i < rdev->usec_timeout; i++) {
  1902. tmp = RREG32(RADEON_CRTC2_STATUS);
  1903. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1904. return;
  1905. }
  1906. DRM_UDELAY(1);
  1907. }
  1908. }
  1909. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1910. {
  1911. unsigned i;
  1912. uint32_t tmp;
  1913. for (i = 0; i < rdev->usec_timeout; i++) {
  1914. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1915. if (tmp >= n) {
  1916. return 0;
  1917. }
  1918. DRM_UDELAY(1);
  1919. }
  1920. return -1;
  1921. }
  1922. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1923. {
  1924. unsigned i;
  1925. uint32_t tmp;
  1926. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1927. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1928. " Bad things might happen.\n");
  1929. }
  1930. for (i = 0; i < rdev->usec_timeout; i++) {
  1931. tmp = RREG32(RADEON_RBBM_STATUS);
  1932. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1933. return 0;
  1934. }
  1935. DRM_UDELAY(1);
  1936. }
  1937. return -1;
  1938. }
  1939. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1940. {
  1941. unsigned i;
  1942. uint32_t tmp;
  1943. for (i = 0; i < rdev->usec_timeout; i++) {
  1944. /* read MC_STATUS */
  1945. tmp = RREG32(RADEON_MC_STATUS);
  1946. if (tmp & RADEON_MC_IDLE) {
  1947. return 0;
  1948. }
  1949. DRM_UDELAY(1);
  1950. }
  1951. return -1;
  1952. }
  1953. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1954. {
  1955. lockup->last_cp_rptr = cp->rptr;
  1956. lockup->last_jiffies = jiffies;
  1957. }
  1958. /**
  1959. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1960. * @rdev: radeon device structure
  1961. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1962. * @cp: radeon_cp structure holding CP information
  1963. *
  1964. * We don't need to initialize the lockup tracking information as we will either
  1965. * have CP rptr to a different value of jiffies wrap around which will force
  1966. * initialization of the lockup tracking informations.
  1967. *
  1968. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1969. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1970. * if the elapsed time since last call is bigger than 2 second than we return
  1971. * false and update the tracking information. Due to this the caller must call
  1972. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1973. * the fencing code should be cautious about that.
  1974. *
  1975. * Caller should write to the ring to force CP to do something so we don't get
  1976. * false positive when CP is just gived nothing to do.
  1977. *
  1978. **/
  1979. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1980. {
  1981. unsigned long cjiffies, elapsed;
  1982. cjiffies = jiffies;
  1983. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1984. /* likely a wrap around */
  1985. lockup->last_cp_rptr = cp->rptr;
  1986. lockup->last_jiffies = jiffies;
  1987. return false;
  1988. }
  1989. if (cp->rptr != lockup->last_cp_rptr) {
  1990. /* CP is still working no lockup */
  1991. lockup->last_cp_rptr = cp->rptr;
  1992. lockup->last_jiffies = jiffies;
  1993. return false;
  1994. }
  1995. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1996. if (elapsed >= 10000) {
  1997. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1998. return true;
  1999. }
  2000. /* give a chance to the GPU ... */
  2001. return false;
  2002. }
  2003. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  2004. {
  2005. u32 rbbm_status;
  2006. int r;
  2007. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2008. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2009. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  2010. return false;
  2011. }
  2012. /* force CP activities */
  2013. r = radeon_ring_lock(rdev, 2);
  2014. if (!r) {
  2015. /* PACKET2 NOP */
  2016. radeon_ring_write(rdev, 0x80000000);
  2017. radeon_ring_write(rdev, 0x80000000);
  2018. radeon_ring_unlock_commit(rdev);
  2019. }
  2020. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  2021. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  2022. }
  2023. void r100_bm_disable(struct radeon_device *rdev)
  2024. {
  2025. u32 tmp;
  2026. /* disable bus mastering */
  2027. tmp = RREG32(R_000030_BUS_CNTL);
  2028. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2029. mdelay(1);
  2030. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2031. mdelay(1);
  2032. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2033. tmp = RREG32(RADEON_BUS_CNTL);
  2034. mdelay(1);
  2035. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  2036. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  2037. mdelay(1);
  2038. }
  2039. int r100_asic_reset(struct radeon_device *rdev)
  2040. {
  2041. struct r100_mc_save save;
  2042. u32 status, tmp;
  2043. int ret = 0;
  2044. status = RREG32(R_000E40_RBBM_STATUS);
  2045. if (!G_000E40_GUI_ACTIVE(status)) {
  2046. return 0;
  2047. }
  2048. r100_mc_stop(rdev, &save);
  2049. status = RREG32(R_000E40_RBBM_STATUS);
  2050. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2051. /* stop CP */
  2052. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2053. tmp = RREG32(RADEON_CP_RB_CNTL);
  2054. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2055. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2056. WREG32(RADEON_CP_RB_WPTR, 0);
  2057. WREG32(RADEON_CP_RB_CNTL, tmp);
  2058. /* save PCI state */
  2059. pci_save_state(rdev->pdev);
  2060. /* disable bus mastering */
  2061. r100_bm_disable(rdev);
  2062. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2063. S_0000F0_SOFT_RESET_RE(1) |
  2064. S_0000F0_SOFT_RESET_PP(1) |
  2065. S_0000F0_SOFT_RESET_RB(1));
  2066. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2067. mdelay(500);
  2068. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2069. mdelay(1);
  2070. status = RREG32(R_000E40_RBBM_STATUS);
  2071. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2072. /* reset CP */
  2073. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2074. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2075. mdelay(500);
  2076. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2077. mdelay(1);
  2078. status = RREG32(R_000E40_RBBM_STATUS);
  2079. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2080. /* restore PCI & busmastering */
  2081. pci_restore_state(rdev->pdev);
  2082. r100_enable_bm(rdev);
  2083. /* Check if GPU is idle */
  2084. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2085. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2086. dev_err(rdev->dev, "failed to reset GPU\n");
  2087. rdev->gpu_lockup = true;
  2088. ret = -1;
  2089. } else
  2090. dev_info(rdev->dev, "GPU reset succeed\n");
  2091. r100_mc_resume(rdev, &save);
  2092. return ret;
  2093. }
  2094. void r100_set_common_regs(struct radeon_device *rdev)
  2095. {
  2096. struct drm_device *dev = rdev->ddev;
  2097. bool force_dac2 = false;
  2098. u32 tmp;
  2099. /* set these so they don't interfere with anything */
  2100. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2101. WREG32(RADEON_SUBPIC_CNTL, 0);
  2102. WREG32(RADEON_VIPH_CONTROL, 0);
  2103. WREG32(RADEON_I2C_CNTL_1, 0);
  2104. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2105. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2106. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2107. /* always set up dac2 on rn50 and some rv100 as lots
  2108. * of servers seem to wire it up to a VGA port but
  2109. * don't report it in the bios connector
  2110. * table.
  2111. */
  2112. switch (dev->pdev->device) {
  2113. /* RN50 */
  2114. case 0x515e:
  2115. case 0x5969:
  2116. force_dac2 = true;
  2117. break;
  2118. /* RV100*/
  2119. case 0x5159:
  2120. case 0x515a:
  2121. /* DELL triple head servers */
  2122. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2123. ((dev->pdev->subsystem_device == 0x016c) ||
  2124. (dev->pdev->subsystem_device == 0x016d) ||
  2125. (dev->pdev->subsystem_device == 0x016e) ||
  2126. (dev->pdev->subsystem_device == 0x016f) ||
  2127. (dev->pdev->subsystem_device == 0x0170) ||
  2128. (dev->pdev->subsystem_device == 0x017d) ||
  2129. (dev->pdev->subsystem_device == 0x017e) ||
  2130. (dev->pdev->subsystem_device == 0x0183) ||
  2131. (dev->pdev->subsystem_device == 0x018a) ||
  2132. (dev->pdev->subsystem_device == 0x019a)))
  2133. force_dac2 = true;
  2134. break;
  2135. }
  2136. if (force_dac2) {
  2137. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2138. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2139. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2140. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2141. enable it, even it's detected.
  2142. */
  2143. /* force it to crtc0 */
  2144. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2145. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2146. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2147. /* set up the TV DAC */
  2148. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2149. RADEON_TV_DAC_STD_MASK |
  2150. RADEON_TV_DAC_RDACPD |
  2151. RADEON_TV_DAC_GDACPD |
  2152. RADEON_TV_DAC_BDACPD |
  2153. RADEON_TV_DAC_BGADJ_MASK |
  2154. RADEON_TV_DAC_DACADJ_MASK);
  2155. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2156. RADEON_TV_DAC_NHOLD |
  2157. RADEON_TV_DAC_STD_PS2 |
  2158. (0x58 << 16));
  2159. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2160. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2161. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2162. }
  2163. /* switch PM block to ACPI mode */
  2164. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2165. tmp &= ~RADEON_PM_MODE_SEL;
  2166. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2167. }
  2168. /*
  2169. * VRAM info
  2170. */
  2171. static void r100_vram_get_type(struct radeon_device *rdev)
  2172. {
  2173. uint32_t tmp;
  2174. rdev->mc.vram_is_ddr = false;
  2175. if (rdev->flags & RADEON_IS_IGP)
  2176. rdev->mc.vram_is_ddr = true;
  2177. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2178. rdev->mc.vram_is_ddr = true;
  2179. if ((rdev->family == CHIP_RV100) ||
  2180. (rdev->family == CHIP_RS100) ||
  2181. (rdev->family == CHIP_RS200)) {
  2182. tmp = RREG32(RADEON_MEM_CNTL);
  2183. if (tmp & RV100_HALF_MODE) {
  2184. rdev->mc.vram_width = 32;
  2185. } else {
  2186. rdev->mc.vram_width = 64;
  2187. }
  2188. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2189. rdev->mc.vram_width /= 4;
  2190. rdev->mc.vram_is_ddr = true;
  2191. }
  2192. } else if (rdev->family <= CHIP_RV280) {
  2193. tmp = RREG32(RADEON_MEM_CNTL);
  2194. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2195. rdev->mc.vram_width = 128;
  2196. } else {
  2197. rdev->mc.vram_width = 64;
  2198. }
  2199. } else {
  2200. /* newer IGPs */
  2201. rdev->mc.vram_width = 128;
  2202. }
  2203. }
  2204. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2205. {
  2206. u32 aper_size;
  2207. u8 byte;
  2208. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2209. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2210. * that is has the 2nd generation multifunction PCI interface
  2211. */
  2212. if (rdev->family == CHIP_RV280 ||
  2213. rdev->family >= CHIP_RV350) {
  2214. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2215. ~RADEON_HDP_APER_CNTL);
  2216. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2217. return aper_size * 2;
  2218. }
  2219. /* Older cards have all sorts of funny issues to deal with. First
  2220. * check if it's a multifunction card by reading the PCI config
  2221. * header type... Limit those to one aperture size
  2222. */
  2223. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2224. if (byte & 0x80) {
  2225. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2226. DRM_INFO("Limiting VRAM to one aperture\n");
  2227. return aper_size;
  2228. }
  2229. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2230. * have set it up. We don't write this as it's broken on some ASICs but
  2231. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2232. */
  2233. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2234. return aper_size * 2;
  2235. return aper_size;
  2236. }
  2237. void r100_vram_init_sizes(struct radeon_device *rdev)
  2238. {
  2239. u64 config_aper_size;
  2240. /* work out accessible VRAM */
  2241. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2242. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2243. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2244. /* FIXME we don't use the second aperture yet when we could use it */
  2245. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2246. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2247. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2248. if (rdev->flags & RADEON_IS_IGP) {
  2249. uint32_t tom;
  2250. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2251. tom = RREG32(RADEON_NB_TOM);
  2252. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2253. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2254. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2255. } else {
  2256. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2257. /* Some production boards of m6 will report 0
  2258. * if it's 8 MB
  2259. */
  2260. if (rdev->mc.real_vram_size == 0) {
  2261. rdev->mc.real_vram_size = 8192 * 1024;
  2262. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2263. }
  2264. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2265. * Novell bug 204882 + along with lots of ubuntu ones
  2266. */
  2267. if (rdev->mc.aper_size > config_aper_size)
  2268. config_aper_size = rdev->mc.aper_size;
  2269. if (config_aper_size > rdev->mc.real_vram_size)
  2270. rdev->mc.mc_vram_size = config_aper_size;
  2271. else
  2272. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2273. }
  2274. }
  2275. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2276. {
  2277. uint32_t temp;
  2278. temp = RREG32(RADEON_CONFIG_CNTL);
  2279. if (state == false) {
  2280. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2281. temp |= RADEON_CFG_VGA_IO_DIS;
  2282. } else {
  2283. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2284. }
  2285. WREG32(RADEON_CONFIG_CNTL, temp);
  2286. }
  2287. void r100_mc_init(struct radeon_device *rdev)
  2288. {
  2289. u64 base;
  2290. r100_vram_get_type(rdev);
  2291. r100_vram_init_sizes(rdev);
  2292. base = rdev->mc.aper_base;
  2293. if (rdev->flags & RADEON_IS_IGP)
  2294. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2295. radeon_vram_location(rdev, &rdev->mc, base);
  2296. rdev->mc.gtt_base_align = 0;
  2297. if (!(rdev->flags & RADEON_IS_AGP))
  2298. radeon_gtt_location(rdev, &rdev->mc);
  2299. radeon_update_bandwidth_info(rdev);
  2300. }
  2301. /*
  2302. * Indirect registers accessor
  2303. */
  2304. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2305. {
  2306. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2307. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2308. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2309. }
  2310. }
  2311. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2312. {
  2313. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2314. * or the chip could hang on a subsequent access
  2315. */
  2316. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2317. udelay(5000);
  2318. }
  2319. /* This function is required to workaround a hardware bug in some (all?)
  2320. * revisions of the R300. This workaround should be called after every
  2321. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2322. * may not be correct.
  2323. */
  2324. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2325. uint32_t save, tmp;
  2326. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2327. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2328. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2329. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2330. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2331. }
  2332. }
  2333. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2334. {
  2335. uint32_t data;
  2336. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2337. r100_pll_errata_after_index(rdev);
  2338. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2339. r100_pll_errata_after_data(rdev);
  2340. return data;
  2341. }
  2342. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2343. {
  2344. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2345. r100_pll_errata_after_index(rdev);
  2346. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2347. r100_pll_errata_after_data(rdev);
  2348. }
  2349. void r100_set_safe_registers(struct radeon_device *rdev)
  2350. {
  2351. if (ASIC_IS_RN50(rdev)) {
  2352. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2353. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2354. } else if (rdev->family < CHIP_R200) {
  2355. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2356. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2357. } else {
  2358. r200_set_safe_registers(rdev);
  2359. }
  2360. }
  2361. /*
  2362. * Debugfs info
  2363. */
  2364. #if defined(CONFIG_DEBUG_FS)
  2365. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2366. {
  2367. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2368. struct drm_device *dev = node->minor->dev;
  2369. struct radeon_device *rdev = dev->dev_private;
  2370. uint32_t reg, value;
  2371. unsigned i;
  2372. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2373. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2374. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2375. for (i = 0; i < 64; i++) {
  2376. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2377. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2378. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2379. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2380. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2381. }
  2382. return 0;
  2383. }
  2384. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2385. {
  2386. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2387. struct drm_device *dev = node->minor->dev;
  2388. struct radeon_device *rdev = dev->dev_private;
  2389. uint32_t rdp, wdp;
  2390. unsigned count, i, j;
  2391. radeon_ring_free_size(rdev);
  2392. rdp = RREG32(RADEON_CP_RB_RPTR);
  2393. wdp = RREG32(RADEON_CP_RB_WPTR);
  2394. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2395. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2396. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2397. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2398. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2399. seq_printf(m, "%u dwords in ring\n", count);
  2400. for (j = 0; j <= count; j++) {
  2401. i = (rdp + j) & rdev->cp.ptr_mask;
  2402. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2403. }
  2404. return 0;
  2405. }
  2406. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2407. {
  2408. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2409. struct drm_device *dev = node->minor->dev;
  2410. struct radeon_device *rdev = dev->dev_private;
  2411. uint32_t csq_stat, csq2_stat, tmp;
  2412. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2413. unsigned i;
  2414. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2415. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2416. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2417. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2418. r_rptr = (csq_stat >> 0) & 0x3ff;
  2419. r_wptr = (csq_stat >> 10) & 0x3ff;
  2420. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2421. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2422. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2423. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2424. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2425. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2426. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2427. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2428. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2429. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2430. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2431. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2432. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2433. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2434. seq_printf(m, "Ring fifo:\n");
  2435. for (i = 0; i < 256; i++) {
  2436. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2437. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2438. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2439. }
  2440. seq_printf(m, "Indirect1 fifo:\n");
  2441. for (i = 256; i <= 512; i++) {
  2442. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2443. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2444. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2445. }
  2446. seq_printf(m, "Indirect2 fifo:\n");
  2447. for (i = 640; i < ib1_wptr; i++) {
  2448. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2449. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2450. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2451. }
  2452. return 0;
  2453. }
  2454. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2455. {
  2456. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2457. struct drm_device *dev = node->minor->dev;
  2458. struct radeon_device *rdev = dev->dev_private;
  2459. uint32_t tmp;
  2460. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2461. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2462. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2463. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2464. tmp = RREG32(RADEON_BUS_CNTL);
  2465. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2466. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2467. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2468. tmp = RREG32(RADEON_AGP_BASE);
  2469. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2470. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2471. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2472. tmp = RREG32(0x01D0);
  2473. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2474. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2475. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2476. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2477. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2478. tmp = RREG32(0x01E4);
  2479. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2480. return 0;
  2481. }
  2482. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2483. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2484. };
  2485. static struct drm_info_list r100_debugfs_cp_list[] = {
  2486. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2487. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2488. };
  2489. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2490. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2491. };
  2492. #endif
  2493. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2494. {
  2495. #if defined(CONFIG_DEBUG_FS)
  2496. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2497. #else
  2498. return 0;
  2499. #endif
  2500. }
  2501. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2502. {
  2503. #if defined(CONFIG_DEBUG_FS)
  2504. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2505. #else
  2506. return 0;
  2507. #endif
  2508. }
  2509. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2510. {
  2511. #if defined(CONFIG_DEBUG_FS)
  2512. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2513. #else
  2514. return 0;
  2515. #endif
  2516. }
  2517. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2518. uint32_t tiling_flags, uint32_t pitch,
  2519. uint32_t offset, uint32_t obj_size)
  2520. {
  2521. int surf_index = reg * 16;
  2522. int flags = 0;
  2523. if (rdev->family <= CHIP_RS200) {
  2524. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2525. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2526. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2527. if (tiling_flags & RADEON_TILING_MACRO)
  2528. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2529. } else if (rdev->family <= CHIP_RV280) {
  2530. if (tiling_flags & (RADEON_TILING_MACRO))
  2531. flags |= R200_SURF_TILE_COLOR_MACRO;
  2532. if (tiling_flags & RADEON_TILING_MICRO)
  2533. flags |= R200_SURF_TILE_COLOR_MICRO;
  2534. } else {
  2535. if (tiling_flags & RADEON_TILING_MACRO)
  2536. flags |= R300_SURF_TILE_MACRO;
  2537. if (tiling_flags & RADEON_TILING_MICRO)
  2538. flags |= R300_SURF_TILE_MICRO;
  2539. }
  2540. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2541. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2542. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2543. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2544. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2545. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2546. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2547. if (ASIC_IS_RN50(rdev))
  2548. pitch /= 16;
  2549. }
  2550. /* r100/r200 divide by 16 */
  2551. if (rdev->family < CHIP_R300)
  2552. flags |= pitch / 16;
  2553. else
  2554. flags |= pitch / 8;
  2555. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2556. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2557. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2558. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2559. return 0;
  2560. }
  2561. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2562. {
  2563. int surf_index = reg * 16;
  2564. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2565. }
  2566. void r100_bandwidth_update(struct radeon_device *rdev)
  2567. {
  2568. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2569. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2570. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2571. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2572. fixed20_12 memtcas_ff[8] = {
  2573. dfixed_init(1),
  2574. dfixed_init(2),
  2575. dfixed_init(3),
  2576. dfixed_init(0),
  2577. dfixed_init_half(1),
  2578. dfixed_init_half(2),
  2579. dfixed_init(0),
  2580. };
  2581. fixed20_12 memtcas_rs480_ff[8] = {
  2582. dfixed_init(0),
  2583. dfixed_init(1),
  2584. dfixed_init(2),
  2585. dfixed_init(3),
  2586. dfixed_init(0),
  2587. dfixed_init_half(1),
  2588. dfixed_init_half(2),
  2589. dfixed_init_half(3),
  2590. };
  2591. fixed20_12 memtcas2_ff[8] = {
  2592. dfixed_init(0),
  2593. dfixed_init(1),
  2594. dfixed_init(2),
  2595. dfixed_init(3),
  2596. dfixed_init(4),
  2597. dfixed_init(5),
  2598. dfixed_init(6),
  2599. dfixed_init(7),
  2600. };
  2601. fixed20_12 memtrbs[8] = {
  2602. dfixed_init(1),
  2603. dfixed_init_half(1),
  2604. dfixed_init(2),
  2605. dfixed_init_half(2),
  2606. dfixed_init(3),
  2607. dfixed_init_half(3),
  2608. dfixed_init(4),
  2609. dfixed_init_half(4)
  2610. };
  2611. fixed20_12 memtrbs_r4xx[8] = {
  2612. dfixed_init(4),
  2613. dfixed_init(5),
  2614. dfixed_init(6),
  2615. dfixed_init(7),
  2616. dfixed_init(8),
  2617. dfixed_init(9),
  2618. dfixed_init(10),
  2619. dfixed_init(11)
  2620. };
  2621. fixed20_12 min_mem_eff;
  2622. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2623. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2624. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2625. disp_drain_rate2, read_return_rate;
  2626. fixed20_12 time_disp1_drop_priority;
  2627. int c;
  2628. int cur_size = 16; /* in octawords */
  2629. int critical_point = 0, critical_point2;
  2630. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2631. int stop_req, max_stop_req;
  2632. struct drm_display_mode *mode1 = NULL;
  2633. struct drm_display_mode *mode2 = NULL;
  2634. uint32_t pixel_bytes1 = 0;
  2635. uint32_t pixel_bytes2 = 0;
  2636. radeon_update_display_priority(rdev);
  2637. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2638. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2639. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2640. }
  2641. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2642. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2643. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2644. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2645. }
  2646. }
  2647. min_mem_eff.full = dfixed_const_8(0);
  2648. /* get modes */
  2649. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2650. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2651. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2652. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2653. /* check crtc enables */
  2654. if (mode2)
  2655. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2656. if (mode1)
  2657. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2658. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2659. }
  2660. /*
  2661. * determine is there is enough bw for current mode
  2662. */
  2663. sclk_ff = rdev->pm.sclk;
  2664. mclk_ff = rdev->pm.mclk;
  2665. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2666. temp_ff.full = dfixed_const(temp);
  2667. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2668. pix_clk.full = 0;
  2669. pix_clk2.full = 0;
  2670. peak_disp_bw.full = 0;
  2671. if (mode1) {
  2672. temp_ff.full = dfixed_const(1000);
  2673. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2674. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2675. temp_ff.full = dfixed_const(pixel_bytes1);
  2676. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2677. }
  2678. if (mode2) {
  2679. temp_ff.full = dfixed_const(1000);
  2680. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2681. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2682. temp_ff.full = dfixed_const(pixel_bytes2);
  2683. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2684. }
  2685. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2686. if (peak_disp_bw.full >= mem_bw.full) {
  2687. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2688. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2689. }
  2690. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2691. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2692. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2693. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2694. mem_trp = ((temp & 0x3)) + 1;
  2695. mem_tras = ((temp & 0x70) >> 4) + 1;
  2696. } else if (rdev->family == CHIP_R300 ||
  2697. rdev->family == CHIP_R350) { /* r300, r350 */
  2698. mem_trcd = (temp & 0x7) + 1;
  2699. mem_trp = ((temp >> 8) & 0x7) + 1;
  2700. mem_tras = ((temp >> 11) & 0xf) + 4;
  2701. } else if (rdev->family == CHIP_RV350 ||
  2702. rdev->family <= CHIP_RV380) {
  2703. /* rv3x0 */
  2704. mem_trcd = (temp & 0x7) + 3;
  2705. mem_trp = ((temp >> 8) & 0x7) + 3;
  2706. mem_tras = ((temp >> 11) & 0xf) + 6;
  2707. } else if (rdev->family == CHIP_R420 ||
  2708. rdev->family == CHIP_R423 ||
  2709. rdev->family == CHIP_RV410) {
  2710. /* r4xx */
  2711. mem_trcd = (temp & 0xf) + 3;
  2712. if (mem_trcd > 15)
  2713. mem_trcd = 15;
  2714. mem_trp = ((temp >> 8) & 0xf) + 3;
  2715. if (mem_trp > 15)
  2716. mem_trp = 15;
  2717. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2718. if (mem_tras > 31)
  2719. mem_tras = 31;
  2720. } else { /* RV200, R200 */
  2721. mem_trcd = (temp & 0x7) + 1;
  2722. mem_trp = ((temp >> 8) & 0x7) + 1;
  2723. mem_tras = ((temp >> 12) & 0xf) + 4;
  2724. }
  2725. /* convert to FF */
  2726. trcd_ff.full = dfixed_const(mem_trcd);
  2727. trp_ff.full = dfixed_const(mem_trp);
  2728. tras_ff.full = dfixed_const(mem_tras);
  2729. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2730. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2731. data = (temp & (7 << 20)) >> 20;
  2732. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2733. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2734. tcas_ff = memtcas_rs480_ff[data];
  2735. else
  2736. tcas_ff = memtcas_ff[data];
  2737. } else
  2738. tcas_ff = memtcas2_ff[data];
  2739. if (rdev->family == CHIP_RS400 ||
  2740. rdev->family == CHIP_RS480) {
  2741. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2742. data = (temp >> 23) & 0x7;
  2743. if (data < 5)
  2744. tcas_ff.full += dfixed_const(data);
  2745. }
  2746. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2747. /* on the R300, Tcas is included in Trbs.
  2748. */
  2749. temp = RREG32(RADEON_MEM_CNTL);
  2750. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2751. if (data == 1) {
  2752. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2753. temp = RREG32(R300_MC_IND_INDEX);
  2754. temp &= ~R300_MC_IND_ADDR_MASK;
  2755. temp |= R300_MC_READ_CNTL_CD_mcind;
  2756. WREG32(R300_MC_IND_INDEX, temp);
  2757. temp = RREG32(R300_MC_IND_DATA);
  2758. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2759. } else {
  2760. temp = RREG32(R300_MC_READ_CNTL_AB);
  2761. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2762. }
  2763. } else {
  2764. temp = RREG32(R300_MC_READ_CNTL_AB);
  2765. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2766. }
  2767. if (rdev->family == CHIP_RV410 ||
  2768. rdev->family == CHIP_R420 ||
  2769. rdev->family == CHIP_R423)
  2770. trbs_ff = memtrbs_r4xx[data];
  2771. else
  2772. trbs_ff = memtrbs[data];
  2773. tcas_ff.full += trbs_ff.full;
  2774. }
  2775. sclk_eff_ff.full = sclk_ff.full;
  2776. if (rdev->flags & RADEON_IS_AGP) {
  2777. fixed20_12 agpmode_ff;
  2778. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2779. temp_ff.full = dfixed_const_666(16);
  2780. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2781. }
  2782. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2783. if (ASIC_IS_R300(rdev)) {
  2784. sclk_delay_ff.full = dfixed_const(250);
  2785. } else {
  2786. if ((rdev->family == CHIP_RV100) ||
  2787. rdev->flags & RADEON_IS_IGP) {
  2788. if (rdev->mc.vram_is_ddr)
  2789. sclk_delay_ff.full = dfixed_const(41);
  2790. else
  2791. sclk_delay_ff.full = dfixed_const(33);
  2792. } else {
  2793. if (rdev->mc.vram_width == 128)
  2794. sclk_delay_ff.full = dfixed_const(57);
  2795. else
  2796. sclk_delay_ff.full = dfixed_const(41);
  2797. }
  2798. }
  2799. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2800. if (rdev->mc.vram_is_ddr) {
  2801. if (rdev->mc.vram_width == 32) {
  2802. k1.full = dfixed_const(40);
  2803. c = 3;
  2804. } else {
  2805. k1.full = dfixed_const(20);
  2806. c = 1;
  2807. }
  2808. } else {
  2809. k1.full = dfixed_const(40);
  2810. c = 3;
  2811. }
  2812. temp_ff.full = dfixed_const(2);
  2813. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2814. temp_ff.full = dfixed_const(c);
  2815. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2816. temp_ff.full = dfixed_const(4);
  2817. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2818. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2819. mc_latency_mclk.full += k1.full;
  2820. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2821. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2822. /*
  2823. HW cursor time assuming worst case of full size colour cursor.
  2824. */
  2825. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2826. temp_ff.full += trcd_ff.full;
  2827. if (temp_ff.full < tras_ff.full)
  2828. temp_ff.full = tras_ff.full;
  2829. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2830. temp_ff.full = dfixed_const(cur_size);
  2831. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2832. /*
  2833. Find the total latency for the display data.
  2834. */
  2835. disp_latency_overhead.full = dfixed_const(8);
  2836. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2837. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2838. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2839. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2840. disp_latency.full = mc_latency_mclk.full;
  2841. else
  2842. disp_latency.full = mc_latency_sclk.full;
  2843. /* setup Max GRPH_STOP_REQ default value */
  2844. if (ASIC_IS_RV100(rdev))
  2845. max_stop_req = 0x5c;
  2846. else
  2847. max_stop_req = 0x7c;
  2848. if (mode1) {
  2849. /* CRTC1
  2850. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2851. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2852. */
  2853. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2854. if (stop_req > max_stop_req)
  2855. stop_req = max_stop_req;
  2856. /*
  2857. Find the drain rate of the display buffer.
  2858. */
  2859. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2860. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2861. /*
  2862. Find the critical point of the display buffer.
  2863. */
  2864. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2865. crit_point_ff.full += dfixed_const_half(0);
  2866. critical_point = dfixed_trunc(crit_point_ff);
  2867. if (rdev->disp_priority == 2) {
  2868. critical_point = 0;
  2869. }
  2870. /*
  2871. The critical point should never be above max_stop_req-4. Setting
  2872. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2873. */
  2874. if (max_stop_req - critical_point < 4)
  2875. critical_point = 0;
  2876. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2877. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2878. critical_point = 0x10;
  2879. }
  2880. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2881. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2882. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2883. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2884. if ((rdev->family == CHIP_R350) &&
  2885. (stop_req > 0x15)) {
  2886. stop_req -= 0x10;
  2887. }
  2888. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2889. temp |= RADEON_GRPH_BUFFER_SIZE;
  2890. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2891. RADEON_GRPH_CRITICAL_AT_SOF |
  2892. RADEON_GRPH_STOP_CNTL);
  2893. /*
  2894. Write the result into the register.
  2895. */
  2896. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2897. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2898. #if 0
  2899. if ((rdev->family == CHIP_RS400) ||
  2900. (rdev->family == CHIP_RS480)) {
  2901. /* attempt to program RS400 disp regs correctly ??? */
  2902. temp = RREG32(RS400_DISP1_REG_CNTL);
  2903. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2904. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2905. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2906. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2907. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2908. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2909. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2910. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2911. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2912. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2913. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2914. }
  2915. #endif
  2916. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2917. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2918. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2919. }
  2920. if (mode2) {
  2921. u32 grph2_cntl;
  2922. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2923. if (stop_req > max_stop_req)
  2924. stop_req = max_stop_req;
  2925. /*
  2926. Find the drain rate of the display buffer.
  2927. */
  2928. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2929. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2930. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2931. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2932. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2933. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2934. if ((rdev->family == CHIP_R350) &&
  2935. (stop_req > 0x15)) {
  2936. stop_req -= 0x10;
  2937. }
  2938. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2939. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2940. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2941. RADEON_GRPH_CRITICAL_AT_SOF |
  2942. RADEON_GRPH_STOP_CNTL);
  2943. if ((rdev->family == CHIP_RS100) ||
  2944. (rdev->family == CHIP_RS200))
  2945. critical_point2 = 0;
  2946. else {
  2947. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2948. temp_ff.full = dfixed_const(temp);
  2949. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2950. if (sclk_ff.full < temp_ff.full)
  2951. temp_ff.full = sclk_ff.full;
  2952. read_return_rate.full = temp_ff.full;
  2953. if (mode1) {
  2954. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2955. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2956. } else {
  2957. time_disp1_drop_priority.full = 0;
  2958. }
  2959. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2960. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2961. crit_point_ff.full += dfixed_const_half(0);
  2962. critical_point2 = dfixed_trunc(crit_point_ff);
  2963. if (rdev->disp_priority == 2) {
  2964. critical_point2 = 0;
  2965. }
  2966. if (max_stop_req - critical_point2 < 4)
  2967. critical_point2 = 0;
  2968. }
  2969. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2970. /* some R300 cards have problem with this set to 0 */
  2971. critical_point2 = 0x10;
  2972. }
  2973. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2974. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2975. if ((rdev->family == CHIP_RS400) ||
  2976. (rdev->family == CHIP_RS480)) {
  2977. #if 0
  2978. /* attempt to program RS400 disp2 regs correctly ??? */
  2979. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2980. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2981. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2982. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2983. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2984. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2985. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2986. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2987. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2988. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2989. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2990. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2991. #endif
  2992. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2993. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2994. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2995. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2996. }
  2997. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  2998. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2999. }
  3000. }
  3001. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3002. {
  3003. DRM_ERROR("pitch %d\n", t->pitch);
  3004. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3005. DRM_ERROR("width %d\n", t->width);
  3006. DRM_ERROR("width_11 %d\n", t->width_11);
  3007. DRM_ERROR("height %d\n", t->height);
  3008. DRM_ERROR("height_11 %d\n", t->height_11);
  3009. DRM_ERROR("num levels %d\n", t->num_levels);
  3010. DRM_ERROR("depth %d\n", t->txdepth);
  3011. DRM_ERROR("bpp %d\n", t->cpp);
  3012. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3013. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3014. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3015. DRM_ERROR("compress format %d\n", t->compress_format);
  3016. }
  3017. static int r100_track_compress_size(int compress_format, int w, int h)
  3018. {
  3019. int block_width, block_height, block_bytes;
  3020. int wblocks, hblocks;
  3021. int min_wblocks;
  3022. int sz;
  3023. block_width = 4;
  3024. block_height = 4;
  3025. switch (compress_format) {
  3026. case R100_TRACK_COMP_DXT1:
  3027. block_bytes = 8;
  3028. min_wblocks = 4;
  3029. break;
  3030. default:
  3031. case R100_TRACK_COMP_DXT35:
  3032. block_bytes = 16;
  3033. min_wblocks = 2;
  3034. break;
  3035. }
  3036. hblocks = (h + block_height - 1) / block_height;
  3037. wblocks = (w + block_width - 1) / block_width;
  3038. if (wblocks < min_wblocks)
  3039. wblocks = min_wblocks;
  3040. sz = wblocks * hblocks * block_bytes;
  3041. return sz;
  3042. }
  3043. static int r100_cs_track_cube(struct radeon_device *rdev,
  3044. struct r100_cs_track *track, unsigned idx)
  3045. {
  3046. unsigned face, w, h;
  3047. struct radeon_bo *cube_robj;
  3048. unsigned long size;
  3049. unsigned compress_format = track->textures[idx].compress_format;
  3050. for (face = 0; face < 5; face++) {
  3051. cube_robj = track->textures[idx].cube_info[face].robj;
  3052. w = track->textures[idx].cube_info[face].width;
  3053. h = track->textures[idx].cube_info[face].height;
  3054. if (compress_format) {
  3055. size = r100_track_compress_size(compress_format, w, h);
  3056. } else
  3057. size = w * h;
  3058. size *= track->textures[idx].cpp;
  3059. size += track->textures[idx].cube_info[face].offset;
  3060. if (size > radeon_bo_size(cube_robj)) {
  3061. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3062. size, radeon_bo_size(cube_robj));
  3063. r100_cs_track_texture_print(&track->textures[idx]);
  3064. return -1;
  3065. }
  3066. }
  3067. return 0;
  3068. }
  3069. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3070. struct r100_cs_track *track)
  3071. {
  3072. struct radeon_bo *robj;
  3073. unsigned long size;
  3074. unsigned u, i, w, h, d;
  3075. int ret;
  3076. for (u = 0; u < track->num_texture; u++) {
  3077. if (!track->textures[u].enabled)
  3078. continue;
  3079. if (track->textures[u].lookup_disable)
  3080. continue;
  3081. robj = track->textures[u].robj;
  3082. if (robj == NULL) {
  3083. DRM_ERROR("No texture bound to unit %u\n", u);
  3084. return -EINVAL;
  3085. }
  3086. size = 0;
  3087. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3088. if (track->textures[u].use_pitch) {
  3089. if (rdev->family < CHIP_R300)
  3090. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3091. else
  3092. w = track->textures[u].pitch / (1 << i);
  3093. } else {
  3094. w = track->textures[u].width;
  3095. if (rdev->family >= CHIP_RV515)
  3096. w |= track->textures[u].width_11;
  3097. w = w / (1 << i);
  3098. if (track->textures[u].roundup_w)
  3099. w = roundup_pow_of_two(w);
  3100. }
  3101. h = track->textures[u].height;
  3102. if (rdev->family >= CHIP_RV515)
  3103. h |= track->textures[u].height_11;
  3104. h = h / (1 << i);
  3105. if (track->textures[u].roundup_h)
  3106. h = roundup_pow_of_two(h);
  3107. if (track->textures[u].tex_coord_type == 1) {
  3108. d = (1 << track->textures[u].txdepth) / (1 << i);
  3109. if (!d)
  3110. d = 1;
  3111. } else {
  3112. d = 1;
  3113. }
  3114. if (track->textures[u].compress_format) {
  3115. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3116. /* compressed textures are block based */
  3117. } else
  3118. size += w * h * d;
  3119. }
  3120. size *= track->textures[u].cpp;
  3121. switch (track->textures[u].tex_coord_type) {
  3122. case 0:
  3123. case 1:
  3124. break;
  3125. case 2:
  3126. if (track->separate_cube) {
  3127. ret = r100_cs_track_cube(rdev, track, u);
  3128. if (ret)
  3129. return ret;
  3130. } else
  3131. size *= 6;
  3132. break;
  3133. default:
  3134. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3135. "%u\n", track->textures[u].tex_coord_type, u);
  3136. return -EINVAL;
  3137. }
  3138. if (size > radeon_bo_size(robj)) {
  3139. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3140. "%lu\n", u, size, radeon_bo_size(robj));
  3141. r100_cs_track_texture_print(&track->textures[u]);
  3142. return -EINVAL;
  3143. }
  3144. }
  3145. return 0;
  3146. }
  3147. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3148. {
  3149. unsigned i;
  3150. unsigned long size;
  3151. unsigned prim_walk;
  3152. unsigned nverts;
  3153. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3154. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3155. !track->blend_read_enable)
  3156. num_cb = 0;
  3157. for (i = 0; i < num_cb; i++) {
  3158. if (track->cb[i].robj == NULL) {
  3159. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3160. return -EINVAL;
  3161. }
  3162. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3163. size += track->cb[i].offset;
  3164. if (size > radeon_bo_size(track->cb[i].robj)) {
  3165. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3166. "(need %lu have %lu) !\n", i, size,
  3167. radeon_bo_size(track->cb[i].robj));
  3168. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3169. i, track->cb[i].pitch, track->cb[i].cpp,
  3170. track->cb[i].offset, track->maxy);
  3171. return -EINVAL;
  3172. }
  3173. }
  3174. track->cb_dirty = false;
  3175. if (track->zb_dirty && track->z_enabled) {
  3176. if (track->zb.robj == NULL) {
  3177. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3178. return -EINVAL;
  3179. }
  3180. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3181. size += track->zb.offset;
  3182. if (size > radeon_bo_size(track->zb.robj)) {
  3183. DRM_ERROR("[drm] Buffer too small for z buffer "
  3184. "(need %lu have %lu) !\n", size,
  3185. radeon_bo_size(track->zb.robj));
  3186. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3187. track->zb.pitch, track->zb.cpp,
  3188. track->zb.offset, track->maxy);
  3189. return -EINVAL;
  3190. }
  3191. }
  3192. track->zb_dirty = false;
  3193. if (track->aa_dirty && track->aaresolve) {
  3194. if (track->aa.robj == NULL) {
  3195. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3196. return -EINVAL;
  3197. }
  3198. /* I believe the format comes from colorbuffer0. */
  3199. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3200. size += track->aa.offset;
  3201. if (size > radeon_bo_size(track->aa.robj)) {
  3202. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3203. "(need %lu have %lu) !\n", i, size,
  3204. radeon_bo_size(track->aa.robj));
  3205. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3206. i, track->aa.pitch, track->cb[0].cpp,
  3207. track->aa.offset, track->maxy);
  3208. return -EINVAL;
  3209. }
  3210. }
  3211. track->aa_dirty = false;
  3212. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3213. if (track->vap_vf_cntl & (1 << 14)) {
  3214. nverts = track->vap_alt_nverts;
  3215. } else {
  3216. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3217. }
  3218. switch (prim_walk) {
  3219. case 1:
  3220. for (i = 0; i < track->num_arrays; i++) {
  3221. size = track->arrays[i].esize * track->max_indx * 4;
  3222. if (track->arrays[i].robj == NULL) {
  3223. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3224. "bound\n", prim_walk, i);
  3225. return -EINVAL;
  3226. }
  3227. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3228. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3229. "need %lu dwords have %lu dwords\n",
  3230. prim_walk, i, size >> 2,
  3231. radeon_bo_size(track->arrays[i].robj)
  3232. >> 2);
  3233. DRM_ERROR("Max indices %u\n", track->max_indx);
  3234. return -EINVAL;
  3235. }
  3236. }
  3237. break;
  3238. case 2:
  3239. for (i = 0; i < track->num_arrays; i++) {
  3240. size = track->arrays[i].esize * (nverts - 1) * 4;
  3241. if (track->arrays[i].robj == NULL) {
  3242. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3243. "bound\n", prim_walk, i);
  3244. return -EINVAL;
  3245. }
  3246. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3247. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3248. "need %lu dwords have %lu dwords\n",
  3249. prim_walk, i, size >> 2,
  3250. radeon_bo_size(track->arrays[i].robj)
  3251. >> 2);
  3252. return -EINVAL;
  3253. }
  3254. }
  3255. break;
  3256. case 3:
  3257. size = track->vtx_size * nverts;
  3258. if (size != track->immd_dwords) {
  3259. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3260. track->immd_dwords, size);
  3261. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3262. nverts, track->vtx_size);
  3263. return -EINVAL;
  3264. }
  3265. break;
  3266. default:
  3267. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3268. prim_walk);
  3269. return -EINVAL;
  3270. }
  3271. if (track->tex_dirty) {
  3272. track->tex_dirty = false;
  3273. return r100_cs_track_texture_check(rdev, track);
  3274. }
  3275. return 0;
  3276. }
  3277. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3278. {
  3279. unsigned i, face;
  3280. track->cb_dirty = true;
  3281. track->zb_dirty = true;
  3282. track->tex_dirty = true;
  3283. track->aa_dirty = true;
  3284. if (rdev->family < CHIP_R300) {
  3285. track->num_cb = 1;
  3286. if (rdev->family <= CHIP_RS200)
  3287. track->num_texture = 3;
  3288. else
  3289. track->num_texture = 6;
  3290. track->maxy = 2048;
  3291. track->separate_cube = 1;
  3292. } else {
  3293. track->num_cb = 4;
  3294. track->num_texture = 16;
  3295. track->maxy = 4096;
  3296. track->separate_cube = 0;
  3297. track->aaresolve = false;
  3298. track->aa.robj = NULL;
  3299. }
  3300. for (i = 0; i < track->num_cb; i++) {
  3301. track->cb[i].robj = NULL;
  3302. track->cb[i].pitch = 8192;
  3303. track->cb[i].cpp = 16;
  3304. track->cb[i].offset = 0;
  3305. }
  3306. track->z_enabled = true;
  3307. track->zb.robj = NULL;
  3308. track->zb.pitch = 8192;
  3309. track->zb.cpp = 4;
  3310. track->zb.offset = 0;
  3311. track->vtx_size = 0x7F;
  3312. track->immd_dwords = 0xFFFFFFFFUL;
  3313. track->num_arrays = 11;
  3314. track->max_indx = 0x00FFFFFFUL;
  3315. for (i = 0; i < track->num_arrays; i++) {
  3316. track->arrays[i].robj = NULL;
  3317. track->arrays[i].esize = 0x7F;
  3318. }
  3319. for (i = 0; i < track->num_texture; i++) {
  3320. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3321. track->textures[i].pitch = 16536;
  3322. track->textures[i].width = 16536;
  3323. track->textures[i].height = 16536;
  3324. track->textures[i].width_11 = 1 << 11;
  3325. track->textures[i].height_11 = 1 << 11;
  3326. track->textures[i].num_levels = 12;
  3327. if (rdev->family <= CHIP_RS200) {
  3328. track->textures[i].tex_coord_type = 0;
  3329. track->textures[i].txdepth = 0;
  3330. } else {
  3331. track->textures[i].txdepth = 16;
  3332. track->textures[i].tex_coord_type = 1;
  3333. }
  3334. track->textures[i].cpp = 64;
  3335. track->textures[i].robj = NULL;
  3336. /* CS IB emission code makes sure texture unit are disabled */
  3337. track->textures[i].enabled = false;
  3338. track->textures[i].lookup_disable = false;
  3339. track->textures[i].roundup_w = true;
  3340. track->textures[i].roundup_h = true;
  3341. if (track->separate_cube)
  3342. for (face = 0; face < 5; face++) {
  3343. track->textures[i].cube_info[face].robj = NULL;
  3344. track->textures[i].cube_info[face].width = 16536;
  3345. track->textures[i].cube_info[face].height = 16536;
  3346. track->textures[i].cube_info[face].offset = 0;
  3347. }
  3348. }
  3349. }
  3350. int r100_ring_test(struct radeon_device *rdev)
  3351. {
  3352. uint32_t scratch;
  3353. uint32_t tmp = 0;
  3354. unsigned i;
  3355. int r;
  3356. r = radeon_scratch_get(rdev, &scratch);
  3357. if (r) {
  3358. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3359. return r;
  3360. }
  3361. WREG32(scratch, 0xCAFEDEAD);
  3362. r = radeon_ring_lock(rdev, 2);
  3363. if (r) {
  3364. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3365. radeon_scratch_free(rdev, scratch);
  3366. return r;
  3367. }
  3368. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3369. radeon_ring_write(rdev, 0xDEADBEEF);
  3370. radeon_ring_unlock_commit(rdev);
  3371. for (i = 0; i < rdev->usec_timeout; i++) {
  3372. tmp = RREG32(scratch);
  3373. if (tmp == 0xDEADBEEF) {
  3374. break;
  3375. }
  3376. DRM_UDELAY(1);
  3377. }
  3378. if (i < rdev->usec_timeout) {
  3379. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3380. } else {
  3381. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3382. scratch, tmp);
  3383. r = -EINVAL;
  3384. }
  3385. radeon_scratch_free(rdev, scratch);
  3386. return r;
  3387. }
  3388. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3389. {
  3390. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3391. radeon_ring_write(rdev, ib->gpu_addr);
  3392. radeon_ring_write(rdev, ib->length_dw);
  3393. }
  3394. int r100_ib_test(struct radeon_device *rdev)
  3395. {
  3396. struct radeon_ib *ib;
  3397. uint32_t scratch;
  3398. uint32_t tmp = 0;
  3399. unsigned i;
  3400. int r;
  3401. r = radeon_scratch_get(rdev, &scratch);
  3402. if (r) {
  3403. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3404. return r;
  3405. }
  3406. WREG32(scratch, 0xCAFEDEAD);
  3407. r = radeon_ib_get(rdev, &ib);
  3408. if (r) {
  3409. return r;
  3410. }
  3411. ib->ptr[0] = PACKET0(scratch, 0);
  3412. ib->ptr[1] = 0xDEADBEEF;
  3413. ib->ptr[2] = PACKET2(0);
  3414. ib->ptr[3] = PACKET2(0);
  3415. ib->ptr[4] = PACKET2(0);
  3416. ib->ptr[5] = PACKET2(0);
  3417. ib->ptr[6] = PACKET2(0);
  3418. ib->ptr[7] = PACKET2(0);
  3419. ib->length_dw = 8;
  3420. r = radeon_ib_schedule(rdev, ib);
  3421. if (r) {
  3422. radeon_scratch_free(rdev, scratch);
  3423. radeon_ib_free(rdev, &ib);
  3424. return r;
  3425. }
  3426. r = radeon_fence_wait(ib->fence, false);
  3427. if (r) {
  3428. return r;
  3429. }
  3430. for (i = 0; i < rdev->usec_timeout; i++) {
  3431. tmp = RREG32(scratch);
  3432. if (tmp == 0xDEADBEEF) {
  3433. break;
  3434. }
  3435. DRM_UDELAY(1);
  3436. }
  3437. if (i < rdev->usec_timeout) {
  3438. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3439. } else {
  3440. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3441. scratch, tmp);
  3442. r = -EINVAL;
  3443. }
  3444. radeon_scratch_free(rdev, scratch);
  3445. radeon_ib_free(rdev, &ib);
  3446. return r;
  3447. }
  3448. void r100_ib_fini(struct radeon_device *rdev)
  3449. {
  3450. radeon_ib_pool_fini(rdev);
  3451. }
  3452. int r100_ib_init(struct radeon_device *rdev)
  3453. {
  3454. int r;
  3455. r = radeon_ib_pool_init(rdev);
  3456. if (r) {
  3457. dev_err(rdev->dev, "failed initializing IB pool (%d).\n", r);
  3458. r100_ib_fini(rdev);
  3459. return r;
  3460. }
  3461. r = r100_ib_test(rdev);
  3462. if (r) {
  3463. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3464. r100_ib_fini(rdev);
  3465. return r;
  3466. }
  3467. return 0;
  3468. }
  3469. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3470. {
  3471. /* Shutdown CP we shouldn't need to do that but better be safe than
  3472. * sorry
  3473. */
  3474. rdev->cp.ready = false;
  3475. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3476. /* Save few CRTC registers */
  3477. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3478. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3479. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3480. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3481. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3482. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3483. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3484. }
  3485. /* Disable VGA aperture access */
  3486. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3487. /* Disable cursor, overlay, crtc */
  3488. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3489. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3490. S_000054_CRTC_DISPLAY_DIS(1));
  3491. WREG32(R_000050_CRTC_GEN_CNTL,
  3492. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3493. S_000050_CRTC_DISP_REQ_EN_B(1));
  3494. WREG32(R_000420_OV0_SCALE_CNTL,
  3495. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3496. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3497. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3498. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3499. S_000360_CUR2_LOCK(1));
  3500. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3501. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3502. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3503. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3504. WREG32(R_000360_CUR2_OFFSET,
  3505. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3506. }
  3507. }
  3508. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3509. {
  3510. /* Update base address for crtc */
  3511. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3512. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3513. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3514. }
  3515. /* Restore CRTC registers */
  3516. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3517. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3518. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3519. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3520. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3521. }
  3522. }
  3523. void r100_vga_render_disable(struct radeon_device *rdev)
  3524. {
  3525. u32 tmp;
  3526. tmp = RREG8(R_0003C2_GENMO_WT);
  3527. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3528. }
  3529. static void r100_debugfs(struct radeon_device *rdev)
  3530. {
  3531. int r;
  3532. r = r100_debugfs_mc_info_init(rdev);
  3533. if (r)
  3534. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3535. }
  3536. static void r100_mc_program(struct radeon_device *rdev)
  3537. {
  3538. struct r100_mc_save save;
  3539. /* Stops all mc clients */
  3540. r100_mc_stop(rdev, &save);
  3541. if (rdev->flags & RADEON_IS_AGP) {
  3542. WREG32(R_00014C_MC_AGP_LOCATION,
  3543. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3544. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3545. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3546. if (rdev->family > CHIP_RV200)
  3547. WREG32(R_00015C_AGP_BASE_2,
  3548. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3549. } else {
  3550. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3551. WREG32(R_000170_AGP_BASE, 0);
  3552. if (rdev->family > CHIP_RV200)
  3553. WREG32(R_00015C_AGP_BASE_2, 0);
  3554. }
  3555. /* Wait for mc idle */
  3556. if (r100_mc_wait_for_idle(rdev))
  3557. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3558. /* Program MC, should be a 32bits limited address space */
  3559. WREG32(R_000148_MC_FB_LOCATION,
  3560. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3561. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3562. r100_mc_resume(rdev, &save);
  3563. }
  3564. void r100_clock_startup(struct radeon_device *rdev)
  3565. {
  3566. u32 tmp;
  3567. if (radeon_dynclks != -1 && radeon_dynclks)
  3568. radeon_legacy_set_clock_gating(rdev, 1);
  3569. /* We need to force on some of the block */
  3570. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3571. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3572. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3573. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3574. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3575. }
  3576. static int r100_startup(struct radeon_device *rdev)
  3577. {
  3578. int r;
  3579. /* set common regs */
  3580. r100_set_common_regs(rdev);
  3581. /* program mc */
  3582. r100_mc_program(rdev);
  3583. /* Resume clock */
  3584. r100_clock_startup(rdev);
  3585. /* Initialize GART (initialize after TTM so we can allocate
  3586. * memory through TTM but finalize after TTM) */
  3587. r100_enable_bm(rdev);
  3588. if (rdev->flags & RADEON_IS_PCI) {
  3589. r = r100_pci_gart_enable(rdev);
  3590. if (r)
  3591. return r;
  3592. }
  3593. /* allocate wb buffer */
  3594. r = radeon_wb_init(rdev);
  3595. if (r)
  3596. return r;
  3597. /* Enable IRQ */
  3598. r100_irq_set(rdev);
  3599. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3600. /* 1M ring buffer */
  3601. r = r100_cp_init(rdev, 1024 * 1024);
  3602. if (r) {
  3603. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3604. return r;
  3605. }
  3606. r = r100_ib_init(rdev);
  3607. if (r) {
  3608. dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
  3609. return r;
  3610. }
  3611. return 0;
  3612. }
  3613. int r100_resume(struct radeon_device *rdev)
  3614. {
  3615. /* Make sur GART are not working */
  3616. if (rdev->flags & RADEON_IS_PCI)
  3617. r100_pci_gart_disable(rdev);
  3618. /* Resume clock before doing reset */
  3619. r100_clock_startup(rdev);
  3620. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3621. if (radeon_asic_reset(rdev)) {
  3622. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3623. RREG32(R_000E40_RBBM_STATUS),
  3624. RREG32(R_0007C0_CP_STAT));
  3625. }
  3626. /* post */
  3627. radeon_combios_asic_init(rdev->ddev);
  3628. /* Resume clock after posting */
  3629. r100_clock_startup(rdev);
  3630. /* Initialize surface registers */
  3631. radeon_surface_init(rdev);
  3632. return r100_startup(rdev);
  3633. }
  3634. int r100_suspend(struct radeon_device *rdev)
  3635. {
  3636. r100_cp_disable(rdev);
  3637. radeon_wb_disable(rdev);
  3638. r100_irq_disable(rdev);
  3639. if (rdev->flags & RADEON_IS_PCI)
  3640. r100_pci_gart_disable(rdev);
  3641. return 0;
  3642. }
  3643. void r100_fini(struct radeon_device *rdev)
  3644. {
  3645. r100_cp_fini(rdev);
  3646. radeon_wb_fini(rdev);
  3647. r100_ib_fini(rdev);
  3648. radeon_gem_fini(rdev);
  3649. if (rdev->flags & RADEON_IS_PCI)
  3650. r100_pci_gart_fini(rdev);
  3651. radeon_agp_fini(rdev);
  3652. radeon_irq_kms_fini(rdev);
  3653. radeon_fence_driver_fini(rdev);
  3654. radeon_bo_fini(rdev);
  3655. radeon_atombios_fini(rdev);
  3656. kfree(rdev->bios);
  3657. rdev->bios = NULL;
  3658. }
  3659. /*
  3660. * Due to how kexec works, it can leave the hw fully initialised when it
  3661. * boots the new kernel. However doing our init sequence with the CP and
  3662. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3663. * do some quick sanity checks and restore sane values to avoid this
  3664. * problem.
  3665. */
  3666. void r100_restore_sanity(struct radeon_device *rdev)
  3667. {
  3668. u32 tmp;
  3669. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3670. if (tmp) {
  3671. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3672. }
  3673. tmp = RREG32(RADEON_CP_RB_CNTL);
  3674. if (tmp) {
  3675. WREG32(RADEON_CP_RB_CNTL, 0);
  3676. }
  3677. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3678. if (tmp) {
  3679. WREG32(RADEON_SCRATCH_UMSK, 0);
  3680. }
  3681. }
  3682. int r100_init(struct radeon_device *rdev)
  3683. {
  3684. int r;
  3685. /* Register debugfs file specific to this group of asics */
  3686. r100_debugfs(rdev);
  3687. /* Disable VGA */
  3688. r100_vga_render_disable(rdev);
  3689. /* Initialize scratch registers */
  3690. radeon_scratch_init(rdev);
  3691. /* Initialize surface registers */
  3692. radeon_surface_init(rdev);
  3693. /* sanity check some register to avoid hangs like after kexec */
  3694. r100_restore_sanity(rdev);
  3695. /* TODO: disable VGA need to use VGA request */
  3696. /* BIOS*/
  3697. if (!radeon_get_bios(rdev)) {
  3698. if (ASIC_IS_AVIVO(rdev))
  3699. return -EINVAL;
  3700. }
  3701. if (rdev->is_atom_bios) {
  3702. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3703. return -EINVAL;
  3704. } else {
  3705. r = radeon_combios_init(rdev);
  3706. if (r)
  3707. return r;
  3708. }
  3709. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3710. if (radeon_asic_reset(rdev)) {
  3711. dev_warn(rdev->dev,
  3712. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3713. RREG32(R_000E40_RBBM_STATUS),
  3714. RREG32(R_0007C0_CP_STAT));
  3715. }
  3716. /* check if cards are posted or not */
  3717. if (radeon_boot_test_post_card(rdev) == false)
  3718. return -EINVAL;
  3719. /* Set asic errata */
  3720. r100_errata(rdev);
  3721. /* Initialize clocks */
  3722. radeon_get_clock_info(rdev->ddev);
  3723. /* initialize AGP */
  3724. if (rdev->flags & RADEON_IS_AGP) {
  3725. r = radeon_agp_init(rdev);
  3726. if (r) {
  3727. radeon_agp_disable(rdev);
  3728. }
  3729. }
  3730. /* initialize VRAM */
  3731. r100_mc_init(rdev);
  3732. /* Fence driver */
  3733. r = radeon_fence_driver_init(rdev);
  3734. if (r)
  3735. return r;
  3736. r = radeon_irq_kms_init(rdev);
  3737. if (r)
  3738. return r;
  3739. /* Memory manager */
  3740. r = radeon_bo_init(rdev);
  3741. if (r)
  3742. return r;
  3743. if (rdev->flags & RADEON_IS_PCI) {
  3744. r = r100_pci_gart_init(rdev);
  3745. if (r)
  3746. return r;
  3747. }
  3748. r100_set_safe_registers(rdev);
  3749. rdev->accel_working = true;
  3750. r = r100_startup(rdev);
  3751. if (r) {
  3752. /* Somethings want wront with the accel init stop accel */
  3753. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3754. r100_cp_fini(rdev);
  3755. radeon_wb_fini(rdev);
  3756. r100_ib_fini(rdev);
  3757. radeon_irq_kms_fini(rdev);
  3758. if (rdev->flags & RADEON_IS_PCI)
  3759. r100_pci_gart_fini(rdev);
  3760. rdev->accel_working = false;
  3761. }
  3762. return 0;
  3763. }
  3764. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3765. {
  3766. if (reg < rdev->rmmio_size)
  3767. return readl(((void __iomem *)rdev->rmmio) + reg);
  3768. else {
  3769. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3770. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3771. }
  3772. }
  3773. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3774. {
  3775. if (reg < rdev->rmmio_size)
  3776. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3777. else {
  3778. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3779. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3780. }
  3781. }
  3782. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3783. {
  3784. if (reg < rdev->rio_mem_size)
  3785. return ioread32(rdev->rio_mem + reg);
  3786. else {
  3787. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3788. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3789. }
  3790. }
  3791. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3792. {
  3793. if (reg < rdev->rio_mem_size)
  3794. iowrite32(v, rdev->rio_mem + reg);
  3795. else {
  3796. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3797. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3798. }
  3799. }