evergreen.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  42. {
  43. u16 ctl, v;
  44. int cap, err;
  45. cap = pci_pcie_cap(rdev->pdev);
  46. if (!cap)
  47. return;
  48. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  49. if (err)
  50. return;
  51. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  52. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  53. * to avoid hangs or perfomance issues
  54. */
  55. if ((v == 0) || (v == 6) || (v == 7)) {
  56. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  57. ctl |= (2 << 12);
  58. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  59. }
  60. }
  61. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  62. {
  63. /* enable the pflip int */
  64. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  65. }
  66. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  67. {
  68. /* disable the pflip int */
  69. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  70. }
  71. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  72. {
  73. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  74. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  75. /* Lock the graphics update lock */
  76. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  77. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  78. /* update the scanout addresses */
  79. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  80. upper_32_bits(crtc_base));
  81. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  82. (u32)crtc_base);
  83. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  84. upper_32_bits(crtc_base));
  85. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  86. (u32)crtc_base);
  87. /* Wait for update_pending to go high. */
  88. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  89. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  90. /* Unlock the lock, so double-buffering can take place inside vblank */
  91. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  92. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  93. /* Return current update_pending status: */
  94. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  95. }
  96. /* get temperature in millidegrees */
  97. int evergreen_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp, toffset;
  100. int actual_temp = 0;
  101. if (rdev->family == CHIP_JUNIPER) {
  102. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  103. TOFFSET_SHIFT;
  104. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  105. TS0_ADC_DOUT_SHIFT;
  106. if (toffset & 0x100)
  107. actual_temp = temp / 2 - (0x200 - toffset);
  108. else
  109. actual_temp = temp / 2 + toffset;
  110. actual_temp = actual_temp * 1000;
  111. } else {
  112. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  113. ASIC_T_SHIFT;
  114. if (temp & 0x400)
  115. actual_temp = -256;
  116. else if (temp & 0x200)
  117. actual_temp = 255;
  118. else if (temp & 0x100) {
  119. actual_temp = temp & 0x1ff;
  120. actual_temp |= ~0x1ff;
  121. } else
  122. actual_temp = temp & 0xff;
  123. actual_temp = (actual_temp * 1000) / 2;
  124. }
  125. return actual_temp;
  126. }
  127. int sumo_get_temp(struct radeon_device *rdev)
  128. {
  129. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  130. int actual_temp = temp - 49;
  131. return actual_temp * 1000;
  132. }
  133. void evergreen_pm_misc(struct radeon_device *rdev)
  134. {
  135. int req_ps_idx = rdev->pm.requested_power_state_index;
  136. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  137. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  138. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  139. if (voltage->type == VOLTAGE_SW) {
  140. /* 0xff01 is a flag rather then an actual voltage */
  141. if (voltage->voltage == 0xff01)
  142. return;
  143. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  144. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  145. rdev->pm.current_vddc = voltage->voltage;
  146. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  147. }
  148. /* 0xff01 is a flag rather then an actual voltage */
  149. if (voltage->vddci == 0xff01)
  150. return;
  151. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  152. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  153. rdev->pm.current_vddci = voltage->vddci;
  154. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  155. }
  156. }
  157. }
  158. void evergreen_pm_prepare(struct radeon_device *rdev)
  159. {
  160. struct drm_device *ddev = rdev->ddev;
  161. struct drm_crtc *crtc;
  162. struct radeon_crtc *radeon_crtc;
  163. u32 tmp;
  164. /* disable any active CRTCs */
  165. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  166. radeon_crtc = to_radeon_crtc(crtc);
  167. if (radeon_crtc->enabled) {
  168. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  169. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  170. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  171. }
  172. }
  173. }
  174. void evergreen_pm_finish(struct radeon_device *rdev)
  175. {
  176. struct drm_device *ddev = rdev->ddev;
  177. struct drm_crtc *crtc;
  178. struct radeon_crtc *radeon_crtc;
  179. u32 tmp;
  180. /* enable any active CRTCs */
  181. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  182. radeon_crtc = to_radeon_crtc(crtc);
  183. if (radeon_crtc->enabled) {
  184. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  185. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  186. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  187. }
  188. }
  189. }
  190. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  191. {
  192. bool connected = false;
  193. switch (hpd) {
  194. case RADEON_HPD_1:
  195. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  196. connected = true;
  197. break;
  198. case RADEON_HPD_2:
  199. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  200. connected = true;
  201. break;
  202. case RADEON_HPD_3:
  203. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  204. connected = true;
  205. break;
  206. case RADEON_HPD_4:
  207. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  208. connected = true;
  209. break;
  210. case RADEON_HPD_5:
  211. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  212. connected = true;
  213. break;
  214. case RADEON_HPD_6:
  215. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  216. connected = true;
  217. break;
  218. default:
  219. break;
  220. }
  221. return connected;
  222. }
  223. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  224. enum radeon_hpd_id hpd)
  225. {
  226. u32 tmp;
  227. bool connected = evergreen_hpd_sense(rdev, hpd);
  228. switch (hpd) {
  229. case RADEON_HPD_1:
  230. tmp = RREG32(DC_HPD1_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~DC_HPDx_INT_POLARITY;
  233. else
  234. tmp |= DC_HPDx_INT_POLARITY;
  235. WREG32(DC_HPD1_INT_CONTROL, tmp);
  236. break;
  237. case RADEON_HPD_2:
  238. tmp = RREG32(DC_HPD2_INT_CONTROL);
  239. if (connected)
  240. tmp &= ~DC_HPDx_INT_POLARITY;
  241. else
  242. tmp |= DC_HPDx_INT_POLARITY;
  243. WREG32(DC_HPD2_INT_CONTROL, tmp);
  244. break;
  245. case RADEON_HPD_3:
  246. tmp = RREG32(DC_HPD3_INT_CONTROL);
  247. if (connected)
  248. tmp &= ~DC_HPDx_INT_POLARITY;
  249. else
  250. tmp |= DC_HPDx_INT_POLARITY;
  251. WREG32(DC_HPD3_INT_CONTROL, tmp);
  252. break;
  253. case RADEON_HPD_4:
  254. tmp = RREG32(DC_HPD4_INT_CONTROL);
  255. if (connected)
  256. tmp &= ~DC_HPDx_INT_POLARITY;
  257. else
  258. tmp |= DC_HPDx_INT_POLARITY;
  259. WREG32(DC_HPD4_INT_CONTROL, tmp);
  260. break;
  261. case RADEON_HPD_5:
  262. tmp = RREG32(DC_HPD5_INT_CONTROL);
  263. if (connected)
  264. tmp &= ~DC_HPDx_INT_POLARITY;
  265. else
  266. tmp |= DC_HPDx_INT_POLARITY;
  267. WREG32(DC_HPD5_INT_CONTROL, tmp);
  268. break;
  269. case RADEON_HPD_6:
  270. tmp = RREG32(DC_HPD6_INT_CONTROL);
  271. if (connected)
  272. tmp &= ~DC_HPDx_INT_POLARITY;
  273. else
  274. tmp |= DC_HPDx_INT_POLARITY;
  275. WREG32(DC_HPD6_INT_CONTROL, tmp);
  276. break;
  277. default:
  278. break;
  279. }
  280. }
  281. void evergreen_hpd_init(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  286. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  287. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  288. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  289. switch (radeon_connector->hpd.hpd) {
  290. case RADEON_HPD_1:
  291. WREG32(DC_HPD1_CONTROL, tmp);
  292. rdev->irq.hpd[0] = true;
  293. break;
  294. case RADEON_HPD_2:
  295. WREG32(DC_HPD2_CONTROL, tmp);
  296. rdev->irq.hpd[1] = true;
  297. break;
  298. case RADEON_HPD_3:
  299. WREG32(DC_HPD3_CONTROL, tmp);
  300. rdev->irq.hpd[2] = true;
  301. break;
  302. case RADEON_HPD_4:
  303. WREG32(DC_HPD4_CONTROL, tmp);
  304. rdev->irq.hpd[3] = true;
  305. break;
  306. case RADEON_HPD_5:
  307. WREG32(DC_HPD5_CONTROL, tmp);
  308. rdev->irq.hpd[4] = true;
  309. break;
  310. case RADEON_HPD_6:
  311. WREG32(DC_HPD6_CONTROL, tmp);
  312. rdev->irq.hpd[5] = true;
  313. break;
  314. default:
  315. break;
  316. }
  317. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  318. }
  319. if (rdev->irq.installed)
  320. evergreen_irq_set(rdev);
  321. }
  322. void evergreen_hpd_fini(struct radeon_device *rdev)
  323. {
  324. struct drm_device *dev = rdev->ddev;
  325. struct drm_connector *connector;
  326. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  327. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  328. switch (radeon_connector->hpd.hpd) {
  329. case RADEON_HPD_1:
  330. WREG32(DC_HPD1_CONTROL, 0);
  331. rdev->irq.hpd[0] = false;
  332. break;
  333. case RADEON_HPD_2:
  334. WREG32(DC_HPD2_CONTROL, 0);
  335. rdev->irq.hpd[1] = false;
  336. break;
  337. case RADEON_HPD_3:
  338. WREG32(DC_HPD3_CONTROL, 0);
  339. rdev->irq.hpd[2] = false;
  340. break;
  341. case RADEON_HPD_4:
  342. WREG32(DC_HPD4_CONTROL, 0);
  343. rdev->irq.hpd[3] = false;
  344. break;
  345. case RADEON_HPD_5:
  346. WREG32(DC_HPD5_CONTROL, 0);
  347. rdev->irq.hpd[4] = false;
  348. break;
  349. case RADEON_HPD_6:
  350. WREG32(DC_HPD6_CONTROL, 0);
  351. rdev->irq.hpd[5] = false;
  352. break;
  353. default:
  354. break;
  355. }
  356. }
  357. }
  358. /* watermark setup */
  359. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  360. struct radeon_crtc *radeon_crtc,
  361. struct drm_display_mode *mode,
  362. struct drm_display_mode *other_mode)
  363. {
  364. u32 tmp;
  365. /*
  366. * Line Buffer Setup
  367. * There are 3 line buffers, each one shared by 2 display controllers.
  368. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  369. * the display controllers. The paritioning is done via one of four
  370. * preset allocations specified in bits 2:0:
  371. * first display controller
  372. * 0 - first half of lb (3840 * 2)
  373. * 1 - first 3/4 of lb (5760 * 2)
  374. * 2 - whole lb (7680 * 2), other crtc must be disabled
  375. * 3 - first 1/4 of lb (1920 * 2)
  376. * second display controller
  377. * 4 - second half of lb (3840 * 2)
  378. * 5 - second 3/4 of lb (5760 * 2)
  379. * 6 - whole lb (7680 * 2), other crtc must be disabled
  380. * 7 - last 1/4 of lb (1920 * 2)
  381. */
  382. /* this can get tricky if we have two large displays on a paired group
  383. * of crtcs. Ideally for multiple large displays we'd assign them to
  384. * non-linked crtcs for maximum line buffer allocation.
  385. */
  386. if (radeon_crtc->base.enabled && mode) {
  387. if (other_mode)
  388. tmp = 0; /* 1/2 */
  389. else
  390. tmp = 2; /* whole */
  391. } else
  392. tmp = 0;
  393. /* second controller of the pair uses second half of the lb */
  394. if (radeon_crtc->crtc_id % 2)
  395. tmp += 4;
  396. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  397. if (radeon_crtc->base.enabled && mode) {
  398. switch (tmp) {
  399. case 0:
  400. case 4:
  401. default:
  402. if (ASIC_IS_DCE5(rdev))
  403. return 4096 * 2;
  404. else
  405. return 3840 * 2;
  406. case 1:
  407. case 5:
  408. if (ASIC_IS_DCE5(rdev))
  409. return 6144 * 2;
  410. else
  411. return 5760 * 2;
  412. case 2:
  413. case 6:
  414. if (ASIC_IS_DCE5(rdev))
  415. return 8192 * 2;
  416. else
  417. return 7680 * 2;
  418. case 3:
  419. case 7:
  420. if (ASIC_IS_DCE5(rdev))
  421. return 2048 * 2;
  422. else
  423. return 1920 * 2;
  424. }
  425. }
  426. /* controller not enabled, so no lb used */
  427. return 0;
  428. }
  429. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  430. {
  431. u32 tmp = RREG32(MC_SHARED_CHMAP);
  432. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  433. case 0:
  434. default:
  435. return 1;
  436. case 1:
  437. return 2;
  438. case 2:
  439. return 4;
  440. case 3:
  441. return 8;
  442. }
  443. }
  444. struct evergreen_wm_params {
  445. u32 dram_channels; /* number of dram channels */
  446. u32 yclk; /* bandwidth per dram data pin in kHz */
  447. u32 sclk; /* engine clock in kHz */
  448. u32 disp_clk; /* display clock in kHz */
  449. u32 src_width; /* viewport width */
  450. u32 active_time; /* active display time in ns */
  451. u32 blank_time; /* blank time in ns */
  452. bool interlaced; /* mode is interlaced */
  453. fixed20_12 vsc; /* vertical scale ratio */
  454. u32 num_heads; /* number of active crtcs */
  455. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  456. u32 lb_size; /* line buffer allocated to pipe */
  457. u32 vtaps; /* vertical scaler taps */
  458. };
  459. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  460. {
  461. /* Calculate DRAM Bandwidth and the part allocated to display. */
  462. fixed20_12 dram_efficiency; /* 0.7 */
  463. fixed20_12 yclk, dram_channels, bandwidth;
  464. fixed20_12 a;
  465. a.full = dfixed_const(1000);
  466. yclk.full = dfixed_const(wm->yclk);
  467. yclk.full = dfixed_div(yclk, a);
  468. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  469. a.full = dfixed_const(10);
  470. dram_efficiency.full = dfixed_const(7);
  471. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  472. bandwidth.full = dfixed_mul(dram_channels, yclk);
  473. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  474. return dfixed_trunc(bandwidth);
  475. }
  476. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  477. {
  478. /* Calculate DRAM Bandwidth and the part allocated to display. */
  479. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  480. fixed20_12 yclk, dram_channels, bandwidth;
  481. fixed20_12 a;
  482. a.full = dfixed_const(1000);
  483. yclk.full = dfixed_const(wm->yclk);
  484. yclk.full = dfixed_div(yclk, a);
  485. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  486. a.full = dfixed_const(10);
  487. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  488. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  489. bandwidth.full = dfixed_mul(dram_channels, yclk);
  490. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  491. return dfixed_trunc(bandwidth);
  492. }
  493. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  494. {
  495. /* Calculate the display Data return Bandwidth */
  496. fixed20_12 return_efficiency; /* 0.8 */
  497. fixed20_12 sclk, bandwidth;
  498. fixed20_12 a;
  499. a.full = dfixed_const(1000);
  500. sclk.full = dfixed_const(wm->sclk);
  501. sclk.full = dfixed_div(sclk, a);
  502. a.full = dfixed_const(10);
  503. return_efficiency.full = dfixed_const(8);
  504. return_efficiency.full = dfixed_div(return_efficiency, a);
  505. a.full = dfixed_const(32);
  506. bandwidth.full = dfixed_mul(a, sclk);
  507. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  508. return dfixed_trunc(bandwidth);
  509. }
  510. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  511. {
  512. /* Calculate the DMIF Request Bandwidth */
  513. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  514. fixed20_12 disp_clk, bandwidth;
  515. fixed20_12 a;
  516. a.full = dfixed_const(1000);
  517. disp_clk.full = dfixed_const(wm->disp_clk);
  518. disp_clk.full = dfixed_div(disp_clk, a);
  519. a.full = dfixed_const(10);
  520. disp_clk_request_efficiency.full = dfixed_const(8);
  521. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  522. a.full = dfixed_const(32);
  523. bandwidth.full = dfixed_mul(a, disp_clk);
  524. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  525. return dfixed_trunc(bandwidth);
  526. }
  527. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  528. {
  529. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  530. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  531. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  532. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  533. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  534. }
  535. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  536. {
  537. /* Calculate the display mode Average Bandwidth
  538. * DisplayMode should contain the source and destination dimensions,
  539. * timing, etc.
  540. */
  541. fixed20_12 bpp;
  542. fixed20_12 line_time;
  543. fixed20_12 src_width;
  544. fixed20_12 bandwidth;
  545. fixed20_12 a;
  546. a.full = dfixed_const(1000);
  547. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  548. line_time.full = dfixed_div(line_time, a);
  549. bpp.full = dfixed_const(wm->bytes_per_pixel);
  550. src_width.full = dfixed_const(wm->src_width);
  551. bandwidth.full = dfixed_mul(src_width, bpp);
  552. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  553. bandwidth.full = dfixed_div(bandwidth, line_time);
  554. return dfixed_trunc(bandwidth);
  555. }
  556. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  557. {
  558. /* First calcualte the latency in ns */
  559. u32 mc_latency = 2000; /* 2000 ns. */
  560. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  561. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  562. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  563. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  564. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  565. (wm->num_heads * cursor_line_pair_return_time);
  566. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  567. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  568. fixed20_12 a, b, c;
  569. if (wm->num_heads == 0)
  570. return 0;
  571. a.full = dfixed_const(2);
  572. b.full = dfixed_const(1);
  573. if ((wm->vsc.full > a.full) ||
  574. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  575. (wm->vtaps >= 5) ||
  576. ((wm->vsc.full >= a.full) && wm->interlaced))
  577. max_src_lines_per_dst_line = 4;
  578. else
  579. max_src_lines_per_dst_line = 2;
  580. a.full = dfixed_const(available_bandwidth);
  581. b.full = dfixed_const(wm->num_heads);
  582. a.full = dfixed_div(a, b);
  583. b.full = dfixed_const(1000);
  584. c.full = dfixed_const(wm->disp_clk);
  585. b.full = dfixed_div(c, b);
  586. c.full = dfixed_const(wm->bytes_per_pixel);
  587. b.full = dfixed_mul(b, c);
  588. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  589. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  590. b.full = dfixed_const(1000);
  591. c.full = dfixed_const(lb_fill_bw);
  592. b.full = dfixed_div(c, b);
  593. a.full = dfixed_div(a, b);
  594. line_fill_time = dfixed_trunc(a);
  595. if (line_fill_time < wm->active_time)
  596. return latency;
  597. else
  598. return latency + (line_fill_time - wm->active_time);
  599. }
  600. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  601. {
  602. if (evergreen_average_bandwidth(wm) <=
  603. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  604. return true;
  605. else
  606. return false;
  607. };
  608. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  609. {
  610. if (evergreen_average_bandwidth(wm) <=
  611. (evergreen_available_bandwidth(wm) / wm->num_heads))
  612. return true;
  613. else
  614. return false;
  615. };
  616. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  617. {
  618. u32 lb_partitions = wm->lb_size / wm->src_width;
  619. u32 line_time = wm->active_time + wm->blank_time;
  620. u32 latency_tolerant_lines;
  621. u32 latency_hiding;
  622. fixed20_12 a;
  623. a.full = dfixed_const(1);
  624. if (wm->vsc.full > a.full)
  625. latency_tolerant_lines = 1;
  626. else {
  627. if (lb_partitions <= (wm->vtaps + 1))
  628. latency_tolerant_lines = 1;
  629. else
  630. latency_tolerant_lines = 2;
  631. }
  632. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  633. if (evergreen_latency_watermark(wm) <= latency_hiding)
  634. return true;
  635. else
  636. return false;
  637. }
  638. static void evergreen_program_watermarks(struct radeon_device *rdev,
  639. struct radeon_crtc *radeon_crtc,
  640. u32 lb_size, u32 num_heads)
  641. {
  642. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  643. struct evergreen_wm_params wm;
  644. u32 pixel_period;
  645. u32 line_time = 0;
  646. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  647. u32 priority_a_mark = 0, priority_b_mark = 0;
  648. u32 priority_a_cnt = PRIORITY_OFF;
  649. u32 priority_b_cnt = PRIORITY_OFF;
  650. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  651. u32 tmp, arb_control3;
  652. fixed20_12 a, b, c;
  653. if (radeon_crtc->base.enabled && num_heads && mode) {
  654. pixel_period = 1000000 / (u32)mode->clock;
  655. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  656. priority_a_cnt = 0;
  657. priority_b_cnt = 0;
  658. wm.yclk = rdev->pm.current_mclk * 10;
  659. wm.sclk = rdev->pm.current_sclk * 10;
  660. wm.disp_clk = mode->clock;
  661. wm.src_width = mode->crtc_hdisplay;
  662. wm.active_time = mode->crtc_hdisplay * pixel_period;
  663. wm.blank_time = line_time - wm.active_time;
  664. wm.interlaced = false;
  665. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  666. wm.interlaced = true;
  667. wm.vsc = radeon_crtc->vsc;
  668. wm.vtaps = 1;
  669. if (radeon_crtc->rmx_type != RMX_OFF)
  670. wm.vtaps = 2;
  671. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  672. wm.lb_size = lb_size;
  673. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  674. wm.num_heads = num_heads;
  675. /* set for high clocks */
  676. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  677. /* set for low clocks */
  678. /* wm.yclk = low clk; wm.sclk = low clk */
  679. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  680. /* possibly force display priority to high */
  681. /* should really do this at mode validation time... */
  682. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  683. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  684. !evergreen_check_latency_hiding(&wm) ||
  685. (rdev->disp_priority == 2)) {
  686. DRM_DEBUG_KMS("force priority to high\n");
  687. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  688. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  689. }
  690. a.full = dfixed_const(1000);
  691. b.full = dfixed_const(mode->clock);
  692. b.full = dfixed_div(b, a);
  693. c.full = dfixed_const(latency_watermark_a);
  694. c.full = dfixed_mul(c, b);
  695. c.full = dfixed_mul(c, radeon_crtc->hsc);
  696. c.full = dfixed_div(c, a);
  697. a.full = dfixed_const(16);
  698. c.full = dfixed_div(c, a);
  699. priority_a_mark = dfixed_trunc(c);
  700. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  701. a.full = dfixed_const(1000);
  702. b.full = dfixed_const(mode->clock);
  703. b.full = dfixed_div(b, a);
  704. c.full = dfixed_const(latency_watermark_b);
  705. c.full = dfixed_mul(c, b);
  706. c.full = dfixed_mul(c, radeon_crtc->hsc);
  707. c.full = dfixed_div(c, a);
  708. a.full = dfixed_const(16);
  709. c.full = dfixed_div(c, a);
  710. priority_b_mark = dfixed_trunc(c);
  711. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  712. }
  713. /* select wm A */
  714. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  715. tmp = arb_control3;
  716. tmp &= ~LATENCY_WATERMARK_MASK(3);
  717. tmp |= LATENCY_WATERMARK_MASK(1);
  718. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  719. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  720. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  721. LATENCY_HIGH_WATERMARK(line_time)));
  722. /* select wm B */
  723. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  724. tmp &= ~LATENCY_WATERMARK_MASK(3);
  725. tmp |= LATENCY_WATERMARK_MASK(2);
  726. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  727. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  728. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  729. LATENCY_HIGH_WATERMARK(line_time)));
  730. /* restore original selection */
  731. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  732. /* write the priority marks */
  733. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  734. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  735. }
  736. void evergreen_bandwidth_update(struct radeon_device *rdev)
  737. {
  738. struct drm_display_mode *mode0 = NULL;
  739. struct drm_display_mode *mode1 = NULL;
  740. u32 num_heads = 0, lb_size;
  741. int i;
  742. radeon_update_display_priority(rdev);
  743. for (i = 0; i < rdev->num_crtc; i++) {
  744. if (rdev->mode_info.crtcs[i]->base.enabled)
  745. num_heads++;
  746. }
  747. for (i = 0; i < rdev->num_crtc; i += 2) {
  748. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  749. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  750. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  751. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  752. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  753. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  754. }
  755. }
  756. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  757. {
  758. unsigned i;
  759. u32 tmp;
  760. for (i = 0; i < rdev->usec_timeout; i++) {
  761. /* read MC_STATUS */
  762. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  763. if (!tmp)
  764. return 0;
  765. udelay(1);
  766. }
  767. return -1;
  768. }
  769. /*
  770. * GART
  771. */
  772. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  773. {
  774. unsigned i;
  775. u32 tmp;
  776. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  777. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  778. for (i = 0; i < rdev->usec_timeout; i++) {
  779. /* read MC_STATUS */
  780. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  781. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  782. if (tmp == 2) {
  783. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  784. return;
  785. }
  786. if (tmp) {
  787. return;
  788. }
  789. udelay(1);
  790. }
  791. }
  792. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  793. {
  794. u32 tmp;
  795. int r;
  796. if (rdev->gart.robj == NULL) {
  797. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  798. return -EINVAL;
  799. }
  800. r = radeon_gart_table_vram_pin(rdev);
  801. if (r)
  802. return r;
  803. radeon_gart_restore(rdev);
  804. /* Setup L2 cache */
  805. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  806. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  807. EFFECTIVE_L2_QUEUE_SIZE(7));
  808. WREG32(VM_L2_CNTL2, 0);
  809. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  810. /* Setup TLB control */
  811. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  812. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  813. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  814. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  815. if (rdev->flags & RADEON_IS_IGP) {
  816. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  817. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  818. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  819. } else {
  820. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  821. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  822. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  823. }
  824. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  825. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  826. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  827. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  828. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  829. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  830. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  831. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  832. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  833. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  834. (u32)(rdev->dummy_page.addr >> 12));
  835. WREG32(VM_CONTEXT1_CNTL, 0);
  836. evergreen_pcie_gart_tlb_flush(rdev);
  837. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  838. (unsigned)(rdev->mc.gtt_size >> 20),
  839. (unsigned long long)rdev->gart.table_addr);
  840. rdev->gart.ready = true;
  841. return 0;
  842. }
  843. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  844. {
  845. u32 tmp;
  846. /* Disable all tables */
  847. WREG32(VM_CONTEXT0_CNTL, 0);
  848. WREG32(VM_CONTEXT1_CNTL, 0);
  849. /* Setup L2 cache */
  850. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  851. EFFECTIVE_L2_QUEUE_SIZE(7));
  852. WREG32(VM_L2_CNTL2, 0);
  853. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  854. /* Setup TLB control */
  855. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  856. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  857. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  858. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  859. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  860. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  861. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  862. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  863. radeon_gart_table_vram_unpin(rdev);
  864. }
  865. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  866. {
  867. evergreen_pcie_gart_disable(rdev);
  868. radeon_gart_table_vram_free(rdev);
  869. radeon_gart_fini(rdev);
  870. }
  871. void evergreen_agp_enable(struct radeon_device *rdev)
  872. {
  873. u32 tmp;
  874. /* Setup L2 cache */
  875. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  876. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  877. EFFECTIVE_L2_QUEUE_SIZE(7));
  878. WREG32(VM_L2_CNTL2, 0);
  879. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  880. /* Setup TLB control */
  881. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  882. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  883. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  884. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  885. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  886. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  887. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  888. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  889. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  890. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  891. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  892. WREG32(VM_CONTEXT0_CNTL, 0);
  893. WREG32(VM_CONTEXT1_CNTL, 0);
  894. }
  895. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  896. {
  897. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  898. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  899. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  900. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  901. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  902. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  903. if (rdev->num_crtc >= 4) {
  904. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  905. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  906. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  907. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  908. }
  909. if (rdev->num_crtc >= 6) {
  910. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  911. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  912. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  913. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  914. }
  915. /* Stop all video */
  916. WREG32(VGA_RENDER_CONTROL, 0);
  917. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  918. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  919. if (rdev->num_crtc >= 4) {
  920. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  921. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  922. }
  923. if (rdev->num_crtc >= 6) {
  924. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  925. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  926. }
  927. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  928. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  929. if (rdev->num_crtc >= 4) {
  930. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  931. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  932. }
  933. if (rdev->num_crtc >= 6) {
  934. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  935. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  936. }
  937. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  938. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  939. if (rdev->num_crtc >= 4) {
  940. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  941. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  942. }
  943. if (rdev->num_crtc >= 6) {
  944. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  945. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  946. }
  947. WREG32(D1VGA_CONTROL, 0);
  948. WREG32(D2VGA_CONTROL, 0);
  949. if (rdev->num_crtc >= 4) {
  950. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  951. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  952. }
  953. if (rdev->num_crtc >= 6) {
  954. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  955. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  956. }
  957. }
  958. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  959. {
  960. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  961. upper_32_bits(rdev->mc.vram_start));
  962. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  963. upper_32_bits(rdev->mc.vram_start));
  964. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  965. (u32)rdev->mc.vram_start);
  966. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  967. (u32)rdev->mc.vram_start);
  968. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  969. upper_32_bits(rdev->mc.vram_start));
  970. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  971. upper_32_bits(rdev->mc.vram_start));
  972. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  973. (u32)rdev->mc.vram_start);
  974. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  975. (u32)rdev->mc.vram_start);
  976. if (rdev->num_crtc >= 4) {
  977. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  978. upper_32_bits(rdev->mc.vram_start));
  979. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  980. upper_32_bits(rdev->mc.vram_start));
  981. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  982. (u32)rdev->mc.vram_start);
  983. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  984. (u32)rdev->mc.vram_start);
  985. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  986. upper_32_bits(rdev->mc.vram_start));
  987. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  988. upper_32_bits(rdev->mc.vram_start));
  989. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  990. (u32)rdev->mc.vram_start);
  991. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  992. (u32)rdev->mc.vram_start);
  993. }
  994. if (rdev->num_crtc >= 6) {
  995. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  996. upper_32_bits(rdev->mc.vram_start));
  997. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  998. upper_32_bits(rdev->mc.vram_start));
  999. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1000. (u32)rdev->mc.vram_start);
  1001. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1002. (u32)rdev->mc.vram_start);
  1003. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1004. upper_32_bits(rdev->mc.vram_start));
  1005. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1006. upper_32_bits(rdev->mc.vram_start));
  1007. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1008. (u32)rdev->mc.vram_start);
  1009. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1010. (u32)rdev->mc.vram_start);
  1011. }
  1012. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1013. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1014. /* Unlock host access */
  1015. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1016. mdelay(1);
  1017. /* Restore video state */
  1018. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1019. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1020. if (rdev->num_crtc >= 4) {
  1021. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1022. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1023. }
  1024. if (rdev->num_crtc >= 6) {
  1025. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1026. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1027. }
  1028. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1029. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1030. if (rdev->num_crtc >= 4) {
  1031. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1032. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1033. }
  1034. if (rdev->num_crtc >= 6) {
  1035. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1036. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1037. }
  1038. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1039. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1040. if (rdev->num_crtc >= 4) {
  1041. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1042. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1043. }
  1044. if (rdev->num_crtc >= 6) {
  1045. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1046. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1047. }
  1048. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1049. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1050. if (rdev->num_crtc >= 4) {
  1051. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1052. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1053. }
  1054. if (rdev->num_crtc >= 6) {
  1055. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1056. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1057. }
  1058. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1059. }
  1060. void evergreen_mc_program(struct radeon_device *rdev)
  1061. {
  1062. struct evergreen_mc_save save;
  1063. u32 tmp;
  1064. int i, j;
  1065. /* Initialize HDP */
  1066. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1067. WREG32((0x2c14 + j), 0x00000000);
  1068. WREG32((0x2c18 + j), 0x00000000);
  1069. WREG32((0x2c1c + j), 0x00000000);
  1070. WREG32((0x2c20 + j), 0x00000000);
  1071. WREG32((0x2c24 + j), 0x00000000);
  1072. }
  1073. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1074. evergreen_mc_stop(rdev, &save);
  1075. if (evergreen_mc_wait_for_idle(rdev)) {
  1076. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1077. }
  1078. /* Lockout access through VGA aperture*/
  1079. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1080. /* Update configuration */
  1081. if (rdev->flags & RADEON_IS_AGP) {
  1082. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1083. /* VRAM before AGP */
  1084. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1085. rdev->mc.vram_start >> 12);
  1086. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1087. rdev->mc.gtt_end >> 12);
  1088. } else {
  1089. /* VRAM after AGP */
  1090. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1091. rdev->mc.gtt_start >> 12);
  1092. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1093. rdev->mc.vram_end >> 12);
  1094. }
  1095. } else {
  1096. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1097. rdev->mc.vram_start >> 12);
  1098. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1099. rdev->mc.vram_end >> 12);
  1100. }
  1101. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1102. if (rdev->flags & RADEON_IS_IGP) {
  1103. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1104. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1105. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1106. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1107. }
  1108. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1109. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1110. WREG32(MC_VM_FB_LOCATION, tmp);
  1111. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1112. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1113. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1114. if (rdev->flags & RADEON_IS_AGP) {
  1115. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1116. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1117. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1118. } else {
  1119. WREG32(MC_VM_AGP_BASE, 0);
  1120. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1121. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1122. }
  1123. if (evergreen_mc_wait_for_idle(rdev)) {
  1124. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1125. }
  1126. evergreen_mc_resume(rdev, &save);
  1127. /* we need to own VRAM, so turn off the VGA renderer here
  1128. * to stop it overwriting our objects */
  1129. rv515_vga_render_disable(rdev);
  1130. }
  1131. /*
  1132. * CP.
  1133. */
  1134. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1135. {
  1136. /* set to DX10/11 mode */
  1137. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1138. radeon_ring_write(rdev, 1);
  1139. /* FIXME: implement */
  1140. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1141. radeon_ring_write(rdev,
  1142. #ifdef __BIG_ENDIAN
  1143. (2 << 0) |
  1144. #endif
  1145. (ib->gpu_addr & 0xFFFFFFFC));
  1146. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1147. radeon_ring_write(rdev, ib->length_dw);
  1148. }
  1149. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1150. {
  1151. const __be32 *fw_data;
  1152. int i;
  1153. if (!rdev->me_fw || !rdev->pfp_fw)
  1154. return -EINVAL;
  1155. r700_cp_stop(rdev);
  1156. WREG32(CP_RB_CNTL,
  1157. #ifdef __BIG_ENDIAN
  1158. BUF_SWAP_32BIT |
  1159. #endif
  1160. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1161. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1162. WREG32(CP_PFP_UCODE_ADDR, 0);
  1163. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1164. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1165. WREG32(CP_PFP_UCODE_ADDR, 0);
  1166. fw_data = (const __be32 *)rdev->me_fw->data;
  1167. WREG32(CP_ME_RAM_WADDR, 0);
  1168. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1169. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1170. WREG32(CP_PFP_UCODE_ADDR, 0);
  1171. WREG32(CP_ME_RAM_WADDR, 0);
  1172. WREG32(CP_ME_RAM_RADDR, 0);
  1173. return 0;
  1174. }
  1175. static int evergreen_cp_start(struct radeon_device *rdev)
  1176. {
  1177. int r, i;
  1178. uint32_t cp_me;
  1179. r = radeon_ring_lock(rdev, 7);
  1180. if (r) {
  1181. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1182. return r;
  1183. }
  1184. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1185. radeon_ring_write(rdev, 0x1);
  1186. radeon_ring_write(rdev, 0x0);
  1187. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1188. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1189. radeon_ring_write(rdev, 0);
  1190. radeon_ring_write(rdev, 0);
  1191. radeon_ring_unlock_commit(rdev);
  1192. cp_me = 0xff;
  1193. WREG32(CP_ME_CNTL, cp_me);
  1194. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1195. if (r) {
  1196. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1197. return r;
  1198. }
  1199. /* setup clear context state */
  1200. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1201. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1202. for (i = 0; i < evergreen_default_size; i++)
  1203. radeon_ring_write(rdev, evergreen_default_state[i]);
  1204. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1205. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1206. /* set clear context state */
  1207. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1208. radeon_ring_write(rdev, 0);
  1209. /* SQ_VTX_BASE_VTX_LOC */
  1210. radeon_ring_write(rdev, 0xc0026f00);
  1211. radeon_ring_write(rdev, 0x00000000);
  1212. radeon_ring_write(rdev, 0x00000000);
  1213. radeon_ring_write(rdev, 0x00000000);
  1214. /* Clear consts */
  1215. radeon_ring_write(rdev, 0xc0036f00);
  1216. radeon_ring_write(rdev, 0x00000bc4);
  1217. radeon_ring_write(rdev, 0xffffffff);
  1218. radeon_ring_write(rdev, 0xffffffff);
  1219. radeon_ring_write(rdev, 0xffffffff);
  1220. radeon_ring_write(rdev, 0xc0026900);
  1221. radeon_ring_write(rdev, 0x00000316);
  1222. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1223. radeon_ring_write(rdev, 0x00000010); /* */
  1224. radeon_ring_unlock_commit(rdev);
  1225. return 0;
  1226. }
  1227. int evergreen_cp_resume(struct radeon_device *rdev)
  1228. {
  1229. u32 tmp;
  1230. u32 rb_bufsz;
  1231. int r;
  1232. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1233. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1234. SOFT_RESET_PA |
  1235. SOFT_RESET_SH |
  1236. SOFT_RESET_VGT |
  1237. SOFT_RESET_SPI |
  1238. SOFT_RESET_SX));
  1239. RREG32(GRBM_SOFT_RESET);
  1240. mdelay(15);
  1241. WREG32(GRBM_SOFT_RESET, 0);
  1242. RREG32(GRBM_SOFT_RESET);
  1243. /* Set ring buffer size */
  1244. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1245. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1246. #ifdef __BIG_ENDIAN
  1247. tmp |= BUF_SWAP_32BIT;
  1248. #endif
  1249. WREG32(CP_RB_CNTL, tmp);
  1250. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1251. /* Set the write pointer delay */
  1252. WREG32(CP_RB_WPTR_DELAY, 0);
  1253. /* Initialize the ring buffer's read and write pointers */
  1254. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1255. WREG32(CP_RB_RPTR_WR, 0);
  1256. rdev->cp.wptr = 0;
  1257. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1258. /* set the wb address wether it's enabled or not */
  1259. WREG32(CP_RB_RPTR_ADDR,
  1260. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1261. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1262. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1263. if (rdev->wb.enabled)
  1264. WREG32(SCRATCH_UMSK, 0xff);
  1265. else {
  1266. tmp |= RB_NO_UPDATE;
  1267. WREG32(SCRATCH_UMSK, 0);
  1268. }
  1269. mdelay(1);
  1270. WREG32(CP_RB_CNTL, tmp);
  1271. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1272. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1273. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1274. evergreen_cp_start(rdev);
  1275. rdev->cp.ready = true;
  1276. r = radeon_ring_test(rdev);
  1277. if (r) {
  1278. rdev->cp.ready = false;
  1279. return r;
  1280. }
  1281. return 0;
  1282. }
  1283. /*
  1284. * Core functions
  1285. */
  1286. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1287. u32 num_tile_pipes,
  1288. u32 num_backends,
  1289. u32 backend_disable_mask)
  1290. {
  1291. u32 backend_map = 0;
  1292. u32 enabled_backends_mask = 0;
  1293. u32 enabled_backends_count = 0;
  1294. u32 cur_pipe;
  1295. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1296. u32 cur_backend = 0;
  1297. u32 i;
  1298. bool force_no_swizzle;
  1299. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1300. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1301. if (num_tile_pipes < 1)
  1302. num_tile_pipes = 1;
  1303. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1304. num_backends = EVERGREEN_MAX_BACKENDS;
  1305. if (num_backends < 1)
  1306. num_backends = 1;
  1307. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1308. if (((backend_disable_mask >> i) & 1) == 0) {
  1309. enabled_backends_mask |= (1 << i);
  1310. ++enabled_backends_count;
  1311. }
  1312. if (enabled_backends_count == num_backends)
  1313. break;
  1314. }
  1315. if (enabled_backends_count == 0) {
  1316. enabled_backends_mask = 1;
  1317. enabled_backends_count = 1;
  1318. }
  1319. if (enabled_backends_count != num_backends)
  1320. num_backends = enabled_backends_count;
  1321. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1322. switch (rdev->family) {
  1323. case CHIP_CEDAR:
  1324. case CHIP_REDWOOD:
  1325. case CHIP_PALM:
  1326. case CHIP_SUMO:
  1327. case CHIP_SUMO2:
  1328. case CHIP_TURKS:
  1329. case CHIP_CAICOS:
  1330. force_no_swizzle = false;
  1331. break;
  1332. case CHIP_CYPRESS:
  1333. case CHIP_HEMLOCK:
  1334. case CHIP_JUNIPER:
  1335. case CHIP_BARTS:
  1336. default:
  1337. force_no_swizzle = true;
  1338. break;
  1339. }
  1340. if (force_no_swizzle) {
  1341. bool last_backend_enabled = false;
  1342. force_no_swizzle = false;
  1343. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1344. if (((enabled_backends_mask >> i) & 1) == 1) {
  1345. if (last_backend_enabled)
  1346. force_no_swizzle = true;
  1347. last_backend_enabled = true;
  1348. } else
  1349. last_backend_enabled = false;
  1350. }
  1351. }
  1352. switch (num_tile_pipes) {
  1353. case 1:
  1354. case 3:
  1355. case 5:
  1356. case 7:
  1357. DRM_ERROR("odd number of pipes!\n");
  1358. break;
  1359. case 2:
  1360. swizzle_pipe[0] = 0;
  1361. swizzle_pipe[1] = 1;
  1362. break;
  1363. case 4:
  1364. if (force_no_swizzle) {
  1365. swizzle_pipe[0] = 0;
  1366. swizzle_pipe[1] = 1;
  1367. swizzle_pipe[2] = 2;
  1368. swizzle_pipe[3] = 3;
  1369. } else {
  1370. swizzle_pipe[0] = 0;
  1371. swizzle_pipe[1] = 2;
  1372. swizzle_pipe[2] = 1;
  1373. swizzle_pipe[3] = 3;
  1374. }
  1375. break;
  1376. case 6:
  1377. if (force_no_swizzle) {
  1378. swizzle_pipe[0] = 0;
  1379. swizzle_pipe[1] = 1;
  1380. swizzle_pipe[2] = 2;
  1381. swizzle_pipe[3] = 3;
  1382. swizzle_pipe[4] = 4;
  1383. swizzle_pipe[5] = 5;
  1384. } else {
  1385. swizzle_pipe[0] = 0;
  1386. swizzle_pipe[1] = 2;
  1387. swizzle_pipe[2] = 4;
  1388. swizzle_pipe[3] = 1;
  1389. swizzle_pipe[4] = 3;
  1390. swizzle_pipe[5] = 5;
  1391. }
  1392. break;
  1393. case 8:
  1394. if (force_no_swizzle) {
  1395. swizzle_pipe[0] = 0;
  1396. swizzle_pipe[1] = 1;
  1397. swizzle_pipe[2] = 2;
  1398. swizzle_pipe[3] = 3;
  1399. swizzle_pipe[4] = 4;
  1400. swizzle_pipe[5] = 5;
  1401. swizzle_pipe[6] = 6;
  1402. swizzle_pipe[7] = 7;
  1403. } else {
  1404. swizzle_pipe[0] = 0;
  1405. swizzle_pipe[1] = 2;
  1406. swizzle_pipe[2] = 4;
  1407. swizzle_pipe[3] = 6;
  1408. swizzle_pipe[4] = 1;
  1409. swizzle_pipe[5] = 3;
  1410. swizzle_pipe[6] = 5;
  1411. swizzle_pipe[7] = 7;
  1412. }
  1413. break;
  1414. }
  1415. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1416. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1417. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1418. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1419. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1420. }
  1421. return backend_map;
  1422. }
  1423. static void evergreen_gpu_init(struct radeon_device *rdev)
  1424. {
  1425. u32 cc_rb_backend_disable = 0;
  1426. u32 cc_gc_shader_pipe_config;
  1427. u32 gb_addr_config = 0;
  1428. u32 mc_shared_chmap, mc_arb_ramcfg;
  1429. u32 gb_backend_map;
  1430. u32 grbm_gfx_index;
  1431. u32 sx_debug_1;
  1432. u32 smx_dc_ctl0;
  1433. u32 sq_config;
  1434. u32 sq_lds_resource_mgmt;
  1435. u32 sq_gpr_resource_mgmt_1;
  1436. u32 sq_gpr_resource_mgmt_2;
  1437. u32 sq_gpr_resource_mgmt_3;
  1438. u32 sq_thread_resource_mgmt;
  1439. u32 sq_thread_resource_mgmt_2;
  1440. u32 sq_stack_resource_mgmt_1;
  1441. u32 sq_stack_resource_mgmt_2;
  1442. u32 sq_stack_resource_mgmt_3;
  1443. u32 vgt_cache_invalidation;
  1444. u32 hdp_host_path_cntl, tmp;
  1445. int i, j, num_shader_engines, ps_thread_count;
  1446. switch (rdev->family) {
  1447. case CHIP_CYPRESS:
  1448. case CHIP_HEMLOCK:
  1449. rdev->config.evergreen.num_ses = 2;
  1450. rdev->config.evergreen.max_pipes = 4;
  1451. rdev->config.evergreen.max_tile_pipes = 8;
  1452. rdev->config.evergreen.max_simds = 10;
  1453. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1454. rdev->config.evergreen.max_gprs = 256;
  1455. rdev->config.evergreen.max_threads = 248;
  1456. rdev->config.evergreen.max_gs_threads = 32;
  1457. rdev->config.evergreen.max_stack_entries = 512;
  1458. rdev->config.evergreen.sx_num_of_sets = 4;
  1459. rdev->config.evergreen.sx_max_export_size = 256;
  1460. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1461. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1462. rdev->config.evergreen.max_hw_contexts = 8;
  1463. rdev->config.evergreen.sq_num_cf_insts = 2;
  1464. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1465. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1466. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1467. break;
  1468. case CHIP_JUNIPER:
  1469. rdev->config.evergreen.num_ses = 1;
  1470. rdev->config.evergreen.max_pipes = 4;
  1471. rdev->config.evergreen.max_tile_pipes = 4;
  1472. rdev->config.evergreen.max_simds = 10;
  1473. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1474. rdev->config.evergreen.max_gprs = 256;
  1475. rdev->config.evergreen.max_threads = 248;
  1476. rdev->config.evergreen.max_gs_threads = 32;
  1477. rdev->config.evergreen.max_stack_entries = 512;
  1478. rdev->config.evergreen.sx_num_of_sets = 4;
  1479. rdev->config.evergreen.sx_max_export_size = 256;
  1480. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1481. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1482. rdev->config.evergreen.max_hw_contexts = 8;
  1483. rdev->config.evergreen.sq_num_cf_insts = 2;
  1484. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1485. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1486. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1487. break;
  1488. case CHIP_REDWOOD:
  1489. rdev->config.evergreen.num_ses = 1;
  1490. rdev->config.evergreen.max_pipes = 4;
  1491. rdev->config.evergreen.max_tile_pipes = 4;
  1492. rdev->config.evergreen.max_simds = 5;
  1493. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1494. rdev->config.evergreen.max_gprs = 256;
  1495. rdev->config.evergreen.max_threads = 248;
  1496. rdev->config.evergreen.max_gs_threads = 32;
  1497. rdev->config.evergreen.max_stack_entries = 256;
  1498. rdev->config.evergreen.sx_num_of_sets = 4;
  1499. rdev->config.evergreen.sx_max_export_size = 256;
  1500. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1501. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1502. rdev->config.evergreen.max_hw_contexts = 8;
  1503. rdev->config.evergreen.sq_num_cf_insts = 2;
  1504. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1505. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1506. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1507. break;
  1508. case CHIP_CEDAR:
  1509. default:
  1510. rdev->config.evergreen.num_ses = 1;
  1511. rdev->config.evergreen.max_pipes = 2;
  1512. rdev->config.evergreen.max_tile_pipes = 2;
  1513. rdev->config.evergreen.max_simds = 2;
  1514. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1515. rdev->config.evergreen.max_gprs = 256;
  1516. rdev->config.evergreen.max_threads = 192;
  1517. rdev->config.evergreen.max_gs_threads = 16;
  1518. rdev->config.evergreen.max_stack_entries = 256;
  1519. rdev->config.evergreen.sx_num_of_sets = 4;
  1520. rdev->config.evergreen.sx_max_export_size = 128;
  1521. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1522. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1523. rdev->config.evergreen.max_hw_contexts = 4;
  1524. rdev->config.evergreen.sq_num_cf_insts = 1;
  1525. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1526. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1527. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1528. break;
  1529. case CHIP_PALM:
  1530. rdev->config.evergreen.num_ses = 1;
  1531. rdev->config.evergreen.max_pipes = 2;
  1532. rdev->config.evergreen.max_tile_pipes = 2;
  1533. rdev->config.evergreen.max_simds = 2;
  1534. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1535. rdev->config.evergreen.max_gprs = 256;
  1536. rdev->config.evergreen.max_threads = 192;
  1537. rdev->config.evergreen.max_gs_threads = 16;
  1538. rdev->config.evergreen.max_stack_entries = 256;
  1539. rdev->config.evergreen.sx_num_of_sets = 4;
  1540. rdev->config.evergreen.sx_max_export_size = 128;
  1541. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1542. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1543. rdev->config.evergreen.max_hw_contexts = 4;
  1544. rdev->config.evergreen.sq_num_cf_insts = 1;
  1545. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1546. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1547. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1548. break;
  1549. case CHIP_SUMO:
  1550. rdev->config.evergreen.num_ses = 1;
  1551. rdev->config.evergreen.max_pipes = 4;
  1552. rdev->config.evergreen.max_tile_pipes = 2;
  1553. if (rdev->pdev->device == 0x9648)
  1554. rdev->config.evergreen.max_simds = 3;
  1555. else if ((rdev->pdev->device == 0x9647) ||
  1556. (rdev->pdev->device == 0x964a))
  1557. rdev->config.evergreen.max_simds = 4;
  1558. else
  1559. rdev->config.evergreen.max_simds = 5;
  1560. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1561. rdev->config.evergreen.max_gprs = 256;
  1562. rdev->config.evergreen.max_threads = 248;
  1563. rdev->config.evergreen.max_gs_threads = 32;
  1564. rdev->config.evergreen.max_stack_entries = 256;
  1565. rdev->config.evergreen.sx_num_of_sets = 4;
  1566. rdev->config.evergreen.sx_max_export_size = 256;
  1567. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1568. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1569. rdev->config.evergreen.max_hw_contexts = 8;
  1570. rdev->config.evergreen.sq_num_cf_insts = 2;
  1571. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1572. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1573. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1574. break;
  1575. case CHIP_SUMO2:
  1576. rdev->config.evergreen.num_ses = 1;
  1577. rdev->config.evergreen.max_pipes = 4;
  1578. rdev->config.evergreen.max_tile_pipes = 4;
  1579. rdev->config.evergreen.max_simds = 2;
  1580. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1581. rdev->config.evergreen.max_gprs = 256;
  1582. rdev->config.evergreen.max_threads = 248;
  1583. rdev->config.evergreen.max_gs_threads = 32;
  1584. rdev->config.evergreen.max_stack_entries = 512;
  1585. rdev->config.evergreen.sx_num_of_sets = 4;
  1586. rdev->config.evergreen.sx_max_export_size = 256;
  1587. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1588. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1589. rdev->config.evergreen.max_hw_contexts = 8;
  1590. rdev->config.evergreen.sq_num_cf_insts = 2;
  1591. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1592. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1593. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1594. break;
  1595. case CHIP_BARTS:
  1596. rdev->config.evergreen.num_ses = 2;
  1597. rdev->config.evergreen.max_pipes = 4;
  1598. rdev->config.evergreen.max_tile_pipes = 8;
  1599. rdev->config.evergreen.max_simds = 7;
  1600. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1601. rdev->config.evergreen.max_gprs = 256;
  1602. rdev->config.evergreen.max_threads = 248;
  1603. rdev->config.evergreen.max_gs_threads = 32;
  1604. rdev->config.evergreen.max_stack_entries = 512;
  1605. rdev->config.evergreen.sx_num_of_sets = 4;
  1606. rdev->config.evergreen.sx_max_export_size = 256;
  1607. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1608. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1609. rdev->config.evergreen.max_hw_contexts = 8;
  1610. rdev->config.evergreen.sq_num_cf_insts = 2;
  1611. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1612. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1613. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1614. break;
  1615. case CHIP_TURKS:
  1616. rdev->config.evergreen.num_ses = 1;
  1617. rdev->config.evergreen.max_pipes = 4;
  1618. rdev->config.evergreen.max_tile_pipes = 4;
  1619. rdev->config.evergreen.max_simds = 6;
  1620. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1621. rdev->config.evergreen.max_gprs = 256;
  1622. rdev->config.evergreen.max_threads = 248;
  1623. rdev->config.evergreen.max_gs_threads = 32;
  1624. rdev->config.evergreen.max_stack_entries = 256;
  1625. rdev->config.evergreen.sx_num_of_sets = 4;
  1626. rdev->config.evergreen.sx_max_export_size = 256;
  1627. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1628. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1629. rdev->config.evergreen.max_hw_contexts = 8;
  1630. rdev->config.evergreen.sq_num_cf_insts = 2;
  1631. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1632. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1633. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1634. break;
  1635. case CHIP_CAICOS:
  1636. rdev->config.evergreen.num_ses = 1;
  1637. rdev->config.evergreen.max_pipes = 4;
  1638. rdev->config.evergreen.max_tile_pipes = 2;
  1639. rdev->config.evergreen.max_simds = 2;
  1640. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1641. rdev->config.evergreen.max_gprs = 256;
  1642. rdev->config.evergreen.max_threads = 192;
  1643. rdev->config.evergreen.max_gs_threads = 16;
  1644. rdev->config.evergreen.max_stack_entries = 256;
  1645. rdev->config.evergreen.sx_num_of_sets = 4;
  1646. rdev->config.evergreen.sx_max_export_size = 128;
  1647. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1648. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1649. rdev->config.evergreen.max_hw_contexts = 4;
  1650. rdev->config.evergreen.sq_num_cf_insts = 1;
  1651. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1652. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1653. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1654. break;
  1655. }
  1656. /* Initialize HDP */
  1657. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1658. WREG32((0x2c14 + j), 0x00000000);
  1659. WREG32((0x2c18 + j), 0x00000000);
  1660. WREG32((0x2c1c + j), 0x00000000);
  1661. WREG32((0x2c20 + j), 0x00000000);
  1662. WREG32((0x2c24 + j), 0x00000000);
  1663. }
  1664. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1665. evergreen_fix_pci_max_read_req_size(rdev);
  1666. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1667. cc_gc_shader_pipe_config |=
  1668. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1669. & EVERGREEN_MAX_PIPES_MASK);
  1670. cc_gc_shader_pipe_config |=
  1671. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1672. & EVERGREEN_MAX_SIMDS_MASK);
  1673. cc_rb_backend_disable =
  1674. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1675. & EVERGREEN_MAX_BACKENDS_MASK);
  1676. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1677. if (rdev->flags & RADEON_IS_IGP)
  1678. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1679. else
  1680. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1681. switch (rdev->config.evergreen.max_tile_pipes) {
  1682. case 1:
  1683. default:
  1684. gb_addr_config |= NUM_PIPES(0);
  1685. break;
  1686. case 2:
  1687. gb_addr_config |= NUM_PIPES(1);
  1688. break;
  1689. case 4:
  1690. gb_addr_config |= NUM_PIPES(2);
  1691. break;
  1692. case 8:
  1693. gb_addr_config |= NUM_PIPES(3);
  1694. break;
  1695. }
  1696. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1697. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1698. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1699. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1700. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1701. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1702. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1703. gb_addr_config |= ROW_SIZE(2);
  1704. else
  1705. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1706. if (rdev->ddev->pdev->device == 0x689e) {
  1707. u32 efuse_straps_4;
  1708. u32 efuse_straps_3;
  1709. u8 efuse_box_bit_131_124;
  1710. WREG32(RCU_IND_INDEX, 0x204);
  1711. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1712. WREG32(RCU_IND_INDEX, 0x203);
  1713. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1714. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1715. switch(efuse_box_bit_131_124) {
  1716. case 0x00:
  1717. gb_backend_map = 0x76543210;
  1718. break;
  1719. case 0x55:
  1720. gb_backend_map = 0x77553311;
  1721. break;
  1722. case 0x56:
  1723. gb_backend_map = 0x77553300;
  1724. break;
  1725. case 0x59:
  1726. gb_backend_map = 0x77552211;
  1727. break;
  1728. case 0x66:
  1729. gb_backend_map = 0x77443300;
  1730. break;
  1731. case 0x99:
  1732. gb_backend_map = 0x66552211;
  1733. break;
  1734. case 0x5a:
  1735. gb_backend_map = 0x77552200;
  1736. break;
  1737. case 0xaa:
  1738. gb_backend_map = 0x66442200;
  1739. break;
  1740. case 0x95:
  1741. gb_backend_map = 0x66553311;
  1742. break;
  1743. default:
  1744. DRM_ERROR("bad backend map, using default\n");
  1745. gb_backend_map =
  1746. evergreen_get_tile_pipe_to_backend_map(rdev,
  1747. rdev->config.evergreen.max_tile_pipes,
  1748. rdev->config.evergreen.max_backends,
  1749. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1750. rdev->config.evergreen.max_backends) &
  1751. EVERGREEN_MAX_BACKENDS_MASK));
  1752. break;
  1753. }
  1754. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1755. u32 efuse_straps_3;
  1756. u8 efuse_box_bit_127_124;
  1757. WREG32(RCU_IND_INDEX, 0x203);
  1758. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1759. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1760. switch(efuse_box_bit_127_124) {
  1761. case 0x0:
  1762. gb_backend_map = 0x00003210;
  1763. break;
  1764. case 0x5:
  1765. case 0x6:
  1766. case 0x9:
  1767. case 0xa:
  1768. gb_backend_map = 0x00003311;
  1769. break;
  1770. default:
  1771. DRM_ERROR("bad backend map, using default\n");
  1772. gb_backend_map =
  1773. evergreen_get_tile_pipe_to_backend_map(rdev,
  1774. rdev->config.evergreen.max_tile_pipes,
  1775. rdev->config.evergreen.max_backends,
  1776. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1777. rdev->config.evergreen.max_backends) &
  1778. EVERGREEN_MAX_BACKENDS_MASK));
  1779. break;
  1780. }
  1781. } else {
  1782. switch (rdev->family) {
  1783. case CHIP_CYPRESS:
  1784. case CHIP_HEMLOCK:
  1785. case CHIP_BARTS:
  1786. gb_backend_map = 0x66442200;
  1787. break;
  1788. case CHIP_JUNIPER:
  1789. gb_backend_map = 0x00002200;
  1790. break;
  1791. default:
  1792. gb_backend_map =
  1793. evergreen_get_tile_pipe_to_backend_map(rdev,
  1794. rdev->config.evergreen.max_tile_pipes,
  1795. rdev->config.evergreen.max_backends,
  1796. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1797. rdev->config.evergreen.max_backends) &
  1798. EVERGREEN_MAX_BACKENDS_MASK));
  1799. }
  1800. }
  1801. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1802. * not have bank info, so create a custom tiling dword.
  1803. * bits 3:0 num_pipes
  1804. * bits 7:4 num_banks
  1805. * bits 11:8 group_size
  1806. * bits 15:12 row_size
  1807. */
  1808. rdev->config.evergreen.tile_config = 0;
  1809. switch (rdev->config.evergreen.max_tile_pipes) {
  1810. case 1:
  1811. default:
  1812. rdev->config.evergreen.tile_config |= (0 << 0);
  1813. break;
  1814. case 2:
  1815. rdev->config.evergreen.tile_config |= (1 << 0);
  1816. break;
  1817. case 4:
  1818. rdev->config.evergreen.tile_config |= (2 << 0);
  1819. break;
  1820. case 8:
  1821. rdev->config.evergreen.tile_config |= (3 << 0);
  1822. break;
  1823. }
  1824. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1825. if (rdev->flags & RADEON_IS_IGP)
  1826. rdev->config.evergreen.tile_config |= 1 << 4;
  1827. else
  1828. rdev->config.evergreen.tile_config |=
  1829. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1830. rdev->config.evergreen.tile_config |=
  1831. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1832. rdev->config.evergreen.tile_config |=
  1833. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1834. rdev->config.evergreen.backend_map = gb_backend_map;
  1835. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1836. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1837. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1838. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1839. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1840. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1841. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1842. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1843. u32 sp = cc_gc_shader_pipe_config;
  1844. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1845. if (i == num_shader_engines) {
  1846. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1847. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1848. }
  1849. WREG32(GRBM_GFX_INDEX, gfx);
  1850. WREG32(RLC_GFX_INDEX, gfx);
  1851. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1852. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1853. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1854. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1855. }
  1856. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1857. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1858. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1859. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1860. WREG32(CGTS_TCC_DISABLE, 0);
  1861. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1862. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1863. /* set HW defaults for 3D engine */
  1864. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1865. ROQ_IB2_START(0x2b)));
  1866. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1867. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1868. SYNC_GRADIENT |
  1869. SYNC_WALKER |
  1870. SYNC_ALIGNER));
  1871. sx_debug_1 = RREG32(SX_DEBUG_1);
  1872. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1873. WREG32(SX_DEBUG_1, sx_debug_1);
  1874. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1875. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1876. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1877. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1878. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1879. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1880. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1881. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1882. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1883. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1884. WREG32(VGT_NUM_INSTANCES, 1);
  1885. WREG32(SPI_CONFIG_CNTL, 0);
  1886. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1887. WREG32(CP_PERFMON_CNTL, 0);
  1888. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1889. FETCH_FIFO_HIWATER(0x4) |
  1890. DONE_FIFO_HIWATER(0xe0) |
  1891. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1892. sq_config = RREG32(SQ_CONFIG);
  1893. sq_config &= ~(PS_PRIO(3) |
  1894. VS_PRIO(3) |
  1895. GS_PRIO(3) |
  1896. ES_PRIO(3));
  1897. sq_config |= (VC_ENABLE |
  1898. EXPORT_SRC_C |
  1899. PS_PRIO(0) |
  1900. VS_PRIO(1) |
  1901. GS_PRIO(2) |
  1902. ES_PRIO(3));
  1903. switch (rdev->family) {
  1904. case CHIP_CEDAR:
  1905. case CHIP_PALM:
  1906. case CHIP_SUMO:
  1907. case CHIP_SUMO2:
  1908. case CHIP_CAICOS:
  1909. /* no vertex cache */
  1910. sq_config &= ~VC_ENABLE;
  1911. break;
  1912. default:
  1913. break;
  1914. }
  1915. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1916. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1917. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1918. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1919. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1920. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1921. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1922. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1923. switch (rdev->family) {
  1924. case CHIP_CEDAR:
  1925. case CHIP_PALM:
  1926. case CHIP_SUMO:
  1927. case CHIP_SUMO2:
  1928. ps_thread_count = 96;
  1929. break;
  1930. default:
  1931. ps_thread_count = 128;
  1932. break;
  1933. }
  1934. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1935. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1936. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1937. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1938. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1939. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1940. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1941. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1942. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1943. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1944. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1945. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1946. WREG32(SQ_CONFIG, sq_config);
  1947. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1948. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1949. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1950. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1951. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1952. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1953. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1954. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1955. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1956. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1957. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1958. FORCE_EOV_MAX_REZ_CNT(255)));
  1959. switch (rdev->family) {
  1960. case CHIP_CEDAR:
  1961. case CHIP_PALM:
  1962. case CHIP_SUMO:
  1963. case CHIP_SUMO2:
  1964. case CHIP_CAICOS:
  1965. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1966. break;
  1967. default:
  1968. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1969. break;
  1970. }
  1971. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1972. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1973. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1974. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1975. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1976. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1977. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1978. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1979. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1980. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1981. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1982. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1983. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1984. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1985. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1986. /* clear render buffer base addresses */
  1987. WREG32(CB_COLOR0_BASE, 0);
  1988. WREG32(CB_COLOR1_BASE, 0);
  1989. WREG32(CB_COLOR2_BASE, 0);
  1990. WREG32(CB_COLOR3_BASE, 0);
  1991. WREG32(CB_COLOR4_BASE, 0);
  1992. WREG32(CB_COLOR5_BASE, 0);
  1993. WREG32(CB_COLOR6_BASE, 0);
  1994. WREG32(CB_COLOR7_BASE, 0);
  1995. WREG32(CB_COLOR8_BASE, 0);
  1996. WREG32(CB_COLOR9_BASE, 0);
  1997. WREG32(CB_COLOR10_BASE, 0);
  1998. WREG32(CB_COLOR11_BASE, 0);
  1999. /* set the shader const cache sizes to 0 */
  2000. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2001. WREG32(i, 0);
  2002. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2003. WREG32(i, 0);
  2004. tmp = RREG32(HDP_MISC_CNTL);
  2005. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2006. WREG32(HDP_MISC_CNTL, tmp);
  2007. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2008. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2009. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2010. udelay(50);
  2011. }
  2012. int evergreen_mc_init(struct radeon_device *rdev)
  2013. {
  2014. u32 tmp;
  2015. int chansize, numchan;
  2016. /* Get VRAM informations */
  2017. rdev->mc.vram_is_ddr = true;
  2018. if (rdev->flags & RADEON_IS_IGP)
  2019. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2020. else
  2021. tmp = RREG32(MC_ARB_RAMCFG);
  2022. if (tmp & CHANSIZE_OVERRIDE) {
  2023. chansize = 16;
  2024. } else if (tmp & CHANSIZE_MASK) {
  2025. chansize = 64;
  2026. } else {
  2027. chansize = 32;
  2028. }
  2029. tmp = RREG32(MC_SHARED_CHMAP);
  2030. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2031. case 0:
  2032. default:
  2033. numchan = 1;
  2034. break;
  2035. case 1:
  2036. numchan = 2;
  2037. break;
  2038. case 2:
  2039. numchan = 4;
  2040. break;
  2041. case 3:
  2042. numchan = 8;
  2043. break;
  2044. }
  2045. rdev->mc.vram_width = numchan * chansize;
  2046. /* Could aper size report 0 ? */
  2047. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2048. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2049. /* Setup GPU memory space */
  2050. if (rdev->flags & RADEON_IS_IGP) {
  2051. /* size in bytes on fusion */
  2052. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2053. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2054. } else {
  2055. /* size in MB on evergreen */
  2056. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2057. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2058. }
  2059. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2060. r700_vram_gtt_location(rdev, &rdev->mc);
  2061. radeon_update_bandwidth_info(rdev);
  2062. return 0;
  2063. }
  2064. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  2065. {
  2066. u32 srbm_status;
  2067. u32 grbm_status;
  2068. u32 grbm_status_se0, grbm_status_se1;
  2069. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2070. int r;
  2071. srbm_status = RREG32(SRBM_STATUS);
  2072. grbm_status = RREG32(GRBM_STATUS);
  2073. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2074. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2075. if (!(grbm_status & GUI_ACTIVE)) {
  2076. r100_gpu_lockup_update(lockup, &rdev->cp);
  2077. return false;
  2078. }
  2079. /* force CP activities */
  2080. r = radeon_ring_lock(rdev, 2);
  2081. if (!r) {
  2082. /* PACKET2 NOP */
  2083. radeon_ring_write(rdev, 0x80000000);
  2084. radeon_ring_write(rdev, 0x80000000);
  2085. radeon_ring_unlock_commit(rdev);
  2086. }
  2087. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2088. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2089. }
  2090. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2091. {
  2092. struct evergreen_mc_save save;
  2093. u32 grbm_reset = 0;
  2094. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2095. return 0;
  2096. dev_info(rdev->dev, "GPU softreset \n");
  2097. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2098. RREG32(GRBM_STATUS));
  2099. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2100. RREG32(GRBM_STATUS_SE0));
  2101. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2102. RREG32(GRBM_STATUS_SE1));
  2103. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2104. RREG32(SRBM_STATUS));
  2105. evergreen_mc_stop(rdev, &save);
  2106. if (evergreen_mc_wait_for_idle(rdev)) {
  2107. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2108. }
  2109. /* Disable CP parsing/prefetching */
  2110. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2111. /* reset all the gfx blocks */
  2112. grbm_reset = (SOFT_RESET_CP |
  2113. SOFT_RESET_CB |
  2114. SOFT_RESET_DB |
  2115. SOFT_RESET_PA |
  2116. SOFT_RESET_SC |
  2117. SOFT_RESET_SPI |
  2118. SOFT_RESET_SH |
  2119. SOFT_RESET_SX |
  2120. SOFT_RESET_TC |
  2121. SOFT_RESET_TA |
  2122. SOFT_RESET_VC |
  2123. SOFT_RESET_VGT);
  2124. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2125. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2126. (void)RREG32(GRBM_SOFT_RESET);
  2127. udelay(50);
  2128. WREG32(GRBM_SOFT_RESET, 0);
  2129. (void)RREG32(GRBM_SOFT_RESET);
  2130. /* Wait a little for things to settle down */
  2131. udelay(50);
  2132. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2133. RREG32(GRBM_STATUS));
  2134. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2135. RREG32(GRBM_STATUS_SE0));
  2136. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2137. RREG32(GRBM_STATUS_SE1));
  2138. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2139. RREG32(SRBM_STATUS));
  2140. evergreen_mc_resume(rdev, &save);
  2141. return 0;
  2142. }
  2143. int evergreen_asic_reset(struct radeon_device *rdev)
  2144. {
  2145. return evergreen_gpu_soft_reset(rdev);
  2146. }
  2147. /* Interrupts */
  2148. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2149. {
  2150. switch (crtc) {
  2151. case 0:
  2152. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2153. case 1:
  2154. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2155. case 2:
  2156. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2157. case 3:
  2158. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2159. case 4:
  2160. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2161. case 5:
  2162. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2163. default:
  2164. return 0;
  2165. }
  2166. }
  2167. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2168. {
  2169. u32 tmp;
  2170. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2171. WREG32(GRBM_INT_CNTL, 0);
  2172. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2173. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2174. if (rdev->num_crtc >= 4) {
  2175. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2176. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2177. }
  2178. if (rdev->num_crtc >= 6) {
  2179. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2180. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2181. }
  2182. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2183. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2184. if (rdev->num_crtc >= 4) {
  2185. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2186. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2187. }
  2188. if (rdev->num_crtc >= 6) {
  2189. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2190. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2191. }
  2192. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2193. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2194. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2195. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2196. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2197. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2198. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2199. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2200. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2201. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2202. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2203. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2204. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2205. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2206. }
  2207. int evergreen_irq_set(struct radeon_device *rdev)
  2208. {
  2209. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2210. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2211. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2212. u32 grbm_int_cntl = 0;
  2213. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2214. if (!rdev->irq.installed) {
  2215. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2216. return -EINVAL;
  2217. }
  2218. /* don't enable anything if the ih is disabled */
  2219. if (!rdev->ih.enabled) {
  2220. r600_disable_interrupts(rdev);
  2221. /* force the active interrupt state to all disabled */
  2222. evergreen_disable_interrupt_state(rdev);
  2223. return 0;
  2224. }
  2225. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2226. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2227. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2228. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2229. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2230. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2231. if (rdev->irq.sw_int) {
  2232. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2233. cp_int_cntl |= RB_INT_ENABLE;
  2234. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2235. }
  2236. if (rdev->irq.crtc_vblank_int[0] ||
  2237. rdev->irq.pflip[0]) {
  2238. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2239. crtc1 |= VBLANK_INT_MASK;
  2240. }
  2241. if (rdev->irq.crtc_vblank_int[1] ||
  2242. rdev->irq.pflip[1]) {
  2243. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2244. crtc2 |= VBLANK_INT_MASK;
  2245. }
  2246. if (rdev->irq.crtc_vblank_int[2] ||
  2247. rdev->irq.pflip[2]) {
  2248. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2249. crtc3 |= VBLANK_INT_MASK;
  2250. }
  2251. if (rdev->irq.crtc_vblank_int[3] ||
  2252. rdev->irq.pflip[3]) {
  2253. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2254. crtc4 |= VBLANK_INT_MASK;
  2255. }
  2256. if (rdev->irq.crtc_vblank_int[4] ||
  2257. rdev->irq.pflip[4]) {
  2258. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2259. crtc5 |= VBLANK_INT_MASK;
  2260. }
  2261. if (rdev->irq.crtc_vblank_int[5] ||
  2262. rdev->irq.pflip[5]) {
  2263. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2264. crtc6 |= VBLANK_INT_MASK;
  2265. }
  2266. if (rdev->irq.hpd[0]) {
  2267. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2268. hpd1 |= DC_HPDx_INT_EN;
  2269. }
  2270. if (rdev->irq.hpd[1]) {
  2271. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2272. hpd2 |= DC_HPDx_INT_EN;
  2273. }
  2274. if (rdev->irq.hpd[2]) {
  2275. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2276. hpd3 |= DC_HPDx_INT_EN;
  2277. }
  2278. if (rdev->irq.hpd[3]) {
  2279. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2280. hpd4 |= DC_HPDx_INT_EN;
  2281. }
  2282. if (rdev->irq.hpd[4]) {
  2283. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2284. hpd5 |= DC_HPDx_INT_EN;
  2285. }
  2286. if (rdev->irq.hpd[5]) {
  2287. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2288. hpd6 |= DC_HPDx_INT_EN;
  2289. }
  2290. if (rdev->irq.gui_idle) {
  2291. DRM_DEBUG("gui idle\n");
  2292. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2293. }
  2294. WREG32(CP_INT_CNTL, cp_int_cntl);
  2295. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2296. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2297. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2298. if (rdev->num_crtc >= 4) {
  2299. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2300. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2301. }
  2302. if (rdev->num_crtc >= 6) {
  2303. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2304. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2305. }
  2306. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2307. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2308. if (rdev->num_crtc >= 4) {
  2309. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2310. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2311. }
  2312. if (rdev->num_crtc >= 6) {
  2313. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2314. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2315. }
  2316. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2317. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2318. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2319. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2320. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2321. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2322. return 0;
  2323. }
  2324. static void evergreen_irq_ack(struct radeon_device *rdev)
  2325. {
  2326. u32 tmp;
  2327. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2328. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2329. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2330. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2331. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2332. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2333. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2334. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2335. if (rdev->num_crtc >= 4) {
  2336. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2337. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2338. }
  2339. if (rdev->num_crtc >= 6) {
  2340. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2341. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2342. }
  2343. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2344. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2345. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2346. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2347. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2348. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2349. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2350. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2351. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2352. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2353. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2354. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2355. if (rdev->num_crtc >= 4) {
  2356. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2357. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2358. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2359. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2360. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2361. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2362. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2363. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2364. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2365. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2366. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2367. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2368. }
  2369. if (rdev->num_crtc >= 6) {
  2370. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2371. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2372. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2373. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2374. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2375. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2376. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2377. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2378. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2379. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2380. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2381. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2382. }
  2383. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2384. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2385. tmp |= DC_HPDx_INT_ACK;
  2386. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2387. }
  2388. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2389. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2390. tmp |= DC_HPDx_INT_ACK;
  2391. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2392. }
  2393. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2394. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2395. tmp |= DC_HPDx_INT_ACK;
  2396. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2397. }
  2398. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2399. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2400. tmp |= DC_HPDx_INT_ACK;
  2401. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2402. }
  2403. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2404. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2405. tmp |= DC_HPDx_INT_ACK;
  2406. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2407. }
  2408. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2409. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2410. tmp |= DC_HPDx_INT_ACK;
  2411. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2412. }
  2413. }
  2414. void evergreen_irq_disable(struct radeon_device *rdev)
  2415. {
  2416. r600_disable_interrupts(rdev);
  2417. /* Wait and acknowledge irq */
  2418. mdelay(1);
  2419. evergreen_irq_ack(rdev);
  2420. evergreen_disable_interrupt_state(rdev);
  2421. }
  2422. void evergreen_irq_suspend(struct radeon_device *rdev)
  2423. {
  2424. evergreen_irq_disable(rdev);
  2425. r600_rlc_stop(rdev);
  2426. }
  2427. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2428. {
  2429. u32 wptr, tmp;
  2430. if (rdev->wb.enabled)
  2431. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2432. else
  2433. wptr = RREG32(IH_RB_WPTR);
  2434. if (wptr & RB_OVERFLOW) {
  2435. /* When a ring buffer overflow happen start parsing interrupt
  2436. * from the last not overwritten vector (wptr + 16). Hopefully
  2437. * this should allow us to catchup.
  2438. */
  2439. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2440. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2441. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2442. tmp = RREG32(IH_RB_CNTL);
  2443. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2444. WREG32(IH_RB_CNTL, tmp);
  2445. }
  2446. return (wptr & rdev->ih.ptr_mask);
  2447. }
  2448. int evergreen_irq_process(struct radeon_device *rdev)
  2449. {
  2450. u32 wptr;
  2451. u32 rptr;
  2452. u32 src_id, src_data;
  2453. u32 ring_index;
  2454. unsigned long flags;
  2455. bool queue_hotplug = false;
  2456. if (!rdev->ih.enabled || rdev->shutdown)
  2457. return IRQ_NONE;
  2458. wptr = evergreen_get_ih_wptr(rdev);
  2459. rptr = rdev->ih.rptr;
  2460. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2461. spin_lock_irqsave(&rdev->ih.lock, flags);
  2462. if (rptr == wptr) {
  2463. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2464. return IRQ_NONE;
  2465. }
  2466. restart_ih:
  2467. /* Order reading of wptr vs. reading of IH ring data */
  2468. rmb();
  2469. /* display interrupts */
  2470. evergreen_irq_ack(rdev);
  2471. rdev->ih.wptr = wptr;
  2472. while (rptr != wptr) {
  2473. /* wptr/rptr are in bytes! */
  2474. ring_index = rptr / 4;
  2475. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2476. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2477. switch (src_id) {
  2478. case 1: /* D1 vblank/vline */
  2479. switch (src_data) {
  2480. case 0: /* D1 vblank */
  2481. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2482. if (rdev->irq.crtc_vblank_int[0]) {
  2483. drm_handle_vblank(rdev->ddev, 0);
  2484. rdev->pm.vblank_sync = true;
  2485. wake_up(&rdev->irq.vblank_queue);
  2486. }
  2487. if (rdev->irq.pflip[0])
  2488. radeon_crtc_handle_flip(rdev, 0);
  2489. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2490. DRM_DEBUG("IH: D1 vblank\n");
  2491. }
  2492. break;
  2493. case 1: /* D1 vline */
  2494. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2495. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2496. DRM_DEBUG("IH: D1 vline\n");
  2497. }
  2498. break;
  2499. default:
  2500. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2501. break;
  2502. }
  2503. break;
  2504. case 2: /* D2 vblank/vline */
  2505. switch (src_data) {
  2506. case 0: /* D2 vblank */
  2507. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2508. if (rdev->irq.crtc_vblank_int[1]) {
  2509. drm_handle_vblank(rdev->ddev, 1);
  2510. rdev->pm.vblank_sync = true;
  2511. wake_up(&rdev->irq.vblank_queue);
  2512. }
  2513. if (rdev->irq.pflip[1])
  2514. radeon_crtc_handle_flip(rdev, 1);
  2515. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2516. DRM_DEBUG("IH: D2 vblank\n");
  2517. }
  2518. break;
  2519. case 1: /* D2 vline */
  2520. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2521. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2522. DRM_DEBUG("IH: D2 vline\n");
  2523. }
  2524. break;
  2525. default:
  2526. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2527. break;
  2528. }
  2529. break;
  2530. case 3: /* D3 vblank/vline */
  2531. switch (src_data) {
  2532. case 0: /* D3 vblank */
  2533. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2534. if (rdev->irq.crtc_vblank_int[2]) {
  2535. drm_handle_vblank(rdev->ddev, 2);
  2536. rdev->pm.vblank_sync = true;
  2537. wake_up(&rdev->irq.vblank_queue);
  2538. }
  2539. if (rdev->irq.pflip[2])
  2540. radeon_crtc_handle_flip(rdev, 2);
  2541. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2542. DRM_DEBUG("IH: D3 vblank\n");
  2543. }
  2544. break;
  2545. case 1: /* D3 vline */
  2546. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2547. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2548. DRM_DEBUG("IH: D3 vline\n");
  2549. }
  2550. break;
  2551. default:
  2552. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2553. break;
  2554. }
  2555. break;
  2556. case 4: /* D4 vblank/vline */
  2557. switch (src_data) {
  2558. case 0: /* D4 vblank */
  2559. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2560. if (rdev->irq.crtc_vblank_int[3]) {
  2561. drm_handle_vblank(rdev->ddev, 3);
  2562. rdev->pm.vblank_sync = true;
  2563. wake_up(&rdev->irq.vblank_queue);
  2564. }
  2565. if (rdev->irq.pflip[3])
  2566. radeon_crtc_handle_flip(rdev, 3);
  2567. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2568. DRM_DEBUG("IH: D4 vblank\n");
  2569. }
  2570. break;
  2571. case 1: /* D4 vline */
  2572. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2573. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2574. DRM_DEBUG("IH: D4 vline\n");
  2575. }
  2576. break;
  2577. default:
  2578. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2579. break;
  2580. }
  2581. break;
  2582. case 5: /* D5 vblank/vline */
  2583. switch (src_data) {
  2584. case 0: /* D5 vblank */
  2585. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2586. if (rdev->irq.crtc_vblank_int[4]) {
  2587. drm_handle_vblank(rdev->ddev, 4);
  2588. rdev->pm.vblank_sync = true;
  2589. wake_up(&rdev->irq.vblank_queue);
  2590. }
  2591. if (rdev->irq.pflip[4])
  2592. radeon_crtc_handle_flip(rdev, 4);
  2593. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2594. DRM_DEBUG("IH: D5 vblank\n");
  2595. }
  2596. break;
  2597. case 1: /* D5 vline */
  2598. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2599. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2600. DRM_DEBUG("IH: D5 vline\n");
  2601. }
  2602. break;
  2603. default:
  2604. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2605. break;
  2606. }
  2607. break;
  2608. case 6: /* D6 vblank/vline */
  2609. switch (src_data) {
  2610. case 0: /* D6 vblank */
  2611. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2612. if (rdev->irq.crtc_vblank_int[5]) {
  2613. drm_handle_vblank(rdev->ddev, 5);
  2614. rdev->pm.vblank_sync = true;
  2615. wake_up(&rdev->irq.vblank_queue);
  2616. }
  2617. if (rdev->irq.pflip[5])
  2618. radeon_crtc_handle_flip(rdev, 5);
  2619. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2620. DRM_DEBUG("IH: D6 vblank\n");
  2621. }
  2622. break;
  2623. case 1: /* D6 vline */
  2624. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2625. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2626. DRM_DEBUG("IH: D6 vline\n");
  2627. }
  2628. break;
  2629. default:
  2630. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2631. break;
  2632. }
  2633. break;
  2634. case 42: /* HPD hotplug */
  2635. switch (src_data) {
  2636. case 0:
  2637. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2638. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2639. queue_hotplug = true;
  2640. DRM_DEBUG("IH: HPD1\n");
  2641. }
  2642. break;
  2643. case 1:
  2644. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2645. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2646. queue_hotplug = true;
  2647. DRM_DEBUG("IH: HPD2\n");
  2648. }
  2649. break;
  2650. case 2:
  2651. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2652. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2653. queue_hotplug = true;
  2654. DRM_DEBUG("IH: HPD3\n");
  2655. }
  2656. break;
  2657. case 3:
  2658. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2659. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2660. queue_hotplug = true;
  2661. DRM_DEBUG("IH: HPD4\n");
  2662. }
  2663. break;
  2664. case 4:
  2665. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2666. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2667. queue_hotplug = true;
  2668. DRM_DEBUG("IH: HPD5\n");
  2669. }
  2670. break;
  2671. case 5:
  2672. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2673. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2674. queue_hotplug = true;
  2675. DRM_DEBUG("IH: HPD6\n");
  2676. }
  2677. break;
  2678. default:
  2679. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2680. break;
  2681. }
  2682. break;
  2683. case 176: /* CP_INT in ring buffer */
  2684. case 177: /* CP_INT in IB1 */
  2685. case 178: /* CP_INT in IB2 */
  2686. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2687. radeon_fence_process(rdev);
  2688. break;
  2689. case 181: /* CP EOP event */
  2690. DRM_DEBUG("IH: CP EOP\n");
  2691. radeon_fence_process(rdev);
  2692. break;
  2693. case 233: /* GUI IDLE */
  2694. DRM_DEBUG("IH: GUI idle\n");
  2695. rdev->pm.gui_idle = true;
  2696. wake_up(&rdev->irq.idle_queue);
  2697. break;
  2698. default:
  2699. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2700. break;
  2701. }
  2702. /* wptr/rptr are in bytes! */
  2703. rptr += 16;
  2704. rptr &= rdev->ih.ptr_mask;
  2705. }
  2706. /* make sure wptr hasn't changed while processing */
  2707. wptr = evergreen_get_ih_wptr(rdev);
  2708. if (wptr != rdev->ih.wptr)
  2709. goto restart_ih;
  2710. if (queue_hotplug)
  2711. schedule_work(&rdev->hotplug_work);
  2712. rdev->ih.rptr = rptr;
  2713. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2714. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2715. return IRQ_HANDLED;
  2716. }
  2717. static int evergreen_startup(struct radeon_device *rdev)
  2718. {
  2719. int r;
  2720. /* enable pcie gen2 link */
  2721. evergreen_pcie_gen2_enable(rdev);
  2722. if (ASIC_IS_DCE5(rdev)) {
  2723. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2724. r = ni_init_microcode(rdev);
  2725. if (r) {
  2726. DRM_ERROR("Failed to load firmware!\n");
  2727. return r;
  2728. }
  2729. }
  2730. r = ni_mc_load_microcode(rdev);
  2731. if (r) {
  2732. DRM_ERROR("Failed to load MC firmware!\n");
  2733. return r;
  2734. }
  2735. } else {
  2736. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2737. r = r600_init_microcode(rdev);
  2738. if (r) {
  2739. DRM_ERROR("Failed to load firmware!\n");
  2740. return r;
  2741. }
  2742. }
  2743. }
  2744. r = r600_vram_scratch_init(rdev);
  2745. if (r)
  2746. return r;
  2747. evergreen_mc_program(rdev);
  2748. if (rdev->flags & RADEON_IS_AGP) {
  2749. evergreen_agp_enable(rdev);
  2750. } else {
  2751. r = evergreen_pcie_gart_enable(rdev);
  2752. if (r)
  2753. return r;
  2754. }
  2755. evergreen_gpu_init(rdev);
  2756. r = evergreen_blit_init(rdev);
  2757. if (r) {
  2758. r600_blit_fini(rdev);
  2759. rdev->asic->copy = NULL;
  2760. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2761. }
  2762. /* allocate wb buffer */
  2763. r = radeon_wb_init(rdev);
  2764. if (r)
  2765. return r;
  2766. /* Enable IRQ */
  2767. r = r600_irq_init(rdev);
  2768. if (r) {
  2769. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2770. radeon_irq_kms_fini(rdev);
  2771. return r;
  2772. }
  2773. evergreen_irq_set(rdev);
  2774. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2775. if (r)
  2776. return r;
  2777. r = evergreen_cp_load_microcode(rdev);
  2778. if (r)
  2779. return r;
  2780. r = evergreen_cp_resume(rdev);
  2781. if (r)
  2782. return r;
  2783. return 0;
  2784. }
  2785. int evergreen_resume(struct radeon_device *rdev)
  2786. {
  2787. int r;
  2788. /* reset the asic, the gfx blocks are often in a bad state
  2789. * after the driver is unloaded or after a resume
  2790. */
  2791. if (radeon_asic_reset(rdev))
  2792. dev_warn(rdev->dev, "GPU reset failed !\n");
  2793. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2794. * posting will perform necessary task to bring back GPU into good
  2795. * shape.
  2796. */
  2797. /* post card */
  2798. atom_asic_init(rdev->mode_info.atom_context);
  2799. r = evergreen_startup(rdev);
  2800. if (r) {
  2801. DRM_ERROR("evergreen startup failed on resume\n");
  2802. return r;
  2803. }
  2804. r = r600_ib_test(rdev);
  2805. if (r) {
  2806. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2807. return r;
  2808. }
  2809. return r;
  2810. }
  2811. int evergreen_suspend(struct radeon_device *rdev)
  2812. {
  2813. /* FIXME: we should wait for ring to be empty */
  2814. r700_cp_stop(rdev);
  2815. rdev->cp.ready = false;
  2816. evergreen_irq_suspend(rdev);
  2817. radeon_wb_disable(rdev);
  2818. evergreen_pcie_gart_disable(rdev);
  2819. r600_blit_suspend(rdev);
  2820. return 0;
  2821. }
  2822. /* Plan is to move initialization in that function and use
  2823. * helper function so that radeon_device_init pretty much
  2824. * do nothing more than calling asic specific function. This
  2825. * should also allow to remove a bunch of callback function
  2826. * like vram_info.
  2827. */
  2828. int evergreen_init(struct radeon_device *rdev)
  2829. {
  2830. int r;
  2831. /* This don't do much */
  2832. r = radeon_gem_init(rdev);
  2833. if (r)
  2834. return r;
  2835. /* Read BIOS */
  2836. if (!radeon_get_bios(rdev)) {
  2837. if (ASIC_IS_AVIVO(rdev))
  2838. return -EINVAL;
  2839. }
  2840. /* Must be an ATOMBIOS */
  2841. if (!rdev->is_atom_bios) {
  2842. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2843. return -EINVAL;
  2844. }
  2845. r = radeon_atombios_init(rdev);
  2846. if (r)
  2847. return r;
  2848. /* reset the asic, the gfx blocks are often in a bad state
  2849. * after the driver is unloaded or after a resume
  2850. */
  2851. if (radeon_asic_reset(rdev))
  2852. dev_warn(rdev->dev, "GPU reset failed !\n");
  2853. /* Post card if necessary */
  2854. if (!radeon_card_posted(rdev)) {
  2855. if (!rdev->bios) {
  2856. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2857. return -EINVAL;
  2858. }
  2859. DRM_INFO("GPU not posted. posting now...\n");
  2860. atom_asic_init(rdev->mode_info.atom_context);
  2861. }
  2862. /* Initialize scratch registers */
  2863. r600_scratch_init(rdev);
  2864. /* Initialize surface registers */
  2865. radeon_surface_init(rdev);
  2866. /* Initialize clocks */
  2867. radeon_get_clock_info(rdev->ddev);
  2868. /* Fence driver */
  2869. r = radeon_fence_driver_init(rdev);
  2870. if (r)
  2871. return r;
  2872. /* initialize AGP */
  2873. if (rdev->flags & RADEON_IS_AGP) {
  2874. r = radeon_agp_init(rdev);
  2875. if (r)
  2876. radeon_agp_disable(rdev);
  2877. }
  2878. /* initialize memory controller */
  2879. r = evergreen_mc_init(rdev);
  2880. if (r)
  2881. return r;
  2882. /* Memory manager */
  2883. r = radeon_bo_init(rdev);
  2884. if (r)
  2885. return r;
  2886. r = radeon_irq_kms_init(rdev);
  2887. if (r)
  2888. return r;
  2889. rdev->cp.ring_obj = NULL;
  2890. r600_ring_init(rdev, 1024 * 1024);
  2891. rdev->ih.ring_obj = NULL;
  2892. r600_ih_ring_init(rdev, 64 * 1024);
  2893. r = r600_pcie_gart_init(rdev);
  2894. if (r)
  2895. return r;
  2896. rdev->accel_working = true;
  2897. r = evergreen_startup(rdev);
  2898. if (r) {
  2899. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2900. r700_cp_fini(rdev);
  2901. r600_irq_fini(rdev);
  2902. radeon_wb_fini(rdev);
  2903. radeon_irq_kms_fini(rdev);
  2904. evergreen_pcie_gart_fini(rdev);
  2905. rdev->accel_working = false;
  2906. }
  2907. if (rdev->accel_working) {
  2908. r = radeon_ib_pool_init(rdev);
  2909. if (r) {
  2910. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2911. rdev->accel_working = false;
  2912. }
  2913. r = r600_ib_test(rdev);
  2914. if (r) {
  2915. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2916. rdev->accel_working = false;
  2917. }
  2918. }
  2919. return 0;
  2920. }
  2921. void evergreen_fini(struct radeon_device *rdev)
  2922. {
  2923. r600_blit_fini(rdev);
  2924. r700_cp_fini(rdev);
  2925. r600_irq_fini(rdev);
  2926. radeon_wb_fini(rdev);
  2927. radeon_ib_pool_fini(rdev);
  2928. radeon_irq_kms_fini(rdev);
  2929. evergreen_pcie_gart_fini(rdev);
  2930. r600_vram_scratch_fini(rdev);
  2931. radeon_gem_fini(rdev);
  2932. radeon_fence_driver_fini(rdev);
  2933. radeon_agp_fini(rdev);
  2934. radeon_bo_fini(rdev);
  2935. radeon_atombios_fini(rdev);
  2936. kfree(rdev->bios);
  2937. rdev->bios = NULL;
  2938. }
  2939. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2940. {
  2941. u32 link_width_cntl, speed_cntl;
  2942. if (radeon_pcie_gen2 == 0)
  2943. return;
  2944. if (rdev->flags & RADEON_IS_IGP)
  2945. return;
  2946. if (!(rdev->flags & RADEON_IS_PCIE))
  2947. return;
  2948. /* x2 cards have a special sequence */
  2949. if (ASIC_IS_X2(rdev))
  2950. return;
  2951. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2952. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2953. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2954. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2955. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2956. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2957. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2958. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2959. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2960. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2961. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2962. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2963. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2964. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2965. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2966. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2967. speed_cntl |= LC_GEN2_EN_STRAP;
  2968. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2969. } else {
  2970. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2971. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2972. if (1)
  2973. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2974. else
  2975. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2976. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2977. }
  2978. }