atombios_encoders.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. switch (radeon_encoder->encoder_id) {
  39. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  40. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  41. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  42. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  43. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  44. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  45. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  46. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  47. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  48. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  49. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  50. return true;
  51. default:
  52. return false;
  53. }
  54. }
  55. static struct drm_connector *
  56. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
  57. {
  58. struct drm_device *dev = encoder->dev;
  59. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  60. struct drm_connector *connector;
  61. struct radeon_connector *radeon_connector;
  62. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  63. radeon_connector = to_radeon_connector(connector);
  64. if (radeon_encoder->devices & radeon_connector->devices)
  65. return connector;
  66. }
  67. return NULL;
  68. }
  69. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  70. struct drm_display_mode *mode,
  71. struct drm_display_mode *adjusted_mode)
  72. {
  73. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  74. struct drm_device *dev = encoder->dev;
  75. struct radeon_device *rdev = dev->dev_private;
  76. /* set the active encoder to connector routing */
  77. radeon_encoder_set_active_device(encoder);
  78. drm_mode_set_crtcinfo(adjusted_mode, 0);
  79. /* hw bug */
  80. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  81. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  82. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  83. /* get the native mode for LVDS */
  84. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  85. radeon_panel_mode_fixup(encoder, adjusted_mode);
  86. /* get the native mode for TV */
  87. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. if (tv_dac) {
  90. if (tv_dac->tv_std == TV_STD_NTSC ||
  91. tv_dac->tv_std == TV_STD_NTSC_J ||
  92. tv_dac->tv_std == TV_STD_PAL_M)
  93. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  94. else
  95. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  96. }
  97. }
  98. if (ASIC_IS_DCE3(rdev) &&
  99. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  100. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  101. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  102. radeon_dp_set_link_config(connector, mode);
  103. }
  104. return true;
  105. }
  106. static void
  107. atombios_dac_setup(struct drm_encoder *encoder, int action)
  108. {
  109. struct drm_device *dev = encoder->dev;
  110. struct radeon_device *rdev = dev->dev_private;
  111. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  112. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  113. int index = 0;
  114. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  115. memset(&args, 0, sizeof(args));
  116. switch (radeon_encoder->encoder_id) {
  117. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  118. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  119. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  120. break;
  121. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  122. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  123. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  124. break;
  125. }
  126. args.ucAction = action;
  127. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  128. args.ucDacStandard = ATOM_DAC1_PS2;
  129. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  130. args.ucDacStandard = ATOM_DAC1_CV;
  131. else {
  132. switch (dac_info->tv_std) {
  133. case TV_STD_PAL:
  134. case TV_STD_PAL_M:
  135. case TV_STD_SCART_PAL:
  136. case TV_STD_SECAM:
  137. case TV_STD_PAL_CN:
  138. args.ucDacStandard = ATOM_DAC1_PAL;
  139. break;
  140. case TV_STD_NTSC:
  141. case TV_STD_NTSC_J:
  142. case TV_STD_PAL_60:
  143. default:
  144. args.ucDacStandard = ATOM_DAC1_NTSC;
  145. break;
  146. }
  147. }
  148. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  149. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  150. }
  151. static void
  152. atombios_tv_setup(struct drm_encoder *encoder, int action)
  153. {
  154. struct drm_device *dev = encoder->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  157. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  158. int index = 0;
  159. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  160. memset(&args, 0, sizeof(args));
  161. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  162. args.sTVEncoder.ucAction = action;
  163. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  164. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  165. else {
  166. switch (dac_info->tv_std) {
  167. case TV_STD_NTSC:
  168. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  169. break;
  170. case TV_STD_PAL:
  171. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  172. break;
  173. case TV_STD_PAL_M:
  174. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  175. break;
  176. case TV_STD_PAL_60:
  177. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  178. break;
  179. case TV_STD_NTSC_J:
  180. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  181. break;
  182. case TV_STD_SCART_PAL:
  183. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  184. break;
  185. case TV_STD_SECAM:
  186. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  187. break;
  188. case TV_STD_PAL_CN:
  189. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  190. break;
  191. default:
  192. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  193. break;
  194. }
  195. }
  196. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. union dvo_encoder_control {
  200. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  201. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  202. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  203. };
  204. void
  205. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  206. {
  207. struct drm_device *dev = encoder->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  210. union dvo_encoder_control args;
  211. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  212. uint8_t frev, crev;
  213. memset(&args, 0, sizeof(args));
  214. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  215. return;
  216. switch (frev) {
  217. case 1:
  218. switch (crev) {
  219. case 1:
  220. /* R4xx, R5xx */
  221. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  222. if (radeon_encoder->pixel_clock > 165000)
  223. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  224. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  225. break;
  226. case 2:
  227. /* RS600/690/740 */
  228. args.dvo.sDVOEncoder.ucAction = action;
  229. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  230. /* DFP1, CRT1, TV1 depending on the type of port */
  231. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  232. if (radeon_encoder->pixel_clock > 165000)
  233. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  234. break;
  235. case 3:
  236. /* R6xx */
  237. args.dvo_v3.ucAction = action;
  238. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  239. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  240. break;
  241. default:
  242. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  243. break;
  244. }
  245. break;
  246. default:
  247. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  248. break;
  249. }
  250. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  251. }
  252. union lvds_encoder_control {
  253. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  254. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  255. };
  256. void
  257. atombios_digital_setup(struct drm_encoder *encoder, int action)
  258. {
  259. struct drm_device *dev = encoder->dev;
  260. struct radeon_device *rdev = dev->dev_private;
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  263. union lvds_encoder_control args;
  264. int index = 0;
  265. int hdmi_detected = 0;
  266. uint8_t frev, crev;
  267. if (!dig)
  268. return;
  269. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  270. hdmi_detected = 1;
  271. memset(&args, 0, sizeof(args));
  272. switch (radeon_encoder->encoder_id) {
  273. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  274. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  275. break;
  276. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  277. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  278. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  279. break;
  280. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  281. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  282. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  283. else
  284. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  285. break;
  286. }
  287. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  288. return;
  289. switch (frev) {
  290. case 1:
  291. case 2:
  292. switch (crev) {
  293. case 1:
  294. args.v1.ucMisc = 0;
  295. args.v1.ucAction = action;
  296. if (hdmi_detected)
  297. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  298. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  299. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  300. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  301. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  302. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  303. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  304. } else {
  305. if (dig->linkb)
  306. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  307. if (radeon_encoder->pixel_clock > 165000)
  308. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  309. /*if (pScrn->rgbBits == 8) */
  310. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  311. }
  312. break;
  313. case 2:
  314. case 3:
  315. args.v2.ucMisc = 0;
  316. args.v2.ucAction = action;
  317. if (crev == 3) {
  318. if (dig->coherent_mode)
  319. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  320. }
  321. if (hdmi_detected)
  322. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  323. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  324. args.v2.ucTruncate = 0;
  325. args.v2.ucSpatial = 0;
  326. args.v2.ucTemporal = 0;
  327. args.v2.ucFRC = 0;
  328. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  329. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  330. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  331. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  332. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  333. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  334. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  335. }
  336. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  337. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  338. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  339. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  340. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  341. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  342. }
  343. } else {
  344. if (dig->linkb)
  345. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  346. if (radeon_encoder->pixel_clock > 165000)
  347. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  348. }
  349. break;
  350. default:
  351. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  352. break;
  353. }
  354. break;
  355. default:
  356. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  357. break;
  358. }
  359. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  360. }
  361. int
  362. atombios_get_encoder_mode(struct drm_encoder *encoder)
  363. {
  364. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  365. struct drm_device *dev = encoder->dev;
  366. struct radeon_device *rdev = dev->dev_private;
  367. struct drm_connector *connector;
  368. struct radeon_connector *radeon_connector;
  369. struct radeon_connector_atom_dig *dig_connector;
  370. /* dp bridges are always DP */
  371. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  372. return ATOM_ENCODER_MODE_DP;
  373. /* DVO is always DVO */
  374. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  375. return ATOM_ENCODER_MODE_DVO;
  376. connector = radeon_get_connector_for_encoder(encoder);
  377. /* if we don't have an active device yet, just use one of
  378. * the connectors tied to the encoder.
  379. */
  380. if (!connector)
  381. connector = radeon_get_connector_for_encoder_init(encoder);
  382. radeon_connector = to_radeon_connector(connector);
  383. switch (connector->connector_type) {
  384. case DRM_MODE_CONNECTOR_DVII:
  385. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  386. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  387. /* fix me */
  388. if (ASIC_IS_DCE4(rdev))
  389. return ATOM_ENCODER_MODE_DVI;
  390. else
  391. return ATOM_ENCODER_MODE_HDMI;
  392. } else if (radeon_connector->use_digital)
  393. return ATOM_ENCODER_MODE_DVI;
  394. else
  395. return ATOM_ENCODER_MODE_CRT;
  396. break;
  397. case DRM_MODE_CONNECTOR_DVID:
  398. case DRM_MODE_CONNECTOR_HDMIA:
  399. default:
  400. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  401. /* fix me */
  402. if (ASIC_IS_DCE4(rdev))
  403. return ATOM_ENCODER_MODE_DVI;
  404. else
  405. return ATOM_ENCODER_MODE_HDMI;
  406. } else
  407. return ATOM_ENCODER_MODE_DVI;
  408. break;
  409. case DRM_MODE_CONNECTOR_LVDS:
  410. return ATOM_ENCODER_MODE_LVDS;
  411. break;
  412. case DRM_MODE_CONNECTOR_DisplayPort:
  413. dig_connector = radeon_connector->con_priv;
  414. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  415. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  416. return ATOM_ENCODER_MODE_DP;
  417. else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  418. /* fix me */
  419. if (ASIC_IS_DCE4(rdev))
  420. return ATOM_ENCODER_MODE_DVI;
  421. else
  422. return ATOM_ENCODER_MODE_HDMI;
  423. } else
  424. return ATOM_ENCODER_MODE_DVI;
  425. break;
  426. case DRM_MODE_CONNECTOR_eDP:
  427. return ATOM_ENCODER_MODE_DP;
  428. case DRM_MODE_CONNECTOR_DVIA:
  429. case DRM_MODE_CONNECTOR_VGA:
  430. return ATOM_ENCODER_MODE_CRT;
  431. break;
  432. case DRM_MODE_CONNECTOR_Composite:
  433. case DRM_MODE_CONNECTOR_SVIDEO:
  434. case DRM_MODE_CONNECTOR_9PinDIN:
  435. /* fix me */
  436. return ATOM_ENCODER_MODE_TV;
  437. /*return ATOM_ENCODER_MODE_CV;*/
  438. break;
  439. }
  440. }
  441. /*
  442. * DIG Encoder/Transmitter Setup
  443. *
  444. * DCE 3.0/3.1
  445. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  446. * Supports up to 3 digital outputs
  447. * - 2 DIG encoder blocks.
  448. * DIG1 can drive UNIPHY link A or link B
  449. * DIG2 can drive UNIPHY link B or LVTMA
  450. *
  451. * DCE 3.2
  452. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  453. * Supports up to 5 digital outputs
  454. * - 2 DIG encoder blocks.
  455. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  456. *
  457. * DCE 4.0/5.0
  458. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  459. * Supports up to 6 digital outputs
  460. * - 6 DIG encoder blocks.
  461. * - DIG to PHY mapping is hardcoded
  462. * DIG1 drives UNIPHY0 link A, A+B
  463. * DIG2 drives UNIPHY0 link B
  464. * DIG3 drives UNIPHY1 link A, A+B
  465. * DIG4 drives UNIPHY1 link B
  466. * DIG5 drives UNIPHY2 link A, A+B
  467. * DIG6 drives UNIPHY2 link B
  468. *
  469. * DCE 4.1
  470. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  471. * Supports up to 6 digital outputs
  472. * - 2 DIG encoder blocks.
  473. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  474. *
  475. * Routing
  476. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  477. * Examples:
  478. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  479. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  480. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  481. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  482. */
  483. union dig_encoder_control {
  484. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  485. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  486. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  487. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  488. };
  489. void
  490. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  491. {
  492. struct drm_device *dev = encoder->dev;
  493. struct radeon_device *rdev = dev->dev_private;
  494. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  495. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  496. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  497. union dig_encoder_control args;
  498. int index = 0;
  499. uint8_t frev, crev;
  500. int dp_clock = 0;
  501. int dp_lane_count = 0;
  502. int hpd_id = RADEON_HPD_NONE;
  503. int bpc = 8;
  504. if (connector) {
  505. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  506. struct radeon_connector_atom_dig *dig_connector =
  507. radeon_connector->con_priv;
  508. dp_clock = dig_connector->dp_clock;
  509. dp_lane_count = dig_connector->dp_lane_count;
  510. hpd_id = radeon_connector->hpd.hpd;
  511. bpc = connector->display_info.bpc;
  512. }
  513. /* no dig encoder assigned */
  514. if (dig->dig_encoder == -1)
  515. return;
  516. memset(&args, 0, sizeof(args));
  517. if (ASIC_IS_DCE4(rdev))
  518. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  519. else {
  520. if (dig->dig_encoder)
  521. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  522. else
  523. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  524. }
  525. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  526. return;
  527. switch (frev) {
  528. case 1:
  529. switch (crev) {
  530. case 1:
  531. args.v1.ucAction = action;
  532. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  533. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  534. args.v3.ucPanelMode = panel_mode;
  535. else
  536. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  537. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  538. args.v1.ucLaneNum = dp_lane_count;
  539. else if (radeon_encoder->pixel_clock > 165000)
  540. args.v1.ucLaneNum = 8;
  541. else
  542. args.v1.ucLaneNum = 4;
  543. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  544. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  545. switch (radeon_encoder->encoder_id) {
  546. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  547. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  548. break;
  549. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  550. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  551. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  552. break;
  553. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  554. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  555. break;
  556. }
  557. if (dig->linkb)
  558. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  559. else
  560. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  561. break;
  562. case 2:
  563. case 3:
  564. args.v3.ucAction = action;
  565. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  566. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  567. args.v3.ucPanelMode = panel_mode;
  568. else
  569. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  570. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  571. args.v3.ucLaneNum = dp_lane_count;
  572. else if (radeon_encoder->pixel_clock > 165000)
  573. args.v3.ucLaneNum = 8;
  574. else
  575. args.v3.ucLaneNum = 4;
  576. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  577. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  578. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  579. switch (bpc) {
  580. case 0:
  581. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  582. break;
  583. case 6:
  584. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  585. break;
  586. case 8:
  587. default:
  588. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  589. break;
  590. case 10:
  591. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  592. break;
  593. case 12:
  594. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  595. break;
  596. case 16:
  597. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  598. break;
  599. }
  600. break;
  601. case 4:
  602. args.v4.ucAction = action;
  603. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  604. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  605. args.v4.ucPanelMode = panel_mode;
  606. else
  607. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  608. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  609. args.v4.ucLaneNum = dp_lane_count;
  610. else if (radeon_encoder->pixel_clock > 165000)
  611. args.v4.ucLaneNum = 8;
  612. else
  613. args.v4.ucLaneNum = 4;
  614. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode)) {
  615. if (dp_clock == 270000)
  616. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  617. else if (dp_clock == 540000)
  618. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  619. }
  620. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  621. switch (bpc) {
  622. case 0:
  623. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  624. break;
  625. case 6:
  626. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  627. break;
  628. case 8:
  629. default:
  630. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  631. break;
  632. case 10:
  633. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  634. break;
  635. case 12:
  636. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  637. break;
  638. case 16:
  639. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  640. break;
  641. }
  642. if (hpd_id == RADEON_HPD_NONE)
  643. args.v4.ucHPD_ID = 0;
  644. else
  645. args.v4.ucHPD_ID = hpd_id + 1;
  646. break;
  647. default:
  648. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  649. break;
  650. }
  651. break;
  652. default:
  653. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  654. break;
  655. }
  656. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  657. }
  658. union dig_transmitter_control {
  659. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  660. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  661. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  662. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  663. };
  664. void
  665. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  666. {
  667. struct drm_device *dev = encoder->dev;
  668. struct radeon_device *rdev = dev->dev_private;
  669. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  670. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  671. struct drm_connector *connector;
  672. union dig_transmitter_control args;
  673. int index = 0;
  674. uint8_t frev, crev;
  675. bool is_dp = false;
  676. int pll_id = 0;
  677. int dp_clock = 0;
  678. int dp_lane_count = 0;
  679. int connector_object_id = 0;
  680. int igp_lane_info = 0;
  681. int dig_encoder = dig->dig_encoder;
  682. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  683. connector = radeon_get_connector_for_encoder_init(encoder);
  684. /* just needed to avoid bailing in the encoder check. the encoder
  685. * isn't used for init
  686. */
  687. dig_encoder = 0;
  688. } else
  689. connector = radeon_get_connector_for_encoder(encoder);
  690. if (connector) {
  691. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  692. struct radeon_connector_atom_dig *dig_connector =
  693. radeon_connector->con_priv;
  694. dp_clock = dig_connector->dp_clock;
  695. dp_lane_count = dig_connector->dp_lane_count;
  696. connector_object_id =
  697. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  698. igp_lane_info = dig_connector->igp_lane_info;
  699. }
  700. if (encoder->crtc) {
  701. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  702. pll_id = radeon_crtc->pll_id;
  703. }
  704. /* no dig encoder assigned */
  705. if (dig_encoder == -1)
  706. return;
  707. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  708. is_dp = true;
  709. memset(&args, 0, sizeof(args));
  710. switch (radeon_encoder->encoder_id) {
  711. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  712. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  713. break;
  714. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  715. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  716. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  717. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  718. break;
  719. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  720. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  721. break;
  722. }
  723. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  724. return;
  725. switch (frev) {
  726. case 1:
  727. switch (crev) {
  728. case 1:
  729. args.v1.ucAction = action;
  730. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  731. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  732. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  733. args.v1.asMode.ucLaneSel = lane_num;
  734. args.v1.asMode.ucLaneSet = lane_set;
  735. } else {
  736. if (is_dp)
  737. args.v1.usPixelClock =
  738. cpu_to_le16(dp_clock / 10);
  739. else if (radeon_encoder->pixel_clock > 165000)
  740. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  741. else
  742. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  743. }
  744. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  745. if (dig_encoder)
  746. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  747. else
  748. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  749. if ((rdev->flags & RADEON_IS_IGP) &&
  750. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  751. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  752. if (igp_lane_info & 0x1)
  753. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  754. else if (igp_lane_info & 0x2)
  755. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  756. else if (igp_lane_info & 0x4)
  757. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  758. else if (igp_lane_info & 0x8)
  759. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  760. } else {
  761. if (igp_lane_info & 0x3)
  762. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  763. else if (igp_lane_info & 0xc)
  764. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  765. }
  766. }
  767. if (dig->linkb)
  768. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  769. else
  770. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  771. if (is_dp)
  772. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  773. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  774. if (dig->coherent_mode)
  775. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  776. if (radeon_encoder->pixel_clock > 165000)
  777. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  778. }
  779. break;
  780. case 2:
  781. args.v2.ucAction = action;
  782. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  783. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  784. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  785. args.v2.asMode.ucLaneSel = lane_num;
  786. args.v2.asMode.ucLaneSet = lane_set;
  787. } else {
  788. if (is_dp)
  789. args.v2.usPixelClock =
  790. cpu_to_le16(dp_clock / 10);
  791. else if (radeon_encoder->pixel_clock > 165000)
  792. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  793. else
  794. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  795. }
  796. args.v2.acConfig.ucEncoderSel = dig_encoder;
  797. if (dig->linkb)
  798. args.v2.acConfig.ucLinkSel = 1;
  799. switch (radeon_encoder->encoder_id) {
  800. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  801. args.v2.acConfig.ucTransmitterSel = 0;
  802. break;
  803. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  804. args.v2.acConfig.ucTransmitterSel = 1;
  805. break;
  806. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  807. args.v2.acConfig.ucTransmitterSel = 2;
  808. break;
  809. }
  810. if (is_dp) {
  811. args.v2.acConfig.fCoherentMode = 1;
  812. args.v2.acConfig.fDPConnector = 1;
  813. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  814. if (dig->coherent_mode)
  815. args.v2.acConfig.fCoherentMode = 1;
  816. if (radeon_encoder->pixel_clock > 165000)
  817. args.v2.acConfig.fDualLinkConnector = 1;
  818. }
  819. break;
  820. case 3:
  821. args.v3.ucAction = action;
  822. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  823. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  824. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  825. args.v3.asMode.ucLaneSel = lane_num;
  826. args.v3.asMode.ucLaneSet = lane_set;
  827. } else {
  828. if (is_dp)
  829. args.v3.usPixelClock =
  830. cpu_to_le16(dp_clock / 10);
  831. else if (radeon_encoder->pixel_clock > 165000)
  832. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  833. else
  834. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  835. }
  836. if (is_dp)
  837. args.v3.ucLaneNum = dp_lane_count;
  838. else if (radeon_encoder->pixel_clock > 165000)
  839. args.v3.ucLaneNum = 8;
  840. else
  841. args.v3.ucLaneNum = 4;
  842. if (dig->linkb)
  843. args.v3.acConfig.ucLinkSel = 1;
  844. if (dig_encoder & 1)
  845. args.v3.acConfig.ucEncoderSel = 1;
  846. /* Select the PLL for the PHY
  847. * DP PHY should be clocked from external src if there is
  848. * one.
  849. */
  850. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  851. if (is_dp && rdev->clock.dp_extclk)
  852. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  853. else
  854. args.v3.acConfig.ucRefClkSource = pll_id;
  855. switch (radeon_encoder->encoder_id) {
  856. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  857. args.v3.acConfig.ucTransmitterSel = 0;
  858. break;
  859. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  860. args.v3.acConfig.ucTransmitterSel = 1;
  861. break;
  862. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  863. args.v3.acConfig.ucTransmitterSel = 2;
  864. break;
  865. }
  866. if (is_dp)
  867. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  868. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  869. if (dig->coherent_mode)
  870. args.v3.acConfig.fCoherentMode = 1;
  871. if (radeon_encoder->pixel_clock > 165000)
  872. args.v3.acConfig.fDualLinkConnector = 1;
  873. }
  874. break;
  875. case 4:
  876. args.v4.ucAction = action;
  877. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  878. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  879. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  880. args.v4.asMode.ucLaneSel = lane_num;
  881. args.v4.asMode.ucLaneSet = lane_set;
  882. } else {
  883. if (is_dp)
  884. args.v4.usPixelClock =
  885. cpu_to_le16(dp_clock / 10);
  886. else if (radeon_encoder->pixel_clock > 165000)
  887. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  888. else
  889. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  890. }
  891. if (is_dp)
  892. args.v4.ucLaneNum = dp_lane_count;
  893. else if (radeon_encoder->pixel_clock > 165000)
  894. args.v4.ucLaneNum = 8;
  895. else
  896. args.v4.ucLaneNum = 4;
  897. if (dig->linkb)
  898. args.v4.acConfig.ucLinkSel = 1;
  899. if (dig_encoder & 1)
  900. args.v4.acConfig.ucEncoderSel = 1;
  901. /* Select the PLL for the PHY
  902. * DP PHY should be clocked from external src if there is
  903. * one.
  904. */
  905. /* On DCE5 DCPLL usually generates the DP ref clock */
  906. if (is_dp) {
  907. if (rdev->clock.dp_extclk)
  908. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  909. else
  910. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  911. } else
  912. args.v4.acConfig.ucRefClkSource = pll_id;
  913. switch (radeon_encoder->encoder_id) {
  914. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  915. args.v4.acConfig.ucTransmitterSel = 0;
  916. break;
  917. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  918. args.v4.acConfig.ucTransmitterSel = 1;
  919. break;
  920. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  921. args.v4.acConfig.ucTransmitterSel = 2;
  922. break;
  923. }
  924. if (is_dp)
  925. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  926. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  927. if (dig->coherent_mode)
  928. args.v4.acConfig.fCoherentMode = 1;
  929. if (radeon_encoder->pixel_clock > 165000)
  930. args.v4.acConfig.fDualLinkConnector = 1;
  931. }
  932. break;
  933. default:
  934. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  935. break;
  936. }
  937. break;
  938. default:
  939. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  940. break;
  941. }
  942. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  943. }
  944. bool
  945. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  946. {
  947. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  948. struct drm_device *dev = radeon_connector->base.dev;
  949. struct radeon_device *rdev = dev->dev_private;
  950. union dig_transmitter_control args;
  951. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  952. uint8_t frev, crev;
  953. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  954. goto done;
  955. if (!ASIC_IS_DCE4(rdev))
  956. goto done;
  957. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  958. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  959. goto done;
  960. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  961. goto done;
  962. memset(&args, 0, sizeof(args));
  963. args.v1.ucAction = action;
  964. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  965. /* wait for the panel to power up */
  966. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  967. int i;
  968. for (i = 0; i < 300; i++) {
  969. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  970. return true;
  971. mdelay(1);
  972. }
  973. return false;
  974. }
  975. done:
  976. return true;
  977. }
  978. union external_encoder_control {
  979. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  980. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  981. };
  982. static void
  983. atombios_external_encoder_setup(struct drm_encoder *encoder,
  984. struct drm_encoder *ext_encoder,
  985. int action)
  986. {
  987. struct drm_device *dev = encoder->dev;
  988. struct radeon_device *rdev = dev->dev_private;
  989. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  990. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  991. union external_encoder_control args;
  992. struct drm_connector *connector;
  993. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  994. u8 frev, crev;
  995. int dp_clock = 0;
  996. int dp_lane_count = 0;
  997. int connector_object_id = 0;
  998. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  999. int bpc = 8;
  1000. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1001. connector = radeon_get_connector_for_encoder_init(encoder);
  1002. else
  1003. connector = radeon_get_connector_for_encoder(encoder);
  1004. if (connector) {
  1005. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1006. struct radeon_connector_atom_dig *dig_connector =
  1007. radeon_connector->con_priv;
  1008. dp_clock = dig_connector->dp_clock;
  1009. dp_lane_count = dig_connector->dp_lane_count;
  1010. connector_object_id =
  1011. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1012. bpc = connector->display_info.bpc;
  1013. }
  1014. memset(&args, 0, sizeof(args));
  1015. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1016. return;
  1017. switch (frev) {
  1018. case 1:
  1019. /* no params on frev 1 */
  1020. break;
  1021. case 2:
  1022. switch (crev) {
  1023. case 1:
  1024. case 2:
  1025. args.v1.sDigEncoder.ucAction = action;
  1026. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1027. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1028. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1029. if (dp_clock == 270000)
  1030. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1031. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1032. } else if (radeon_encoder->pixel_clock > 165000)
  1033. args.v1.sDigEncoder.ucLaneNum = 8;
  1034. else
  1035. args.v1.sDigEncoder.ucLaneNum = 4;
  1036. break;
  1037. case 3:
  1038. args.v3.sExtEncoder.ucAction = action;
  1039. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1040. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1041. else
  1042. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1043. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1044. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1045. if (dp_clock == 270000)
  1046. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1047. else if (dp_clock == 540000)
  1048. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1049. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1050. } else if (radeon_encoder->pixel_clock > 165000)
  1051. args.v3.sExtEncoder.ucLaneNum = 8;
  1052. else
  1053. args.v3.sExtEncoder.ucLaneNum = 4;
  1054. switch (ext_enum) {
  1055. case GRAPH_OBJECT_ENUM_ID1:
  1056. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1057. break;
  1058. case GRAPH_OBJECT_ENUM_ID2:
  1059. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1060. break;
  1061. case GRAPH_OBJECT_ENUM_ID3:
  1062. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1063. break;
  1064. }
  1065. switch (bpc) {
  1066. case 0:
  1067. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1068. break;
  1069. case 6:
  1070. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1071. break;
  1072. case 8:
  1073. default:
  1074. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1075. break;
  1076. case 10:
  1077. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1078. break;
  1079. case 12:
  1080. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1081. break;
  1082. case 16:
  1083. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1084. break;
  1085. }
  1086. break;
  1087. default:
  1088. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1089. return;
  1090. }
  1091. break;
  1092. default:
  1093. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1094. return;
  1095. }
  1096. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1097. }
  1098. static void
  1099. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1100. {
  1101. struct drm_device *dev = encoder->dev;
  1102. struct radeon_device *rdev = dev->dev_private;
  1103. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1104. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1105. ENABLE_YUV_PS_ALLOCATION args;
  1106. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1107. uint32_t temp, reg;
  1108. memset(&args, 0, sizeof(args));
  1109. if (rdev->family >= CHIP_R600)
  1110. reg = R600_BIOS_3_SCRATCH;
  1111. else
  1112. reg = RADEON_BIOS_3_SCRATCH;
  1113. /* XXX: fix up scratch reg handling */
  1114. temp = RREG32(reg);
  1115. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1116. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1117. (radeon_crtc->crtc_id << 18)));
  1118. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1119. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1120. else
  1121. WREG32(reg, 0);
  1122. if (enable)
  1123. args.ucEnable = ATOM_ENABLE;
  1124. args.ucCRTC = radeon_crtc->crtc_id;
  1125. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1126. WREG32(reg, temp);
  1127. }
  1128. static void
  1129. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1130. {
  1131. struct drm_device *dev = encoder->dev;
  1132. struct radeon_device *rdev = dev->dev_private;
  1133. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1134. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1135. int index = 0;
  1136. memset(&args, 0, sizeof(args));
  1137. switch (radeon_encoder->encoder_id) {
  1138. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1139. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1140. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1141. break;
  1142. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1143. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1144. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1145. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1146. break;
  1147. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1148. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1149. break;
  1150. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1151. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1152. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1153. else
  1154. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1155. break;
  1156. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1157. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1158. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1159. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1160. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1161. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1162. else
  1163. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1164. break;
  1165. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1166. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1167. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1168. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1169. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1170. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1171. else
  1172. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1173. break;
  1174. default:
  1175. return;
  1176. }
  1177. switch (mode) {
  1178. case DRM_MODE_DPMS_ON:
  1179. args.ucAction = ATOM_ENABLE;
  1180. /* workaround for DVOOutputControl on some RS690 systems */
  1181. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1182. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1183. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1184. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1185. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1186. } else
  1187. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1188. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1189. args.ucAction = ATOM_LCD_BLON;
  1190. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1191. }
  1192. break;
  1193. case DRM_MODE_DPMS_STANDBY:
  1194. case DRM_MODE_DPMS_SUSPEND:
  1195. case DRM_MODE_DPMS_OFF:
  1196. args.ucAction = ATOM_DISABLE;
  1197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1198. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1199. args.ucAction = ATOM_LCD_BLOFF;
  1200. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1201. }
  1202. break;
  1203. }
  1204. }
  1205. static void
  1206. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1207. {
  1208. struct drm_device *dev = encoder->dev;
  1209. struct radeon_device *rdev = dev->dev_private;
  1210. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1211. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1212. struct radeon_connector *radeon_connector = NULL;
  1213. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1214. if (connector) {
  1215. radeon_connector = to_radeon_connector(connector);
  1216. radeon_dig_connector = radeon_connector->con_priv;
  1217. }
  1218. switch (mode) {
  1219. case DRM_MODE_DPMS_ON:
  1220. /* some early dce3.2 boards have a bug in their transmitter control table */
  1221. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730))
  1222. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1223. else
  1224. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1225. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1226. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1227. atombios_set_edp_panel_power(connector,
  1228. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1229. radeon_dig_connector->edp_on = true;
  1230. }
  1231. if (ASIC_IS_DCE4(rdev))
  1232. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1233. radeon_dp_link_train(encoder, connector);
  1234. if (ASIC_IS_DCE4(rdev))
  1235. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1236. }
  1237. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1238. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1239. break;
  1240. case DRM_MODE_DPMS_STANDBY:
  1241. case DRM_MODE_DPMS_SUSPEND:
  1242. case DRM_MODE_DPMS_OFF:
  1243. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1244. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1245. if (ASIC_IS_DCE4(rdev))
  1246. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1247. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1248. atombios_set_edp_panel_power(connector,
  1249. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1250. radeon_dig_connector->edp_on = false;
  1251. }
  1252. }
  1253. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1254. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1255. break;
  1256. }
  1257. }
  1258. static void
  1259. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1260. struct drm_encoder *ext_encoder,
  1261. int mode)
  1262. {
  1263. struct drm_device *dev = encoder->dev;
  1264. struct radeon_device *rdev = dev->dev_private;
  1265. switch (mode) {
  1266. case DRM_MODE_DPMS_ON:
  1267. default:
  1268. if (ASIC_IS_DCE41(rdev)) {
  1269. atombios_external_encoder_setup(encoder, ext_encoder,
  1270. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1271. atombios_external_encoder_setup(encoder, ext_encoder,
  1272. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1273. } else
  1274. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1275. break;
  1276. case DRM_MODE_DPMS_STANDBY:
  1277. case DRM_MODE_DPMS_SUSPEND:
  1278. case DRM_MODE_DPMS_OFF:
  1279. if (ASIC_IS_DCE41(rdev)) {
  1280. atombios_external_encoder_setup(encoder, ext_encoder,
  1281. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1282. atombios_external_encoder_setup(encoder, ext_encoder,
  1283. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1284. } else
  1285. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1286. break;
  1287. }
  1288. }
  1289. static void
  1290. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1291. {
  1292. struct drm_device *dev = encoder->dev;
  1293. struct radeon_device *rdev = dev->dev_private;
  1294. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1295. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1296. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1297. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1298. radeon_encoder->active_device);
  1299. switch (radeon_encoder->encoder_id) {
  1300. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1301. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1302. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1303. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1304. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1305. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1306. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1307. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1308. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1309. break;
  1310. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1311. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1312. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1313. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1314. radeon_atom_encoder_dpms_dig(encoder, mode);
  1315. break;
  1316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1317. if (ASIC_IS_DCE5(rdev)) {
  1318. switch (mode) {
  1319. case DRM_MODE_DPMS_ON:
  1320. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1321. break;
  1322. case DRM_MODE_DPMS_STANDBY:
  1323. case DRM_MODE_DPMS_SUSPEND:
  1324. case DRM_MODE_DPMS_OFF:
  1325. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1326. break;
  1327. }
  1328. } else if (ASIC_IS_DCE3(rdev))
  1329. radeon_atom_encoder_dpms_dig(encoder, mode);
  1330. else
  1331. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1332. break;
  1333. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1334. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1335. if (ASIC_IS_DCE5(rdev)) {
  1336. switch (mode) {
  1337. case DRM_MODE_DPMS_ON:
  1338. atombios_dac_setup(encoder, ATOM_ENABLE);
  1339. break;
  1340. case DRM_MODE_DPMS_STANDBY:
  1341. case DRM_MODE_DPMS_SUSPEND:
  1342. case DRM_MODE_DPMS_OFF:
  1343. atombios_dac_setup(encoder, ATOM_DISABLE);
  1344. break;
  1345. }
  1346. } else
  1347. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1348. break;
  1349. default:
  1350. return;
  1351. }
  1352. if (ext_encoder)
  1353. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1354. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1355. }
  1356. union crtc_source_param {
  1357. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1358. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1359. };
  1360. static void
  1361. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1362. {
  1363. struct drm_device *dev = encoder->dev;
  1364. struct radeon_device *rdev = dev->dev_private;
  1365. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1366. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1367. union crtc_source_param args;
  1368. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1369. uint8_t frev, crev;
  1370. struct radeon_encoder_atom_dig *dig;
  1371. memset(&args, 0, sizeof(args));
  1372. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1373. return;
  1374. switch (frev) {
  1375. case 1:
  1376. switch (crev) {
  1377. case 1:
  1378. default:
  1379. if (ASIC_IS_AVIVO(rdev))
  1380. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1381. else {
  1382. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1383. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1384. } else {
  1385. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1386. }
  1387. }
  1388. switch (radeon_encoder->encoder_id) {
  1389. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1390. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1391. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1392. break;
  1393. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1394. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1395. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1396. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1397. else
  1398. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1399. break;
  1400. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1401. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1402. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1403. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1404. break;
  1405. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1406. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1407. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1408. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1409. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1410. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1411. else
  1412. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1413. break;
  1414. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1415. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1416. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1417. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1418. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1419. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1420. else
  1421. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1422. break;
  1423. }
  1424. break;
  1425. case 2:
  1426. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1427. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1428. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1429. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1430. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1431. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1432. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1433. else
  1434. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1435. } else
  1436. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1437. switch (radeon_encoder->encoder_id) {
  1438. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1439. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1440. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1442. dig = radeon_encoder->enc_priv;
  1443. switch (dig->dig_encoder) {
  1444. case 0:
  1445. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1446. break;
  1447. case 1:
  1448. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1449. break;
  1450. case 2:
  1451. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1452. break;
  1453. case 3:
  1454. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1455. break;
  1456. case 4:
  1457. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1458. break;
  1459. case 5:
  1460. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1461. break;
  1462. }
  1463. break;
  1464. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1465. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1466. break;
  1467. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1468. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1469. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1470. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1471. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1472. else
  1473. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1474. break;
  1475. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1476. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1477. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1478. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1479. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1480. else
  1481. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1482. break;
  1483. }
  1484. break;
  1485. }
  1486. break;
  1487. default:
  1488. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1489. return;
  1490. }
  1491. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1492. /* update scratch regs with new routing */
  1493. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1494. }
  1495. static void
  1496. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1497. struct drm_display_mode *mode)
  1498. {
  1499. struct drm_device *dev = encoder->dev;
  1500. struct radeon_device *rdev = dev->dev_private;
  1501. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1502. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1503. /* Funky macbooks */
  1504. if ((dev->pdev->device == 0x71C5) &&
  1505. (dev->pdev->subsystem_vendor == 0x106b) &&
  1506. (dev->pdev->subsystem_device == 0x0080)) {
  1507. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1508. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1509. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1510. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1511. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1512. }
  1513. }
  1514. /* set scaler clears this on some chips */
  1515. if (ASIC_IS_AVIVO(rdev) &&
  1516. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1517. if (ASIC_IS_DCE4(rdev)) {
  1518. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1519. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1520. EVERGREEN_INTERLEAVE_EN);
  1521. else
  1522. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1523. } else {
  1524. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1525. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1526. AVIVO_D1MODE_INTERLEAVE_EN);
  1527. else
  1528. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1529. }
  1530. }
  1531. }
  1532. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1533. {
  1534. struct drm_device *dev = encoder->dev;
  1535. struct radeon_device *rdev = dev->dev_private;
  1536. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1537. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1538. struct drm_encoder *test_encoder;
  1539. struct radeon_encoder_atom_dig *dig;
  1540. uint32_t dig_enc_in_use = 0;
  1541. /* DCE4/5 */
  1542. if (ASIC_IS_DCE4(rdev)) {
  1543. dig = radeon_encoder->enc_priv;
  1544. if (ASIC_IS_DCE41(rdev)) {
  1545. /* ontario follows DCE4 */
  1546. if (rdev->family == CHIP_PALM) {
  1547. if (dig->linkb)
  1548. return 1;
  1549. else
  1550. return 0;
  1551. } else
  1552. /* llano follows DCE3.2 */
  1553. return radeon_crtc->crtc_id;
  1554. } else {
  1555. switch (radeon_encoder->encoder_id) {
  1556. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1557. if (dig->linkb)
  1558. return 1;
  1559. else
  1560. return 0;
  1561. break;
  1562. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1563. if (dig->linkb)
  1564. return 3;
  1565. else
  1566. return 2;
  1567. break;
  1568. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1569. if (dig->linkb)
  1570. return 5;
  1571. else
  1572. return 4;
  1573. break;
  1574. }
  1575. }
  1576. }
  1577. /* on DCE32 and encoder can driver any block so just crtc id */
  1578. if (ASIC_IS_DCE32(rdev)) {
  1579. return radeon_crtc->crtc_id;
  1580. }
  1581. /* on DCE3 - LVTMA can only be driven by DIGB */
  1582. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1583. struct radeon_encoder *radeon_test_encoder;
  1584. if (encoder == test_encoder)
  1585. continue;
  1586. if (!radeon_encoder_is_digital(test_encoder))
  1587. continue;
  1588. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1589. dig = radeon_test_encoder->enc_priv;
  1590. if (dig->dig_encoder >= 0)
  1591. dig_enc_in_use |= (1 << dig->dig_encoder);
  1592. }
  1593. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1594. if (dig_enc_in_use & 0x2)
  1595. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1596. return 1;
  1597. }
  1598. if (!(dig_enc_in_use & 1))
  1599. return 0;
  1600. return 1;
  1601. }
  1602. /* This only needs to be called once at startup */
  1603. void
  1604. radeon_atom_encoder_init(struct radeon_device *rdev)
  1605. {
  1606. struct drm_device *dev = rdev->ddev;
  1607. struct drm_encoder *encoder;
  1608. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1609. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1610. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1611. switch (radeon_encoder->encoder_id) {
  1612. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1613. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1614. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1615. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1616. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1617. break;
  1618. default:
  1619. break;
  1620. }
  1621. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1622. atombios_external_encoder_setup(encoder, ext_encoder,
  1623. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1624. }
  1625. }
  1626. static void
  1627. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1628. struct drm_display_mode *mode,
  1629. struct drm_display_mode *adjusted_mode)
  1630. {
  1631. struct drm_device *dev = encoder->dev;
  1632. struct radeon_device *rdev = dev->dev_private;
  1633. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1634. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1635. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1636. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1637. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1638. atombios_yuv_setup(encoder, true);
  1639. else
  1640. atombios_yuv_setup(encoder, false);
  1641. }
  1642. switch (radeon_encoder->encoder_id) {
  1643. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1644. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1645. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1646. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1647. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1648. break;
  1649. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1650. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1651. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1652. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1653. if (ASIC_IS_DCE4(rdev)) {
  1654. /* disable the transmitter */
  1655. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1656. /* setup and enable the encoder */
  1657. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1658. /* enable the transmitter */
  1659. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1660. } else {
  1661. /* disable the encoder and transmitter */
  1662. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1663. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1664. /* setup and enable the encoder and transmitter */
  1665. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1666. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1667. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1668. }
  1669. break;
  1670. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1671. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1672. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1673. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1674. break;
  1675. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1676. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1677. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1678. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1679. atombios_dac_setup(encoder, ATOM_ENABLE);
  1680. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1681. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1682. atombios_tv_setup(encoder, ATOM_ENABLE);
  1683. else
  1684. atombios_tv_setup(encoder, ATOM_DISABLE);
  1685. }
  1686. break;
  1687. }
  1688. if (ext_encoder) {
  1689. if (ASIC_IS_DCE41(rdev))
  1690. atombios_external_encoder_setup(encoder, ext_encoder,
  1691. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1692. else
  1693. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1694. }
  1695. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1696. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1697. r600_hdmi_enable(encoder);
  1698. r600_hdmi_setmode(encoder, adjusted_mode);
  1699. }
  1700. }
  1701. static bool
  1702. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1703. {
  1704. struct drm_device *dev = encoder->dev;
  1705. struct radeon_device *rdev = dev->dev_private;
  1706. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1707. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1708. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1709. ATOM_DEVICE_CV_SUPPORT |
  1710. ATOM_DEVICE_CRT_SUPPORT)) {
  1711. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1712. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1713. uint8_t frev, crev;
  1714. memset(&args, 0, sizeof(args));
  1715. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1716. return false;
  1717. args.sDacload.ucMisc = 0;
  1718. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1719. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1720. args.sDacload.ucDacType = ATOM_DAC_A;
  1721. else
  1722. args.sDacload.ucDacType = ATOM_DAC_B;
  1723. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1724. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1725. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1726. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1727. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1728. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1729. if (crev >= 3)
  1730. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1731. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1732. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1733. if (crev >= 3)
  1734. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1735. }
  1736. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1737. return true;
  1738. } else
  1739. return false;
  1740. }
  1741. static enum drm_connector_status
  1742. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1743. {
  1744. struct drm_device *dev = encoder->dev;
  1745. struct radeon_device *rdev = dev->dev_private;
  1746. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1747. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1748. uint32_t bios_0_scratch;
  1749. if (!atombios_dac_load_detect(encoder, connector)) {
  1750. DRM_DEBUG_KMS("detect returned false \n");
  1751. return connector_status_unknown;
  1752. }
  1753. if (rdev->family >= CHIP_R600)
  1754. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1755. else
  1756. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1757. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1758. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1759. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1760. return connector_status_connected;
  1761. }
  1762. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1763. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1764. return connector_status_connected;
  1765. }
  1766. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1767. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1768. return connector_status_connected;
  1769. }
  1770. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1771. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1772. return connector_status_connected; /* CTV */
  1773. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1774. return connector_status_connected; /* STV */
  1775. }
  1776. return connector_status_disconnected;
  1777. }
  1778. static enum drm_connector_status
  1779. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1780. {
  1781. struct drm_device *dev = encoder->dev;
  1782. struct radeon_device *rdev = dev->dev_private;
  1783. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1784. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1785. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1786. u32 bios_0_scratch;
  1787. if (!ASIC_IS_DCE4(rdev))
  1788. return connector_status_unknown;
  1789. if (!ext_encoder)
  1790. return connector_status_unknown;
  1791. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1792. return connector_status_unknown;
  1793. /* load detect on the dp bridge */
  1794. atombios_external_encoder_setup(encoder, ext_encoder,
  1795. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1796. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1797. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1798. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1799. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1800. return connector_status_connected;
  1801. }
  1802. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1803. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1804. return connector_status_connected;
  1805. }
  1806. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1807. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1808. return connector_status_connected;
  1809. }
  1810. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1811. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1812. return connector_status_connected; /* CTV */
  1813. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1814. return connector_status_connected; /* STV */
  1815. }
  1816. return connector_status_disconnected;
  1817. }
  1818. void
  1819. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1820. {
  1821. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1822. if (ext_encoder)
  1823. /* ddc_setup on the dp bridge */
  1824. atombios_external_encoder_setup(encoder, ext_encoder,
  1825. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1826. }
  1827. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1828. {
  1829. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1830. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1831. if ((radeon_encoder->active_device &
  1832. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1833. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  1834. ENCODER_OBJECT_ID_NONE)) {
  1835. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1836. if (dig)
  1837. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1838. }
  1839. radeon_atom_output_lock(encoder, true);
  1840. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1841. if (connector) {
  1842. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1843. /* select the clock/data port if it uses a router */
  1844. if (radeon_connector->router.cd_valid)
  1845. radeon_router_select_cd_port(radeon_connector);
  1846. /* turn eDP panel on for mode set */
  1847. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1848. atombios_set_edp_panel_power(connector,
  1849. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1850. }
  1851. /* this is needed for the pll/ss setup to work correctly in some cases */
  1852. atombios_set_encoder_crtc_source(encoder);
  1853. }
  1854. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1855. {
  1856. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1857. radeon_atom_output_lock(encoder, false);
  1858. }
  1859. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1860. {
  1861. struct drm_device *dev = encoder->dev;
  1862. struct radeon_device *rdev = dev->dev_private;
  1863. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1864. struct radeon_encoder_atom_dig *dig;
  1865. /* check for pre-DCE3 cards with shared encoders;
  1866. * can't really use the links individually, so don't disable
  1867. * the encoder if it's in use by another connector
  1868. */
  1869. if (!ASIC_IS_DCE3(rdev)) {
  1870. struct drm_encoder *other_encoder;
  1871. struct radeon_encoder *other_radeon_encoder;
  1872. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1873. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1874. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1875. drm_helper_encoder_in_use(other_encoder))
  1876. goto disable_done;
  1877. }
  1878. }
  1879. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1880. switch (radeon_encoder->encoder_id) {
  1881. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1882. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1883. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1884. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1885. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1886. break;
  1887. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1888. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1889. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1891. if (ASIC_IS_DCE4(rdev))
  1892. /* disable the transmitter */
  1893. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1894. else {
  1895. /* disable the encoder and transmitter */
  1896. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1897. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1898. }
  1899. break;
  1900. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1901. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1902. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1903. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1904. break;
  1905. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1906. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1907. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1908. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1909. atombios_dac_setup(encoder, ATOM_DISABLE);
  1910. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1911. atombios_tv_setup(encoder, ATOM_DISABLE);
  1912. break;
  1913. }
  1914. disable_done:
  1915. if (radeon_encoder_is_digital(encoder)) {
  1916. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1917. r600_hdmi_disable(encoder);
  1918. dig = radeon_encoder->enc_priv;
  1919. dig->dig_encoder = -1;
  1920. }
  1921. radeon_encoder->active_device = 0;
  1922. }
  1923. /* these are handled by the primary encoders */
  1924. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1925. {
  1926. }
  1927. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1928. {
  1929. }
  1930. static void
  1931. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1932. struct drm_display_mode *mode,
  1933. struct drm_display_mode *adjusted_mode)
  1934. {
  1935. }
  1936. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1937. {
  1938. }
  1939. static void
  1940. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1941. {
  1942. }
  1943. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1944. struct drm_display_mode *mode,
  1945. struct drm_display_mode *adjusted_mode)
  1946. {
  1947. return true;
  1948. }
  1949. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1950. .dpms = radeon_atom_ext_dpms,
  1951. .mode_fixup = radeon_atom_ext_mode_fixup,
  1952. .prepare = radeon_atom_ext_prepare,
  1953. .mode_set = radeon_atom_ext_mode_set,
  1954. .commit = radeon_atom_ext_commit,
  1955. .disable = radeon_atom_ext_disable,
  1956. /* no detect for TMDS/LVDS yet */
  1957. };
  1958. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1959. .dpms = radeon_atom_encoder_dpms,
  1960. .mode_fixup = radeon_atom_mode_fixup,
  1961. .prepare = radeon_atom_encoder_prepare,
  1962. .mode_set = radeon_atom_encoder_mode_set,
  1963. .commit = radeon_atom_encoder_commit,
  1964. .disable = radeon_atom_encoder_disable,
  1965. .detect = radeon_atom_dig_detect,
  1966. };
  1967. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1968. .dpms = radeon_atom_encoder_dpms,
  1969. .mode_fixup = radeon_atom_mode_fixup,
  1970. .prepare = radeon_atom_encoder_prepare,
  1971. .mode_set = radeon_atom_encoder_mode_set,
  1972. .commit = radeon_atom_encoder_commit,
  1973. .detect = radeon_atom_dac_detect,
  1974. };
  1975. void radeon_enc_destroy(struct drm_encoder *encoder)
  1976. {
  1977. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1978. kfree(radeon_encoder->enc_priv);
  1979. drm_encoder_cleanup(encoder);
  1980. kfree(radeon_encoder);
  1981. }
  1982. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1983. .destroy = radeon_enc_destroy,
  1984. };
  1985. struct radeon_encoder_atom_dac *
  1986. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1987. {
  1988. struct drm_device *dev = radeon_encoder->base.dev;
  1989. struct radeon_device *rdev = dev->dev_private;
  1990. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1991. if (!dac)
  1992. return NULL;
  1993. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1994. return dac;
  1995. }
  1996. struct radeon_encoder_atom_dig *
  1997. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1998. {
  1999. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2000. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2001. if (!dig)
  2002. return NULL;
  2003. /* coherent mode by default */
  2004. dig->coherent_mode = true;
  2005. dig->dig_encoder = -1;
  2006. if (encoder_enum == 2)
  2007. dig->linkb = true;
  2008. else
  2009. dig->linkb = false;
  2010. return dig;
  2011. }
  2012. void
  2013. radeon_add_atom_encoder(struct drm_device *dev,
  2014. uint32_t encoder_enum,
  2015. uint32_t supported_device,
  2016. u16 caps)
  2017. {
  2018. struct radeon_device *rdev = dev->dev_private;
  2019. struct drm_encoder *encoder;
  2020. struct radeon_encoder *radeon_encoder;
  2021. /* see if we already added it */
  2022. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2023. radeon_encoder = to_radeon_encoder(encoder);
  2024. if (radeon_encoder->encoder_enum == encoder_enum) {
  2025. radeon_encoder->devices |= supported_device;
  2026. return;
  2027. }
  2028. }
  2029. /* add a new one */
  2030. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2031. if (!radeon_encoder)
  2032. return;
  2033. encoder = &radeon_encoder->base;
  2034. switch (rdev->num_crtc) {
  2035. case 1:
  2036. encoder->possible_crtcs = 0x1;
  2037. break;
  2038. case 2:
  2039. default:
  2040. encoder->possible_crtcs = 0x3;
  2041. break;
  2042. case 4:
  2043. encoder->possible_crtcs = 0xf;
  2044. break;
  2045. case 6:
  2046. encoder->possible_crtcs = 0x3f;
  2047. break;
  2048. }
  2049. radeon_encoder->enc_priv = NULL;
  2050. radeon_encoder->encoder_enum = encoder_enum;
  2051. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2052. radeon_encoder->devices = supported_device;
  2053. radeon_encoder->rmx_type = RMX_OFF;
  2054. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2055. radeon_encoder->is_ext_encoder = false;
  2056. radeon_encoder->caps = caps;
  2057. switch (radeon_encoder->encoder_id) {
  2058. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2059. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2060. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2061. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2062. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2063. radeon_encoder->rmx_type = RMX_FULL;
  2064. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2065. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2066. } else {
  2067. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2068. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2069. }
  2070. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2071. break;
  2072. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2073. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2074. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2075. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2076. break;
  2077. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2078. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2079. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2080. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2081. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2082. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2083. break;
  2084. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2085. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2086. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2087. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2088. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2089. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2090. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2091. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2092. radeon_encoder->rmx_type = RMX_FULL;
  2093. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2094. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2095. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2096. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2097. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2098. } else {
  2099. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2100. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2101. }
  2102. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2103. break;
  2104. case ENCODER_OBJECT_ID_SI170B:
  2105. case ENCODER_OBJECT_ID_CH7303:
  2106. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2107. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2108. case ENCODER_OBJECT_ID_TITFP513:
  2109. case ENCODER_OBJECT_ID_VT1623:
  2110. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2111. case ENCODER_OBJECT_ID_TRAVIS:
  2112. case ENCODER_OBJECT_ID_NUTMEG:
  2113. /* these are handled by the primary encoders */
  2114. radeon_encoder->is_ext_encoder = true;
  2115. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2116. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2117. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2118. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2119. else
  2120. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2121. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2122. break;
  2123. }
  2124. }