atombios_dp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. #include "drm_dp_helper.h"
  32. /* move these to drm_dp_helper.c/h */
  33. #define DP_LINK_CONFIGURATION_SIZE 9
  34. #define DP_LINK_STATUS_SIZE 6
  35. #define DP_DPCD_SIZE 8
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)rdev->mode_info.atom_context->scratch;
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0;
  62. args.v1.lpDataOut = 16;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. unsigned retry;
  101. if (send_bytes > 16)
  102. return -1;
  103. msg[0] = address;
  104. msg[1] = address >> 8;
  105. msg[2] = AUX_NATIVE_WRITE << 4;
  106. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  107. memcpy(&msg[4], send, send_bytes);
  108. for (retry = 0; retry < 4; retry++) {
  109. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  110. msg, msg_bytes, NULL, 0, delay, &ack);
  111. if (ret == -EBUSY)
  112. continue;
  113. else if (ret < 0)
  114. return ret;
  115. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  116. return send_bytes;
  117. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  118. udelay(400);
  119. else
  120. return -EIO;
  121. }
  122. return -EIO;
  123. }
  124. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  125. u16 address, u8 *recv, int recv_bytes, u8 delay)
  126. {
  127. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  128. u8 msg[4];
  129. int msg_bytes = 4;
  130. u8 ack;
  131. int ret;
  132. unsigned retry;
  133. msg[0] = address;
  134. msg[1] = address >> 8;
  135. msg[2] = AUX_NATIVE_READ << 4;
  136. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  137. for (retry = 0; retry < 4; retry++) {
  138. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  139. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  140. if (ret == -EBUSY)
  141. continue;
  142. else if (ret < 0)
  143. return ret;
  144. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  145. return ret;
  146. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  147. udelay(400);
  148. else if (ret == 0)
  149. return -EPROTO;
  150. else
  151. return -EIO;
  152. }
  153. return -EIO;
  154. }
  155. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  156. u16 reg, u8 val)
  157. {
  158. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  159. }
  160. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  161. u16 reg)
  162. {
  163. u8 val = 0;
  164. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  165. return val;
  166. }
  167. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  168. u8 write_byte, u8 *read_byte)
  169. {
  170. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  171. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  172. u16 address = algo_data->address;
  173. u8 msg[5];
  174. u8 reply[2];
  175. unsigned retry;
  176. int msg_bytes;
  177. int reply_bytes = 1;
  178. int ret;
  179. u8 ack;
  180. /* Set up the command byte */
  181. if (mode & MODE_I2C_READ)
  182. msg[2] = AUX_I2C_READ << 4;
  183. else
  184. msg[2] = AUX_I2C_WRITE << 4;
  185. if (!(mode & MODE_I2C_STOP))
  186. msg[2] |= AUX_I2C_MOT << 4;
  187. msg[0] = address;
  188. msg[1] = address >> 8;
  189. switch (mode) {
  190. case MODE_I2C_WRITE:
  191. msg_bytes = 5;
  192. msg[3] = msg_bytes << 4;
  193. msg[4] = write_byte;
  194. break;
  195. case MODE_I2C_READ:
  196. msg_bytes = 4;
  197. msg[3] = msg_bytes << 4;
  198. break;
  199. default:
  200. msg_bytes = 4;
  201. msg[3] = 3 << 4;
  202. break;
  203. }
  204. for (retry = 0; retry < 4; retry++) {
  205. ret = radeon_process_aux_ch(auxch,
  206. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  207. if (ret == -EBUSY)
  208. continue;
  209. else if (ret < 0) {
  210. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  211. return ret;
  212. }
  213. switch (ack & AUX_NATIVE_REPLY_MASK) {
  214. case AUX_NATIVE_REPLY_ACK:
  215. /* I2C-over-AUX Reply field is only valid
  216. * when paired with AUX ACK.
  217. */
  218. break;
  219. case AUX_NATIVE_REPLY_NACK:
  220. DRM_DEBUG_KMS("aux_ch native nack\n");
  221. return -EREMOTEIO;
  222. case AUX_NATIVE_REPLY_DEFER:
  223. DRM_DEBUG_KMS("aux_ch native defer\n");
  224. udelay(400);
  225. continue;
  226. default:
  227. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  228. return -EREMOTEIO;
  229. }
  230. switch (ack & AUX_I2C_REPLY_MASK) {
  231. case AUX_I2C_REPLY_ACK:
  232. if (mode == MODE_I2C_READ)
  233. *read_byte = reply[0];
  234. return ret;
  235. case AUX_I2C_REPLY_NACK:
  236. DRM_DEBUG_KMS("aux_i2c nack\n");
  237. return -EREMOTEIO;
  238. case AUX_I2C_REPLY_DEFER:
  239. DRM_DEBUG_KMS("aux_i2c defer\n");
  240. udelay(400);
  241. break;
  242. default:
  243. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  244. return -EREMOTEIO;
  245. }
  246. }
  247. DRM_ERROR("aux i2c too many retries, giving up\n");
  248. return -EREMOTEIO;
  249. }
  250. /***** general DP utility functions *****/
  251. static u8 dp_link_status(u8 link_status[DP_LINK_STATUS_SIZE], int r)
  252. {
  253. return link_status[r - DP_LANE0_1_STATUS];
  254. }
  255. static u8 dp_get_lane_status(u8 link_status[DP_LINK_STATUS_SIZE],
  256. int lane)
  257. {
  258. int i = DP_LANE0_1_STATUS + (lane >> 1);
  259. int s = (lane & 1) * 4;
  260. u8 l = dp_link_status(link_status, i);
  261. return (l >> s) & 0xf;
  262. }
  263. static bool dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  264. int lane_count)
  265. {
  266. int lane;
  267. u8 lane_status;
  268. for (lane = 0; lane < lane_count; lane++) {
  269. lane_status = dp_get_lane_status(link_status, lane);
  270. if ((lane_status & DP_LANE_CR_DONE) == 0)
  271. return false;
  272. }
  273. return true;
  274. }
  275. static bool dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  276. int lane_count)
  277. {
  278. u8 lane_align;
  279. u8 lane_status;
  280. int lane;
  281. lane_align = dp_link_status(link_status,
  282. DP_LANE_ALIGN_STATUS_UPDATED);
  283. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  284. return false;
  285. for (lane = 0; lane < lane_count; lane++) {
  286. lane_status = dp_get_lane_status(link_status, lane);
  287. if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
  288. return false;
  289. }
  290. return true;
  291. }
  292. static u8 dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
  293. int lane)
  294. {
  295. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  296. int s = ((lane & 1) ?
  297. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  298. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  299. u8 l = dp_link_status(link_status, i);
  300. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  301. }
  302. static u8 dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
  303. int lane)
  304. {
  305. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  306. int s = ((lane & 1) ?
  307. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  308. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  309. u8 l = dp_link_status(link_status, i);
  310. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  311. }
  312. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  313. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  314. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  315. int lane_count,
  316. u8 train_set[4])
  317. {
  318. u8 v = 0;
  319. u8 p = 0;
  320. int lane;
  321. for (lane = 0; lane < lane_count; lane++) {
  322. u8 this_v = dp_get_adjust_request_voltage(link_status, lane);
  323. u8 this_p = dp_get_adjust_request_pre_emphasis(link_status, lane);
  324. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  325. lane,
  326. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  327. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  328. if (this_v > v)
  329. v = this_v;
  330. if (this_p > p)
  331. p = this_p;
  332. }
  333. if (v >= DP_VOLTAGE_MAX)
  334. v |= DP_TRAIN_MAX_SWING_REACHED;
  335. if (p >= DP_PRE_EMPHASIS_MAX)
  336. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  337. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  338. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  339. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  340. for (lane = 0; lane < 4; lane++)
  341. train_set[lane] = v | p;
  342. }
  343. /* convert bits per color to bits per pixel */
  344. /* get bpc from the EDID */
  345. static int convert_bpc_to_bpp(int bpc)
  346. {
  347. if (bpc == 0)
  348. return 24;
  349. else
  350. return bpc * 3;
  351. }
  352. /* get the max pix clock supported by the link rate and lane num */
  353. static int dp_get_max_dp_pix_clock(int link_rate,
  354. int lane_num,
  355. int bpp)
  356. {
  357. return (link_rate * lane_num * 8) / bpp;
  358. }
  359. static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
  360. {
  361. switch (dpcd[DP_MAX_LINK_RATE]) {
  362. case DP_LINK_BW_1_62:
  363. default:
  364. return 162000;
  365. case DP_LINK_BW_2_7:
  366. return 270000;
  367. case DP_LINK_BW_5_4:
  368. return 540000;
  369. }
  370. }
  371. static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
  372. {
  373. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  374. }
  375. static u8 dp_get_dp_link_rate_coded(int link_rate)
  376. {
  377. switch (link_rate) {
  378. case 162000:
  379. default:
  380. return DP_LINK_BW_1_62;
  381. case 270000:
  382. return DP_LINK_BW_2_7;
  383. case 540000:
  384. return DP_LINK_BW_5_4;
  385. }
  386. }
  387. /***** radeon specific DP functions *****/
  388. /* First get the min lane# when low rate is used according to pixel clock
  389. * (prefer low rate), second check max lane# supported by DP panel,
  390. * if the max lane# < low rate lane# then use max lane# instead.
  391. */
  392. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  393. u8 dpcd[DP_DPCD_SIZE],
  394. int pix_clock)
  395. {
  396. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  397. int max_link_rate = dp_get_max_link_rate(dpcd);
  398. int max_lane_num = dp_get_max_lane_number(dpcd);
  399. int lane_num;
  400. int max_dp_pix_clock;
  401. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  402. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  403. if (pix_clock <= max_dp_pix_clock)
  404. break;
  405. }
  406. return lane_num;
  407. }
  408. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  409. u8 dpcd[DP_DPCD_SIZE],
  410. int pix_clock)
  411. {
  412. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  413. int lane_num, max_pix_clock;
  414. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  415. ENCODER_OBJECT_ID_NUTMEG)
  416. return 270000;
  417. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  418. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  419. if (pix_clock <= max_pix_clock)
  420. return 162000;
  421. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  422. if (pix_clock <= max_pix_clock)
  423. return 270000;
  424. if (radeon_connector_is_dp12_capable(connector)) {
  425. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  426. if (pix_clock <= max_pix_clock)
  427. return 540000;
  428. }
  429. return dp_get_max_link_rate(dpcd);
  430. }
  431. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  432. int action, int dp_clock,
  433. u8 ucconfig, u8 lane_num)
  434. {
  435. DP_ENCODER_SERVICE_PARAMETERS args;
  436. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  437. memset(&args, 0, sizeof(args));
  438. args.ucLinkClock = dp_clock / 10;
  439. args.ucConfig = ucconfig;
  440. args.ucAction = action;
  441. args.ucLaneNum = lane_num;
  442. args.ucStatus = 0;
  443. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  444. return args.ucStatus;
  445. }
  446. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  447. {
  448. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  449. struct drm_device *dev = radeon_connector->base.dev;
  450. struct radeon_device *rdev = dev->dev_private;
  451. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  452. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  453. }
  454. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  455. {
  456. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  457. u8 msg[25];
  458. int ret, i;
  459. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
  460. if (ret > 0) {
  461. memcpy(dig_connector->dpcd, msg, 8);
  462. DRM_DEBUG_KMS("DPCD: ");
  463. for (i = 0; i < 8; i++)
  464. DRM_DEBUG_KMS("%02x ", msg[i]);
  465. DRM_DEBUG_KMS("\n");
  466. return true;
  467. }
  468. dig_connector->dpcd[0] = 0;
  469. return false;
  470. }
  471. static void radeon_dp_set_panel_mode(struct drm_encoder *encoder,
  472. struct drm_connector *connector)
  473. {
  474. struct drm_device *dev = encoder->dev;
  475. struct radeon_device *rdev = dev->dev_private;
  476. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  477. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  478. if (!ASIC_IS_DCE4(rdev))
  479. return;
  480. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  481. ENCODER_OBJECT_ID_NUTMEG)
  482. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  483. else if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  484. ENCODER_OBJECT_ID_TRAVIS)
  485. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  486. else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  487. u8 tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  488. if (tmp & 1)
  489. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  490. }
  491. atombios_dig_encoder_setup(encoder,
  492. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  493. panel_mode);
  494. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  495. (panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  496. radeon_write_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
  497. }
  498. }
  499. void radeon_dp_set_link_config(struct drm_connector *connector,
  500. struct drm_display_mode *mode)
  501. {
  502. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  503. struct radeon_connector_atom_dig *dig_connector;
  504. if (!radeon_connector->con_priv)
  505. return;
  506. dig_connector = radeon_connector->con_priv;
  507. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  508. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  509. dig_connector->dp_clock =
  510. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  511. dig_connector->dp_lane_count =
  512. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  513. }
  514. }
  515. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  516. struct drm_display_mode *mode)
  517. {
  518. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  519. struct radeon_connector_atom_dig *dig_connector;
  520. int dp_clock;
  521. if (!radeon_connector->con_priv)
  522. return MODE_CLOCK_HIGH;
  523. dig_connector = radeon_connector->con_priv;
  524. dp_clock =
  525. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  526. if ((dp_clock == 540000) &&
  527. (!radeon_connector_is_dp12_capable(connector)))
  528. return MODE_CLOCK_HIGH;
  529. return MODE_OK;
  530. }
  531. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  532. u8 link_status[DP_LINK_STATUS_SIZE])
  533. {
  534. int ret;
  535. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  536. link_status, DP_LINK_STATUS_SIZE, 100);
  537. if (ret <= 0) {
  538. DRM_ERROR("displayport link status failed\n");
  539. return false;
  540. }
  541. DRM_DEBUG_KMS("link status %02x %02x %02x %02x %02x %02x\n",
  542. link_status[0], link_status[1], link_status[2],
  543. link_status[3], link_status[4], link_status[5]);
  544. return true;
  545. }
  546. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  547. {
  548. u8 link_status[DP_LINK_STATUS_SIZE];
  549. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  550. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  551. return false;
  552. if (dp_channel_eq_ok(link_status, dig->dp_lane_count))
  553. return false;
  554. return true;
  555. }
  556. struct radeon_dp_link_train_info {
  557. struct radeon_device *rdev;
  558. struct drm_encoder *encoder;
  559. struct drm_connector *connector;
  560. struct radeon_connector *radeon_connector;
  561. int enc_id;
  562. int dp_clock;
  563. int dp_lane_count;
  564. int rd_interval;
  565. bool tp3_supported;
  566. u8 dpcd[8];
  567. u8 train_set[4];
  568. u8 link_status[DP_LINK_STATUS_SIZE];
  569. u8 tries;
  570. bool use_dpencoder;
  571. };
  572. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  573. {
  574. /* set the initial vs/emph on the source */
  575. atombios_dig_transmitter_setup(dp_info->encoder,
  576. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  577. 0, dp_info->train_set[0]); /* sets all lanes at once */
  578. /* set the vs/emph on the sink */
  579. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  580. dp_info->train_set, dp_info->dp_lane_count, 0);
  581. }
  582. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  583. {
  584. int rtp = 0;
  585. /* set training pattern on the source */
  586. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  587. switch (tp) {
  588. case DP_TRAINING_PATTERN_1:
  589. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  590. break;
  591. case DP_TRAINING_PATTERN_2:
  592. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  593. break;
  594. case DP_TRAINING_PATTERN_3:
  595. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  596. break;
  597. }
  598. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  599. } else {
  600. switch (tp) {
  601. case DP_TRAINING_PATTERN_1:
  602. rtp = 0;
  603. break;
  604. case DP_TRAINING_PATTERN_2:
  605. rtp = 1;
  606. break;
  607. }
  608. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  609. dp_info->dp_clock, dp_info->enc_id, rtp);
  610. }
  611. /* enable training pattern on the sink */
  612. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  613. }
  614. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  615. {
  616. u8 tmp;
  617. /* power up the sink */
  618. if (dp_info->dpcd[0] >= 0x11)
  619. radeon_write_dpcd_reg(dp_info->radeon_connector,
  620. DP_SET_POWER, DP_SET_POWER_D0);
  621. /* possibly enable downspread on the sink */
  622. if (dp_info->dpcd[3] & 0x1)
  623. radeon_write_dpcd_reg(dp_info->radeon_connector,
  624. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  625. else
  626. radeon_write_dpcd_reg(dp_info->radeon_connector,
  627. DP_DOWNSPREAD_CTRL, 0);
  628. radeon_dp_set_panel_mode(dp_info->encoder, dp_info->connector);
  629. /* set the lane count on the sink */
  630. tmp = dp_info->dp_lane_count;
  631. if (dp_info->dpcd[0] >= 0x11)
  632. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  633. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  634. /* set the link rate on the sink */
  635. tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
  636. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  637. /* start training on the source */
  638. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  639. atombios_dig_encoder_setup(dp_info->encoder,
  640. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  641. else
  642. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  643. dp_info->dp_clock, dp_info->enc_id, 0);
  644. /* disable the training pattern on the sink */
  645. radeon_write_dpcd_reg(dp_info->radeon_connector,
  646. DP_TRAINING_PATTERN_SET,
  647. DP_TRAINING_PATTERN_DISABLE);
  648. return 0;
  649. }
  650. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  651. {
  652. udelay(400);
  653. /* disable the training pattern on the sink */
  654. radeon_write_dpcd_reg(dp_info->radeon_connector,
  655. DP_TRAINING_PATTERN_SET,
  656. DP_TRAINING_PATTERN_DISABLE);
  657. /* disable the training pattern on the source */
  658. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  659. atombios_dig_encoder_setup(dp_info->encoder,
  660. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  661. else
  662. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  663. dp_info->dp_clock, dp_info->enc_id, 0);
  664. return 0;
  665. }
  666. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  667. {
  668. bool clock_recovery;
  669. u8 voltage;
  670. int i;
  671. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  672. memset(dp_info->train_set, 0, 4);
  673. radeon_dp_update_vs_emph(dp_info);
  674. udelay(400);
  675. /* clock recovery loop */
  676. clock_recovery = false;
  677. dp_info->tries = 0;
  678. voltage = 0xff;
  679. while (1) {
  680. if (dp_info->rd_interval == 0)
  681. udelay(100);
  682. else
  683. mdelay(dp_info->rd_interval * 4);
  684. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  685. break;
  686. if (dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  687. clock_recovery = true;
  688. break;
  689. }
  690. for (i = 0; i < dp_info->dp_lane_count; i++) {
  691. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  692. break;
  693. }
  694. if (i == dp_info->dp_lane_count) {
  695. DRM_ERROR("clock recovery reached max voltage\n");
  696. break;
  697. }
  698. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  699. ++dp_info->tries;
  700. if (dp_info->tries == 5) {
  701. DRM_ERROR("clock recovery tried 5 times\n");
  702. break;
  703. }
  704. } else
  705. dp_info->tries = 0;
  706. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  707. /* Compute new train_set as requested by sink */
  708. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  709. radeon_dp_update_vs_emph(dp_info);
  710. }
  711. if (!clock_recovery) {
  712. DRM_ERROR("clock recovery failed\n");
  713. return -1;
  714. } else {
  715. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  716. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  717. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  718. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  719. return 0;
  720. }
  721. }
  722. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  723. {
  724. bool channel_eq;
  725. if (dp_info->tp3_supported)
  726. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  727. else
  728. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  729. /* channel equalization loop */
  730. dp_info->tries = 0;
  731. channel_eq = false;
  732. while (1) {
  733. if (dp_info->rd_interval == 0)
  734. udelay(400);
  735. else
  736. mdelay(dp_info->rd_interval * 4);
  737. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  738. break;
  739. if (dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  740. channel_eq = true;
  741. break;
  742. }
  743. /* Try 5 times */
  744. if (dp_info->tries > 5) {
  745. DRM_ERROR("channel eq failed: 5 tries\n");
  746. break;
  747. }
  748. /* Compute new train_set as requested by sink */
  749. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  750. radeon_dp_update_vs_emph(dp_info);
  751. dp_info->tries++;
  752. }
  753. if (!channel_eq) {
  754. DRM_ERROR("channel eq failed\n");
  755. return -1;
  756. } else {
  757. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  758. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  759. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  760. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  761. return 0;
  762. }
  763. }
  764. void radeon_dp_link_train(struct drm_encoder *encoder,
  765. struct drm_connector *connector)
  766. {
  767. struct drm_device *dev = encoder->dev;
  768. struct radeon_device *rdev = dev->dev_private;
  769. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  770. struct radeon_encoder_atom_dig *dig;
  771. struct radeon_connector *radeon_connector;
  772. struct radeon_connector_atom_dig *dig_connector;
  773. struct radeon_dp_link_train_info dp_info;
  774. int index;
  775. u8 tmp, frev, crev;
  776. if (!radeon_encoder->enc_priv)
  777. return;
  778. dig = radeon_encoder->enc_priv;
  779. radeon_connector = to_radeon_connector(connector);
  780. if (!radeon_connector->con_priv)
  781. return;
  782. dig_connector = radeon_connector->con_priv;
  783. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  784. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  785. return;
  786. /* DPEncoderService newer than 1.1 can't program properly the
  787. * training pattern. When facing such version use the
  788. * DIGXEncoderControl (X== 1 | 2)
  789. */
  790. dp_info.use_dpencoder = true;
  791. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  792. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  793. if (crev > 1) {
  794. dp_info.use_dpencoder = false;
  795. }
  796. }
  797. dp_info.enc_id = 0;
  798. if (dig->dig_encoder)
  799. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  800. else
  801. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  802. if (dig->linkb)
  803. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  804. else
  805. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  806. dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
  807. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  808. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  809. dp_info.tp3_supported = true;
  810. else
  811. dp_info.tp3_supported = false;
  812. memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
  813. dp_info.rdev = rdev;
  814. dp_info.encoder = encoder;
  815. dp_info.connector = connector;
  816. dp_info.radeon_connector = radeon_connector;
  817. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  818. dp_info.dp_clock = dig_connector->dp_clock;
  819. if (radeon_dp_link_train_init(&dp_info))
  820. goto done;
  821. if (radeon_dp_link_train_cr(&dp_info))
  822. goto done;
  823. if (radeon_dp_link_train_ce(&dp_info))
  824. goto done;
  825. done:
  826. if (radeon_dp_link_train_finish(&dp_info))
  827. return;
  828. }