atombios_crtc.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  362. };
  363. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  364. int enable,
  365. int pll_id,
  366. struct radeon_atom_ss *ss)
  367. {
  368. struct drm_device *dev = crtc->dev;
  369. struct radeon_device *rdev = dev->dev_private;
  370. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  371. union atom_enable_ss args;
  372. memset(&args, 0, sizeof(args));
  373. if (ASIC_IS_DCE5(rdev)) {
  374. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  375. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  376. switch (pll_id) {
  377. case ATOM_PPLL1:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_PPLL2:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  386. break;
  387. case ATOM_DCPLL:
  388. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  389. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  390. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  391. break;
  392. case ATOM_PPLL_INVALID:
  393. return;
  394. }
  395. args.v3.ucEnable = enable;
  396. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  397. args.v3.ucEnable = ATOM_DISABLE;
  398. } else if (ASIC_IS_DCE4(rdev)) {
  399. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  400. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  401. switch (pll_id) {
  402. case ATOM_PPLL1:
  403. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  404. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  405. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  406. break;
  407. case ATOM_PPLL2:
  408. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  409. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  410. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  411. break;
  412. case ATOM_DCPLL:
  413. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  414. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  415. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  416. break;
  417. case ATOM_PPLL_INVALID:
  418. return;
  419. }
  420. args.v2.ucEnable = enable;
  421. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  422. args.v2.ucEnable = ATOM_DISABLE;
  423. } else if (ASIC_IS_DCE3(rdev)) {
  424. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  425. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  426. args.v1.ucSpreadSpectrumStep = ss->step;
  427. args.v1.ucSpreadSpectrumDelay = ss->delay;
  428. args.v1.ucSpreadSpectrumRange = ss->range;
  429. args.v1.ucPpll = pll_id;
  430. args.v1.ucEnable = enable;
  431. } else if (ASIC_IS_AVIVO(rdev)) {
  432. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  433. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  434. atombios_disable_ss(crtc);
  435. return;
  436. }
  437. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  438. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  439. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  440. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  441. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  442. args.lvds_ss_2.ucEnable = enable;
  443. } else {
  444. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  445. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  446. atombios_disable_ss(crtc);
  447. return;
  448. }
  449. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  450. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  451. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  452. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  453. args.lvds_ss.ucEnable = enable;
  454. }
  455. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  456. }
  457. union adjust_pixel_clock {
  458. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  459. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  460. };
  461. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  462. struct drm_display_mode *mode,
  463. struct radeon_pll *pll,
  464. bool ss_enabled,
  465. struct radeon_atom_ss *ss)
  466. {
  467. struct drm_device *dev = crtc->dev;
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct drm_encoder *encoder = NULL;
  470. struct radeon_encoder *radeon_encoder = NULL;
  471. struct drm_connector *connector = NULL;
  472. u32 adjusted_clock = mode->clock;
  473. int encoder_mode = 0;
  474. u32 dp_clock = mode->clock;
  475. int bpc = 8;
  476. /* reset the pll flags */
  477. pll->flags = 0;
  478. if (ASIC_IS_AVIVO(rdev)) {
  479. if ((rdev->family == CHIP_RS600) ||
  480. (rdev->family == CHIP_RS690) ||
  481. (rdev->family == CHIP_RS740))
  482. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  483. RADEON_PLL_PREFER_CLOSEST_LOWER);
  484. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  485. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  486. else
  487. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  488. if (rdev->family < CHIP_RV770)
  489. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  490. } else {
  491. pll->flags |= RADEON_PLL_LEGACY;
  492. if (mode->clock > 200000) /* range limits??? */
  493. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  494. else
  495. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  496. }
  497. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  498. if (encoder->crtc == crtc) {
  499. radeon_encoder = to_radeon_encoder(encoder);
  500. connector = radeon_get_connector_for_encoder(encoder);
  501. if (connector)
  502. bpc = connector->display_info.bpc;
  503. encoder_mode = atombios_get_encoder_mode(encoder);
  504. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  505. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  506. if (connector) {
  507. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  508. struct radeon_connector_atom_dig *dig_connector =
  509. radeon_connector->con_priv;
  510. dp_clock = dig_connector->dp_clock;
  511. }
  512. }
  513. /* use recommended ref_div for ss */
  514. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  515. if (ss_enabled) {
  516. if (ss->refdiv) {
  517. pll->flags |= RADEON_PLL_USE_REF_DIV;
  518. pll->reference_div = ss->refdiv;
  519. if (ASIC_IS_AVIVO(rdev))
  520. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  521. }
  522. }
  523. }
  524. if (ASIC_IS_AVIVO(rdev)) {
  525. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  526. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  527. adjusted_clock = mode->clock * 2;
  528. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  529. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  530. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  531. pll->flags |= RADEON_PLL_IS_LCD;
  532. } else {
  533. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  534. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  535. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  536. pll->flags |= RADEON_PLL_USE_REF_DIV;
  537. }
  538. break;
  539. }
  540. }
  541. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  542. * accordingly based on the encoder/transmitter to work around
  543. * special hw requirements.
  544. */
  545. if (ASIC_IS_DCE3(rdev)) {
  546. union adjust_pixel_clock args;
  547. u8 frev, crev;
  548. int index;
  549. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  550. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  551. &crev))
  552. return adjusted_clock;
  553. memset(&args, 0, sizeof(args));
  554. switch (frev) {
  555. case 1:
  556. switch (crev) {
  557. case 1:
  558. case 2:
  559. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  560. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  561. args.v1.ucEncodeMode = encoder_mode;
  562. if (ss_enabled && ss->percentage)
  563. args.v1.ucConfig |=
  564. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  565. atom_execute_table(rdev->mode_info.atom_context,
  566. index, (uint32_t *)&args);
  567. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  568. break;
  569. case 3:
  570. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  571. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  572. args.v3.sInput.ucEncodeMode = encoder_mode;
  573. args.v3.sInput.ucDispPllConfig = 0;
  574. if (ss_enabled && ss->percentage)
  575. args.v3.sInput.ucDispPllConfig |=
  576. DISPPLL_CONFIG_SS_ENABLE;
  577. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  578. args.v3.sInput.ucDispPllConfig |=
  579. DISPPLL_CONFIG_COHERENT_MODE;
  580. /* 16200 or 27000 */
  581. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  582. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  583. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  584. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  585. /* deep color support */
  586. args.v3.sInput.usPixelClock =
  587. cpu_to_le16((mode->clock * bpc / 8) / 10);
  588. if (dig->coherent_mode)
  589. args.v3.sInput.ucDispPllConfig |=
  590. DISPPLL_CONFIG_COHERENT_MODE;
  591. if (mode->clock > 165000)
  592. args.v3.sInput.ucDispPllConfig |=
  593. DISPPLL_CONFIG_DUAL_LINK;
  594. }
  595. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  596. ENCODER_OBJECT_ID_NONE)
  597. args.v3.sInput.ucExtTransmitterID =
  598. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  599. else
  600. args.v3.sInput.ucExtTransmitterID = 0;
  601. atom_execute_table(rdev->mode_info.atom_context,
  602. index, (uint32_t *)&args);
  603. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  604. if (args.v3.sOutput.ucRefDiv) {
  605. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  606. pll->flags |= RADEON_PLL_USE_REF_DIV;
  607. pll->reference_div = args.v3.sOutput.ucRefDiv;
  608. }
  609. if (args.v3.sOutput.ucPostDiv) {
  610. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  611. pll->flags |= RADEON_PLL_USE_POST_DIV;
  612. pll->post_div = args.v3.sOutput.ucPostDiv;
  613. }
  614. break;
  615. default:
  616. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  617. return adjusted_clock;
  618. }
  619. break;
  620. default:
  621. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  622. return adjusted_clock;
  623. }
  624. }
  625. return adjusted_clock;
  626. }
  627. union set_pixel_clock {
  628. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  629. PIXEL_CLOCK_PARAMETERS v1;
  630. PIXEL_CLOCK_PARAMETERS_V2 v2;
  631. PIXEL_CLOCK_PARAMETERS_V3 v3;
  632. PIXEL_CLOCK_PARAMETERS_V5 v5;
  633. PIXEL_CLOCK_PARAMETERS_V6 v6;
  634. };
  635. /* on DCE5, make sure the voltage is high enough to support the
  636. * required disp clk.
  637. */
  638. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  639. u32 dispclk)
  640. {
  641. struct drm_device *dev = crtc->dev;
  642. struct radeon_device *rdev = dev->dev_private;
  643. u8 frev, crev;
  644. int index;
  645. union set_pixel_clock args;
  646. memset(&args, 0, sizeof(args));
  647. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  648. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  649. &crev))
  650. return;
  651. switch (frev) {
  652. case 1:
  653. switch (crev) {
  654. case 5:
  655. /* if the default dcpll clock is specified,
  656. * SetPixelClock provides the dividers
  657. */
  658. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  659. args.v5.usPixelClock = cpu_to_le16(dispclk);
  660. args.v5.ucPpll = ATOM_DCPLL;
  661. break;
  662. case 6:
  663. /* if the default dcpll clock is specified,
  664. * SetPixelClock provides the dividers
  665. */
  666. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  667. args.v6.ucPpll = ATOM_DCPLL;
  668. break;
  669. default:
  670. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  671. return;
  672. }
  673. break;
  674. default:
  675. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  676. return;
  677. }
  678. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  679. }
  680. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  681. u32 crtc_id,
  682. int pll_id,
  683. u32 encoder_mode,
  684. u32 encoder_id,
  685. u32 clock,
  686. u32 ref_div,
  687. u32 fb_div,
  688. u32 frac_fb_div,
  689. u32 post_div,
  690. int bpc,
  691. bool ss_enabled,
  692. struct radeon_atom_ss *ss)
  693. {
  694. struct drm_device *dev = crtc->dev;
  695. struct radeon_device *rdev = dev->dev_private;
  696. u8 frev, crev;
  697. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  698. union set_pixel_clock args;
  699. memset(&args, 0, sizeof(args));
  700. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  701. &crev))
  702. return;
  703. switch (frev) {
  704. case 1:
  705. switch (crev) {
  706. case 1:
  707. if (clock == ATOM_DISABLE)
  708. return;
  709. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  710. args.v1.usRefDiv = cpu_to_le16(ref_div);
  711. args.v1.usFbDiv = cpu_to_le16(fb_div);
  712. args.v1.ucFracFbDiv = frac_fb_div;
  713. args.v1.ucPostDiv = post_div;
  714. args.v1.ucPpll = pll_id;
  715. args.v1.ucCRTC = crtc_id;
  716. args.v1.ucRefDivSrc = 1;
  717. break;
  718. case 2:
  719. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  720. args.v2.usRefDiv = cpu_to_le16(ref_div);
  721. args.v2.usFbDiv = cpu_to_le16(fb_div);
  722. args.v2.ucFracFbDiv = frac_fb_div;
  723. args.v2.ucPostDiv = post_div;
  724. args.v2.ucPpll = pll_id;
  725. args.v2.ucCRTC = crtc_id;
  726. args.v2.ucRefDivSrc = 1;
  727. break;
  728. case 3:
  729. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  730. args.v3.usRefDiv = cpu_to_le16(ref_div);
  731. args.v3.usFbDiv = cpu_to_le16(fb_div);
  732. args.v3.ucFracFbDiv = frac_fb_div;
  733. args.v3.ucPostDiv = post_div;
  734. args.v3.ucPpll = pll_id;
  735. args.v3.ucMiscInfo = (pll_id << 2);
  736. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  737. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  738. args.v3.ucTransmitterId = encoder_id;
  739. args.v3.ucEncoderMode = encoder_mode;
  740. break;
  741. case 5:
  742. args.v5.ucCRTC = crtc_id;
  743. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  744. args.v5.ucRefDiv = ref_div;
  745. args.v5.usFbDiv = cpu_to_le16(fb_div);
  746. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  747. args.v5.ucPostDiv = post_div;
  748. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  749. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  750. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  751. switch (bpc) {
  752. case 8:
  753. default:
  754. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  755. break;
  756. case 10:
  757. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  758. break;
  759. }
  760. args.v5.ucTransmitterID = encoder_id;
  761. args.v5.ucEncoderMode = encoder_mode;
  762. args.v5.ucPpll = pll_id;
  763. break;
  764. case 6:
  765. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  766. args.v6.ucRefDiv = ref_div;
  767. args.v6.usFbDiv = cpu_to_le16(fb_div);
  768. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  769. args.v6.ucPostDiv = post_div;
  770. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  771. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  772. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  773. switch (bpc) {
  774. case 8:
  775. default:
  776. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  777. break;
  778. case 10:
  779. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  780. break;
  781. case 12:
  782. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  783. break;
  784. case 16:
  785. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  786. break;
  787. }
  788. args.v6.ucTransmitterID = encoder_id;
  789. args.v6.ucEncoderMode = encoder_mode;
  790. args.v6.ucPpll = pll_id;
  791. break;
  792. default:
  793. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  794. return;
  795. }
  796. break;
  797. default:
  798. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  799. return;
  800. }
  801. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  802. }
  803. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  804. {
  805. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  806. struct drm_device *dev = crtc->dev;
  807. struct radeon_device *rdev = dev->dev_private;
  808. struct drm_encoder *encoder = NULL;
  809. struct radeon_encoder *radeon_encoder = NULL;
  810. u32 pll_clock = mode->clock;
  811. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  812. struct radeon_pll *pll;
  813. u32 adjusted_clock;
  814. int encoder_mode = 0;
  815. struct radeon_atom_ss ss;
  816. bool ss_enabled = false;
  817. int bpc = 8;
  818. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  819. if (encoder->crtc == crtc) {
  820. radeon_encoder = to_radeon_encoder(encoder);
  821. encoder_mode = atombios_get_encoder_mode(encoder);
  822. break;
  823. }
  824. }
  825. if (!radeon_encoder)
  826. return;
  827. switch (radeon_crtc->pll_id) {
  828. case ATOM_PPLL1:
  829. pll = &rdev->clock.p1pll;
  830. break;
  831. case ATOM_PPLL2:
  832. pll = &rdev->clock.p2pll;
  833. break;
  834. case ATOM_DCPLL:
  835. case ATOM_PPLL_INVALID:
  836. default:
  837. pll = &rdev->clock.dcpll;
  838. break;
  839. }
  840. if (radeon_encoder->active_device &
  841. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  842. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  843. struct drm_connector *connector =
  844. radeon_get_connector_for_encoder(encoder);
  845. struct radeon_connector *radeon_connector =
  846. to_radeon_connector(connector);
  847. struct radeon_connector_atom_dig *dig_connector =
  848. radeon_connector->con_priv;
  849. int dp_clock;
  850. bpc = connector->display_info.bpc;
  851. switch (encoder_mode) {
  852. case ATOM_ENCODER_MODE_DP_MST:
  853. case ATOM_ENCODER_MODE_DP:
  854. /* DP/eDP */
  855. dp_clock = dig_connector->dp_clock / 10;
  856. if (ASIC_IS_DCE4(rdev))
  857. ss_enabled =
  858. radeon_atombios_get_asic_ss_info(rdev, &ss,
  859. ASIC_INTERNAL_SS_ON_DP,
  860. dp_clock);
  861. else {
  862. if (dp_clock == 16200) {
  863. ss_enabled =
  864. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  865. ATOM_DP_SS_ID2);
  866. if (!ss_enabled)
  867. ss_enabled =
  868. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  869. ATOM_DP_SS_ID1);
  870. } else
  871. ss_enabled =
  872. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  873. ATOM_DP_SS_ID1);
  874. }
  875. break;
  876. case ATOM_ENCODER_MODE_LVDS:
  877. if (ASIC_IS_DCE4(rdev))
  878. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  879. dig->lcd_ss_id,
  880. mode->clock / 10);
  881. else
  882. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  883. dig->lcd_ss_id);
  884. break;
  885. case ATOM_ENCODER_MODE_DVI:
  886. if (ASIC_IS_DCE4(rdev))
  887. ss_enabled =
  888. radeon_atombios_get_asic_ss_info(rdev, &ss,
  889. ASIC_INTERNAL_SS_ON_TMDS,
  890. mode->clock / 10);
  891. break;
  892. case ATOM_ENCODER_MODE_HDMI:
  893. if (ASIC_IS_DCE4(rdev))
  894. ss_enabled =
  895. radeon_atombios_get_asic_ss_info(rdev, &ss,
  896. ASIC_INTERNAL_SS_ON_HDMI,
  897. mode->clock / 10);
  898. break;
  899. default:
  900. break;
  901. }
  902. }
  903. /* adjust pixel clock as needed */
  904. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  905. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  906. /* TV seems to prefer the legacy algo on some boards */
  907. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  908. &ref_div, &post_div);
  909. else if (ASIC_IS_AVIVO(rdev))
  910. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  911. &ref_div, &post_div);
  912. else
  913. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  914. &ref_div, &post_div);
  915. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  916. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  917. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  918. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  919. if (ss_enabled) {
  920. /* calculate ss amount and step size */
  921. if (ASIC_IS_DCE4(rdev)) {
  922. u32 step_size;
  923. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  924. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  925. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  926. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  927. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  928. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  929. (125 * 25 * pll->reference_freq / 100);
  930. else
  931. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  932. (125 * 25 * pll->reference_freq / 100);
  933. ss.step = step_size;
  934. }
  935. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  936. }
  937. }
  938. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  939. struct drm_framebuffer *fb,
  940. int x, int y, int atomic)
  941. {
  942. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  943. struct drm_device *dev = crtc->dev;
  944. struct radeon_device *rdev = dev->dev_private;
  945. struct radeon_framebuffer *radeon_fb;
  946. struct drm_framebuffer *target_fb;
  947. struct drm_gem_object *obj;
  948. struct radeon_bo *rbo;
  949. uint64_t fb_location;
  950. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  951. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  952. u32 tmp, viewport_w, viewport_h;
  953. int r;
  954. /* no fb bound */
  955. if (!atomic && !crtc->fb) {
  956. DRM_DEBUG_KMS("No FB bound\n");
  957. return 0;
  958. }
  959. if (atomic) {
  960. radeon_fb = to_radeon_framebuffer(fb);
  961. target_fb = fb;
  962. }
  963. else {
  964. radeon_fb = to_radeon_framebuffer(crtc->fb);
  965. target_fb = crtc->fb;
  966. }
  967. /* If atomic, assume fb object is pinned & idle & fenced and
  968. * just update base pointers
  969. */
  970. obj = radeon_fb->obj;
  971. rbo = gem_to_radeon_bo(obj);
  972. r = radeon_bo_reserve(rbo, false);
  973. if (unlikely(r != 0))
  974. return r;
  975. if (atomic)
  976. fb_location = radeon_bo_gpu_offset(rbo);
  977. else {
  978. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  979. if (unlikely(r != 0)) {
  980. radeon_bo_unreserve(rbo);
  981. return -EINVAL;
  982. }
  983. }
  984. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  985. radeon_bo_unreserve(rbo);
  986. switch (target_fb->bits_per_pixel) {
  987. case 8:
  988. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  989. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  990. break;
  991. case 15:
  992. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  993. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  994. break;
  995. case 16:
  996. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  997. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  998. #ifdef __BIG_ENDIAN
  999. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1000. #endif
  1001. break;
  1002. case 24:
  1003. case 32:
  1004. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1005. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1006. #ifdef __BIG_ENDIAN
  1007. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1008. #endif
  1009. break;
  1010. default:
  1011. DRM_ERROR("Unsupported screen depth %d\n",
  1012. target_fb->bits_per_pixel);
  1013. return -EINVAL;
  1014. }
  1015. if (tiling_flags & RADEON_TILING_MACRO)
  1016. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1017. else if (tiling_flags & RADEON_TILING_MICRO)
  1018. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1019. switch (radeon_crtc->crtc_id) {
  1020. case 0:
  1021. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1022. break;
  1023. case 1:
  1024. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1025. break;
  1026. case 2:
  1027. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1028. break;
  1029. case 3:
  1030. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1031. break;
  1032. case 4:
  1033. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1034. break;
  1035. case 5:
  1036. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1037. break;
  1038. default:
  1039. break;
  1040. }
  1041. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1042. upper_32_bits(fb_location));
  1043. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1044. upper_32_bits(fb_location));
  1045. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1046. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1047. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1048. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1049. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1050. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1051. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1052. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1053. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1054. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1055. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1056. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1057. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1058. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1059. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1060. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1061. crtc->mode.vdisplay);
  1062. x &= ~3;
  1063. y &= ~1;
  1064. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1065. (x << 16) | y);
  1066. viewport_w = crtc->mode.hdisplay;
  1067. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1068. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1069. (viewport_w << 16) | viewport_h);
  1070. /* pageflip setup */
  1071. /* make sure flip is at vb rather than hb */
  1072. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1073. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1074. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1075. /* set pageflip to happen anywhere in vblank interval */
  1076. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1077. if (!atomic && fb && fb != crtc->fb) {
  1078. radeon_fb = to_radeon_framebuffer(fb);
  1079. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1080. r = radeon_bo_reserve(rbo, false);
  1081. if (unlikely(r != 0))
  1082. return r;
  1083. radeon_bo_unpin(rbo);
  1084. radeon_bo_unreserve(rbo);
  1085. }
  1086. /* Bytes per pixel may have changed */
  1087. radeon_bandwidth_update(rdev);
  1088. return 0;
  1089. }
  1090. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1091. struct drm_framebuffer *fb,
  1092. int x, int y, int atomic)
  1093. {
  1094. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1095. struct drm_device *dev = crtc->dev;
  1096. struct radeon_device *rdev = dev->dev_private;
  1097. struct radeon_framebuffer *radeon_fb;
  1098. struct drm_gem_object *obj;
  1099. struct radeon_bo *rbo;
  1100. struct drm_framebuffer *target_fb;
  1101. uint64_t fb_location;
  1102. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1103. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1104. u32 tmp, viewport_w, viewport_h;
  1105. int r;
  1106. /* no fb bound */
  1107. if (!atomic && !crtc->fb) {
  1108. DRM_DEBUG_KMS("No FB bound\n");
  1109. return 0;
  1110. }
  1111. if (atomic) {
  1112. radeon_fb = to_radeon_framebuffer(fb);
  1113. target_fb = fb;
  1114. }
  1115. else {
  1116. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1117. target_fb = crtc->fb;
  1118. }
  1119. obj = radeon_fb->obj;
  1120. rbo = gem_to_radeon_bo(obj);
  1121. r = radeon_bo_reserve(rbo, false);
  1122. if (unlikely(r != 0))
  1123. return r;
  1124. /* If atomic, assume fb object is pinned & idle & fenced and
  1125. * just update base pointers
  1126. */
  1127. if (atomic)
  1128. fb_location = radeon_bo_gpu_offset(rbo);
  1129. else {
  1130. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1131. if (unlikely(r != 0)) {
  1132. radeon_bo_unreserve(rbo);
  1133. return -EINVAL;
  1134. }
  1135. }
  1136. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1137. radeon_bo_unreserve(rbo);
  1138. switch (target_fb->bits_per_pixel) {
  1139. case 8:
  1140. fb_format =
  1141. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1142. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1143. break;
  1144. case 15:
  1145. fb_format =
  1146. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1147. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1148. break;
  1149. case 16:
  1150. fb_format =
  1151. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1152. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1153. #ifdef __BIG_ENDIAN
  1154. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1155. #endif
  1156. break;
  1157. case 24:
  1158. case 32:
  1159. fb_format =
  1160. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1161. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1162. #ifdef __BIG_ENDIAN
  1163. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1164. #endif
  1165. break;
  1166. default:
  1167. DRM_ERROR("Unsupported screen depth %d\n",
  1168. target_fb->bits_per_pixel);
  1169. return -EINVAL;
  1170. }
  1171. if (rdev->family >= CHIP_R600) {
  1172. if (tiling_flags & RADEON_TILING_MACRO)
  1173. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1174. else if (tiling_flags & RADEON_TILING_MICRO)
  1175. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1176. } else {
  1177. if (tiling_flags & RADEON_TILING_MACRO)
  1178. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1179. if (tiling_flags & RADEON_TILING_MICRO)
  1180. fb_format |= AVIVO_D1GRPH_TILED;
  1181. }
  1182. if (radeon_crtc->crtc_id == 0)
  1183. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1184. else
  1185. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1186. if (rdev->family >= CHIP_RV770) {
  1187. if (radeon_crtc->crtc_id) {
  1188. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1189. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1190. } else {
  1191. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1192. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1193. }
  1194. }
  1195. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1196. (u32) fb_location);
  1197. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1198. radeon_crtc->crtc_offset, (u32) fb_location);
  1199. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1200. if (rdev->family >= CHIP_R600)
  1201. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1202. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1203. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1204. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1205. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1206. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1207. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1208. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1209. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1210. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1211. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1212. crtc->mode.vdisplay);
  1213. x &= ~3;
  1214. y &= ~1;
  1215. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1216. (x << 16) | y);
  1217. viewport_w = crtc->mode.hdisplay;
  1218. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1219. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1220. (viewport_w << 16) | viewport_h);
  1221. /* pageflip setup */
  1222. /* make sure flip is at vb rather than hb */
  1223. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1224. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1225. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1226. /* set pageflip to happen anywhere in vblank interval */
  1227. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1228. if (!atomic && fb && fb != crtc->fb) {
  1229. radeon_fb = to_radeon_framebuffer(fb);
  1230. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1231. r = radeon_bo_reserve(rbo, false);
  1232. if (unlikely(r != 0))
  1233. return r;
  1234. radeon_bo_unpin(rbo);
  1235. radeon_bo_unreserve(rbo);
  1236. }
  1237. /* Bytes per pixel may have changed */
  1238. radeon_bandwidth_update(rdev);
  1239. return 0;
  1240. }
  1241. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1242. struct drm_framebuffer *old_fb)
  1243. {
  1244. struct drm_device *dev = crtc->dev;
  1245. struct radeon_device *rdev = dev->dev_private;
  1246. if (ASIC_IS_DCE4(rdev))
  1247. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1248. else if (ASIC_IS_AVIVO(rdev))
  1249. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1250. else
  1251. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1252. }
  1253. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1254. struct drm_framebuffer *fb,
  1255. int x, int y, enum mode_set_atomic state)
  1256. {
  1257. struct drm_device *dev = crtc->dev;
  1258. struct radeon_device *rdev = dev->dev_private;
  1259. if (ASIC_IS_DCE4(rdev))
  1260. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1261. else if (ASIC_IS_AVIVO(rdev))
  1262. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1263. else
  1264. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1265. }
  1266. /* properly set additional regs when using atombios */
  1267. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1268. {
  1269. struct drm_device *dev = crtc->dev;
  1270. struct radeon_device *rdev = dev->dev_private;
  1271. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1272. u32 disp_merge_cntl;
  1273. switch (radeon_crtc->crtc_id) {
  1274. case 0:
  1275. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1276. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1277. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1278. break;
  1279. case 1:
  1280. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1281. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1282. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1283. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1284. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1285. break;
  1286. }
  1287. }
  1288. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1289. {
  1290. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1291. struct drm_device *dev = crtc->dev;
  1292. struct radeon_device *rdev = dev->dev_private;
  1293. struct drm_encoder *test_encoder;
  1294. struct drm_crtc *test_crtc;
  1295. uint32_t pll_in_use = 0;
  1296. if (ASIC_IS_DCE4(rdev)) {
  1297. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1298. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1299. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1300. * depending on the asic:
  1301. * DCE4: PPLL or ext clock
  1302. * DCE5: DCPLL or ext clock
  1303. *
  1304. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1305. * PPLL/DCPLL programming and only program the DP DTO for the
  1306. * crtc virtual pixel clock.
  1307. */
  1308. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1309. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1310. return ATOM_PPLL_INVALID;
  1311. }
  1312. }
  1313. }
  1314. /* otherwise, pick one of the plls */
  1315. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1316. struct radeon_crtc *radeon_test_crtc;
  1317. if (crtc == test_crtc)
  1318. continue;
  1319. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1320. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1321. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1322. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1323. }
  1324. if (!(pll_in_use & 1))
  1325. return ATOM_PPLL1;
  1326. return ATOM_PPLL2;
  1327. } else
  1328. return radeon_crtc->crtc_id;
  1329. }
  1330. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1331. struct drm_display_mode *mode,
  1332. struct drm_display_mode *adjusted_mode,
  1333. int x, int y, struct drm_framebuffer *old_fb)
  1334. {
  1335. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1336. struct drm_device *dev = crtc->dev;
  1337. struct radeon_device *rdev = dev->dev_private;
  1338. struct drm_encoder *encoder;
  1339. bool is_tvcv = false;
  1340. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1341. /* find tv std */
  1342. if (encoder->crtc == crtc) {
  1343. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1344. if (radeon_encoder->active_device &
  1345. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1346. is_tvcv = true;
  1347. }
  1348. }
  1349. /* always set DCPLL */
  1350. if (ASIC_IS_DCE4(rdev)) {
  1351. struct radeon_atom_ss ss;
  1352. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1353. ASIC_INTERNAL_SS_ON_DCPLL,
  1354. rdev->clock.default_dispclk);
  1355. if (ss_enabled)
  1356. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1357. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1358. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1359. if (ss_enabled)
  1360. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1361. }
  1362. atombios_crtc_set_pll(crtc, adjusted_mode);
  1363. if (ASIC_IS_DCE4(rdev))
  1364. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1365. else if (ASIC_IS_AVIVO(rdev)) {
  1366. if (is_tvcv)
  1367. atombios_crtc_set_timing(crtc, adjusted_mode);
  1368. else
  1369. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1370. } else {
  1371. atombios_crtc_set_timing(crtc, adjusted_mode);
  1372. if (radeon_crtc->crtc_id == 0)
  1373. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1374. radeon_legacy_atom_fixup(crtc);
  1375. }
  1376. atombios_crtc_set_base(crtc, x, y, old_fb);
  1377. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1378. atombios_scaler_setup(crtc);
  1379. return 0;
  1380. }
  1381. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1382. struct drm_display_mode *mode,
  1383. struct drm_display_mode *adjusted_mode)
  1384. {
  1385. struct drm_device *dev = crtc->dev;
  1386. struct radeon_device *rdev = dev->dev_private;
  1387. /* adjust pm to upcoming mode change */
  1388. radeon_pm_compute_clocks(rdev);
  1389. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1390. return false;
  1391. return true;
  1392. }
  1393. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1394. {
  1395. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1396. /* pick pll */
  1397. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1398. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1399. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1400. }
  1401. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1402. {
  1403. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1404. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1405. }
  1406. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1407. {
  1408. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1409. struct radeon_atom_ss ss;
  1410. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1411. switch (radeon_crtc->pll_id) {
  1412. case ATOM_PPLL1:
  1413. case ATOM_PPLL2:
  1414. /* disable the ppll */
  1415. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1416. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1417. break;
  1418. default:
  1419. break;
  1420. }
  1421. radeon_crtc->pll_id = -1;
  1422. }
  1423. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1424. .dpms = atombios_crtc_dpms,
  1425. .mode_fixup = atombios_crtc_mode_fixup,
  1426. .mode_set = atombios_crtc_mode_set,
  1427. .mode_set_base = atombios_crtc_set_base,
  1428. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1429. .prepare = atombios_crtc_prepare,
  1430. .commit = atombios_crtc_commit,
  1431. .load_lut = radeon_crtc_load_lut,
  1432. .disable = atombios_crtc_disable,
  1433. };
  1434. void radeon_atombios_init_crtc(struct drm_device *dev,
  1435. struct radeon_crtc *radeon_crtc)
  1436. {
  1437. struct radeon_device *rdev = dev->dev_private;
  1438. if (ASIC_IS_DCE4(rdev)) {
  1439. switch (radeon_crtc->crtc_id) {
  1440. case 0:
  1441. default:
  1442. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1443. break;
  1444. case 1:
  1445. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1446. break;
  1447. case 2:
  1448. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1449. break;
  1450. case 3:
  1451. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1452. break;
  1453. case 4:
  1454. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1455. break;
  1456. case 5:
  1457. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1458. break;
  1459. }
  1460. } else {
  1461. if (radeon_crtc->crtc_id == 1)
  1462. radeon_crtc->crtc_offset =
  1463. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1464. else
  1465. radeon_crtc->crtc_offset = 0;
  1466. }
  1467. radeon_crtc->pll_id = -1;
  1468. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1469. }