nvc0_graph.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877
  1. /*
  2. * Copyright 2010 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "nouveau_drv.h"
  28. #include "nouveau_mm.h"
  29. #include "nvc0_graph.h"
  30. #include "nvc0_grhub.fuc.h"
  31. #include "nvc0_grgpc.fuc.h"
  32. static void
  33. nvc0_graph_ctxctl_debug_unit(struct drm_device *dev, u32 base)
  34. {
  35. NV_INFO(dev, "PGRAPH: %06x - done 0x%08x\n", base,
  36. nv_rd32(dev, base + 0x400));
  37. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  38. nv_rd32(dev, base + 0x800), nv_rd32(dev, base + 0x804),
  39. nv_rd32(dev, base + 0x808), nv_rd32(dev, base + 0x80c));
  40. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  41. nv_rd32(dev, base + 0x810), nv_rd32(dev, base + 0x814),
  42. nv_rd32(dev, base + 0x818), nv_rd32(dev, base + 0x81c));
  43. }
  44. static void
  45. nvc0_graph_ctxctl_debug(struct drm_device *dev)
  46. {
  47. u32 gpcnr = nv_rd32(dev, 0x409604) & 0xffff;
  48. u32 gpc;
  49. nvc0_graph_ctxctl_debug_unit(dev, 0x409000);
  50. for (gpc = 0; gpc < gpcnr; gpc++)
  51. nvc0_graph_ctxctl_debug_unit(dev, 0x502000 + (gpc * 0x8000));
  52. }
  53. static int
  54. nvc0_graph_load_context(struct nouveau_channel *chan)
  55. {
  56. struct drm_device *dev = chan->dev;
  57. nv_wr32(dev, 0x409840, 0x00000030);
  58. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  59. nv_wr32(dev, 0x409504, 0x00000003);
  60. if (!nv_wait(dev, 0x409800, 0x00000010, 0x00000010))
  61. NV_ERROR(dev, "PGRAPH: load_ctx timeout\n");
  62. return 0;
  63. }
  64. static int
  65. nvc0_graph_unload_context_to(struct drm_device *dev, u64 chan)
  66. {
  67. nv_wr32(dev, 0x409840, 0x00000003);
  68. nv_wr32(dev, 0x409500, 0x80000000 | chan >> 12);
  69. nv_wr32(dev, 0x409504, 0x00000009);
  70. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000000)) {
  71. NV_ERROR(dev, "PGRAPH: unload_ctx timeout\n");
  72. return -EBUSY;
  73. }
  74. return 0;
  75. }
  76. static int
  77. nvc0_graph_construct_context(struct nouveau_channel *chan)
  78. {
  79. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  80. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  81. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  82. struct drm_device *dev = chan->dev;
  83. int ret, i;
  84. u32 *ctx;
  85. ctx = kmalloc(priv->grctx_size, GFP_KERNEL);
  86. if (!ctx)
  87. return -ENOMEM;
  88. if (!nouveau_ctxfw) {
  89. nv_wr32(dev, 0x409840, 0x80000000);
  90. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  91. nv_wr32(dev, 0x409504, 0x00000001);
  92. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  93. NV_ERROR(dev, "PGRAPH: HUB_SET_CHAN timeout\n");
  94. nvc0_graph_ctxctl_debug(dev);
  95. ret = -EBUSY;
  96. goto err;
  97. }
  98. } else {
  99. nvc0_graph_load_context(chan);
  100. nv_wo32(grch->grctx, 0x1c, 1);
  101. nv_wo32(grch->grctx, 0x20, 0);
  102. nv_wo32(grch->grctx, 0x28, 0);
  103. nv_wo32(grch->grctx, 0x2c, 0);
  104. dev_priv->engine.instmem.flush(dev);
  105. }
  106. ret = nvc0_grctx_generate(chan);
  107. if (ret)
  108. goto err;
  109. if (!nouveau_ctxfw) {
  110. nv_wr32(dev, 0x409840, 0x80000000);
  111. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  112. nv_wr32(dev, 0x409504, 0x00000002);
  113. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  114. NV_ERROR(dev, "PGRAPH: HUB_CTX_SAVE timeout\n");
  115. nvc0_graph_ctxctl_debug(dev);
  116. ret = -EBUSY;
  117. goto err;
  118. }
  119. } else {
  120. ret = nvc0_graph_unload_context_to(dev, chan->ramin->vinst);
  121. if (ret)
  122. goto err;
  123. }
  124. for (i = 0; i < priv->grctx_size; i += 4)
  125. ctx[i / 4] = nv_ro32(grch->grctx, i);
  126. priv->grctx_vals = ctx;
  127. return 0;
  128. err:
  129. kfree(ctx);
  130. return ret;
  131. }
  132. static int
  133. nvc0_graph_create_context_mmio_list(struct nouveau_channel *chan)
  134. {
  135. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  136. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  137. struct drm_device *dev = chan->dev;
  138. int i = 0, gpc, tp, ret;
  139. u32 magic;
  140. ret = nouveau_gpuobj_new(dev, chan, 0x2000, 256, NVOBJ_FLAG_VM,
  141. &grch->unk408004);
  142. if (ret)
  143. return ret;
  144. ret = nouveau_gpuobj_new(dev, chan, 0x8000, 256, NVOBJ_FLAG_VM,
  145. &grch->unk40800c);
  146. if (ret)
  147. return ret;
  148. ret = nouveau_gpuobj_new(dev, chan, 384 * 1024, 4096,
  149. NVOBJ_FLAG_VM | NVOBJ_FLAG_VM_USER,
  150. &grch->unk418810);
  151. if (ret)
  152. return ret;
  153. ret = nouveau_gpuobj_new(dev, chan, 0x1000, 0, NVOBJ_FLAG_VM,
  154. &grch->mmio);
  155. if (ret)
  156. return ret;
  157. nv_wo32(grch->mmio, i++ * 4, 0x00408004);
  158. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  159. nv_wo32(grch->mmio, i++ * 4, 0x00408008);
  160. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  161. nv_wo32(grch->mmio, i++ * 4, 0x0040800c);
  162. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  163. nv_wo32(grch->mmio, i++ * 4, 0x00408010);
  164. nv_wo32(grch->mmio, i++ * 4, 0x80000000);
  165. nv_wo32(grch->mmio, i++ * 4, 0x00418810);
  166. nv_wo32(grch->mmio, i++ * 4, 0x80000000 | grch->unk418810->linst >> 12);
  167. nv_wo32(grch->mmio, i++ * 4, 0x00419848);
  168. nv_wo32(grch->mmio, i++ * 4, 0x10000000 | grch->unk418810->linst >> 12);
  169. nv_wo32(grch->mmio, i++ * 4, 0x00419004);
  170. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  171. nv_wo32(grch->mmio, i++ * 4, 0x00419008);
  172. nv_wo32(grch->mmio, i++ * 4, 0x00000000);
  173. nv_wo32(grch->mmio, i++ * 4, 0x00418808);
  174. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  175. nv_wo32(grch->mmio, i++ * 4, 0x0041880c);
  176. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  177. magic = 0x02180000;
  178. nv_wo32(grch->mmio, i++ * 4, 0x00405830);
  179. nv_wo32(grch->mmio, i++ * 4, magic);
  180. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  181. for (tp = 0; tp < priv->tp_nr[gpc]; tp++, magic += 0x0324) {
  182. u32 reg = 0x504520 + (gpc * 0x8000) + (tp * 0x0800);
  183. nv_wo32(grch->mmio, i++ * 4, reg);
  184. nv_wo32(grch->mmio, i++ * 4, magic);
  185. }
  186. }
  187. grch->mmio_nr = i / 2;
  188. return 0;
  189. }
  190. static int
  191. nvc0_graph_context_new(struct nouveau_channel *chan, int engine)
  192. {
  193. struct drm_device *dev = chan->dev;
  194. struct drm_nouveau_private *dev_priv = dev->dev_private;
  195. struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
  196. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  197. struct nvc0_graph_chan *grch;
  198. struct nouveau_gpuobj *grctx;
  199. int ret, i;
  200. grch = kzalloc(sizeof(*grch), GFP_KERNEL);
  201. if (!grch)
  202. return -ENOMEM;
  203. chan->engctx[NVOBJ_ENGINE_GR] = grch;
  204. ret = nouveau_gpuobj_new(dev, chan, priv->grctx_size, 256,
  205. NVOBJ_FLAG_VM | NVOBJ_FLAG_ZERO_ALLOC,
  206. &grch->grctx);
  207. if (ret)
  208. goto error;
  209. grctx = grch->grctx;
  210. ret = nvc0_graph_create_context_mmio_list(chan);
  211. if (ret)
  212. goto error;
  213. nv_wo32(chan->ramin, 0x0210, lower_32_bits(grctx->linst) | 4);
  214. nv_wo32(chan->ramin, 0x0214, upper_32_bits(grctx->linst));
  215. pinstmem->flush(dev);
  216. if (!priv->grctx_vals) {
  217. ret = nvc0_graph_construct_context(chan);
  218. if (ret)
  219. goto error;
  220. }
  221. for (i = 0; i < priv->grctx_size; i += 4)
  222. nv_wo32(grctx, i, priv->grctx_vals[i / 4]);
  223. if (!nouveau_ctxfw) {
  224. nv_wo32(grctx, 0x00, grch->mmio_nr);
  225. nv_wo32(grctx, 0x04, grch->mmio->linst >> 8);
  226. } else {
  227. nv_wo32(grctx, 0xf4, 0);
  228. nv_wo32(grctx, 0xf8, 0);
  229. nv_wo32(grctx, 0x10, grch->mmio_nr);
  230. nv_wo32(grctx, 0x14, lower_32_bits(grch->mmio->linst));
  231. nv_wo32(grctx, 0x18, upper_32_bits(grch->mmio->linst));
  232. nv_wo32(grctx, 0x1c, 1);
  233. nv_wo32(grctx, 0x20, 0);
  234. nv_wo32(grctx, 0x28, 0);
  235. nv_wo32(grctx, 0x2c, 0);
  236. }
  237. pinstmem->flush(dev);
  238. return 0;
  239. error:
  240. priv->base.context_del(chan, engine);
  241. return ret;
  242. }
  243. static void
  244. nvc0_graph_context_del(struct nouveau_channel *chan, int engine)
  245. {
  246. struct nvc0_graph_chan *grch = chan->engctx[engine];
  247. nouveau_gpuobj_ref(NULL, &grch->mmio);
  248. nouveau_gpuobj_ref(NULL, &grch->unk418810);
  249. nouveau_gpuobj_ref(NULL, &grch->unk40800c);
  250. nouveau_gpuobj_ref(NULL, &grch->unk408004);
  251. nouveau_gpuobj_ref(NULL, &grch->grctx);
  252. chan->engctx[engine] = NULL;
  253. }
  254. static int
  255. nvc0_graph_object_new(struct nouveau_channel *chan, int engine,
  256. u32 handle, u16 class)
  257. {
  258. return 0;
  259. }
  260. static int
  261. nvc0_graph_fini(struct drm_device *dev, int engine, bool suspend)
  262. {
  263. return 0;
  264. }
  265. static int
  266. nvc0_graph_mthd_page_flip(struct nouveau_channel *chan,
  267. u32 class, u32 mthd, u32 data)
  268. {
  269. nouveau_finish_page_flip(chan, NULL);
  270. return 0;
  271. }
  272. static void
  273. nvc0_graph_init_obj418880(struct drm_device *dev)
  274. {
  275. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  276. int i;
  277. nv_wr32(dev, GPC_BCAST(0x0880), 0x00000000);
  278. nv_wr32(dev, GPC_BCAST(0x08a4), 0x00000000);
  279. for (i = 0; i < 4; i++)
  280. nv_wr32(dev, GPC_BCAST(0x0888) + (i * 4), 0x00000000);
  281. nv_wr32(dev, GPC_BCAST(0x08b4), priv->unk4188b4->vinst >> 8);
  282. nv_wr32(dev, GPC_BCAST(0x08b8), priv->unk4188b8->vinst >> 8);
  283. }
  284. static void
  285. nvc0_graph_init_regs(struct drm_device *dev)
  286. {
  287. nv_wr32(dev, 0x400080, 0x003083c2);
  288. nv_wr32(dev, 0x400088, 0x00006fe7);
  289. nv_wr32(dev, 0x40008c, 0x00000000);
  290. nv_wr32(dev, 0x400090, 0x00000030);
  291. nv_wr32(dev, 0x40013c, 0x013901f7);
  292. nv_wr32(dev, 0x400140, 0x00000100);
  293. nv_wr32(dev, 0x400144, 0x00000000);
  294. nv_wr32(dev, 0x400148, 0x00000110);
  295. nv_wr32(dev, 0x400138, 0x00000000);
  296. nv_wr32(dev, 0x400130, 0x00000000);
  297. nv_wr32(dev, 0x400134, 0x00000000);
  298. nv_wr32(dev, 0x400124, 0x00000002);
  299. }
  300. static void
  301. nvc0_graph_init_gpc_0(struct drm_device *dev)
  302. {
  303. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  304. const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, priv->tp_total);
  305. u32 data[TP_MAX / 8];
  306. u8 tpnr[GPC_MAX];
  307. int i, gpc, tpc;
  308. /*
  309. * TP ROP UNKVAL(magic_not_rop_nr)
  310. * 450: 4/0/0/0 2 3
  311. * 460: 3/4/0/0 4 1
  312. * 465: 3/4/4/0 4 7
  313. * 470: 3/3/4/4 5 5
  314. * 480: 3/4/4/4 6 6
  315. */
  316. memset(data, 0x00, sizeof(data));
  317. memcpy(tpnr, priv->tp_nr, sizeof(priv->tp_nr));
  318. for (i = 0, gpc = -1; i < priv->tp_total; i++) {
  319. do {
  320. gpc = (gpc + 1) % priv->gpc_nr;
  321. } while (!tpnr[gpc]);
  322. tpc = priv->tp_nr[gpc] - tpnr[gpc]--;
  323. data[i / 8] |= tpc << ((i % 8) * 4);
  324. }
  325. nv_wr32(dev, GPC_BCAST(0x0980), data[0]);
  326. nv_wr32(dev, GPC_BCAST(0x0984), data[1]);
  327. nv_wr32(dev, GPC_BCAST(0x0988), data[2]);
  328. nv_wr32(dev, GPC_BCAST(0x098c), data[3]);
  329. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  330. nv_wr32(dev, GPC_UNIT(gpc, 0x0914), priv->magic_not_rop_nr << 8 |
  331. priv->tp_nr[gpc]);
  332. nv_wr32(dev, GPC_UNIT(gpc, 0x0910), 0x00040000 | priv->tp_total);
  333. nv_wr32(dev, GPC_UNIT(gpc, 0x0918), magicgpc918);
  334. }
  335. nv_wr32(dev, GPC_BCAST(0x1bd4), magicgpc918);
  336. nv_wr32(dev, GPC_BCAST(0x08ac), nv_rd32(dev, 0x100800));
  337. }
  338. static void
  339. nvc0_graph_init_units(struct drm_device *dev)
  340. {
  341. nv_wr32(dev, 0x409c24, 0x000f0000);
  342. nv_wr32(dev, 0x404000, 0xc0000000); /* DISPATCH */
  343. nv_wr32(dev, 0x404600, 0xc0000000); /* M2MF */
  344. nv_wr32(dev, 0x408030, 0xc0000000);
  345. nv_wr32(dev, 0x40601c, 0xc0000000);
  346. nv_wr32(dev, 0x404490, 0xc0000000); /* MACRO */
  347. nv_wr32(dev, 0x406018, 0xc0000000);
  348. nv_wr32(dev, 0x405840, 0xc0000000);
  349. nv_wr32(dev, 0x405844, 0x00ffffff);
  350. nv_mask(dev, 0x419cc0, 0x00000008, 0x00000008);
  351. nv_mask(dev, 0x419eb4, 0x00001000, 0x00001000);
  352. }
  353. static void
  354. nvc0_graph_init_gpc_1(struct drm_device *dev)
  355. {
  356. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  357. int gpc, tp;
  358. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  359. nv_wr32(dev, GPC_UNIT(gpc, 0x0420), 0xc0000000);
  360. nv_wr32(dev, GPC_UNIT(gpc, 0x0900), 0xc0000000);
  361. nv_wr32(dev, GPC_UNIT(gpc, 0x1028), 0xc0000000);
  362. nv_wr32(dev, GPC_UNIT(gpc, 0x0824), 0xc0000000);
  363. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  364. nv_wr32(dev, TP_UNIT(gpc, tp, 0x508), 0xffffffff);
  365. nv_wr32(dev, TP_UNIT(gpc, tp, 0x50c), 0xffffffff);
  366. nv_wr32(dev, TP_UNIT(gpc, tp, 0x224), 0xc0000000);
  367. nv_wr32(dev, TP_UNIT(gpc, tp, 0x48c), 0xc0000000);
  368. nv_wr32(dev, TP_UNIT(gpc, tp, 0x084), 0xc0000000);
  369. nv_wr32(dev, TP_UNIT(gpc, tp, 0x644), 0x001ffffe);
  370. nv_wr32(dev, TP_UNIT(gpc, tp, 0x64c), 0x0000000f);
  371. }
  372. nv_wr32(dev, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
  373. nv_wr32(dev, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
  374. }
  375. }
  376. static void
  377. nvc0_graph_init_rop(struct drm_device *dev)
  378. {
  379. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  380. int rop;
  381. for (rop = 0; rop < priv->rop_nr; rop++) {
  382. nv_wr32(dev, ROP_UNIT(rop, 0x144), 0xc0000000);
  383. nv_wr32(dev, ROP_UNIT(rop, 0x070), 0xc0000000);
  384. nv_wr32(dev, ROP_UNIT(rop, 0x204), 0xffffffff);
  385. nv_wr32(dev, ROP_UNIT(rop, 0x208), 0xffffffff);
  386. }
  387. }
  388. static void
  389. nvc0_graph_init_fuc(struct drm_device *dev, u32 fuc_base,
  390. struct nvc0_graph_fuc *code, struct nvc0_graph_fuc *data)
  391. {
  392. int i;
  393. nv_wr32(dev, fuc_base + 0x01c0, 0x01000000);
  394. for (i = 0; i < data->size / 4; i++)
  395. nv_wr32(dev, fuc_base + 0x01c4, data->data[i]);
  396. nv_wr32(dev, fuc_base + 0x0180, 0x01000000);
  397. for (i = 0; i < code->size / 4; i++) {
  398. if ((i & 0x3f) == 0)
  399. nv_wr32(dev, fuc_base + 0x0188, i >> 6);
  400. nv_wr32(dev, fuc_base + 0x0184, code->data[i]);
  401. }
  402. }
  403. static int
  404. nvc0_graph_init_ctxctl(struct drm_device *dev)
  405. {
  406. struct drm_nouveau_private *dev_priv = dev->dev_private;
  407. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  408. u32 r000260;
  409. int i;
  410. if (!nouveau_ctxfw) {
  411. /* load HUB microcode */
  412. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  413. nv_wr32(dev, 0x4091c0, 0x01000000);
  414. for (i = 0; i < sizeof(nvc0_grhub_data) / 4; i++)
  415. nv_wr32(dev, 0x4091c4, nvc0_grhub_data[i]);
  416. nv_wr32(dev, 0x409180, 0x01000000);
  417. for (i = 0; i < sizeof(nvc0_grhub_code) / 4; i++) {
  418. if ((i & 0x3f) == 0)
  419. nv_wr32(dev, 0x409188, i >> 6);
  420. nv_wr32(dev, 0x409184, nvc0_grhub_code[i]);
  421. }
  422. /* load GPC microcode */
  423. nv_wr32(dev, 0x41a1c0, 0x01000000);
  424. for (i = 0; i < sizeof(nvc0_grgpc_data) / 4; i++)
  425. nv_wr32(dev, 0x41a1c4, nvc0_grgpc_data[i]);
  426. nv_wr32(dev, 0x41a180, 0x01000000);
  427. for (i = 0; i < sizeof(nvc0_grgpc_code) / 4; i++) {
  428. if ((i & 0x3f) == 0)
  429. nv_wr32(dev, 0x41a188, i >> 6);
  430. nv_wr32(dev, 0x41a184, nvc0_grgpc_code[i]);
  431. }
  432. nv_wr32(dev, 0x000260, r000260);
  433. /* start HUB ucode running, it'll init the GPCs */
  434. nv_wr32(dev, 0x409800, dev_priv->chipset);
  435. nv_wr32(dev, 0x40910c, 0x00000000);
  436. nv_wr32(dev, 0x409100, 0x00000002);
  437. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  438. NV_ERROR(dev, "PGRAPH: HUB_INIT timed out\n");
  439. nvc0_graph_ctxctl_debug(dev);
  440. return -EBUSY;
  441. }
  442. priv->grctx_size = nv_rd32(dev, 0x409804);
  443. return 0;
  444. }
  445. /* load fuc microcode */
  446. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  447. nvc0_graph_init_fuc(dev, 0x409000, &priv->fuc409c, &priv->fuc409d);
  448. nvc0_graph_init_fuc(dev, 0x41a000, &priv->fuc41ac, &priv->fuc41ad);
  449. nv_wr32(dev, 0x000260, r000260);
  450. /* start both of them running */
  451. nv_wr32(dev, 0x409840, 0xffffffff);
  452. nv_wr32(dev, 0x41a10c, 0x00000000);
  453. nv_wr32(dev, 0x40910c, 0x00000000);
  454. nv_wr32(dev, 0x41a100, 0x00000002);
  455. nv_wr32(dev, 0x409100, 0x00000002);
  456. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000001))
  457. NV_INFO(dev, "0x409800 wait failed\n");
  458. nv_wr32(dev, 0x409840, 0xffffffff);
  459. nv_wr32(dev, 0x409500, 0x7fffffff);
  460. nv_wr32(dev, 0x409504, 0x00000021);
  461. nv_wr32(dev, 0x409840, 0xffffffff);
  462. nv_wr32(dev, 0x409500, 0x00000000);
  463. nv_wr32(dev, 0x409504, 0x00000010);
  464. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  465. NV_ERROR(dev, "fuc09 req 0x10 timeout\n");
  466. return -EBUSY;
  467. }
  468. priv->grctx_size = nv_rd32(dev, 0x409800);
  469. nv_wr32(dev, 0x409840, 0xffffffff);
  470. nv_wr32(dev, 0x409500, 0x00000000);
  471. nv_wr32(dev, 0x409504, 0x00000016);
  472. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  473. NV_ERROR(dev, "fuc09 req 0x16 timeout\n");
  474. return -EBUSY;
  475. }
  476. nv_wr32(dev, 0x409840, 0xffffffff);
  477. nv_wr32(dev, 0x409500, 0x00000000);
  478. nv_wr32(dev, 0x409504, 0x00000025);
  479. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  480. NV_ERROR(dev, "fuc09 req 0x25 timeout\n");
  481. return -EBUSY;
  482. }
  483. return 0;
  484. }
  485. static int
  486. nvc0_graph_init(struct drm_device *dev, int engine)
  487. {
  488. int ret;
  489. nv_mask(dev, 0x000200, 0x18001000, 0x00000000);
  490. nv_mask(dev, 0x000200, 0x18001000, 0x18001000);
  491. nvc0_graph_init_obj418880(dev);
  492. nvc0_graph_init_regs(dev);
  493. /*nvc0_graph_init_unitplemented_magics(dev);*/
  494. nvc0_graph_init_gpc_0(dev);
  495. /*nvc0_graph_init_unitplemented_c242(dev);*/
  496. nv_wr32(dev, 0x400500, 0x00010001);
  497. nv_wr32(dev, 0x400100, 0xffffffff);
  498. nv_wr32(dev, 0x40013c, 0xffffffff);
  499. nvc0_graph_init_units(dev);
  500. nvc0_graph_init_gpc_1(dev);
  501. nvc0_graph_init_rop(dev);
  502. nv_wr32(dev, 0x400108, 0xffffffff);
  503. nv_wr32(dev, 0x400138, 0xffffffff);
  504. nv_wr32(dev, 0x400118, 0xffffffff);
  505. nv_wr32(dev, 0x400130, 0xffffffff);
  506. nv_wr32(dev, 0x40011c, 0xffffffff);
  507. nv_wr32(dev, 0x400134, 0xffffffff);
  508. nv_wr32(dev, 0x400054, 0x34ce3464);
  509. ret = nvc0_graph_init_ctxctl(dev);
  510. if (ret)
  511. return ret;
  512. return 0;
  513. }
  514. int
  515. nvc0_graph_isr_chid(struct drm_device *dev, u64 inst)
  516. {
  517. struct drm_nouveau_private *dev_priv = dev->dev_private;
  518. struct nouveau_channel *chan;
  519. unsigned long flags;
  520. int i;
  521. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  522. for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
  523. chan = dev_priv->channels.ptr[i];
  524. if (!chan || !chan->ramin)
  525. continue;
  526. if (inst == chan->ramin->vinst)
  527. break;
  528. }
  529. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  530. return i;
  531. }
  532. static void
  533. nvc0_graph_ctxctl_isr(struct drm_device *dev)
  534. {
  535. u32 ustat = nv_rd32(dev, 0x409c18);
  536. if (ustat & 0x00000001)
  537. NV_INFO(dev, "PGRAPH: CTXCTRL ucode error\n");
  538. if (ustat & 0x00080000)
  539. NV_INFO(dev, "PGRAPH: CTXCTRL watchdog timeout\n");
  540. if (ustat & ~0x00080001)
  541. NV_INFO(dev, "PGRAPH: CTXCTRL 0x%08x\n", ustat);
  542. nvc0_graph_ctxctl_debug(dev);
  543. nv_wr32(dev, 0x409c20, ustat);
  544. }
  545. static void
  546. nvc0_graph_isr(struct drm_device *dev)
  547. {
  548. u64 inst = (u64)(nv_rd32(dev, 0x409b00) & 0x0fffffff) << 12;
  549. u32 chid = nvc0_graph_isr_chid(dev, inst);
  550. u32 stat = nv_rd32(dev, 0x400100);
  551. u32 addr = nv_rd32(dev, 0x400704);
  552. u32 mthd = (addr & 0x00003ffc);
  553. u32 subc = (addr & 0x00070000) >> 16;
  554. u32 data = nv_rd32(dev, 0x400708);
  555. u32 code = nv_rd32(dev, 0x400110);
  556. u32 class = nv_rd32(dev, 0x404200 + (subc * 4));
  557. if (stat & 0x00000010) {
  558. if (nouveau_gpuobj_mthd_call2(dev, chid, class, mthd, data)) {
  559. NV_INFO(dev, "PGRAPH: ILLEGAL_MTHD ch %d [0x%010llx] "
  560. "subc %d class 0x%04x mthd 0x%04x "
  561. "data 0x%08x\n",
  562. chid, inst, subc, class, mthd, data);
  563. }
  564. nv_wr32(dev, 0x400100, 0x00000010);
  565. stat &= ~0x00000010;
  566. }
  567. if (stat & 0x00000020) {
  568. NV_INFO(dev, "PGRAPH: ILLEGAL_CLASS ch %d [0x%010llx] subc %d "
  569. "class 0x%04x mthd 0x%04x data 0x%08x\n",
  570. chid, inst, subc, class, mthd, data);
  571. nv_wr32(dev, 0x400100, 0x00000020);
  572. stat &= ~0x00000020;
  573. }
  574. if (stat & 0x00100000) {
  575. NV_INFO(dev, "PGRAPH: DATA_ERROR [");
  576. nouveau_enum_print(nv50_data_error_names, code);
  577. printk("] ch %d [0x%010llx] subc %d class 0x%04x "
  578. "mthd 0x%04x data 0x%08x\n",
  579. chid, inst, subc, class, mthd, data);
  580. nv_wr32(dev, 0x400100, 0x00100000);
  581. stat &= ~0x00100000;
  582. }
  583. if (stat & 0x00200000) {
  584. u32 trap = nv_rd32(dev, 0x400108);
  585. NV_INFO(dev, "PGRAPH: TRAP ch %d status 0x%08x\n", chid, trap);
  586. nv_wr32(dev, 0x400108, trap);
  587. nv_wr32(dev, 0x400100, 0x00200000);
  588. stat &= ~0x00200000;
  589. }
  590. if (stat & 0x00080000) {
  591. nvc0_graph_ctxctl_isr(dev);
  592. nv_wr32(dev, 0x400100, 0x00080000);
  593. stat &= ~0x00080000;
  594. }
  595. if (stat) {
  596. NV_INFO(dev, "PGRAPH: unknown stat 0x%08x\n", stat);
  597. nv_wr32(dev, 0x400100, stat);
  598. }
  599. nv_wr32(dev, 0x400500, 0x00010001);
  600. }
  601. static int
  602. nvc0_graph_create_fw(struct drm_device *dev, const char *fwname,
  603. struct nvc0_graph_fuc *fuc)
  604. {
  605. struct drm_nouveau_private *dev_priv = dev->dev_private;
  606. const struct firmware *fw;
  607. char f[32];
  608. int ret;
  609. snprintf(f, sizeof(f), "nouveau/nv%02x_%s", dev_priv->chipset, fwname);
  610. ret = request_firmware(&fw, f, &dev->pdev->dev);
  611. if (ret) {
  612. snprintf(f, sizeof(f), "nouveau/%s", fwname);
  613. ret = request_firmware(&fw, f, &dev->pdev->dev);
  614. if (ret) {
  615. NV_ERROR(dev, "failed to load %s\n", fwname);
  616. return ret;
  617. }
  618. }
  619. fuc->size = fw->size;
  620. fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
  621. release_firmware(fw);
  622. return (fuc->data != NULL) ? 0 : -ENOMEM;
  623. }
  624. static void
  625. nvc0_graph_destroy_fw(struct nvc0_graph_fuc *fuc)
  626. {
  627. if (fuc->data) {
  628. kfree(fuc->data);
  629. fuc->data = NULL;
  630. }
  631. }
  632. static void
  633. nvc0_graph_destroy(struct drm_device *dev, int engine)
  634. {
  635. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  636. if (nouveau_ctxfw) {
  637. nvc0_graph_destroy_fw(&priv->fuc409c);
  638. nvc0_graph_destroy_fw(&priv->fuc409d);
  639. nvc0_graph_destroy_fw(&priv->fuc41ac);
  640. nvc0_graph_destroy_fw(&priv->fuc41ad);
  641. }
  642. nouveau_irq_unregister(dev, 12);
  643. nouveau_gpuobj_ref(NULL, &priv->unk4188b8);
  644. nouveau_gpuobj_ref(NULL, &priv->unk4188b4);
  645. if (priv->grctx_vals)
  646. kfree(priv->grctx_vals);
  647. NVOBJ_ENGINE_DEL(dev, GR);
  648. kfree(priv);
  649. }
  650. int
  651. nvc0_graph_create(struct drm_device *dev)
  652. {
  653. struct drm_nouveau_private *dev_priv = dev->dev_private;
  654. struct nvc0_graph_priv *priv;
  655. int ret, gpc, i;
  656. u32 fermi;
  657. fermi = nvc0_graph_class(dev);
  658. if (!fermi) {
  659. NV_ERROR(dev, "PGRAPH: unsupported chipset, please report!\n");
  660. return 0;
  661. }
  662. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  663. if (!priv)
  664. return -ENOMEM;
  665. priv->base.destroy = nvc0_graph_destroy;
  666. priv->base.init = nvc0_graph_init;
  667. priv->base.fini = nvc0_graph_fini;
  668. priv->base.context_new = nvc0_graph_context_new;
  669. priv->base.context_del = nvc0_graph_context_del;
  670. priv->base.object_new = nvc0_graph_object_new;
  671. NVOBJ_ENGINE_ADD(dev, GR, &priv->base);
  672. nouveau_irq_register(dev, 12, nvc0_graph_isr);
  673. if (nouveau_ctxfw) {
  674. NV_INFO(dev, "PGRAPH: using external firmware\n");
  675. if (nvc0_graph_create_fw(dev, "fuc409c", &priv->fuc409c) ||
  676. nvc0_graph_create_fw(dev, "fuc409d", &priv->fuc409d) ||
  677. nvc0_graph_create_fw(dev, "fuc41ac", &priv->fuc41ac) ||
  678. nvc0_graph_create_fw(dev, "fuc41ad", &priv->fuc41ad)) {
  679. ret = 0;
  680. goto error;
  681. }
  682. }
  683. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b4);
  684. if (ret)
  685. goto error;
  686. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b8);
  687. if (ret)
  688. goto error;
  689. for (i = 0; i < 0x1000; i += 4) {
  690. nv_wo32(priv->unk4188b4, i, 0x00000010);
  691. nv_wo32(priv->unk4188b8, i, 0x00000010);
  692. }
  693. priv->gpc_nr = nv_rd32(dev, 0x409604) & 0x0000001f;
  694. priv->rop_nr = (nv_rd32(dev, 0x409604) & 0x001f0000) >> 16;
  695. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  696. priv->tp_nr[gpc] = nv_rd32(dev, GPC_UNIT(gpc, 0x2608));
  697. priv->tp_total += priv->tp_nr[gpc];
  698. }
  699. /*XXX: these need figuring out... */
  700. switch (dev_priv->chipset) {
  701. case 0xc0:
  702. if (priv->tp_total == 11) { /* 465, 3/4/4/0, 4 */
  703. priv->magic_not_rop_nr = 0x07;
  704. } else
  705. if (priv->tp_total == 14) { /* 470, 3/3/4/4, 5 */
  706. priv->magic_not_rop_nr = 0x05;
  707. } else
  708. if (priv->tp_total == 15) { /* 480, 3/4/4/4, 6 */
  709. priv->magic_not_rop_nr = 0x06;
  710. }
  711. break;
  712. case 0xc3: /* 450, 4/0/0/0, 2 */
  713. priv->magic_not_rop_nr = 0x03;
  714. break;
  715. case 0xc4: /* 460, 3/4/0/0, 4 */
  716. priv->magic_not_rop_nr = 0x01;
  717. break;
  718. case 0xc1: /* 2/0/0/0, 1 */
  719. priv->magic_not_rop_nr = 0x01;
  720. break;
  721. case 0xc8: /* 4/4/3/4, 5 */
  722. priv->magic_not_rop_nr = 0x06;
  723. break;
  724. case 0xce: /* 4/4/0/0, 4 */
  725. priv->magic_not_rop_nr = 0x03;
  726. break;
  727. case 0xcf: /* 4/0/0/0, 3 */
  728. priv->magic_not_rop_nr = 0x03;
  729. break;
  730. }
  731. if (!priv->magic_not_rop_nr) {
  732. NV_ERROR(dev, "PGRAPH: unknown config: %d/%d/%d/%d, %d\n",
  733. priv->tp_nr[0], priv->tp_nr[1], priv->tp_nr[2],
  734. priv->tp_nr[3], priv->rop_nr);
  735. /* use 0xc3's values... */
  736. priv->magic_not_rop_nr = 0x03;
  737. }
  738. NVOBJ_CLASS(dev, 0x902d, GR); /* 2D */
  739. NVOBJ_CLASS(dev, 0x9039, GR); /* M2MF */
  740. NVOBJ_MTHD (dev, 0x9039, 0x0500, nvc0_graph_mthd_page_flip);
  741. NVOBJ_CLASS(dev, 0x9097, GR); /* 3D */
  742. if (fermi >= 0x9197)
  743. NVOBJ_CLASS(dev, 0x9197, GR); /* 3D (NVC1-) */
  744. if (fermi >= 0x9297)
  745. NVOBJ_CLASS(dev, 0x9297, GR); /* 3D (NVC8-) */
  746. NVOBJ_CLASS(dev, 0x90c0, GR); /* COMPUTE */
  747. return 0;
  748. error:
  749. nvc0_graph_destroy(dev, NVOBJ_ENGINE_GR);
  750. return ret;
  751. }