nv04_pm.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * Copyright 2010 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_hw.h"
  27. #include "nouveau_pm.h"
  28. struct nv04_pm_state {
  29. struct pll_lims pll;
  30. struct nouveau_pll_vals calc;
  31. };
  32. int
  33. nv04_pm_clock_get(struct drm_device *dev, u32 id)
  34. {
  35. return nouveau_hw_get_clock(dev, id);
  36. }
  37. void *
  38. nv04_pm_clock_pre(struct drm_device *dev, struct nouveau_pm_level *perflvl,
  39. u32 id, int khz)
  40. {
  41. struct nv04_pm_state *state;
  42. int ret;
  43. state = kzalloc(sizeof(*state), GFP_KERNEL);
  44. if (!state)
  45. return ERR_PTR(-ENOMEM);
  46. ret = get_pll_limits(dev, id, &state->pll);
  47. if (ret) {
  48. kfree(state);
  49. return (ret == -ENOENT) ? NULL : ERR_PTR(ret);
  50. }
  51. ret = nouveau_calc_pll_mnp(dev, &state->pll, khz, &state->calc);
  52. if (!ret) {
  53. kfree(state);
  54. return ERR_PTR(-EINVAL);
  55. }
  56. return state;
  57. }
  58. void
  59. nv04_pm_clock_set(struct drm_device *dev, void *pre_state)
  60. {
  61. struct drm_nouveau_private *dev_priv = dev->dev_private;
  62. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  63. struct nv04_pm_state *state = pre_state;
  64. u32 reg = state->pll.reg;
  65. /* thank the insane nouveau_hw_setpll() interface for this */
  66. if (dev_priv->card_type >= NV_40)
  67. reg += 4;
  68. nouveau_hw_setpll(dev, reg, &state->calc);
  69. if (dev_priv->card_type < NV_30 && reg == NV_PRAMDAC_MPLL_COEFF) {
  70. if (dev_priv->card_type == NV_20)
  71. nv_mask(dev, 0x1002c4, 0, 1 << 20);
  72. /* Reset the DLLs */
  73. nv_mask(dev, 0x1002c0, 0, 1 << 8);
  74. }
  75. if (reg == NV_PRAMDAC_NVPLL_COEFF)
  76. ptimer->init(dev);
  77. kfree(state);
  78. }