nouveau_state.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clocks_get = nv40_pm_clocks_get;
  285. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  286. engine->pm.clocks_set = nv40_pm_clocks_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. engine->vram.init = nouveau_mem_detect;
  291. engine->vram.takedown = nouveau_stub_takedown;
  292. engine->vram.flags_valid = nouveau_mem_flags_valid;
  293. break;
  294. case 0x50:
  295. case 0x80: /* gotta love NVIDIA's consistency.. */
  296. case 0x90:
  297. case 0xa0:
  298. engine->instmem.init = nv50_instmem_init;
  299. engine->instmem.takedown = nv50_instmem_takedown;
  300. engine->instmem.suspend = nv50_instmem_suspend;
  301. engine->instmem.resume = nv50_instmem_resume;
  302. engine->instmem.get = nv50_instmem_get;
  303. engine->instmem.put = nv50_instmem_put;
  304. engine->instmem.map = nv50_instmem_map;
  305. engine->instmem.unmap = nv50_instmem_unmap;
  306. if (dev_priv->chipset == 0x50)
  307. engine->instmem.flush = nv50_instmem_flush;
  308. else
  309. engine->instmem.flush = nv84_instmem_flush;
  310. engine->mc.init = nv50_mc_init;
  311. engine->mc.takedown = nv50_mc_takedown;
  312. engine->timer.init = nv04_timer_init;
  313. engine->timer.read = nv04_timer_read;
  314. engine->timer.takedown = nv04_timer_takedown;
  315. engine->fb.init = nv50_fb_init;
  316. engine->fb.takedown = nv50_fb_takedown;
  317. engine->fifo.channels = 128;
  318. engine->fifo.init = nv50_fifo_init;
  319. engine->fifo.takedown = nv50_fifo_takedown;
  320. engine->fifo.disable = nv04_fifo_disable;
  321. engine->fifo.enable = nv04_fifo_enable;
  322. engine->fifo.reassign = nv04_fifo_reassign;
  323. engine->fifo.channel_id = nv50_fifo_channel_id;
  324. engine->fifo.create_context = nv50_fifo_create_context;
  325. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  326. engine->fifo.load_context = nv50_fifo_load_context;
  327. engine->fifo.unload_context = nv50_fifo_unload_context;
  328. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  329. engine->display.early_init = nv50_display_early_init;
  330. engine->display.late_takedown = nv50_display_late_takedown;
  331. engine->display.create = nv50_display_create;
  332. engine->display.init = nv50_display_init;
  333. engine->display.destroy = nv50_display_destroy;
  334. engine->gpio.init = nv50_gpio_init;
  335. engine->gpio.takedown = nv50_gpio_fini;
  336. engine->gpio.get = nv50_gpio_get;
  337. engine->gpio.set = nv50_gpio_set;
  338. engine->gpio.irq_register = nv50_gpio_irq_register;
  339. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  340. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  341. switch (dev_priv->chipset) {
  342. case 0x84:
  343. case 0x86:
  344. case 0x92:
  345. case 0x94:
  346. case 0x96:
  347. case 0x98:
  348. case 0xa0:
  349. case 0xaa:
  350. case 0xac:
  351. case 0x50:
  352. engine->pm.clock_get = nv50_pm_clock_get;
  353. engine->pm.clock_pre = nv50_pm_clock_pre;
  354. engine->pm.clock_set = nv50_pm_clock_set;
  355. break;
  356. default:
  357. engine->pm.clocks_get = nva3_pm_clocks_get;
  358. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  359. engine->pm.clocks_set = nva3_pm_clocks_set;
  360. break;
  361. }
  362. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  363. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  364. if (dev_priv->chipset >= 0x84)
  365. engine->pm.temp_get = nv84_temp_get;
  366. else
  367. engine->pm.temp_get = nv40_temp_get;
  368. engine->vram.init = nv50_vram_init;
  369. engine->vram.takedown = nv50_vram_fini;
  370. engine->vram.get = nv50_vram_new;
  371. engine->vram.put = nv50_vram_del;
  372. engine->vram.flags_valid = nv50_vram_flags_valid;
  373. break;
  374. case 0xc0:
  375. engine->instmem.init = nvc0_instmem_init;
  376. engine->instmem.takedown = nvc0_instmem_takedown;
  377. engine->instmem.suspend = nvc0_instmem_suspend;
  378. engine->instmem.resume = nvc0_instmem_resume;
  379. engine->instmem.get = nv50_instmem_get;
  380. engine->instmem.put = nv50_instmem_put;
  381. engine->instmem.map = nv50_instmem_map;
  382. engine->instmem.unmap = nv50_instmem_unmap;
  383. engine->instmem.flush = nv84_instmem_flush;
  384. engine->mc.init = nv50_mc_init;
  385. engine->mc.takedown = nv50_mc_takedown;
  386. engine->timer.init = nv04_timer_init;
  387. engine->timer.read = nv04_timer_read;
  388. engine->timer.takedown = nv04_timer_takedown;
  389. engine->fb.init = nvc0_fb_init;
  390. engine->fb.takedown = nvc0_fb_takedown;
  391. engine->fifo.channels = 128;
  392. engine->fifo.init = nvc0_fifo_init;
  393. engine->fifo.takedown = nvc0_fifo_takedown;
  394. engine->fifo.disable = nvc0_fifo_disable;
  395. engine->fifo.enable = nvc0_fifo_enable;
  396. engine->fifo.reassign = nvc0_fifo_reassign;
  397. engine->fifo.channel_id = nvc0_fifo_channel_id;
  398. engine->fifo.create_context = nvc0_fifo_create_context;
  399. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  400. engine->fifo.load_context = nvc0_fifo_load_context;
  401. engine->fifo.unload_context = nvc0_fifo_unload_context;
  402. engine->display.early_init = nv50_display_early_init;
  403. engine->display.late_takedown = nv50_display_late_takedown;
  404. engine->display.create = nv50_display_create;
  405. engine->display.init = nv50_display_init;
  406. engine->display.destroy = nv50_display_destroy;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.takedown = nouveau_stub_takedown;
  409. engine->gpio.get = nv50_gpio_get;
  410. engine->gpio.set = nv50_gpio_set;
  411. engine->gpio.irq_register = nv50_gpio_irq_register;
  412. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  413. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  414. engine->vram.init = nvc0_vram_init;
  415. engine->vram.takedown = nv50_vram_fini;
  416. engine->vram.get = nvc0_vram_new;
  417. engine->vram.put = nv50_vram_del;
  418. engine->vram.flags_valid = nvc0_vram_flags_valid;
  419. engine->pm.temp_get = nv84_temp_get;
  420. engine->pm.clocks_get = nvc0_pm_clocks_get;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. break;
  424. case 0xd0:
  425. engine->instmem.init = nvc0_instmem_init;
  426. engine->instmem.takedown = nvc0_instmem_takedown;
  427. engine->instmem.suspend = nvc0_instmem_suspend;
  428. engine->instmem.resume = nvc0_instmem_resume;
  429. engine->instmem.get = nv50_instmem_get;
  430. engine->instmem.put = nv50_instmem_put;
  431. engine->instmem.map = nv50_instmem_map;
  432. engine->instmem.unmap = nv50_instmem_unmap;
  433. engine->instmem.flush = nv84_instmem_flush;
  434. engine->mc.init = nv50_mc_init;
  435. engine->mc.takedown = nv50_mc_takedown;
  436. engine->timer.init = nv04_timer_init;
  437. engine->timer.read = nv04_timer_read;
  438. engine->timer.takedown = nv04_timer_takedown;
  439. engine->fb.init = nvc0_fb_init;
  440. engine->fb.takedown = nvc0_fb_takedown;
  441. engine->fifo.channels = 128;
  442. engine->fifo.init = nvc0_fifo_init;
  443. engine->fifo.takedown = nvc0_fifo_takedown;
  444. engine->fifo.disable = nvc0_fifo_disable;
  445. engine->fifo.enable = nvc0_fifo_enable;
  446. engine->fifo.reassign = nvc0_fifo_reassign;
  447. engine->fifo.channel_id = nvc0_fifo_channel_id;
  448. engine->fifo.create_context = nvc0_fifo_create_context;
  449. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  450. engine->fifo.load_context = nvc0_fifo_load_context;
  451. engine->fifo.unload_context = nvc0_fifo_unload_context;
  452. engine->display.early_init = nouveau_stub_init;
  453. engine->display.late_takedown = nouveau_stub_takedown;
  454. engine->display.create = nvd0_display_create;
  455. engine->display.init = nvd0_display_init;
  456. engine->display.destroy = nvd0_display_destroy;
  457. engine->gpio.init = nv50_gpio_init;
  458. engine->gpio.takedown = nouveau_stub_takedown;
  459. engine->gpio.get = nvd0_gpio_get;
  460. engine->gpio.set = nvd0_gpio_set;
  461. engine->gpio.irq_register = nv50_gpio_irq_register;
  462. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  463. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  464. engine->vram.init = nvc0_vram_init;
  465. engine->vram.takedown = nv50_vram_fini;
  466. engine->vram.get = nvc0_vram_new;
  467. engine->vram.put = nv50_vram_del;
  468. engine->vram.flags_valid = nvc0_vram_flags_valid;
  469. engine->pm.clocks_get = nvc0_pm_clocks_get;
  470. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  471. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  472. break;
  473. default:
  474. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  475. return 1;
  476. }
  477. /* headless mode */
  478. if (nouveau_modeset == 2) {
  479. engine->display.early_init = nouveau_stub_init;
  480. engine->display.late_takedown = nouveau_stub_takedown;
  481. engine->display.create = nouveau_stub_init;
  482. engine->display.init = nouveau_stub_init;
  483. engine->display.destroy = nouveau_stub_takedown;
  484. }
  485. return 0;
  486. }
  487. static unsigned int
  488. nouveau_vga_set_decode(void *priv, bool state)
  489. {
  490. struct drm_device *dev = priv;
  491. struct drm_nouveau_private *dev_priv = dev->dev_private;
  492. if (dev_priv->chipset >= 0x40)
  493. nv_wr32(dev, 0x88054, state);
  494. else
  495. nv_wr32(dev, 0x1854, state);
  496. if (state)
  497. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  498. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  499. else
  500. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  501. }
  502. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  503. enum vga_switcheroo_state state)
  504. {
  505. struct drm_device *dev = pci_get_drvdata(pdev);
  506. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  507. if (state == VGA_SWITCHEROO_ON) {
  508. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  509. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  510. nouveau_pci_resume(pdev);
  511. drm_kms_helper_poll_enable(dev);
  512. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  513. } else {
  514. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  515. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  516. drm_kms_helper_poll_disable(dev);
  517. nouveau_pci_suspend(pdev, pmm);
  518. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  519. }
  520. }
  521. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  522. {
  523. struct drm_device *dev = pci_get_drvdata(pdev);
  524. nouveau_fbcon_output_poll_changed(dev);
  525. }
  526. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  527. {
  528. struct drm_device *dev = pci_get_drvdata(pdev);
  529. bool can_switch;
  530. spin_lock(&dev->count_lock);
  531. can_switch = (dev->open_count == 0);
  532. spin_unlock(&dev->count_lock);
  533. return can_switch;
  534. }
  535. int
  536. nouveau_card_init(struct drm_device *dev)
  537. {
  538. struct drm_nouveau_private *dev_priv = dev->dev_private;
  539. struct nouveau_engine *engine;
  540. int ret, e = 0;
  541. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  542. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  543. nouveau_switcheroo_reprobe,
  544. nouveau_switcheroo_can_switch);
  545. /* Initialise internal driver API hooks */
  546. ret = nouveau_init_engine_ptrs(dev);
  547. if (ret)
  548. goto out;
  549. engine = &dev_priv->engine;
  550. spin_lock_init(&dev_priv->channels.lock);
  551. spin_lock_init(&dev_priv->tile.lock);
  552. spin_lock_init(&dev_priv->context_switch_lock);
  553. spin_lock_init(&dev_priv->vm_lock);
  554. /* Make the CRTCs and I2C buses accessible */
  555. ret = engine->display.early_init(dev);
  556. if (ret)
  557. goto out;
  558. /* Parse BIOS tables / Run init tables if card not POSTed */
  559. ret = nouveau_bios_init(dev);
  560. if (ret)
  561. goto out_display_early;
  562. nouveau_pm_init(dev);
  563. ret = engine->vram.init(dev);
  564. if (ret)
  565. goto out_bios;
  566. ret = nouveau_gpuobj_init(dev);
  567. if (ret)
  568. goto out_vram;
  569. ret = engine->instmem.init(dev);
  570. if (ret)
  571. goto out_gpuobj;
  572. ret = nouveau_mem_vram_init(dev);
  573. if (ret)
  574. goto out_instmem;
  575. ret = nouveau_mem_gart_init(dev);
  576. if (ret)
  577. goto out_ttmvram;
  578. /* PMC */
  579. ret = engine->mc.init(dev);
  580. if (ret)
  581. goto out_gart;
  582. /* PGPIO */
  583. ret = engine->gpio.init(dev);
  584. if (ret)
  585. goto out_mc;
  586. /* PTIMER */
  587. ret = engine->timer.init(dev);
  588. if (ret)
  589. goto out_gpio;
  590. /* PFB */
  591. ret = engine->fb.init(dev);
  592. if (ret)
  593. goto out_timer;
  594. if (!dev_priv->noaccel) {
  595. switch (dev_priv->card_type) {
  596. case NV_04:
  597. nv04_graph_create(dev);
  598. break;
  599. case NV_10:
  600. nv10_graph_create(dev);
  601. break;
  602. case NV_20:
  603. case NV_30:
  604. nv20_graph_create(dev);
  605. break;
  606. case NV_40:
  607. nv40_graph_create(dev);
  608. break;
  609. case NV_50:
  610. nv50_graph_create(dev);
  611. break;
  612. case NV_C0:
  613. nvc0_graph_create(dev);
  614. break;
  615. default:
  616. break;
  617. }
  618. switch (dev_priv->chipset) {
  619. case 0x84:
  620. case 0x86:
  621. case 0x92:
  622. case 0x94:
  623. case 0x96:
  624. case 0xa0:
  625. nv84_crypt_create(dev);
  626. break;
  627. }
  628. switch (dev_priv->card_type) {
  629. case NV_50:
  630. switch (dev_priv->chipset) {
  631. case 0xa3:
  632. case 0xa5:
  633. case 0xa8:
  634. case 0xaf:
  635. nva3_copy_create(dev);
  636. break;
  637. }
  638. break;
  639. case NV_C0:
  640. nvc0_copy_create(dev, 0);
  641. nvc0_copy_create(dev, 1);
  642. break;
  643. default:
  644. break;
  645. }
  646. if (dev_priv->card_type == NV_40 ||
  647. dev_priv->chipset == 0x31 ||
  648. dev_priv->chipset == 0x34 ||
  649. dev_priv->chipset == 0x36)
  650. nv31_mpeg_create(dev);
  651. else
  652. if (dev_priv->card_type == NV_50 &&
  653. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  654. nv50_mpeg_create(dev);
  655. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  656. if (dev_priv->eng[e]) {
  657. ret = dev_priv->eng[e]->init(dev, e);
  658. if (ret)
  659. goto out_engine;
  660. }
  661. }
  662. /* PFIFO */
  663. ret = engine->fifo.init(dev);
  664. if (ret)
  665. goto out_engine;
  666. }
  667. ret = nouveau_irq_init(dev);
  668. if (ret)
  669. goto out_fifo;
  670. /* initialise general modesetting */
  671. drm_mode_config_init(dev);
  672. drm_mode_create_scaling_mode_property(dev);
  673. drm_mode_create_dithering_property(dev);
  674. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  675. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
  676. dev->mode_config.min_width = 0;
  677. dev->mode_config.min_height = 0;
  678. if (dev_priv->card_type < NV_10) {
  679. dev->mode_config.max_width = 2048;
  680. dev->mode_config.max_height = 2048;
  681. } else
  682. if (dev_priv->card_type < NV_50) {
  683. dev->mode_config.max_width = 4096;
  684. dev->mode_config.max_height = 4096;
  685. } else {
  686. dev->mode_config.max_width = 8192;
  687. dev->mode_config.max_height = 8192;
  688. }
  689. ret = engine->display.create(dev);
  690. if (ret)
  691. goto out_irq;
  692. nouveau_backlight_init(dev);
  693. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  694. ret = nouveau_fence_init(dev);
  695. if (ret)
  696. goto out_disp;
  697. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  698. NvDmaFB, NvDmaTT);
  699. if (ret)
  700. goto out_fence;
  701. mutex_unlock(&dev_priv->channel->mutex);
  702. }
  703. if (dev->mode_config.num_crtc) {
  704. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  705. if (ret)
  706. goto out_chan;
  707. nouveau_fbcon_init(dev);
  708. drm_kms_helper_poll_init(dev);
  709. }
  710. return 0;
  711. out_chan:
  712. nouveau_channel_put_unlocked(&dev_priv->channel);
  713. out_fence:
  714. nouveau_fence_fini(dev);
  715. out_disp:
  716. nouveau_backlight_exit(dev);
  717. engine->display.destroy(dev);
  718. out_irq:
  719. nouveau_irq_fini(dev);
  720. out_fifo:
  721. if (!dev_priv->noaccel)
  722. engine->fifo.takedown(dev);
  723. out_engine:
  724. if (!dev_priv->noaccel) {
  725. for (e = e - 1; e >= 0; e--) {
  726. if (!dev_priv->eng[e])
  727. continue;
  728. dev_priv->eng[e]->fini(dev, e, false);
  729. dev_priv->eng[e]->destroy(dev,e );
  730. }
  731. }
  732. engine->fb.takedown(dev);
  733. out_timer:
  734. engine->timer.takedown(dev);
  735. out_gpio:
  736. engine->gpio.takedown(dev);
  737. out_mc:
  738. engine->mc.takedown(dev);
  739. out_gart:
  740. nouveau_mem_gart_fini(dev);
  741. out_ttmvram:
  742. nouveau_mem_vram_fini(dev);
  743. out_instmem:
  744. engine->instmem.takedown(dev);
  745. out_gpuobj:
  746. nouveau_gpuobj_takedown(dev);
  747. out_vram:
  748. engine->vram.takedown(dev);
  749. out_bios:
  750. nouveau_pm_fini(dev);
  751. nouveau_bios_takedown(dev);
  752. out_display_early:
  753. engine->display.late_takedown(dev);
  754. out:
  755. vga_client_register(dev->pdev, NULL, NULL, NULL);
  756. return ret;
  757. }
  758. static void nouveau_card_takedown(struct drm_device *dev)
  759. {
  760. struct drm_nouveau_private *dev_priv = dev->dev_private;
  761. struct nouveau_engine *engine = &dev_priv->engine;
  762. int e;
  763. if (dev->mode_config.num_crtc) {
  764. drm_kms_helper_poll_fini(dev);
  765. nouveau_fbcon_fini(dev);
  766. drm_vblank_cleanup(dev);
  767. }
  768. if (dev_priv->channel) {
  769. nouveau_channel_put_unlocked(&dev_priv->channel);
  770. nouveau_fence_fini(dev);
  771. }
  772. nouveau_backlight_exit(dev);
  773. engine->display.destroy(dev);
  774. drm_mode_config_cleanup(dev);
  775. if (!dev_priv->noaccel) {
  776. engine->fifo.takedown(dev);
  777. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  778. if (dev_priv->eng[e]) {
  779. dev_priv->eng[e]->fini(dev, e, false);
  780. dev_priv->eng[e]->destroy(dev,e );
  781. }
  782. }
  783. }
  784. engine->fb.takedown(dev);
  785. engine->timer.takedown(dev);
  786. engine->gpio.takedown(dev);
  787. engine->mc.takedown(dev);
  788. engine->display.late_takedown(dev);
  789. if (dev_priv->vga_ram) {
  790. nouveau_bo_unpin(dev_priv->vga_ram);
  791. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  792. }
  793. mutex_lock(&dev->struct_mutex);
  794. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  795. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  796. mutex_unlock(&dev->struct_mutex);
  797. nouveau_mem_gart_fini(dev);
  798. nouveau_mem_vram_fini(dev);
  799. engine->instmem.takedown(dev);
  800. nouveau_gpuobj_takedown(dev);
  801. engine->vram.takedown(dev);
  802. nouveau_irq_fini(dev);
  803. nouveau_pm_fini(dev);
  804. nouveau_bios_takedown(dev);
  805. vga_client_register(dev->pdev, NULL, NULL, NULL);
  806. }
  807. int
  808. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  809. {
  810. struct drm_nouveau_private *dev_priv = dev->dev_private;
  811. struct nouveau_fpriv *fpriv;
  812. int ret;
  813. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  814. if (unlikely(!fpriv))
  815. return -ENOMEM;
  816. spin_lock_init(&fpriv->lock);
  817. INIT_LIST_HEAD(&fpriv->channels);
  818. if (dev_priv->card_type == NV_50) {
  819. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  820. &fpriv->vm);
  821. if (ret) {
  822. kfree(fpriv);
  823. return ret;
  824. }
  825. } else
  826. if (dev_priv->card_type >= NV_C0) {
  827. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  828. &fpriv->vm);
  829. if (ret) {
  830. kfree(fpriv);
  831. return ret;
  832. }
  833. }
  834. file_priv->driver_priv = fpriv;
  835. return 0;
  836. }
  837. /* here a client dies, release the stuff that was allocated for its
  838. * file_priv */
  839. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  840. {
  841. nouveau_channel_cleanup(dev, file_priv);
  842. }
  843. void
  844. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  845. {
  846. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  847. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  848. kfree(fpriv);
  849. }
  850. /* first module load, setup the mmio/fb mapping */
  851. /* KMS: we need mmio at load time, not when the first drm client opens. */
  852. int nouveau_firstopen(struct drm_device *dev)
  853. {
  854. return 0;
  855. }
  856. /* if we have an OF card, copy vbios to RAMIN */
  857. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  858. {
  859. #if defined(__powerpc__)
  860. int size, i;
  861. const uint32_t *bios;
  862. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  863. if (!dn) {
  864. NV_INFO(dev, "Unable to get the OF node\n");
  865. return;
  866. }
  867. bios = of_get_property(dn, "NVDA,BMP", &size);
  868. if (bios) {
  869. for (i = 0; i < size; i += 4)
  870. nv_wi32(dev, i, bios[i/4]);
  871. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  872. } else {
  873. NV_INFO(dev, "Unable to get the OF bios\n");
  874. }
  875. #endif
  876. }
  877. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  878. {
  879. struct pci_dev *pdev = dev->pdev;
  880. struct apertures_struct *aper = alloc_apertures(3);
  881. if (!aper)
  882. return NULL;
  883. aper->ranges[0].base = pci_resource_start(pdev, 1);
  884. aper->ranges[0].size = pci_resource_len(pdev, 1);
  885. aper->count = 1;
  886. if (pci_resource_len(pdev, 2)) {
  887. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  888. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  889. aper->count++;
  890. }
  891. if (pci_resource_len(pdev, 3)) {
  892. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  893. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  894. aper->count++;
  895. }
  896. return aper;
  897. }
  898. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  899. {
  900. struct drm_nouveau_private *dev_priv = dev->dev_private;
  901. bool primary = false;
  902. dev_priv->apertures = nouveau_get_apertures(dev);
  903. if (!dev_priv->apertures)
  904. return -ENOMEM;
  905. #ifdef CONFIG_X86
  906. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  907. #endif
  908. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  909. return 0;
  910. }
  911. int nouveau_load(struct drm_device *dev, unsigned long flags)
  912. {
  913. struct drm_nouveau_private *dev_priv;
  914. uint32_t reg0, strap;
  915. resource_size_t mmio_start_offs;
  916. int ret;
  917. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  918. if (!dev_priv) {
  919. ret = -ENOMEM;
  920. goto err_out;
  921. }
  922. dev->dev_private = dev_priv;
  923. dev_priv->dev = dev;
  924. dev_priv->flags = flags & NOUVEAU_FLAGS;
  925. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  926. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  927. /* resource 0 is mmio regs */
  928. /* resource 1 is linear FB */
  929. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  930. /* resource 6 is bios */
  931. /* map the mmio regs */
  932. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  933. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  934. if (!dev_priv->mmio) {
  935. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  936. "Please report your setup to " DRIVER_EMAIL "\n");
  937. ret = -EINVAL;
  938. goto err_priv;
  939. }
  940. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  941. (unsigned long long)mmio_start_offs);
  942. #ifdef __BIG_ENDIAN
  943. /* Put the card in BE mode if it's not */
  944. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  945. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  946. DRM_MEMORYBARRIER();
  947. #endif
  948. /* Time to determine the card architecture */
  949. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  950. /* We're dealing with >=NV10 */
  951. if ((reg0 & 0x0f000000) > 0) {
  952. /* Bit 27-20 contain the architecture in hex */
  953. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  954. /* NV04 or NV05 */
  955. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  956. if (reg0 & 0x00f00000)
  957. dev_priv->chipset = 0x05;
  958. else
  959. dev_priv->chipset = 0x04;
  960. } else
  961. dev_priv->chipset = 0xff;
  962. switch (dev_priv->chipset & 0xf0) {
  963. case 0x00:
  964. case 0x10:
  965. case 0x20:
  966. case 0x30:
  967. dev_priv->card_type = dev_priv->chipset & 0xf0;
  968. break;
  969. case 0x40:
  970. case 0x60:
  971. dev_priv->card_type = NV_40;
  972. break;
  973. case 0x50:
  974. case 0x80:
  975. case 0x90:
  976. case 0xa0:
  977. dev_priv->card_type = NV_50;
  978. break;
  979. case 0xc0:
  980. dev_priv->card_type = NV_C0;
  981. break;
  982. case 0xd0:
  983. dev_priv->card_type = NV_D0;
  984. break;
  985. default:
  986. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  987. ret = -EINVAL;
  988. goto err_mmio;
  989. }
  990. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  991. dev_priv->card_type, reg0);
  992. /* determine frequency of timing crystal */
  993. strap = nv_rd32(dev, 0x101000);
  994. if ( dev_priv->chipset < 0x17 ||
  995. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  996. strap &= 0x00000040;
  997. else
  998. strap &= 0x00400040;
  999. switch (strap) {
  1000. case 0x00000000: dev_priv->crystal = 13500; break;
  1001. case 0x00000040: dev_priv->crystal = 14318; break;
  1002. case 0x00400000: dev_priv->crystal = 27000; break;
  1003. case 0x00400040: dev_priv->crystal = 25000; break;
  1004. }
  1005. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1006. /* Determine whether we'll attempt acceleration or not, some
  1007. * cards are disabled by default here due to them being known
  1008. * non-functional, or never been tested due to lack of hw.
  1009. */
  1010. dev_priv->noaccel = !!nouveau_noaccel;
  1011. if (nouveau_noaccel == -1) {
  1012. switch (dev_priv->chipset) {
  1013. case 0xc1: /* known broken */
  1014. case 0xc8: /* never tested */
  1015. NV_INFO(dev, "acceleration disabled by default, pass "
  1016. "noaccel=0 to force enable\n");
  1017. dev_priv->noaccel = true;
  1018. break;
  1019. default:
  1020. dev_priv->noaccel = false;
  1021. break;
  1022. }
  1023. }
  1024. ret = nouveau_remove_conflicting_drivers(dev);
  1025. if (ret)
  1026. goto err_mmio;
  1027. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1028. if (dev_priv->card_type >= NV_40) {
  1029. int ramin_bar = 2;
  1030. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1031. ramin_bar = 3;
  1032. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1033. dev_priv->ramin =
  1034. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1035. dev_priv->ramin_size);
  1036. if (!dev_priv->ramin) {
  1037. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1038. ret = -ENOMEM;
  1039. goto err_mmio;
  1040. }
  1041. } else {
  1042. dev_priv->ramin_size = 1 * 1024 * 1024;
  1043. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  1044. dev_priv->ramin_size);
  1045. if (!dev_priv->ramin) {
  1046. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1047. ret = -ENOMEM;
  1048. goto err_mmio;
  1049. }
  1050. }
  1051. nouveau_OF_copy_vbios_to_ramin(dev);
  1052. /* Special flags */
  1053. if (dev->pci_device == 0x01a0)
  1054. dev_priv->flags |= NV_NFORCE;
  1055. else if (dev->pci_device == 0x01f0)
  1056. dev_priv->flags |= NV_NFORCE2;
  1057. /* For kernel modesetting, init card now and bring up fbcon */
  1058. ret = nouveau_card_init(dev);
  1059. if (ret)
  1060. goto err_ramin;
  1061. return 0;
  1062. err_ramin:
  1063. iounmap(dev_priv->ramin);
  1064. err_mmio:
  1065. iounmap(dev_priv->mmio);
  1066. err_priv:
  1067. kfree(dev_priv);
  1068. dev->dev_private = NULL;
  1069. err_out:
  1070. return ret;
  1071. }
  1072. void nouveau_lastclose(struct drm_device *dev)
  1073. {
  1074. vga_switcheroo_process_delayed_switch();
  1075. }
  1076. int nouveau_unload(struct drm_device *dev)
  1077. {
  1078. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1079. nouveau_card_takedown(dev);
  1080. iounmap(dev_priv->mmio);
  1081. iounmap(dev_priv->ramin);
  1082. kfree(dev_priv);
  1083. dev->dev_private = NULL;
  1084. return 0;
  1085. }
  1086. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1087. struct drm_file *file_priv)
  1088. {
  1089. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1090. struct drm_nouveau_getparam *getparam = data;
  1091. switch (getparam->param) {
  1092. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1093. getparam->value = dev_priv->chipset;
  1094. break;
  1095. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1096. getparam->value = dev->pci_vendor;
  1097. break;
  1098. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1099. getparam->value = dev->pci_device;
  1100. break;
  1101. case NOUVEAU_GETPARAM_BUS_TYPE:
  1102. if (drm_pci_device_is_agp(dev))
  1103. getparam->value = NV_AGP;
  1104. else if (pci_is_pcie(dev->pdev))
  1105. getparam->value = NV_PCIE;
  1106. else
  1107. getparam->value = NV_PCI;
  1108. break;
  1109. case NOUVEAU_GETPARAM_FB_SIZE:
  1110. getparam->value = dev_priv->fb_available_size;
  1111. break;
  1112. case NOUVEAU_GETPARAM_AGP_SIZE:
  1113. getparam->value = dev_priv->gart_info.aper_size;
  1114. break;
  1115. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1116. getparam->value = 0; /* deprecated */
  1117. break;
  1118. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1119. getparam->value = dev_priv->engine.timer.read(dev);
  1120. break;
  1121. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1122. getparam->value = 1;
  1123. break;
  1124. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1125. getparam->value = dev_priv->card_type < NV_D0;
  1126. break;
  1127. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1128. /* NV40 and NV50 versions are quite different, but register
  1129. * address is the same. User is supposed to know the card
  1130. * family anyway... */
  1131. if (dev_priv->chipset >= 0x40) {
  1132. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1133. break;
  1134. }
  1135. /* FALLTHRU */
  1136. default:
  1137. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1138. return -EINVAL;
  1139. }
  1140. return 0;
  1141. }
  1142. int
  1143. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1144. struct drm_file *file_priv)
  1145. {
  1146. struct drm_nouveau_setparam *setparam = data;
  1147. switch (setparam->param) {
  1148. default:
  1149. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1150. return -EINVAL;
  1151. }
  1152. return 0;
  1153. }
  1154. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1155. bool
  1156. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1157. uint32_t reg, uint32_t mask, uint32_t val)
  1158. {
  1159. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1160. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1161. uint64_t start = ptimer->read(dev);
  1162. do {
  1163. if ((nv_rd32(dev, reg) & mask) == val)
  1164. return true;
  1165. } while (ptimer->read(dev) - start < timeout);
  1166. return false;
  1167. }
  1168. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1169. bool
  1170. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1171. uint32_t reg, uint32_t mask, uint32_t val)
  1172. {
  1173. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1174. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1175. uint64_t start = ptimer->read(dev);
  1176. do {
  1177. if ((nv_rd32(dev, reg) & mask) != val)
  1178. return true;
  1179. } while (ptimer->read(dev) - start < timeout);
  1180. return false;
  1181. }
  1182. /* Wait until cond(data) == true, up until timeout has hit */
  1183. bool
  1184. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1185. bool (*cond)(void *), void *data)
  1186. {
  1187. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1188. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1189. u64 start = ptimer->read(dev);
  1190. do {
  1191. if (cond(data) == true)
  1192. return true;
  1193. } while (ptimer->read(dev) - start < timeout);
  1194. return false;
  1195. }
  1196. /* Waits for PGRAPH to go completely idle */
  1197. bool nouveau_wait_for_idle(struct drm_device *dev)
  1198. {
  1199. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1200. uint32_t mask = ~0;
  1201. if (dev_priv->card_type == NV_40)
  1202. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1203. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1204. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1205. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1206. return false;
  1207. }
  1208. return true;
  1209. }