intel_crt.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/i2c.h>
  27. #include <linux/slab.h>
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc.h"
  31. #include "drm_crtc_helper.h"
  32. #include "drm_edid.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. bool force_hotplug_required;
  46. };
  47. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  48. {
  49. return container_of(intel_attached_encoder(connector),
  50. struct intel_crt, base);
  51. }
  52. static void intel_crt_dpms(struct drm_encoder *encoder, int mode)
  53. {
  54. struct drm_device *dev = encoder->dev;
  55. struct drm_i915_private *dev_priv = dev->dev_private;
  56. u32 temp, reg;
  57. if (HAS_PCH_SPLIT(dev))
  58. reg = PCH_ADPA;
  59. else
  60. reg = ADPA;
  61. temp = I915_READ(reg);
  62. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  63. temp &= ~ADPA_DAC_ENABLE;
  64. switch (mode) {
  65. case DRM_MODE_DPMS_ON:
  66. temp |= ADPA_DAC_ENABLE;
  67. break;
  68. case DRM_MODE_DPMS_STANDBY:
  69. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  70. break;
  71. case DRM_MODE_DPMS_SUSPEND:
  72. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  73. break;
  74. case DRM_MODE_DPMS_OFF:
  75. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  76. break;
  77. }
  78. I915_WRITE(reg, temp);
  79. }
  80. static int intel_crt_mode_valid(struct drm_connector *connector,
  81. struct drm_display_mode *mode)
  82. {
  83. struct drm_device *dev = connector->dev;
  84. int max_clock = 0;
  85. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  86. return MODE_NO_DBLESCAN;
  87. if (mode->clock < 25000)
  88. return MODE_CLOCK_LOW;
  89. if (IS_GEN2(dev))
  90. max_clock = 350000;
  91. else
  92. max_clock = 400000;
  93. if (mode->clock > max_clock)
  94. return MODE_CLOCK_HIGH;
  95. return MODE_OK;
  96. }
  97. static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
  98. struct drm_display_mode *mode,
  99. struct drm_display_mode *adjusted_mode)
  100. {
  101. return true;
  102. }
  103. static void intel_crt_mode_set(struct drm_encoder *encoder,
  104. struct drm_display_mode *mode,
  105. struct drm_display_mode *adjusted_mode)
  106. {
  107. struct drm_device *dev = encoder->dev;
  108. struct drm_crtc *crtc = encoder->crtc;
  109. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  110. struct drm_i915_private *dev_priv = dev->dev_private;
  111. int dpll_md_reg;
  112. u32 adpa, dpll_md;
  113. u32 adpa_reg;
  114. dpll_md_reg = DPLL_MD(intel_crtc->pipe);
  115. if (HAS_PCH_SPLIT(dev))
  116. adpa_reg = PCH_ADPA;
  117. else
  118. adpa_reg = ADPA;
  119. /*
  120. * Disable separate mode multiplier used when cloning SDVO to CRT
  121. * XXX this needs to be adjusted when we really are cloning
  122. */
  123. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  124. dpll_md = I915_READ(dpll_md_reg);
  125. I915_WRITE(dpll_md_reg,
  126. dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK);
  127. }
  128. adpa = ADPA_HOTPLUG_BITS;
  129. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  130. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  131. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  132. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  133. /* For CPT allow 3 pipe config, for others just use A or B */
  134. if (HAS_PCH_CPT(dev))
  135. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  136. else if (intel_crtc->pipe == 0)
  137. adpa |= ADPA_PIPE_A_SELECT;
  138. else
  139. adpa |= ADPA_PIPE_B_SELECT;
  140. if (!HAS_PCH_SPLIT(dev))
  141. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  142. I915_WRITE(adpa_reg, adpa);
  143. }
  144. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  145. {
  146. struct drm_device *dev = connector->dev;
  147. struct intel_crt *crt = intel_attached_crt(connector);
  148. struct drm_i915_private *dev_priv = dev->dev_private;
  149. u32 adpa;
  150. bool ret;
  151. /* The first time through, trigger an explicit detection cycle */
  152. if (crt->force_hotplug_required) {
  153. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  154. u32 save_adpa;
  155. crt->force_hotplug_required = 0;
  156. save_adpa = adpa = I915_READ(PCH_ADPA);
  157. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  158. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  159. if (turn_off_dac)
  160. adpa &= ~ADPA_DAC_ENABLE;
  161. I915_WRITE(PCH_ADPA, adpa);
  162. if (wait_for((I915_READ(PCH_ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  163. 1000))
  164. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  165. if (turn_off_dac) {
  166. I915_WRITE(PCH_ADPA, save_adpa);
  167. POSTING_READ(PCH_ADPA);
  168. }
  169. }
  170. /* Check the status to see if both blue and green are on now */
  171. adpa = I915_READ(PCH_ADPA);
  172. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  173. ret = true;
  174. else
  175. ret = false;
  176. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  177. return ret;
  178. }
  179. /**
  180. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  181. *
  182. * Not for i915G/i915GM
  183. *
  184. * \return true if CRT is connected.
  185. * \return false if CRT is disconnected.
  186. */
  187. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  188. {
  189. struct drm_device *dev = connector->dev;
  190. struct drm_i915_private *dev_priv = dev->dev_private;
  191. u32 hotplug_en, orig, stat;
  192. bool ret = false;
  193. int i, tries = 0;
  194. if (HAS_PCH_SPLIT(dev))
  195. return intel_ironlake_crt_detect_hotplug(connector);
  196. /*
  197. * On 4 series desktop, CRT detect sequence need to be done twice
  198. * to get a reliable result.
  199. */
  200. if (IS_G4X(dev) && !IS_GM45(dev))
  201. tries = 2;
  202. else
  203. tries = 1;
  204. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  205. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  206. for (i = 0; i < tries ; i++) {
  207. /* turn on the FORCE_DETECT */
  208. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  209. /* wait for FORCE_DETECT to go off */
  210. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  211. CRT_HOTPLUG_FORCE_DETECT) == 0,
  212. 1000))
  213. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  214. }
  215. stat = I915_READ(PORT_HOTPLUG_STAT);
  216. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  217. ret = true;
  218. /* clear the interrupt we just generated, if any */
  219. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  220. /* and put the bits back */
  221. I915_WRITE(PORT_HOTPLUG_EN, orig);
  222. return ret;
  223. }
  224. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  225. {
  226. struct intel_crt *crt = intel_attached_crt(connector);
  227. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  228. /* CRT should always be at 0, but check anyway */
  229. if (crt->base.type != INTEL_OUTPUT_ANALOG)
  230. return false;
  231. if (intel_ddc_probe(&crt->base, dev_priv->crt_ddc_pin)) {
  232. struct edid *edid;
  233. bool is_digital = false;
  234. edid = drm_get_edid(connector,
  235. &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
  236. /*
  237. * This may be a DVI-I connector with a shared DDC
  238. * link between analog and digital outputs, so we
  239. * have to check the EDID input spec of the attached device.
  240. *
  241. * On the other hand, what should we do if it is a broken EDID?
  242. */
  243. if (edid != NULL) {
  244. is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  245. connector->display_info.raw_edid = NULL;
  246. kfree(edid);
  247. }
  248. if (!is_digital) {
  249. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  250. return true;
  251. } else {
  252. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  253. }
  254. }
  255. return false;
  256. }
  257. static enum drm_connector_status
  258. intel_crt_load_detect(struct intel_crt *crt)
  259. {
  260. struct drm_device *dev = crt->base.base.dev;
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  263. uint32_t save_bclrpat;
  264. uint32_t save_vtotal;
  265. uint32_t vtotal, vactive;
  266. uint32_t vsample;
  267. uint32_t vblank, vblank_start, vblank_end;
  268. uint32_t dsl;
  269. uint32_t bclrpat_reg;
  270. uint32_t vtotal_reg;
  271. uint32_t vblank_reg;
  272. uint32_t vsync_reg;
  273. uint32_t pipeconf_reg;
  274. uint32_t pipe_dsl_reg;
  275. uint8_t st00;
  276. enum drm_connector_status status;
  277. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  278. bclrpat_reg = BCLRPAT(pipe);
  279. vtotal_reg = VTOTAL(pipe);
  280. vblank_reg = VBLANK(pipe);
  281. vsync_reg = VSYNC(pipe);
  282. pipeconf_reg = PIPECONF(pipe);
  283. pipe_dsl_reg = PIPEDSL(pipe);
  284. save_bclrpat = I915_READ(bclrpat_reg);
  285. save_vtotal = I915_READ(vtotal_reg);
  286. vblank = I915_READ(vblank_reg);
  287. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  288. vactive = (save_vtotal & 0x7ff) + 1;
  289. vblank_start = (vblank & 0xfff) + 1;
  290. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  291. /* Set the border color to purple. */
  292. I915_WRITE(bclrpat_reg, 0x500050);
  293. if (!IS_GEN2(dev)) {
  294. uint32_t pipeconf = I915_READ(pipeconf_reg);
  295. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  296. POSTING_READ(pipeconf_reg);
  297. /* Wait for next Vblank to substitue
  298. * border color for Color info */
  299. intel_wait_for_vblank(dev, pipe);
  300. st00 = I915_READ8(VGA_MSR_WRITE);
  301. status = ((st00 & (1 << 4)) != 0) ?
  302. connector_status_connected :
  303. connector_status_disconnected;
  304. I915_WRITE(pipeconf_reg, pipeconf);
  305. } else {
  306. bool restore_vblank = false;
  307. int count, detect;
  308. /*
  309. * If there isn't any border, add some.
  310. * Yes, this will flicker
  311. */
  312. if (vblank_start <= vactive && vblank_end >= vtotal) {
  313. uint32_t vsync = I915_READ(vsync_reg);
  314. uint32_t vsync_start = (vsync & 0xffff) + 1;
  315. vblank_start = vsync_start;
  316. I915_WRITE(vblank_reg,
  317. (vblank_start - 1) |
  318. ((vblank_end - 1) << 16));
  319. restore_vblank = true;
  320. }
  321. /* sample in the vertical border, selecting the larger one */
  322. if (vblank_start - vactive >= vtotal - vblank_end)
  323. vsample = (vblank_start + vactive) >> 1;
  324. else
  325. vsample = (vtotal + vblank_end) >> 1;
  326. /*
  327. * Wait for the border to be displayed
  328. */
  329. while (I915_READ(pipe_dsl_reg) >= vactive)
  330. ;
  331. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  332. ;
  333. /*
  334. * Watch ST00 for an entire scanline
  335. */
  336. detect = 0;
  337. count = 0;
  338. do {
  339. count++;
  340. /* Read the ST00 VGA status register */
  341. st00 = I915_READ8(VGA_MSR_WRITE);
  342. if (st00 & (1 << 4))
  343. detect++;
  344. } while ((I915_READ(pipe_dsl_reg) == dsl));
  345. /* restore vblank if necessary */
  346. if (restore_vblank)
  347. I915_WRITE(vblank_reg, vblank);
  348. /*
  349. * If more than 3/4 of the scanline detected a monitor,
  350. * then it is assumed to be present. This works even on i830,
  351. * where there isn't any way to force the border color across
  352. * the screen
  353. */
  354. status = detect * 4 > count * 3 ?
  355. connector_status_connected :
  356. connector_status_disconnected;
  357. }
  358. /* Restore previous settings */
  359. I915_WRITE(bclrpat_reg, save_bclrpat);
  360. return status;
  361. }
  362. static enum drm_connector_status
  363. intel_crt_detect(struct drm_connector *connector, bool force)
  364. {
  365. struct drm_device *dev = connector->dev;
  366. struct intel_crt *crt = intel_attached_crt(connector);
  367. struct drm_crtc *crtc;
  368. enum drm_connector_status status;
  369. if (I915_HAS_HOTPLUG(dev)) {
  370. if (intel_crt_detect_hotplug(connector)) {
  371. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  372. return connector_status_connected;
  373. } else {
  374. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  375. return connector_status_disconnected;
  376. }
  377. }
  378. if (intel_crt_detect_ddc(connector))
  379. return connector_status_connected;
  380. if (!force)
  381. return connector->status;
  382. /* for pre-945g platforms use load detect */
  383. crtc = crt->base.base.crtc;
  384. if (crtc && crtc->enabled) {
  385. status = intel_crt_load_detect(crt);
  386. } else {
  387. struct intel_load_detect_pipe tmp;
  388. if (intel_get_load_detect_pipe(&crt->base, connector, NULL,
  389. &tmp)) {
  390. if (intel_crt_detect_ddc(connector))
  391. status = connector_status_connected;
  392. else
  393. status = intel_crt_load_detect(crt);
  394. intel_release_load_detect_pipe(&crt->base, connector,
  395. &tmp);
  396. } else
  397. status = connector_status_unknown;
  398. }
  399. return status;
  400. }
  401. static void intel_crt_destroy(struct drm_connector *connector)
  402. {
  403. drm_sysfs_connector_remove(connector);
  404. drm_connector_cleanup(connector);
  405. kfree(connector);
  406. }
  407. static int intel_crt_get_modes(struct drm_connector *connector)
  408. {
  409. struct drm_device *dev = connector->dev;
  410. struct drm_i915_private *dev_priv = dev->dev_private;
  411. int ret;
  412. ret = intel_ddc_get_modes(connector,
  413. &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
  414. if (ret || !IS_G4X(dev))
  415. return ret;
  416. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  417. return intel_ddc_get_modes(connector,
  418. &dev_priv->gmbus[GMBUS_PORT_DPB].adapter);
  419. }
  420. static int intel_crt_set_property(struct drm_connector *connector,
  421. struct drm_property *property,
  422. uint64_t value)
  423. {
  424. return 0;
  425. }
  426. static void intel_crt_reset(struct drm_connector *connector)
  427. {
  428. struct drm_device *dev = connector->dev;
  429. struct intel_crt *crt = intel_attached_crt(connector);
  430. if (HAS_PCH_SPLIT(dev))
  431. crt->force_hotplug_required = 1;
  432. }
  433. /*
  434. * Routines for controlling stuff on the analog port
  435. */
  436. static const struct drm_encoder_helper_funcs intel_crt_helper_funcs = {
  437. .dpms = intel_crt_dpms,
  438. .mode_fixup = intel_crt_mode_fixup,
  439. .prepare = intel_encoder_prepare,
  440. .commit = intel_encoder_commit,
  441. .mode_set = intel_crt_mode_set,
  442. };
  443. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  444. .reset = intel_crt_reset,
  445. .dpms = drm_helper_connector_dpms,
  446. .detect = intel_crt_detect,
  447. .fill_modes = drm_helper_probe_single_connector_modes,
  448. .destroy = intel_crt_destroy,
  449. .set_property = intel_crt_set_property,
  450. };
  451. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  452. .mode_valid = intel_crt_mode_valid,
  453. .get_modes = intel_crt_get_modes,
  454. .best_encoder = intel_best_encoder,
  455. };
  456. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  457. .destroy = intel_encoder_destroy,
  458. };
  459. void intel_crt_init(struct drm_device *dev)
  460. {
  461. struct drm_connector *connector;
  462. struct intel_crt *crt;
  463. struct intel_connector *intel_connector;
  464. struct drm_i915_private *dev_priv = dev->dev_private;
  465. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  466. if (!crt)
  467. return;
  468. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  469. if (!intel_connector) {
  470. kfree(crt);
  471. return;
  472. }
  473. connector = &intel_connector->base;
  474. drm_connector_init(dev, &intel_connector->base,
  475. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  476. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  477. DRM_MODE_ENCODER_DAC);
  478. intel_connector_attach_encoder(intel_connector, &crt->base);
  479. crt->base.type = INTEL_OUTPUT_ANALOG;
  480. crt->base.clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT |
  481. 1 << INTEL_ANALOG_CLONE_BIT |
  482. 1 << INTEL_SDVO_LVDS_CLONE_BIT);
  483. crt->base.crtc_mask = (1 << 0) | (1 << 1);
  484. connector->interlace_allowed = 1;
  485. connector->doublescan_allowed = 0;
  486. drm_encoder_helper_add(&crt->base.base, &intel_crt_helper_funcs);
  487. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  488. drm_sysfs_connector_add(connector);
  489. if (I915_HAS_HOTPLUG(dev))
  490. connector->polled = DRM_CONNECTOR_POLL_HPD;
  491. else
  492. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  493. /*
  494. * Configure the automatic hotplug detection stuff
  495. */
  496. crt->force_hotplug_required = 0;
  497. if (HAS_PCH_SPLIT(dev)) {
  498. u32 adpa;
  499. adpa = I915_READ(PCH_ADPA);
  500. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  501. adpa |= ADPA_HOTPLUG_BITS;
  502. I915_WRITE(PCH_ADPA, adpa);
  503. POSTING_READ(PCH_ADPA);
  504. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  505. crt->force_hotplug_required = 1;
  506. }
  507. dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
  508. }