i915_drv.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. unsigned int i915_semaphores __read_mostly = 0;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: false)");
  58. unsigned int i915_enable_rc6 __read_mostly = 0;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6 (default: true)");
  62. unsigned int i915_enable_fbc __read_mostly = -1;
  63. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  64. MODULE_PARM_DESC(i915_enable_fbc,
  65. "Enable frame buffer compression for power savings "
  66. "(default: -1 (use per-chip default))");
  67. unsigned int i915_lvds_downclock __read_mostly = 0;
  68. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  69. MODULE_PARM_DESC(lvds_downclock,
  70. "Use panel (LVDS/eDP) downclocking for power savings "
  71. "(default: false)");
  72. unsigned int i915_panel_use_ssc __read_mostly = -1;
  73. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  74. MODULE_PARM_DESC(lvds_use_ssc,
  75. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  76. "(default: auto from VBT)");
  77. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  78. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  79. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  80. "Override selection of SDVO panel mode in the VBT "
  81. "(default: auto)");
  82. static bool i915_try_reset __read_mostly = true;
  83. module_param_named(reset, i915_try_reset, bool, 0600);
  84. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  85. bool i915_enable_hangcheck __read_mostly = true;
  86. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  87. MODULE_PARM_DESC(enable_hangcheck,
  88. "Periodically check GPU activity for detecting hangs. "
  89. "WARNING: Disabling this can cause system wide hangs. "
  90. "(default: true)");
  91. static struct drm_driver driver;
  92. extern int intel_agp_enabled;
  93. #define INTEL_VGA_DEVICE(id, info) { \
  94. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  95. .class_mask = 0xff0000, \
  96. .vendor = 0x8086, \
  97. .device = id, \
  98. .subvendor = PCI_ANY_ID, \
  99. .subdevice = PCI_ANY_ID, \
  100. .driver_data = (unsigned long) info }
  101. static const struct intel_device_info intel_i830_info = {
  102. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  103. .has_overlay = 1, .overlay_needs_physical = 1,
  104. };
  105. static const struct intel_device_info intel_845g_info = {
  106. .gen = 2,
  107. .has_overlay = 1, .overlay_needs_physical = 1,
  108. };
  109. static const struct intel_device_info intel_i85x_info = {
  110. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  111. .cursor_needs_physical = 1,
  112. .has_overlay = 1, .overlay_needs_physical = 1,
  113. };
  114. static const struct intel_device_info intel_i865g_info = {
  115. .gen = 2,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_i915g_info = {
  119. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i915gm_info = {
  123. .gen = 3, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. .supports_tv = 1,
  127. };
  128. static const struct intel_device_info intel_i945g_info = {
  129. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  130. .has_overlay = 1, .overlay_needs_physical = 1,
  131. };
  132. static const struct intel_device_info intel_i945gm_info = {
  133. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  134. .has_hotplug = 1, .cursor_needs_physical = 1,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. .supports_tv = 1,
  137. };
  138. static const struct intel_device_info intel_i965g_info = {
  139. .gen = 4, .is_broadwater = 1,
  140. .has_hotplug = 1,
  141. .has_overlay = 1,
  142. };
  143. static const struct intel_device_info intel_i965gm_info = {
  144. .gen = 4, .is_crestline = 1,
  145. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  146. .has_overlay = 1,
  147. .supports_tv = 1,
  148. };
  149. static const struct intel_device_info intel_g33_info = {
  150. .gen = 3, .is_g33 = 1,
  151. .need_gfx_hws = 1, .has_hotplug = 1,
  152. .has_overlay = 1,
  153. };
  154. static const struct intel_device_info intel_g45_info = {
  155. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  156. .has_pipe_cxsr = 1, .has_hotplug = 1,
  157. .has_bsd_ring = 1,
  158. };
  159. static const struct intel_device_info intel_gm45_info = {
  160. .gen = 4, .is_g4x = 1,
  161. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  162. .has_pipe_cxsr = 1, .has_hotplug = 1,
  163. .supports_tv = 1,
  164. .has_bsd_ring = 1,
  165. };
  166. static const struct intel_device_info intel_pineview_info = {
  167. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  168. .need_gfx_hws = 1, .has_hotplug = 1,
  169. .has_overlay = 1,
  170. };
  171. static const struct intel_device_info intel_ironlake_d_info = {
  172. .gen = 5,
  173. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  174. .has_bsd_ring = 1,
  175. };
  176. static const struct intel_device_info intel_ironlake_m_info = {
  177. .gen = 5, .is_mobile = 1,
  178. .need_gfx_hws = 1, .has_hotplug = 1,
  179. .has_fbc = 1,
  180. .has_bsd_ring = 1,
  181. };
  182. static const struct intel_device_info intel_sandybridge_d_info = {
  183. .gen = 6,
  184. .need_gfx_hws = 1, .has_hotplug = 1,
  185. .has_bsd_ring = 1,
  186. .has_blt_ring = 1,
  187. };
  188. static const struct intel_device_info intel_sandybridge_m_info = {
  189. .gen = 6, .is_mobile = 1,
  190. .need_gfx_hws = 1, .has_hotplug = 1,
  191. .has_fbc = 1,
  192. .has_bsd_ring = 1,
  193. .has_blt_ring = 1,
  194. };
  195. static const struct intel_device_info intel_ivybridge_d_info = {
  196. .is_ivybridge = 1, .gen = 7,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_bsd_ring = 1,
  199. .has_blt_ring = 1,
  200. };
  201. static const struct intel_device_info intel_ivybridge_m_info = {
  202. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  205. .has_bsd_ring = 1,
  206. .has_blt_ring = 1,
  207. };
  208. static const struct pci_device_id pciidlist[] = { /* aka */
  209. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  210. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  211. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  212. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  213. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  214. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  215. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  216. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  217. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  218. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  219. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  220. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  221. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  222. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  223. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  224. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  225. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  226. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  227. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  228. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  229. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  230. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  231. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  232. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  233. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  234. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  235. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  236. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  237. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  238. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  239. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  240. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  241. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  242. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  243. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  244. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  245. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  246. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  247. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  248. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  249. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  250. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  251. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  252. {0, 0, 0}
  253. };
  254. #if defined(CONFIG_DRM_I915_KMS)
  255. MODULE_DEVICE_TABLE(pci, pciidlist);
  256. #endif
  257. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  258. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  259. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  260. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  261. void intel_detect_pch(struct drm_device *dev)
  262. {
  263. struct drm_i915_private *dev_priv = dev->dev_private;
  264. struct pci_dev *pch;
  265. /*
  266. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  267. * make graphics device passthrough work easy for VMM, that only
  268. * need to expose ISA bridge to let driver know the real hardware
  269. * underneath. This is a requirement from virtualization team.
  270. */
  271. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  272. if (pch) {
  273. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  274. int id;
  275. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  276. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  277. dev_priv->pch_type = PCH_IBX;
  278. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  279. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  280. dev_priv->pch_type = PCH_CPT;
  281. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  282. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  283. /* PantherPoint is CPT compatible */
  284. dev_priv->pch_type = PCH_CPT;
  285. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  286. }
  287. }
  288. pci_dev_put(pch);
  289. }
  290. }
  291. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  292. {
  293. int count;
  294. count = 0;
  295. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  296. udelay(10);
  297. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  298. POSTING_READ(FORCEWAKE);
  299. count = 0;
  300. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  301. udelay(10);
  302. }
  303. /*
  304. * Generally this is called implicitly by the register read function. However,
  305. * if some sequence requires the GT to not power down then this function should
  306. * be called at the beginning of the sequence followed by a call to
  307. * gen6_gt_force_wake_put() at the end of the sequence.
  308. */
  309. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  310. {
  311. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  312. /* Forcewake is atomic in case we get in here without the lock */
  313. if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
  314. __gen6_gt_force_wake_get(dev_priv);
  315. }
  316. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  317. {
  318. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  319. POSTING_READ(FORCEWAKE);
  320. }
  321. /*
  322. * see gen6_gt_force_wake_get()
  323. */
  324. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  325. {
  326. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  327. if (atomic_dec_and_test(&dev_priv->forcewake_count))
  328. __gen6_gt_force_wake_put(dev_priv);
  329. }
  330. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  331. {
  332. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  333. int loop = 500;
  334. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  335. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  336. udelay(10);
  337. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  338. }
  339. WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
  340. dev_priv->gt_fifo_count = fifo;
  341. }
  342. dev_priv->gt_fifo_count--;
  343. }
  344. static int i915_drm_freeze(struct drm_device *dev)
  345. {
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. drm_kms_helper_poll_disable(dev);
  348. pci_save_state(dev->pdev);
  349. /* If KMS is active, we do the leavevt stuff here */
  350. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  351. int error = i915_gem_idle(dev);
  352. if (error) {
  353. dev_err(&dev->pdev->dev,
  354. "GEM idle failed, resume might fail\n");
  355. return error;
  356. }
  357. drm_irq_uninstall(dev);
  358. }
  359. i915_save_state(dev);
  360. intel_opregion_fini(dev);
  361. /* Modeset on resume, not lid events */
  362. dev_priv->modeset_on_lid = 0;
  363. return 0;
  364. }
  365. int i915_suspend(struct drm_device *dev, pm_message_t state)
  366. {
  367. int error;
  368. if (!dev || !dev->dev_private) {
  369. DRM_ERROR("dev: %p\n", dev);
  370. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  371. return -ENODEV;
  372. }
  373. if (state.event == PM_EVENT_PRETHAW)
  374. return 0;
  375. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  376. return 0;
  377. error = i915_drm_freeze(dev);
  378. if (error)
  379. return error;
  380. if (state.event == PM_EVENT_SUSPEND) {
  381. /* Shut down the device */
  382. pci_disable_device(dev->pdev);
  383. pci_set_power_state(dev->pdev, PCI_D3hot);
  384. }
  385. return 0;
  386. }
  387. static int i915_drm_thaw(struct drm_device *dev)
  388. {
  389. struct drm_i915_private *dev_priv = dev->dev_private;
  390. int error = 0;
  391. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  392. mutex_lock(&dev->struct_mutex);
  393. i915_gem_restore_gtt_mappings(dev);
  394. mutex_unlock(&dev->struct_mutex);
  395. }
  396. i915_restore_state(dev);
  397. intel_opregion_setup(dev);
  398. /* KMS EnterVT equivalent */
  399. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  400. mutex_lock(&dev->struct_mutex);
  401. dev_priv->mm.suspended = 0;
  402. error = i915_gem_init_ringbuffer(dev);
  403. mutex_unlock(&dev->struct_mutex);
  404. if (HAS_PCH_SPLIT(dev))
  405. ironlake_init_pch_refclk(dev);
  406. drm_mode_config_reset(dev);
  407. drm_irq_install(dev);
  408. /* Resume the modeset for every activated CRTC */
  409. drm_helper_resume_force_mode(dev);
  410. if (IS_IRONLAKE_M(dev))
  411. ironlake_enable_rc6(dev);
  412. }
  413. intel_opregion_init(dev);
  414. dev_priv->modeset_on_lid = 0;
  415. return error;
  416. }
  417. int i915_resume(struct drm_device *dev)
  418. {
  419. int ret;
  420. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  421. return 0;
  422. if (pci_enable_device(dev->pdev))
  423. return -EIO;
  424. pci_set_master(dev->pdev);
  425. ret = i915_drm_thaw(dev);
  426. if (ret)
  427. return ret;
  428. drm_kms_helper_poll_enable(dev);
  429. return 0;
  430. }
  431. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  432. {
  433. struct drm_i915_private *dev_priv = dev->dev_private;
  434. if (IS_I85X(dev))
  435. return -ENODEV;
  436. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  437. POSTING_READ(D_STATE);
  438. if (IS_I830(dev) || IS_845G(dev)) {
  439. I915_WRITE(DEBUG_RESET_I830,
  440. DEBUG_RESET_DISPLAY |
  441. DEBUG_RESET_RENDER |
  442. DEBUG_RESET_FULL);
  443. POSTING_READ(DEBUG_RESET_I830);
  444. msleep(1);
  445. I915_WRITE(DEBUG_RESET_I830, 0);
  446. POSTING_READ(DEBUG_RESET_I830);
  447. }
  448. msleep(1);
  449. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  450. POSTING_READ(D_STATE);
  451. return 0;
  452. }
  453. static int i965_reset_complete(struct drm_device *dev)
  454. {
  455. u8 gdrst;
  456. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  457. return gdrst & 0x1;
  458. }
  459. static int i965_do_reset(struct drm_device *dev, u8 flags)
  460. {
  461. u8 gdrst;
  462. /*
  463. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  464. * well as the reset bit (GR/bit 0). Setting the GR bit
  465. * triggers the reset; when done, the hardware will clear it.
  466. */
  467. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  468. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  469. return wait_for(i965_reset_complete(dev), 500);
  470. }
  471. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  472. {
  473. struct drm_i915_private *dev_priv = dev->dev_private;
  474. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  475. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  476. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  477. }
  478. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  479. {
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  482. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  483. }
  484. /**
  485. * i965_reset - reset chip after a hang
  486. * @dev: drm device to reset
  487. * @flags: reset domains
  488. *
  489. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  490. * reset or otherwise an error code.
  491. *
  492. * Procedure is fairly simple:
  493. * - reset the chip using the reset reg
  494. * - re-init context state
  495. * - re-init hardware status page
  496. * - re-init ring buffer
  497. * - re-init interrupt state
  498. * - re-init display
  499. */
  500. int i915_reset(struct drm_device *dev, u8 flags)
  501. {
  502. drm_i915_private_t *dev_priv = dev->dev_private;
  503. /*
  504. * We really should only reset the display subsystem if we actually
  505. * need to
  506. */
  507. bool need_display = true;
  508. int ret;
  509. if (!i915_try_reset)
  510. return 0;
  511. if (!mutex_trylock(&dev->struct_mutex))
  512. return -EBUSY;
  513. i915_gem_reset(dev);
  514. ret = -ENODEV;
  515. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  516. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  517. } else switch (INTEL_INFO(dev)->gen) {
  518. case 7:
  519. case 6:
  520. ret = gen6_do_reset(dev, flags);
  521. /* If reset with a user forcewake, try to restore */
  522. if (atomic_read(&dev_priv->forcewake_count))
  523. __gen6_gt_force_wake_get(dev_priv);
  524. break;
  525. case 5:
  526. ret = ironlake_do_reset(dev, flags);
  527. break;
  528. case 4:
  529. ret = i965_do_reset(dev, flags);
  530. break;
  531. case 2:
  532. ret = i8xx_do_reset(dev, flags);
  533. break;
  534. }
  535. dev_priv->last_gpu_reset = get_seconds();
  536. if (ret) {
  537. DRM_ERROR("Failed to reset chip.\n");
  538. mutex_unlock(&dev->struct_mutex);
  539. return ret;
  540. }
  541. /* Ok, now get things going again... */
  542. /*
  543. * Everything depends on having the GTT running, so we need to start
  544. * there. Fortunately we don't need to do this unless we reset the
  545. * chip at a PCI level.
  546. *
  547. * Next we need to restore the context, but we don't use those
  548. * yet either...
  549. *
  550. * Ring buffer needs to be re-initialized in the KMS case, or if X
  551. * was running at the time of the reset (i.e. we weren't VT
  552. * switched away).
  553. */
  554. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  555. !dev_priv->mm.suspended) {
  556. dev_priv->mm.suspended = 0;
  557. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  558. if (HAS_BSD(dev))
  559. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  560. if (HAS_BLT(dev))
  561. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  562. mutex_unlock(&dev->struct_mutex);
  563. drm_irq_uninstall(dev);
  564. drm_mode_config_reset(dev);
  565. drm_irq_install(dev);
  566. mutex_lock(&dev->struct_mutex);
  567. }
  568. mutex_unlock(&dev->struct_mutex);
  569. /*
  570. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  571. * need to retrain the display link and cannot just restore the register
  572. * values.
  573. */
  574. if (need_display) {
  575. mutex_lock(&dev->mode_config.mutex);
  576. drm_helper_resume_force_mode(dev);
  577. mutex_unlock(&dev->mode_config.mutex);
  578. }
  579. return 0;
  580. }
  581. static int __devinit
  582. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  583. {
  584. /* Only bind to function 0 of the device. Early generations
  585. * used function 1 as a placeholder for multi-head. This causes
  586. * us confusion instead, especially on the systems where both
  587. * functions have the same PCI-ID!
  588. */
  589. if (PCI_FUNC(pdev->devfn))
  590. return -ENODEV;
  591. return drm_get_pci_dev(pdev, ent, &driver);
  592. }
  593. static void
  594. i915_pci_remove(struct pci_dev *pdev)
  595. {
  596. struct drm_device *dev = pci_get_drvdata(pdev);
  597. drm_put_dev(dev);
  598. }
  599. static int i915_pm_suspend(struct device *dev)
  600. {
  601. struct pci_dev *pdev = to_pci_dev(dev);
  602. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  603. int error;
  604. if (!drm_dev || !drm_dev->dev_private) {
  605. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  606. return -ENODEV;
  607. }
  608. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  609. return 0;
  610. error = i915_drm_freeze(drm_dev);
  611. if (error)
  612. return error;
  613. pci_disable_device(pdev);
  614. pci_set_power_state(pdev, PCI_D3hot);
  615. return 0;
  616. }
  617. static int i915_pm_resume(struct device *dev)
  618. {
  619. struct pci_dev *pdev = to_pci_dev(dev);
  620. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  621. return i915_resume(drm_dev);
  622. }
  623. static int i915_pm_freeze(struct device *dev)
  624. {
  625. struct pci_dev *pdev = to_pci_dev(dev);
  626. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  627. if (!drm_dev || !drm_dev->dev_private) {
  628. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  629. return -ENODEV;
  630. }
  631. return i915_drm_freeze(drm_dev);
  632. }
  633. static int i915_pm_thaw(struct device *dev)
  634. {
  635. struct pci_dev *pdev = to_pci_dev(dev);
  636. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  637. return i915_drm_thaw(drm_dev);
  638. }
  639. static int i915_pm_poweroff(struct device *dev)
  640. {
  641. struct pci_dev *pdev = to_pci_dev(dev);
  642. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  643. return i915_drm_freeze(drm_dev);
  644. }
  645. static const struct dev_pm_ops i915_pm_ops = {
  646. .suspend = i915_pm_suspend,
  647. .resume = i915_pm_resume,
  648. .freeze = i915_pm_freeze,
  649. .thaw = i915_pm_thaw,
  650. .poweroff = i915_pm_poweroff,
  651. .restore = i915_pm_resume,
  652. };
  653. static struct vm_operations_struct i915_gem_vm_ops = {
  654. .fault = i915_gem_fault,
  655. .open = drm_gem_vm_open,
  656. .close = drm_gem_vm_close,
  657. };
  658. static struct drm_driver driver = {
  659. /* don't use mtrr's here, the Xserver or user space app should
  660. * deal with them for intel hardware.
  661. */
  662. .driver_features =
  663. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  664. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  665. .load = i915_driver_load,
  666. .unload = i915_driver_unload,
  667. .open = i915_driver_open,
  668. .lastclose = i915_driver_lastclose,
  669. .preclose = i915_driver_preclose,
  670. .postclose = i915_driver_postclose,
  671. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  672. .suspend = i915_suspend,
  673. .resume = i915_resume,
  674. .device_is_agp = i915_driver_device_is_agp,
  675. .reclaim_buffers = drm_core_reclaim_buffers,
  676. .master_create = i915_master_create,
  677. .master_destroy = i915_master_destroy,
  678. #if defined(CONFIG_DEBUG_FS)
  679. .debugfs_init = i915_debugfs_init,
  680. .debugfs_cleanup = i915_debugfs_cleanup,
  681. #endif
  682. .gem_init_object = i915_gem_init_object,
  683. .gem_free_object = i915_gem_free_object,
  684. .gem_vm_ops = &i915_gem_vm_ops,
  685. .dumb_create = i915_gem_dumb_create,
  686. .dumb_map_offset = i915_gem_mmap_gtt,
  687. .dumb_destroy = i915_gem_dumb_destroy,
  688. .ioctls = i915_ioctls,
  689. .fops = {
  690. .owner = THIS_MODULE,
  691. .open = drm_open,
  692. .release = drm_release,
  693. .unlocked_ioctl = drm_ioctl,
  694. .mmap = drm_gem_mmap,
  695. .poll = drm_poll,
  696. .fasync = drm_fasync,
  697. .read = drm_read,
  698. #ifdef CONFIG_COMPAT
  699. .compat_ioctl = i915_compat_ioctl,
  700. #endif
  701. .llseek = noop_llseek,
  702. },
  703. .name = DRIVER_NAME,
  704. .desc = DRIVER_DESC,
  705. .date = DRIVER_DATE,
  706. .major = DRIVER_MAJOR,
  707. .minor = DRIVER_MINOR,
  708. .patchlevel = DRIVER_PATCHLEVEL,
  709. };
  710. static struct pci_driver i915_pci_driver = {
  711. .name = DRIVER_NAME,
  712. .id_table = pciidlist,
  713. .probe = i915_pci_probe,
  714. .remove = i915_pci_remove,
  715. .driver.pm = &i915_pm_ops,
  716. };
  717. static int __init i915_init(void)
  718. {
  719. if (!intel_agp_enabled) {
  720. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  721. return -ENODEV;
  722. }
  723. driver.num_ioctls = i915_max_ioctl;
  724. /*
  725. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  726. * explicitly disabled with the module pararmeter.
  727. *
  728. * Otherwise, just follow the parameter (defaulting to off).
  729. *
  730. * Allow optional vga_text_mode_force boot option to override
  731. * the default behavior.
  732. */
  733. #if defined(CONFIG_DRM_I915_KMS)
  734. if (i915_modeset != 0)
  735. driver.driver_features |= DRIVER_MODESET;
  736. #endif
  737. if (i915_modeset == 1)
  738. driver.driver_features |= DRIVER_MODESET;
  739. #ifdef CONFIG_VGA_CONSOLE
  740. if (vgacon_text_force() && i915_modeset == -1)
  741. driver.driver_features &= ~DRIVER_MODESET;
  742. #endif
  743. if (!(driver.driver_features & DRIVER_MODESET))
  744. driver.get_vblank_timestamp = NULL;
  745. return drm_pci_init(&driver, &i915_pci_driver);
  746. }
  747. static void __exit i915_exit(void)
  748. {
  749. drm_pci_exit(&driver, &i915_pci_driver);
  750. }
  751. module_init(i915_init);
  752. module_exit(i915_exit);
  753. MODULE_AUTHOR(DRIVER_AUTHOR);
  754. MODULE_DESCRIPTION(DRIVER_DESC);
  755. MODULE_LICENSE("GPL and additional rights");
  756. /* We give fast paths for the really cool registers */
  757. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  758. (((dev_priv)->info->gen >= 6) && \
  759. ((reg) < 0x40000) && \
  760. ((reg) != FORCEWAKE))
  761. #define __i915_read(x, y) \
  762. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  763. u##x val = 0; \
  764. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  765. gen6_gt_force_wake_get(dev_priv); \
  766. val = read##y(dev_priv->regs + reg); \
  767. gen6_gt_force_wake_put(dev_priv); \
  768. } else { \
  769. val = read##y(dev_priv->regs + reg); \
  770. } \
  771. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  772. return val; \
  773. }
  774. __i915_read(8, b)
  775. __i915_read(16, w)
  776. __i915_read(32, l)
  777. __i915_read(64, q)
  778. #undef __i915_read
  779. #define __i915_write(x, y) \
  780. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  781. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  782. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  783. __gen6_gt_wait_for_fifo(dev_priv); \
  784. } \
  785. write##y(val, dev_priv->regs + reg); \
  786. }
  787. __i915_write(8, b)
  788. __i915_write(16, w)
  789. __i915_write(32, l)
  790. __i915_write(64, q)
  791. #undef __i915_write