exynos_drm_fimd.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <drm/exynos_drm.h>
  20. #include <plat/regs-fb-v4.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_fbdev.h"
  23. #include "exynos_drm_crtc.h"
  24. /*
  25. * FIMD is stand for Fully Interactive Mobile Display and
  26. * as a display controller, it transfers contents drawn on memory
  27. * to a LCD Panel through Display Interfaces such as RGB or
  28. * CPU Interface.
  29. */
  30. /* position control register for hardware window 0, 2 ~ 4.*/
  31. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  32. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  33. /* size control register for hardware window 0. */
  34. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  35. /* alpha control register for hardware window 1 ~ 4. */
  36. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  37. /* size control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  39. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  40. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  41. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  42. /* color key control register for hardware window 1 ~ 4. */
  43. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  44. /* color key value register for hardware window 1 ~ 4. */
  45. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  46. /* FIMD has totally five hardware windows. */
  47. #define WINDOWS_NR 5
  48. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  49. struct fimd_win_data {
  50. unsigned int offset_x;
  51. unsigned int offset_y;
  52. unsigned int ovl_width;
  53. unsigned int ovl_height;
  54. unsigned int fb_width;
  55. unsigned int fb_height;
  56. unsigned int bpp;
  57. dma_addr_t paddr;
  58. void __iomem *vaddr;
  59. unsigned int buf_offsize;
  60. unsigned int line_size; /* bytes */
  61. };
  62. struct fimd_context {
  63. struct exynos_drm_subdrv subdrv;
  64. int irq;
  65. struct drm_crtc *crtc;
  66. struct clk *bus_clk;
  67. struct clk *lcd_clk;
  68. struct resource *regs_res;
  69. void __iomem *regs;
  70. struct fimd_win_data win_data[WINDOWS_NR];
  71. unsigned int clkdiv;
  72. unsigned int default_win;
  73. unsigned long irq_flags;
  74. u32 vidcon0;
  75. u32 vidcon1;
  76. struct fb_videomode *timing;
  77. };
  78. static bool fimd_display_is_connected(struct device *dev)
  79. {
  80. DRM_DEBUG_KMS("%s\n", __FILE__);
  81. /* TODO. */
  82. return true;
  83. }
  84. static void *fimd_get_timing(struct device *dev)
  85. {
  86. struct fimd_context *ctx = get_fimd_context(dev);
  87. DRM_DEBUG_KMS("%s\n", __FILE__);
  88. return ctx->timing;
  89. }
  90. static int fimd_check_timing(struct device *dev, void *timing)
  91. {
  92. DRM_DEBUG_KMS("%s\n", __FILE__);
  93. /* TODO. */
  94. return 0;
  95. }
  96. static int fimd_display_power_on(struct device *dev, int mode)
  97. {
  98. DRM_DEBUG_KMS("%s\n", __FILE__);
  99. /* TODO. */
  100. return 0;
  101. }
  102. static struct exynos_drm_display fimd_display = {
  103. .type = EXYNOS_DISPLAY_TYPE_LCD,
  104. .is_connected = fimd_display_is_connected,
  105. .get_timing = fimd_get_timing,
  106. .check_timing = fimd_check_timing,
  107. .power_on = fimd_display_power_on,
  108. };
  109. static void fimd_commit(struct device *dev)
  110. {
  111. struct fimd_context *ctx = get_fimd_context(dev);
  112. struct fb_videomode *timing = ctx->timing;
  113. u32 val;
  114. DRM_DEBUG_KMS("%s\n", __FILE__);
  115. /* setup polarity values from machine code. */
  116. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  117. /* setup vertical timing values. */
  118. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  119. VIDTCON0_VFPD(timing->lower_margin - 1) |
  120. VIDTCON0_VSPW(timing->vsync_len - 1);
  121. writel(val, ctx->regs + VIDTCON0);
  122. /* setup horizontal timing values. */
  123. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  124. VIDTCON1_HFPD(timing->right_margin - 1) |
  125. VIDTCON1_HSPW(timing->hsync_len - 1);
  126. writel(val, ctx->regs + VIDTCON1);
  127. /* setup horizontal and vertical display size. */
  128. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  129. VIDTCON2_HOZVAL(timing->xres - 1);
  130. writel(val, ctx->regs + VIDTCON2);
  131. /* setup clock source, clock divider, enable dma. */
  132. val = ctx->vidcon0;
  133. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  134. if (ctx->clkdiv > 1)
  135. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  136. else
  137. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  138. /*
  139. * fields of register with prefix '_F' would be updated
  140. * at vsync(same as dma start)
  141. */
  142. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  143. writel(val, ctx->regs + VIDCON0);
  144. }
  145. static int fimd_enable_vblank(struct device *dev)
  146. {
  147. struct fimd_context *ctx = get_fimd_context(dev);
  148. u32 val;
  149. DRM_DEBUG_KMS("%s\n", __FILE__);
  150. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  151. val = readl(ctx->regs + VIDINTCON0);
  152. val |= VIDINTCON0_INT_ENABLE;
  153. val |= VIDINTCON0_INT_FRAME;
  154. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  155. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  156. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  157. val |= VIDINTCON0_FRAMESEL1_NONE;
  158. writel(val, ctx->regs + VIDINTCON0);
  159. }
  160. return 0;
  161. }
  162. static void fimd_disable_vblank(struct device *dev)
  163. {
  164. struct fimd_context *ctx = get_fimd_context(dev);
  165. u32 val;
  166. DRM_DEBUG_KMS("%s\n", __FILE__);
  167. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  168. val = readl(ctx->regs + VIDINTCON0);
  169. val &= ~VIDINTCON0_INT_FRAME;
  170. val &= ~VIDINTCON0_INT_ENABLE;
  171. writel(val, ctx->regs + VIDINTCON0);
  172. }
  173. }
  174. static struct exynos_drm_manager_ops fimd_manager_ops = {
  175. .commit = fimd_commit,
  176. .enable_vblank = fimd_enable_vblank,
  177. .disable_vblank = fimd_disable_vblank,
  178. };
  179. static void fimd_win_mode_set(struct device *dev,
  180. struct exynos_drm_overlay *overlay)
  181. {
  182. struct fimd_context *ctx = get_fimd_context(dev);
  183. struct fimd_win_data *win_data;
  184. unsigned long offset;
  185. DRM_DEBUG_KMS("%s\n", __FILE__);
  186. if (!overlay) {
  187. dev_err(dev, "overlay is NULL\n");
  188. return;
  189. }
  190. offset = overlay->fb_x * (overlay->bpp >> 3);
  191. offset += overlay->fb_y * overlay->pitch;
  192. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  193. win_data = &ctx->win_data[ctx->default_win];
  194. win_data->offset_x = overlay->crtc_x;
  195. win_data->offset_y = overlay->crtc_y;
  196. win_data->ovl_width = overlay->crtc_width;
  197. win_data->ovl_height = overlay->crtc_height;
  198. win_data->fb_width = overlay->fb_width;
  199. win_data->fb_height = overlay->fb_height;
  200. win_data->paddr = overlay->paddr + offset;
  201. win_data->vaddr = overlay->vaddr + offset;
  202. win_data->bpp = overlay->bpp;
  203. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  204. (overlay->bpp >> 3);
  205. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  206. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  207. win_data->offset_x, win_data->offset_y);
  208. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  209. win_data->ovl_width, win_data->ovl_height);
  210. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  211. (unsigned long)win_data->paddr,
  212. (unsigned long)win_data->vaddr);
  213. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  214. overlay->fb_width, overlay->crtc_width);
  215. }
  216. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  217. {
  218. struct fimd_context *ctx = get_fimd_context(dev);
  219. struct fimd_win_data *win_data = &ctx->win_data[win];
  220. unsigned long val;
  221. DRM_DEBUG_KMS("%s\n", __FILE__);
  222. val = WINCONx_ENWIN;
  223. switch (win_data->bpp) {
  224. case 1:
  225. val |= WINCON0_BPPMODE_1BPP;
  226. val |= WINCONx_BITSWP;
  227. val |= WINCONx_BURSTLEN_4WORD;
  228. break;
  229. case 2:
  230. val |= WINCON0_BPPMODE_2BPP;
  231. val |= WINCONx_BITSWP;
  232. val |= WINCONx_BURSTLEN_8WORD;
  233. break;
  234. case 4:
  235. val |= WINCON0_BPPMODE_4BPP;
  236. val |= WINCONx_BITSWP;
  237. val |= WINCONx_BURSTLEN_8WORD;
  238. break;
  239. case 8:
  240. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  241. val |= WINCONx_BURSTLEN_8WORD;
  242. val |= WINCONx_BYTSWP;
  243. break;
  244. case 16:
  245. val |= WINCON0_BPPMODE_16BPP_565;
  246. val |= WINCONx_HAWSWP;
  247. val |= WINCONx_BURSTLEN_16WORD;
  248. break;
  249. case 24:
  250. val |= WINCON0_BPPMODE_24BPP_888;
  251. val |= WINCONx_WSWP;
  252. val |= WINCONx_BURSTLEN_16WORD;
  253. break;
  254. case 32:
  255. val |= WINCON1_BPPMODE_28BPP_A4888
  256. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  257. val |= WINCONx_WSWP;
  258. val |= WINCONx_BURSTLEN_16WORD;
  259. break;
  260. default:
  261. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  262. val |= WINCON0_BPPMODE_24BPP_888;
  263. val |= WINCONx_WSWP;
  264. val |= WINCONx_BURSTLEN_16WORD;
  265. break;
  266. }
  267. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  268. writel(val, ctx->regs + WINCON(win));
  269. }
  270. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  271. {
  272. struct fimd_context *ctx = get_fimd_context(dev);
  273. unsigned int keycon0 = 0, keycon1 = 0;
  274. DRM_DEBUG_KMS("%s\n", __FILE__);
  275. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  276. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  277. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  278. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  279. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  280. }
  281. static void fimd_win_commit(struct device *dev)
  282. {
  283. struct fimd_context *ctx = get_fimd_context(dev);
  284. struct fimd_win_data *win_data;
  285. int win = ctx->default_win;
  286. unsigned long val, alpha, size;
  287. DRM_DEBUG_KMS("%s\n", __FILE__);
  288. if (win < 0 || win > WINDOWS_NR)
  289. return;
  290. win_data = &ctx->win_data[win];
  291. /*
  292. * SHADOWCON register is used for enabling timing.
  293. *
  294. * for example, once only width value of a register is set,
  295. * if the dma is started then fimd hardware could malfunction so
  296. * with protect window setting, the register fields with prefix '_F'
  297. * wouldn't be updated at vsync also but updated once unprotect window
  298. * is set.
  299. */
  300. /* protect windows */
  301. val = readl(ctx->regs + SHADOWCON);
  302. val |= SHADOWCON_WINx_PROTECT(win);
  303. writel(val, ctx->regs + SHADOWCON);
  304. /* buffer start address */
  305. val = win_data->paddr;
  306. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  307. /* buffer end address */
  308. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  309. val = win_data->paddr + size;
  310. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  311. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  312. (unsigned long)win_data->paddr, val, size);
  313. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  314. win_data->ovl_width, win_data->ovl_height);
  315. /* buffer size */
  316. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  317. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  318. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  319. /* OSD position */
  320. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  321. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  322. writel(val, ctx->regs + VIDOSD_A(win));
  323. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  324. win_data->ovl_width - 1) |
  325. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  326. win_data->ovl_height - 1);
  327. writel(val, ctx->regs + VIDOSD_B(win));
  328. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  329. win_data->offset_x, win_data->offset_y,
  330. win_data->offset_x + win_data->ovl_width - 1,
  331. win_data->offset_y + win_data->ovl_height - 1);
  332. /* hardware window 0 doesn't support alpha channel. */
  333. if (win != 0) {
  334. /* OSD alpha */
  335. alpha = VIDISD14C_ALPHA1_R(0xf) |
  336. VIDISD14C_ALPHA1_G(0xf) |
  337. VIDISD14C_ALPHA1_B(0xf);
  338. writel(alpha, ctx->regs + VIDOSD_C(win));
  339. }
  340. /* OSD size */
  341. if (win != 3 && win != 4) {
  342. u32 offset = VIDOSD_D(win);
  343. if (win == 0)
  344. offset = VIDOSD_C_SIZE_W0;
  345. val = win_data->ovl_width * win_data->ovl_height;
  346. writel(val, ctx->regs + offset);
  347. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  348. }
  349. fimd_win_set_pixfmt(dev, win);
  350. /* hardware window 0 doesn't support color key. */
  351. if (win != 0)
  352. fimd_win_set_colkey(dev, win);
  353. /* Enable DMA channel and unprotect windows */
  354. val = readl(ctx->regs + SHADOWCON);
  355. val |= SHADOWCON_CHx_ENABLE(win);
  356. val &= ~SHADOWCON_WINx_PROTECT(win);
  357. writel(val, ctx->regs + SHADOWCON);
  358. }
  359. static void fimd_win_disable(struct device *dev)
  360. {
  361. struct fimd_context *ctx = get_fimd_context(dev);
  362. struct fimd_win_data *win_data;
  363. int win = ctx->default_win;
  364. u32 val;
  365. DRM_DEBUG_KMS("%s\n", __FILE__);
  366. if (win < 0 || win > WINDOWS_NR)
  367. return;
  368. win_data = &ctx->win_data[win];
  369. /* protect windows */
  370. val = readl(ctx->regs + SHADOWCON);
  371. val |= SHADOWCON_WINx_PROTECT(win);
  372. writel(val, ctx->regs + SHADOWCON);
  373. /* wincon */
  374. val = readl(ctx->regs + WINCON(win));
  375. val &= ~WINCONx_ENWIN;
  376. writel(val, ctx->regs + WINCON(win));
  377. /* unprotect windows */
  378. val = readl(ctx->regs + SHADOWCON);
  379. val &= ~SHADOWCON_CHx_ENABLE(win);
  380. val &= ~SHADOWCON_WINx_PROTECT(win);
  381. writel(val, ctx->regs + SHADOWCON);
  382. }
  383. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  384. .mode_set = fimd_win_mode_set,
  385. .commit = fimd_win_commit,
  386. .disable = fimd_win_disable,
  387. };
  388. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  389. {
  390. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  391. struct drm_pending_vblank_event *e, *t;
  392. struct timeval now;
  393. unsigned long flags;
  394. bool is_checked = false;
  395. spin_lock_irqsave(&drm_dev->event_lock, flags);
  396. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  397. base.link) {
  398. /* if event's pipe isn't same as crtc then ignore it. */
  399. if (crtc != e->pipe)
  400. continue;
  401. is_checked = true;
  402. do_gettimeofday(&now);
  403. e->event.sequence = 0;
  404. e->event.tv_sec = now.tv_sec;
  405. e->event.tv_usec = now.tv_usec;
  406. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  407. wake_up_interruptible(&e->base.file_priv->event_wait);
  408. }
  409. if (is_checked)
  410. drm_vblank_put(drm_dev, crtc);
  411. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  412. }
  413. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  414. {
  415. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  416. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  417. struct drm_device *drm_dev = subdrv->drm_dev;
  418. struct exynos_drm_manager *manager = &subdrv->manager;
  419. u32 val;
  420. val = readl(ctx->regs + VIDINTCON1);
  421. if (val & VIDINTCON1_INT_FRAME)
  422. /* VSYNC interrupt */
  423. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  424. drm_handle_vblank(drm_dev, manager->pipe);
  425. fimd_finish_pageflip(drm_dev, manager->pipe);
  426. return IRQ_HANDLED;
  427. }
  428. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  429. {
  430. DRM_DEBUG_KMS("%s\n", __FILE__);
  431. /*
  432. * enable drm irq mode.
  433. * - with irq_enabled = 1, we can use the vblank feature.
  434. *
  435. * P.S. note that we wouldn't use drm irq handler but
  436. * just specific driver own one instead because
  437. * drm framework supports only one irq handler.
  438. */
  439. drm_dev->irq_enabled = 1;
  440. /*
  441. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  442. * by drm timer once a current process gives up ownership of
  443. * vblank event.(drm_vblank_put function was called)
  444. */
  445. drm_dev->vblank_disable_allowed = 1;
  446. return 0;
  447. }
  448. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  449. {
  450. DRM_DEBUG_KMS("%s\n", __FILE__);
  451. /* TODO. */
  452. }
  453. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  454. struct fb_videomode *timing)
  455. {
  456. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  457. u32 retrace;
  458. u32 clkdiv;
  459. u32 best_framerate = 0;
  460. u32 framerate;
  461. DRM_DEBUG_KMS("%s\n", __FILE__);
  462. retrace = timing->left_margin + timing->hsync_len +
  463. timing->right_margin + timing->xres;
  464. retrace *= timing->upper_margin + timing->vsync_len +
  465. timing->lower_margin + timing->yres;
  466. /* default framerate is 60Hz */
  467. if (!timing->refresh)
  468. timing->refresh = 60;
  469. clk /= retrace;
  470. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  471. int tmp;
  472. /* get best framerate */
  473. framerate = clk / clkdiv;
  474. tmp = timing->refresh - framerate;
  475. if (tmp < 0) {
  476. best_framerate = framerate;
  477. continue;
  478. } else {
  479. if (!best_framerate)
  480. best_framerate = framerate;
  481. else if (tmp < (best_framerate - framerate))
  482. best_framerate = framerate;
  483. break;
  484. }
  485. }
  486. return clkdiv;
  487. }
  488. static void fimd_clear_win(struct fimd_context *ctx, int win)
  489. {
  490. u32 val;
  491. DRM_DEBUG_KMS("%s\n", __FILE__);
  492. writel(0, ctx->regs + WINCON(win));
  493. writel(0, ctx->regs + VIDOSD_A(win));
  494. writel(0, ctx->regs + VIDOSD_B(win));
  495. writel(0, ctx->regs + VIDOSD_C(win));
  496. if (win == 1 || win == 2)
  497. writel(0, ctx->regs + VIDOSD_D(win));
  498. val = readl(ctx->regs + SHADOWCON);
  499. val &= ~SHADOWCON_WINx_PROTECT(win);
  500. writel(val, ctx->regs + SHADOWCON);
  501. }
  502. static int __devinit fimd_probe(struct platform_device *pdev)
  503. {
  504. struct device *dev = &pdev->dev;
  505. struct fimd_context *ctx;
  506. struct exynos_drm_subdrv *subdrv;
  507. struct exynos_drm_fimd_pdata *pdata;
  508. struct fb_videomode *timing;
  509. struct resource *res;
  510. int win;
  511. int ret = -EINVAL;
  512. DRM_DEBUG_KMS("%s\n", __FILE__);
  513. pdata = pdev->dev.platform_data;
  514. if (!pdata) {
  515. dev_err(dev, "no platform data specified\n");
  516. return -EINVAL;
  517. }
  518. timing = &pdata->timing;
  519. if (!timing) {
  520. dev_err(dev, "timing is null.\n");
  521. return -EINVAL;
  522. }
  523. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  524. if (!ctx)
  525. return -ENOMEM;
  526. ctx->bus_clk = clk_get(dev, "fimd");
  527. if (IS_ERR(ctx->bus_clk)) {
  528. dev_err(dev, "failed to get bus clock\n");
  529. ret = PTR_ERR(ctx->bus_clk);
  530. goto err_clk_get;
  531. }
  532. clk_enable(ctx->bus_clk);
  533. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  534. if (IS_ERR(ctx->lcd_clk)) {
  535. dev_err(dev, "failed to get lcd clock\n");
  536. ret = PTR_ERR(ctx->lcd_clk);
  537. goto err_bus_clk;
  538. }
  539. clk_enable(ctx->lcd_clk);
  540. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  541. if (!res) {
  542. dev_err(dev, "failed to find registers\n");
  543. ret = -ENOENT;
  544. goto err_clk;
  545. }
  546. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  547. dev_name(dev));
  548. if (!ctx->regs_res) {
  549. dev_err(dev, "failed to claim register region\n");
  550. ret = -ENOENT;
  551. goto err_clk;
  552. }
  553. ctx->regs = ioremap(res->start, resource_size(res));
  554. if (!ctx->regs) {
  555. dev_err(dev, "failed to map registers\n");
  556. ret = -ENXIO;
  557. goto err_req_region_io;
  558. }
  559. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  560. if (!res) {
  561. dev_err(dev, "irq request failed.\n");
  562. goto err_req_region_irq;
  563. }
  564. ctx->irq = res->start;
  565. for (win = 0; win < WINDOWS_NR; win++)
  566. fimd_clear_win(ctx, win);
  567. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  568. if (ret < 0) {
  569. dev_err(dev, "irq request failed.\n");
  570. goto err_req_irq;
  571. }
  572. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  573. ctx->vidcon0 = pdata->vidcon0;
  574. ctx->vidcon1 = pdata->vidcon1;
  575. ctx->default_win = pdata->default_win;
  576. ctx->timing = timing;
  577. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  578. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  579. timing->pixclock, ctx->clkdiv);
  580. subdrv = &ctx->subdrv;
  581. subdrv->probe = fimd_subdrv_probe;
  582. subdrv->remove = fimd_subdrv_remove;
  583. subdrv->manager.pipe = -1;
  584. subdrv->manager.ops = &fimd_manager_ops;
  585. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  586. subdrv->manager.display = &fimd_display;
  587. subdrv->manager.dev = dev;
  588. platform_set_drvdata(pdev, ctx);
  589. exynos_drm_subdrv_register(subdrv);
  590. return 0;
  591. err_req_irq:
  592. err_req_region_irq:
  593. iounmap(ctx->regs);
  594. err_req_region_io:
  595. release_resource(ctx->regs_res);
  596. kfree(ctx->regs_res);
  597. err_clk:
  598. clk_disable(ctx->lcd_clk);
  599. clk_put(ctx->lcd_clk);
  600. err_bus_clk:
  601. clk_disable(ctx->bus_clk);
  602. clk_put(ctx->bus_clk);
  603. err_clk_get:
  604. kfree(ctx);
  605. return ret;
  606. }
  607. static int __devexit fimd_remove(struct platform_device *pdev)
  608. {
  609. struct fimd_context *ctx = platform_get_drvdata(pdev);
  610. DRM_DEBUG_KMS("%s\n", __FILE__);
  611. exynos_drm_subdrv_unregister(&ctx->subdrv);
  612. clk_disable(ctx->lcd_clk);
  613. clk_disable(ctx->bus_clk);
  614. clk_put(ctx->lcd_clk);
  615. clk_put(ctx->bus_clk);
  616. iounmap(ctx->regs);
  617. release_resource(ctx->regs_res);
  618. kfree(ctx->regs_res);
  619. free_irq(ctx->irq, ctx);
  620. kfree(ctx);
  621. return 0;
  622. }
  623. static struct platform_driver fimd_driver = {
  624. .probe = fimd_probe,
  625. .remove = __devexit_p(fimd_remove),
  626. .driver = {
  627. .name = "exynos4-fb",
  628. .owner = THIS_MODULE,
  629. },
  630. };
  631. static int __init fimd_init(void)
  632. {
  633. return platform_driver_register(&fimd_driver);
  634. }
  635. static void __exit fimd_exit(void)
  636. {
  637. platform_driver_unregister(&fimd_driver);
  638. }
  639. module_init(fimd_init);
  640. module_exit(fimd_exit);
  641. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  642. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  643. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  644. MODULE_LICENSE("GPL");