ohci.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #include <asm/system.h>
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/pmac_feature.h>
  50. #endif
  51. #include "core.h"
  52. #include "ohci.h"
  53. #define DESCRIPTOR_OUTPUT_MORE 0
  54. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  55. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  56. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  57. #define DESCRIPTOR_STATUS (1 << 11)
  58. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  59. #define DESCRIPTOR_PING (1 << 7)
  60. #define DESCRIPTOR_YY (1 << 6)
  61. #define DESCRIPTOR_NO_IRQ (0 << 4)
  62. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  63. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  64. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  65. #define DESCRIPTOR_WAIT (3 << 0)
  66. struct descriptor {
  67. __le16 req_count;
  68. __le16 control;
  69. __le32 data_address;
  70. __le32 branch_address;
  71. __le16 res_count;
  72. __le16 transfer_status;
  73. } __attribute__((aligned(16)));
  74. #define CONTROL_SET(regs) (regs)
  75. #define CONTROL_CLEAR(regs) ((regs) + 4)
  76. #define COMMAND_PTR(regs) ((regs) + 12)
  77. #define CONTEXT_MATCH(regs) ((regs) + 16)
  78. #define AR_BUFFER_SIZE (32*1024)
  79. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  80. /* we need at least two pages for proper list management */
  81. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  82. #define MAX_ASYNC_PAYLOAD 4096
  83. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  84. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  85. struct ar_context {
  86. struct fw_ohci *ohci;
  87. struct page *pages[AR_BUFFERS];
  88. void *buffer;
  89. struct descriptor *descriptors;
  90. dma_addr_t descriptors_bus;
  91. void *pointer;
  92. unsigned int last_buffer_index;
  93. u32 regs;
  94. struct tasklet_struct tasklet;
  95. };
  96. struct context;
  97. typedef int (*descriptor_callback_t)(struct context *ctx,
  98. struct descriptor *d,
  99. struct descriptor *last);
  100. /*
  101. * A buffer that contains a block of DMA-able coherent memory used for
  102. * storing a portion of a DMA descriptor program.
  103. */
  104. struct descriptor_buffer {
  105. struct list_head list;
  106. dma_addr_t buffer_bus;
  107. size_t buffer_size;
  108. size_t used;
  109. struct descriptor buffer[0];
  110. };
  111. struct context {
  112. struct fw_ohci *ohci;
  113. u32 regs;
  114. int total_allocation;
  115. u32 current_bus;
  116. bool running;
  117. bool flushing;
  118. /*
  119. * List of page-sized buffers for storing DMA descriptors.
  120. * Head of list contains buffers in use and tail of list contains
  121. * free buffers.
  122. */
  123. struct list_head buffer_list;
  124. /*
  125. * Pointer to a buffer inside buffer_list that contains the tail
  126. * end of the current DMA program.
  127. */
  128. struct descriptor_buffer *buffer_tail;
  129. /*
  130. * The descriptor containing the branch address of the first
  131. * descriptor that has not yet been filled by the device.
  132. */
  133. struct descriptor *last;
  134. /*
  135. * The last descriptor in the DMA program. It contains the branch
  136. * address that must be updated upon appending a new descriptor.
  137. */
  138. struct descriptor *prev;
  139. descriptor_callback_t callback;
  140. struct tasklet_struct tasklet;
  141. };
  142. #define IT_HEADER_SY(v) ((v) << 0)
  143. #define IT_HEADER_TCODE(v) ((v) << 4)
  144. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  145. #define IT_HEADER_TAG(v) ((v) << 14)
  146. #define IT_HEADER_SPEED(v) ((v) << 16)
  147. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  148. struct iso_context {
  149. struct fw_iso_context base;
  150. struct context context;
  151. int excess_bytes;
  152. void *header;
  153. size_t header_length;
  154. u8 sync;
  155. u8 tags;
  156. };
  157. #define CONFIG_ROM_SIZE 1024
  158. struct fw_ohci {
  159. struct fw_card card;
  160. __iomem char *registers;
  161. int node_id;
  162. int generation;
  163. int request_generation; /* for timestamping incoming requests */
  164. unsigned quirks;
  165. unsigned int pri_req_max;
  166. u32 bus_time;
  167. bool is_root;
  168. bool csr_state_setclear_abdicate;
  169. int n_ir;
  170. int n_it;
  171. /*
  172. * Spinlock for accessing fw_ohci data. Never call out of
  173. * this driver with this lock held.
  174. */
  175. spinlock_t lock;
  176. struct mutex phy_reg_mutex;
  177. void *misc_buffer;
  178. dma_addr_t misc_buffer_bus;
  179. struct ar_context ar_request_ctx;
  180. struct ar_context ar_response_ctx;
  181. struct context at_request_ctx;
  182. struct context at_response_ctx;
  183. u32 it_context_support;
  184. u32 it_context_mask; /* unoccupied IT contexts */
  185. struct iso_context *it_context_list;
  186. u64 ir_context_channels; /* unoccupied channels */
  187. u32 ir_context_support;
  188. u32 ir_context_mask; /* unoccupied IR contexts */
  189. struct iso_context *ir_context_list;
  190. u64 mc_channels; /* channels in use by the multichannel IR context */
  191. bool mc_allocated;
  192. __be32 *config_rom;
  193. dma_addr_t config_rom_bus;
  194. __be32 *next_config_rom;
  195. dma_addr_t next_config_rom_bus;
  196. __be32 next_header;
  197. __le32 *self_id_cpu;
  198. dma_addr_t self_id_bus;
  199. struct work_struct bus_reset_work;
  200. u32 self_id_buffer[512];
  201. };
  202. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  203. {
  204. return container_of(card, struct fw_ohci, card);
  205. }
  206. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  207. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  208. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  209. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  210. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  211. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  212. #define CONTEXT_RUN 0x8000
  213. #define CONTEXT_WAKE 0x1000
  214. #define CONTEXT_DEAD 0x0800
  215. #define CONTEXT_ACTIVE 0x0400
  216. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  217. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  218. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  219. #define OHCI1394_REGISTER_SIZE 0x800
  220. #define OHCI1394_PCI_HCI_Control 0x40
  221. #define SELF_ID_BUF_SIZE 0x800
  222. #define OHCI_TCODE_PHY_PACKET 0x0e
  223. #define OHCI_VERSION_1_1 0x010010
  224. static char ohci_driver_name[] = KBUILD_MODNAME;
  225. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  226. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  227. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  228. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  229. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  230. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  231. #define QUIRK_CYCLE_TIMER 1
  232. #define QUIRK_RESET_PACKET 2
  233. #define QUIRK_BE_HEADERS 4
  234. #define QUIRK_NO_1394A 8
  235. #define QUIRK_NO_MSI 16
  236. #define QUIRK_TI_SLLZ059 32
  237. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  238. static const struct {
  239. unsigned short vendor, device, revision, flags;
  240. } ohci_quirks[] = {
  241. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  242. QUIRK_CYCLE_TIMER},
  243. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  244. QUIRK_BE_HEADERS},
  245. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  246. QUIRK_NO_MSI},
  247. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  248. QUIRK_NO_MSI},
  249. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  250. QUIRK_CYCLE_TIMER},
  251. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  252. QUIRK_NO_MSI},
  253. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  254. QUIRK_CYCLE_TIMER},
  255. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  256. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  257. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  258. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  259. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  260. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  261. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  262. QUIRK_RESET_PACKET},
  263. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  264. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  265. };
  266. /* This overrides anything that was found in ohci_quirks[]. */
  267. static int param_quirks;
  268. module_param_named(quirks, param_quirks, int, 0644);
  269. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  270. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  271. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  272. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  273. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  274. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  275. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  276. ")");
  277. #define OHCI_PARAM_DEBUG_AT_AR 1
  278. #define OHCI_PARAM_DEBUG_SELFIDS 2
  279. #define OHCI_PARAM_DEBUG_IRQS 4
  280. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  281. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  282. static int param_debug;
  283. module_param_named(debug, param_debug, int, 0644);
  284. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  285. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  286. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  287. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  288. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  289. ", or a combination, or all = -1)");
  290. static void log_irqs(u32 evt)
  291. {
  292. if (likely(!(param_debug &
  293. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  294. return;
  295. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  296. !(evt & OHCI1394_busReset))
  297. return;
  298. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  299. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  300. evt & OHCI1394_RQPkt ? " AR_req" : "",
  301. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  302. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  303. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  304. evt & OHCI1394_isochRx ? " IR" : "",
  305. evt & OHCI1394_isochTx ? " IT" : "",
  306. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  307. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  308. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  309. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  310. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  311. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  312. evt & OHCI1394_busReset ? " busReset" : "",
  313. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  314. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  315. OHCI1394_respTxComplete | OHCI1394_isochRx |
  316. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  317. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  318. OHCI1394_cycleInconsistent |
  319. OHCI1394_regAccessFail | OHCI1394_busReset)
  320. ? " ?" : "");
  321. }
  322. static const char *speed[] = {
  323. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  324. };
  325. static const char *power[] = {
  326. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  327. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  328. };
  329. static const char port[] = { '.', '-', 'p', 'c', };
  330. static char _p(u32 *s, int shift)
  331. {
  332. return port[*s >> shift & 3];
  333. }
  334. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  335. {
  336. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  337. return;
  338. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  339. self_id_count, generation, node_id);
  340. for (; self_id_count--; ++s)
  341. if ((*s & 1 << 23) == 0)
  342. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  343. "%s gc=%d %s %s%s%s\n",
  344. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  345. speed[*s >> 14 & 3], *s >> 16 & 63,
  346. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  347. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  348. else
  349. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  350. *s, *s >> 24 & 63,
  351. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  352. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  353. }
  354. static const char *evts[] = {
  355. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  356. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  357. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  358. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  359. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  360. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  361. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  362. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  363. [0x10] = "-reserved-", [0x11] = "ack_complete",
  364. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  365. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  366. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  367. [0x18] = "-reserved-", [0x19] = "-reserved-",
  368. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  369. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  370. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  371. [0x20] = "pending/cancelled",
  372. };
  373. static const char *tcodes[] = {
  374. [0x0] = "QW req", [0x1] = "BW req",
  375. [0x2] = "W resp", [0x3] = "-reserved-",
  376. [0x4] = "QR req", [0x5] = "BR req",
  377. [0x6] = "QR resp", [0x7] = "BR resp",
  378. [0x8] = "cycle start", [0x9] = "Lk req",
  379. [0xa] = "async stream packet", [0xb] = "Lk resp",
  380. [0xc] = "-reserved-", [0xd] = "-reserved-",
  381. [0xe] = "link internal", [0xf] = "-reserved-",
  382. };
  383. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  384. {
  385. int tcode = header[0] >> 4 & 0xf;
  386. char specific[12];
  387. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  388. return;
  389. if (unlikely(evt >= ARRAY_SIZE(evts)))
  390. evt = 0x1f;
  391. if (evt == OHCI1394_evt_bus_reset) {
  392. fw_notify("A%c evt_bus_reset, generation %d\n",
  393. dir, (header[2] >> 16) & 0xff);
  394. return;
  395. }
  396. switch (tcode) {
  397. case 0x0: case 0x6: case 0x8:
  398. snprintf(specific, sizeof(specific), " = %08x",
  399. be32_to_cpu((__force __be32)header[3]));
  400. break;
  401. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  402. snprintf(specific, sizeof(specific), " %x,%x",
  403. header[3] >> 16, header[3] & 0xffff);
  404. break;
  405. default:
  406. specific[0] = '\0';
  407. }
  408. switch (tcode) {
  409. case 0xa:
  410. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  411. break;
  412. case 0xe:
  413. fw_notify("A%c %s, PHY %08x %08x\n",
  414. dir, evts[evt], header[1], header[2]);
  415. break;
  416. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  417. fw_notify("A%c spd %x tl %02x, "
  418. "%04x -> %04x, %s, "
  419. "%s, %04x%08x%s\n",
  420. dir, speed, header[0] >> 10 & 0x3f,
  421. header[1] >> 16, header[0] >> 16, evts[evt],
  422. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  423. break;
  424. default:
  425. fw_notify("A%c spd %x tl %02x, "
  426. "%04x -> %04x, %s, "
  427. "%s%s\n",
  428. dir, speed, header[0] >> 10 & 0x3f,
  429. header[1] >> 16, header[0] >> 16, evts[evt],
  430. tcodes[tcode], specific);
  431. }
  432. }
  433. #else
  434. #define param_debug 0
  435. static inline void log_irqs(u32 evt) {}
  436. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  437. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  438. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  439. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  440. {
  441. writel(data, ohci->registers + offset);
  442. }
  443. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  444. {
  445. return readl(ohci->registers + offset);
  446. }
  447. static inline void flush_writes(const struct fw_ohci *ohci)
  448. {
  449. /* Do a dummy read to flush writes. */
  450. reg_read(ohci, OHCI1394_Version);
  451. }
  452. /*
  453. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  454. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  455. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  456. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  457. */
  458. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  459. {
  460. u32 val;
  461. int i;
  462. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  463. for (i = 0; i < 3 + 100; i++) {
  464. val = reg_read(ohci, OHCI1394_PhyControl);
  465. if (!~val)
  466. return -ENODEV; /* Card was ejected. */
  467. if (val & OHCI1394_PhyControl_ReadDone)
  468. return OHCI1394_PhyControl_ReadData(val);
  469. /*
  470. * Try a few times without waiting. Sleeping is necessary
  471. * only when the link/PHY interface is busy.
  472. */
  473. if (i >= 3)
  474. msleep(1);
  475. }
  476. fw_error("failed to read phy reg\n");
  477. return -EBUSY;
  478. }
  479. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  480. {
  481. int i;
  482. reg_write(ohci, OHCI1394_PhyControl,
  483. OHCI1394_PhyControl_Write(addr, val));
  484. for (i = 0; i < 3 + 100; i++) {
  485. val = reg_read(ohci, OHCI1394_PhyControl);
  486. if (!~val)
  487. return -ENODEV; /* Card was ejected. */
  488. if (!(val & OHCI1394_PhyControl_WritePending))
  489. return 0;
  490. if (i >= 3)
  491. msleep(1);
  492. }
  493. fw_error("failed to write phy reg\n");
  494. return -EBUSY;
  495. }
  496. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  497. int clear_bits, int set_bits)
  498. {
  499. int ret = read_phy_reg(ohci, addr);
  500. if (ret < 0)
  501. return ret;
  502. /*
  503. * The interrupt status bits are cleared by writing a one bit.
  504. * Avoid clearing them unless explicitly requested in set_bits.
  505. */
  506. if (addr == 5)
  507. clear_bits |= PHY_INT_STATUS_BITS;
  508. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  509. }
  510. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  511. {
  512. int ret;
  513. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  514. if (ret < 0)
  515. return ret;
  516. return read_phy_reg(ohci, addr);
  517. }
  518. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  519. {
  520. struct fw_ohci *ohci = fw_ohci(card);
  521. int ret;
  522. mutex_lock(&ohci->phy_reg_mutex);
  523. ret = read_phy_reg(ohci, addr);
  524. mutex_unlock(&ohci->phy_reg_mutex);
  525. return ret;
  526. }
  527. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  528. int clear_bits, int set_bits)
  529. {
  530. struct fw_ohci *ohci = fw_ohci(card);
  531. int ret;
  532. mutex_lock(&ohci->phy_reg_mutex);
  533. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  534. mutex_unlock(&ohci->phy_reg_mutex);
  535. return ret;
  536. }
  537. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  538. {
  539. return page_private(ctx->pages[i]);
  540. }
  541. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  542. {
  543. struct descriptor *d;
  544. d = &ctx->descriptors[index];
  545. d->branch_address &= cpu_to_le32(~0xf);
  546. d->res_count = cpu_to_le16(PAGE_SIZE);
  547. d->transfer_status = 0;
  548. wmb(); /* finish init of new descriptors before branch_address update */
  549. d = &ctx->descriptors[ctx->last_buffer_index];
  550. d->branch_address |= cpu_to_le32(1);
  551. ctx->last_buffer_index = index;
  552. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  553. }
  554. static void ar_context_release(struct ar_context *ctx)
  555. {
  556. unsigned int i;
  557. if (ctx->buffer)
  558. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  559. for (i = 0; i < AR_BUFFERS; i++)
  560. if (ctx->pages[i]) {
  561. dma_unmap_page(ctx->ohci->card.device,
  562. ar_buffer_bus(ctx, i),
  563. PAGE_SIZE, DMA_FROM_DEVICE);
  564. __free_page(ctx->pages[i]);
  565. }
  566. }
  567. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  568. {
  569. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  570. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  571. flush_writes(ctx->ohci);
  572. fw_error("AR error: %s; DMA stopped\n", error_msg);
  573. }
  574. /* FIXME: restart? */
  575. }
  576. static inline unsigned int ar_next_buffer_index(unsigned int index)
  577. {
  578. return (index + 1) % AR_BUFFERS;
  579. }
  580. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  581. {
  582. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  583. }
  584. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  585. {
  586. return ar_next_buffer_index(ctx->last_buffer_index);
  587. }
  588. /*
  589. * We search for the buffer that contains the last AR packet DMA data written
  590. * by the controller.
  591. */
  592. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  593. unsigned int *buffer_offset)
  594. {
  595. unsigned int i, next_i, last = ctx->last_buffer_index;
  596. __le16 res_count, next_res_count;
  597. i = ar_first_buffer_index(ctx);
  598. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  599. /* A buffer that is not yet completely filled must be the last one. */
  600. while (i != last && res_count == 0) {
  601. /* Peek at the next descriptor. */
  602. next_i = ar_next_buffer_index(i);
  603. rmb(); /* read descriptors in order */
  604. next_res_count = ACCESS_ONCE(
  605. ctx->descriptors[next_i].res_count);
  606. /*
  607. * If the next descriptor is still empty, we must stop at this
  608. * descriptor.
  609. */
  610. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  611. /*
  612. * The exception is when the DMA data for one packet is
  613. * split over three buffers; in this case, the middle
  614. * buffer's descriptor might be never updated by the
  615. * controller and look still empty, and we have to peek
  616. * at the third one.
  617. */
  618. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  619. next_i = ar_next_buffer_index(next_i);
  620. rmb();
  621. next_res_count = ACCESS_ONCE(
  622. ctx->descriptors[next_i].res_count);
  623. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  624. goto next_buffer_is_active;
  625. }
  626. break;
  627. }
  628. next_buffer_is_active:
  629. i = next_i;
  630. res_count = next_res_count;
  631. }
  632. rmb(); /* read res_count before the DMA data */
  633. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  634. if (*buffer_offset > PAGE_SIZE) {
  635. *buffer_offset = 0;
  636. ar_context_abort(ctx, "corrupted descriptor");
  637. }
  638. return i;
  639. }
  640. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  641. unsigned int end_buffer_index,
  642. unsigned int end_buffer_offset)
  643. {
  644. unsigned int i;
  645. i = ar_first_buffer_index(ctx);
  646. while (i != end_buffer_index) {
  647. dma_sync_single_for_cpu(ctx->ohci->card.device,
  648. ar_buffer_bus(ctx, i),
  649. PAGE_SIZE, DMA_FROM_DEVICE);
  650. i = ar_next_buffer_index(i);
  651. }
  652. if (end_buffer_offset > 0)
  653. dma_sync_single_for_cpu(ctx->ohci->card.device,
  654. ar_buffer_bus(ctx, i),
  655. end_buffer_offset, DMA_FROM_DEVICE);
  656. }
  657. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  658. #define cond_le32_to_cpu(v) \
  659. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  660. #else
  661. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  662. #endif
  663. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  664. {
  665. struct fw_ohci *ohci = ctx->ohci;
  666. struct fw_packet p;
  667. u32 status, length, tcode;
  668. int evt;
  669. p.header[0] = cond_le32_to_cpu(buffer[0]);
  670. p.header[1] = cond_le32_to_cpu(buffer[1]);
  671. p.header[2] = cond_le32_to_cpu(buffer[2]);
  672. tcode = (p.header[0] >> 4) & 0x0f;
  673. switch (tcode) {
  674. case TCODE_WRITE_QUADLET_REQUEST:
  675. case TCODE_READ_QUADLET_RESPONSE:
  676. p.header[3] = (__force __u32) buffer[3];
  677. p.header_length = 16;
  678. p.payload_length = 0;
  679. break;
  680. case TCODE_READ_BLOCK_REQUEST :
  681. p.header[3] = cond_le32_to_cpu(buffer[3]);
  682. p.header_length = 16;
  683. p.payload_length = 0;
  684. break;
  685. case TCODE_WRITE_BLOCK_REQUEST:
  686. case TCODE_READ_BLOCK_RESPONSE:
  687. case TCODE_LOCK_REQUEST:
  688. case TCODE_LOCK_RESPONSE:
  689. p.header[3] = cond_le32_to_cpu(buffer[3]);
  690. p.header_length = 16;
  691. p.payload_length = p.header[3] >> 16;
  692. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  693. ar_context_abort(ctx, "invalid packet length");
  694. return NULL;
  695. }
  696. break;
  697. case TCODE_WRITE_RESPONSE:
  698. case TCODE_READ_QUADLET_REQUEST:
  699. case OHCI_TCODE_PHY_PACKET:
  700. p.header_length = 12;
  701. p.payload_length = 0;
  702. break;
  703. default:
  704. ar_context_abort(ctx, "invalid tcode");
  705. return NULL;
  706. }
  707. p.payload = (void *) buffer + p.header_length;
  708. /* FIXME: What to do about evt_* errors? */
  709. length = (p.header_length + p.payload_length + 3) / 4;
  710. status = cond_le32_to_cpu(buffer[length]);
  711. evt = (status >> 16) & 0x1f;
  712. p.ack = evt - 16;
  713. p.speed = (status >> 21) & 0x7;
  714. p.timestamp = status & 0xffff;
  715. p.generation = ohci->request_generation;
  716. log_ar_at_event('R', p.speed, p.header, evt);
  717. /*
  718. * Several controllers, notably from NEC and VIA, forget to
  719. * write ack_complete status at PHY packet reception.
  720. */
  721. if (evt == OHCI1394_evt_no_status &&
  722. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  723. p.ack = ACK_COMPLETE;
  724. /*
  725. * The OHCI bus reset handler synthesizes a PHY packet with
  726. * the new generation number when a bus reset happens (see
  727. * section 8.4.2.3). This helps us determine when a request
  728. * was received and make sure we send the response in the same
  729. * generation. We only need this for requests; for responses
  730. * we use the unique tlabel for finding the matching
  731. * request.
  732. *
  733. * Alas some chips sometimes emit bus reset packets with a
  734. * wrong generation. We set the correct generation for these
  735. * at a slightly incorrect time (in bus_reset_work).
  736. */
  737. if (evt == OHCI1394_evt_bus_reset) {
  738. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  739. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  740. } else if (ctx == &ohci->ar_request_ctx) {
  741. fw_core_handle_request(&ohci->card, &p);
  742. } else {
  743. fw_core_handle_response(&ohci->card, &p);
  744. }
  745. return buffer + length + 1;
  746. }
  747. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  748. {
  749. void *next;
  750. while (p < end) {
  751. next = handle_ar_packet(ctx, p);
  752. if (!next)
  753. return p;
  754. p = next;
  755. }
  756. return p;
  757. }
  758. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  759. {
  760. unsigned int i;
  761. i = ar_first_buffer_index(ctx);
  762. while (i != end_buffer) {
  763. dma_sync_single_for_device(ctx->ohci->card.device,
  764. ar_buffer_bus(ctx, i),
  765. PAGE_SIZE, DMA_FROM_DEVICE);
  766. ar_context_link_page(ctx, i);
  767. i = ar_next_buffer_index(i);
  768. }
  769. }
  770. static void ar_context_tasklet(unsigned long data)
  771. {
  772. struct ar_context *ctx = (struct ar_context *)data;
  773. unsigned int end_buffer_index, end_buffer_offset;
  774. void *p, *end;
  775. p = ctx->pointer;
  776. if (!p)
  777. return;
  778. end_buffer_index = ar_search_last_active_buffer(ctx,
  779. &end_buffer_offset);
  780. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  781. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  782. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  783. /*
  784. * The filled part of the overall buffer wraps around; handle
  785. * all packets up to the buffer end here. If the last packet
  786. * wraps around, its tail will be visible after the buffer end
  787. * because the buffer start pages are mapped there again.
  788. */
  789. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  790. p = handle_ar_packets(ctx, p, buffer_end);
  791. if (p < buffer_end)
  792. goto error;
  793. /* adjust p to point back into the actual buffer */
  794. p -= AR_BUFFERS * PAGE_SIZE;
  795. }
  796. p = handle_ar_packets(ctx, p, end);
  797. if (p != end) {
  798. if (p > end)
  799. ar_context_abort(ctx, "inconsistent descriptor");
  800. goto error;
  801. }
  802. ctx->pointer = p;
  803. ar_recycle_buffers(ctx, end_buffer_index);
  804. return;
  805. error:
  806. ctx->pointer = NULL;
  807. }
  808. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  809. unsigned int descriptors_offset, u32 regs)
  810. {
  811. unsigned int i;
  812. dma_addr_t dma_addr;
  813. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  814. struct descriptor *d;
  815. ctx->regs = regs;
  816. ctx->ohci = ohci;
  817. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  818. for (i = 0; i < AR_BUFFERS; i++) {
  819. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  820. if (!ctx->pages[i])
  821. goto out_of_memory;
  822. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  823. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  824. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  825. __free_page(ctx->pages[i]);
  826. ctx->pages[i] = NULL;
  827. goto out_of_memory;
  828. }
  829. set_page_private(ctx->pages[i], dma_addr);
  830. }
  831. for (i = 0; i < AR_BUFFERS; i++)
  832. pages[i] = ctx->pages[i];
  833. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  834. pages[AR_BUFFERS + i] = ctx->pages[i];
  835. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  836. -1, PAGE_KERNEL);
  837. if (!ctx->buffer)
  838. goto out_of_memory;
  839. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  840. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  841. for (i = 0; i < AR_BUFFERS; i++) {
  842. d = &ctx->descriptors[i];
  843. d->req_count = cpu_to_le16(PAGE_SIZE);
  844. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  845. DESCRIPTOR_STATUS |
  846. DESCRIPTOR_BRANCH_ALWAYS);
  847. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  848. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  849. ar_next_buffer_index(i) * sizeof(struct descriptor));
  850. }
  851. return 0;
  852. out_of_memory:
  853. ar_context_release(ctx);
  854. return -ENOMEM;
  855. }
  856. static void ar_context_run(struct ar_context *ctx)
  857. {
  858. unsigned int i;
  859. for (i = 0; i < AR_BUFFERS; i++)
  860. ar_context_link_page(ctx, i);
  861. ctx->pointer = ctx->buffer;
  862. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  863. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  864. }
  865. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  866. {
  867. __le16 branch;
  868. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  869. /* figure out which descriptor the branch address goes in */
  870. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  871. return d;
  872. else
  873. return d + z - 1;
  874. }
  875. static void context_tasklet(unsigned long data)
  876. {
  877. struct context *ctx = (struct context *) data;
  878. struct descriptor *d, *last;
  879. u32 address;
  880. int z;
  881. struct descriptor_buffer *desc;
  882. desc = list_entry(ctx->buffer_list.next,
  883. struct descriptor_buffer, list);
  884. last = ctx->last;
  885. while (last->branch_address != 0) {
  886. struct descriptor_buffer *old_desc = desc;
  887. address = le32_to_cpu(last->branch_address);
  888. z = address & 0xf;
  889. address &= ~0xf;
  890. ctx->current_bus = address;
  891. /* If the branch address points to a buffer outside of the
  892. * current buffer, advance to the next buffer. */
  893. if (address < desc->buffer_bus ||
  894. address >= desc->buffer_bus + desc->used)
  895. desc = list_entry(desc->list.next,
  896. struct descriptor_buffer, list);
  897. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  898. last = find_branch_descriptor(d, z);
  899. if (!ctx->callback(ctx, d, last))
  900. break;
  901. if (old_desc != desc) {
  902. /* If we've advanced to the next buffer, move the
  903. * previous buffer to the free list. */
  904. unsigned long flags;
  905. old_desc->used = 0;
  906. spin_lock_irqsave(&ctx->ohci->lock, flags);
  907. list_move_tail(&old_desc->list, &ctx->buffer_list);
  908. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  909. }
  910. ctx->last = last;
  911. }
  912. }
  913. /*
  914. * Allocate a new buffer and add it to the list of free buffers for this
  915. * context. Must be called with ohci->lock held.
  916. */
  917. static int context_add_buffer(struct context *ctx)
  918. {
  919. struct descriptor_buffer *desc;
  920. dma_addr_t uninitialized_var(bus_addr);
  921. int offset;
  922. /*
  923. * 16MB of descriptors should be far more than enough for any DMA
  924. * program. This will catch run-away userspace or DoS attacks.
  925. */
  926. if (ctx->total_allocation >= 16*1024*1024)
  927. return -ENOMEM;
  928. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  929. &bus_addr, GFP_ATOMIC);
  930. if (!desc)
  931. return -ENOMEM;
  932. offset = (void *)&desc->buffer - (void *)desc;
  933. desc->buffer_size = PAGE_SIZE - offset;
  934. desc->buffer_bus = bus_addr + offset;
  935. desc->used = 0;
  936. list_add_tail(&desc->list, &ctx->buffer_list);
  937. ctx->total_allocation += PAGE_SIZE;
  938. return 0;
  939. }
  940. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  941. u32 regs, descriptor_callback_t callback)
  942. {
  943. ctx->ohci = ohci;
  944. ctx->regs = regs;
  945. ctx->total_allocation = 0;
  946. INIT_LIST_HEAD(&ctx->buffer_list);
  947. if (context_add_buffer(ctx) < 0)
  948. return -ENOMEM;
  949. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  950. struct descriptor_buffer, list);
  951. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  952. ctx->callback = callback;
  953. /*
  954. * We put a dummy descriptor in the buffer that has a NULL
  955. * branch address and looks like it's been sent. That way we
  956. * have a descriptor to append DMA programs to.
  957. */
  958. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  959. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  960. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  961. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  962. ctx->last = ctx->buffer_tail->buffer;
  963. ctx->prev = ctx->buffer_tail->buffer;
  964. return 0;
  965. }
  966. static void context_release(struct context *ctx)
  967. {
  968. struct fw_card *card = &ctx->ohci->card;
  969. struct descriptor_buffer *desc, *tmp;
  970. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  971. dma_free_coherent(card->device, PAGE_SIZE, desc,
  972. desc->buffer_bus -
  973. ((void *)&desc->buffer - (void *)desc));
  974. }
  975. /* Must be called with ohci->lock held */
  976. static struct descriptor *context_get_descriptors(struct context *ctx,
  977. int z, dma_addr_t *d_bus)
  978. {
  979. struct descriptor *d = NULL;
  980. struct descriptor_buffer *desc = ctx->buffer_tail;
  981. if (z * sizeof(*d) > desc->buffer_size)
  982. return NULL;
  983. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  984. /* No room for the descriptor in this buffer, so advance to the
  985. * next one. */
  986. if (desc->list.next == &ctx->buffer_list) {
  987. /* If there is no free buffer next in the list,
  988. * allocate one. */
  989. if (context_add_buffer(ctx) < 0)
  990. return NULL;
  991. }
  992. desc = list_entry(desc->list.next,
  993. struct descriptor_buffer, list);
  994. ctx->buffer_tail = desc;
  995. }
  996. d = desc->buffer + desc->used / sizeof(*d);
  997. memset(d, 0, z * sizeof(*d));
  998. *d_bus = desc->buffer_bus + desc->used;
  999. return d;
  1000. }
  1001. static void context_run(struct context *ctx, u32 extra)
  1002. {
  1003. struct fw_ohci *ohci = ctx->ohci;
  1004. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1005. le32_to_cpu(ctx->last->branch_address));
  1006. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1007. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1008. ctx->running = true;
  1009. flush_writes(ohci);
  1010. }
  1011. static void context_append(struct context *ctx,
  1012. struct descriptor *d, int z, int extra)
  1013. {
  1014. dma_addr_t d_bus;
  1015. struct descriptor_buffer *desc = ctx->buffer_tail;
  1016. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1017. desc->used += (z + extra) * sizeof(*d);
  1018. wmb(); /* finish init of new descriptors before branch_address update */
  1019. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1020. ctx->prev = find_branch_descriptor(d, z);
  1021. }
  1022. static void context_stop(struct context *ctx)
  1023. {
  1024. u32 reg;
  1025. int i;
  1026. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1027. ctx->running = false;
  1028. for (i = 0; i < 1000; i++) {
  1029. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1030. if ((reg & CONTEXT_ACTIVE) == 0)
  1031. return;
  1032. if (i)
  1033. udelay(10);
  1034. }
  1035. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1036. }
  1037. struct driver_data {
  1038. u8 inline_data[8];
  1039. struct fw_packet *packet;
  1040. };
  1041. /*
  1042. * This function apppends a packet to the DMA queue for transmission.
  1043. * Must always be called with the ochi->lock held to ensure proper
  1044. * generation handling and locking around packet queue manipulation.
  1045. */
  1046. static int at_context_queue_packet(struct context *ctx,
  1047. struct fw_packet *packet)
  1048. {
  1049. struct fw_ohci *ohci = ctx->ohci;
  1050. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1051. struct driver_data *driver_data;
  1052. struct descriptor *d, *last;
  1053. __le32 *header;
  1054. int z, tcode;
  1055. d = context_get_descriptors(ctx, 4, &d_bus);
  1056. if (d == NULL) {
  1057. packet->ack = RCODE_SEND_ERROR;
  1058. return -1;
  1059. }
  1060. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1061. d[0].res_count = cpu_to_le16(packet->timestamp);
  1062. /*
  1063. * The DMA format for asyncronous link packets is different
  1064. * from the IEEE1394 layout, so shift the fields around
  1065. * accordingly.
  1066. */
  1067. tcode = (packet->header[0] >> 4) & 0x0f;
  1068. header = (__le32 *) &d[1];
  1069. switch (tcode) {
  1070. case TCODE_WRITE_QUADLET_REQUEST:
  1071. case TCODE_WRITE_BLOCK_REQUEST:
  1072. case TCODE_WRITE_RESPONSE:
  1073. case TCODE_READ_QUADLET_REQUEST:
  1074. case TCODE_READ_BLOCK_REQUEST:
  1075. case TCODE_READ_QUADLET_RESPONSE:
  1076. case TCODE_READ_BLOCK_RESPONSE:
  1077. case TCODE_LOCK_REQUEST:
  1078. case TCODE_LOCK_RESPONSE:
  1079. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1080. (packet->speed << 16));
  1081. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1082. (packet->header[0] & 0xffff0000));
  1083. header[2] = cpu_to_le32(packet->header[2]);
  1084. if (TCODE_IS_BLOCK_PACKET(tcode))
  1085. header[3] = cpu_to_le32(packet->header[3]);
  1086. else
  1087. header[3] = (__force __le32) packet->header[3];
  1088. d[0].req_count = cpu_to_le16(packet->header_length);
  1089. break;
  1090. case TCODE_LINK_INTERNAL:
  1091. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1092. (packet->speed << 16));
  1093. header[1] = cpu_to_le32(packet->header[1]);
  1094. header[2] = cpu_to_le32(packet->header[2]);
  1095. d[0].req_count = cpu_to_le16(12);
  1096. if (is_ping_packet(&packet->header[1]))
  1097. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1098. break;
  1099. case TCODE_STREAM_DATA:
  1100. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1101. (packet->speed << 16));
  1102. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1103. d[0].req_count = cpu_to_le16(8);
  1104. break;
  1105. default:
  1106. /* BUG(); */
  1107. packet->ack = RCODE_SEND_ERROR;
  1108. return -1;
  1109. }
  1110. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1111. driver_data = (struct driver_data *) &d[3];
  1112. driver_data->packet = packet;
  1113. packet->driver_data = driver_data;
  1114. if (packet->payload_length > 0) {
  1115. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1116. payload_bus = dma_map_single(ohci->card.device,
  1117. packet->payload,
  1118. packet->payload_length,
  1119. DMA_TO_DEVICE);
  1120. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1121. packet->ack = RCODE_SEND_ERROR;
  1122. return -1;
  1123. }
  1124. packet->payload_bus = payload_bus;
  1125. packet->payload_mapped = true;
  1126. } else {
  1127. memcpy(driver_data->inline_data, packet->payload,
  1128. packet->payload_length);
  1129. payload_bus = d_bus + 3 * sizeof(*d);
  1130. }
  1131. d[2].req_count = cpu_to_le16(packet->payload_length);
  1132. d[2].data_address = cpu_to_le32(payload_bus);
  1133. last = &d[2];
  1134. z = 3;
  1135. } else {
  1136. last = &d[0];
  1137. z = 2;
  1138. }
  1139. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1140. DESCRIPTOR_IRQ_ALWAYS |
  1141. DESCRIPTOR_BRANCH_ALWAYS);
  1142. /* FIXME: Document how the locking works. */
  1143. if (ohci->generation != packet->generation) {
  1144. if (packet->payload_mapped)
  1145. dma_unmap_single(ohci->card.device, payload_bus,
  1146. packet->payload_length, DMA_TO_DEVICE);
  1147. packet->ack = RCODE_GENERATION;
  1148. return -1;
  1149. }
  1150. context_append(ctx, d, z, 4 - z);
  1151. if (ctx->running)
  1152. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1153. else
  1154. context_run(ctx, 0);
  1155. return 0;
  1156. }
  1157. static void at_context_flush(struct context *ctx)
  1158. {
  1159. tasklet_disable(&ctx->tasklet);
  1160. ctx->flushing = true;
  1161. context_tasklet((unsigned long)ctx);
  1162. ctx->flushing = false;
  1163. tasklet_enable(&ctx->tasklet);
  1164. }
  1165. static int handle_at_packet(struct context *context,
  1166. struct descriptor *d,
  1167. struct descriptor *last)
  1168. {
  1169. struct driver_data *driver_data;
  1170. struct fw_packet *packet;
  1171. struct fw_ohci *ohci = context->ohci;
  1172. int evt;
  1173. if (last->transfer_status == 0 && !context->flushing)
  1174. /* This descriptor isn't done yet, stop iteration. */
  1175. return 0;
  1176. driver_data = (struct driver_data *) &d[3];
  1177. packet = driver_data->packet;
  1178. if (packet == NULL)
  1179. /* This packet was cancelled, just continue. */
  1180. return 1;
  1181. if (packet->payload_mapped)
  1182. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1183. packet->payload_length, DMA_TO_DEVICE);
  1184. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1185. packet->timestamp = le16_to_cpu(last->res_count);
  1186. log_ar_at_event('T', packet->speed, packet->header, evt);
  1187. switch (evt) {
  1188. case OHCI1394_evt_timeout:
  1189. /* Async response transmit timed out. */
  1190. packet->ack = RCODE_CANCELLED;
  1191. break;
  1192. case OHCI1394_evt_flushed:
  1193. /*
  1194. * The packet was flushed should give same error as
  1195. * when we try to use a stale generation count.
  1196. */
  1197. packet->ack = RCODE_GENERATION;
  1198. break;
  1199. case OHCI1394_evt_missing_ack:
  1200. if (context->flushing)
  1201. packet->ack = RCODE_GENERATION;
  1202. else {
  1203. /*
  1204. * Using a valid (current) generation count, but the
  1205. * node is not on the bus or not sending acks.
  1206. */
  1207. packet->ack = RCODE_NO_ACK;
  1208. }
  1209. break;
  1210. case ACK_COMPLETE + 0x10:
  1211. case ACK_PENDING + 0x10:
  1212. case ACK_BUSY_X + 0x10:
  1213. case ACK_BUSY_A + 0x10:
  1214. case ACK_BUSY_B + 0x10:
  1215. case ACK_DATA_ERROR + 0x10:
  1216. case ACK_TYPE_ERROR + 0x10:
  1217. packet->ack = evt - 0x10;
  1218. break;
  1219. case OHCI1394_evt_no_status:
  1220. if (context->flushing) {
  1221. packet->ack = RCODE_GENERATION;
  1222. break;
  1223. }
  1224. /* fall through */
  1225. default:
  1226. packet->ack = RCODE_SEND_ERROR;
  1227. break;
  1228. }
  1229. packet->callback(packet, &ohci->card, packet->ack);
  1230. return 1;
  1231. }
  1232. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1233. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1234. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1235. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1236. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1237. static void handle_local_rom(struct fw_ohci *ohci,
  1238. struct fw_packet *packet, u32 csr)
  1239. {
  1240. struct fw_packet response;
  1241. int tcode, length, i;
  1242. tcode = HEADER_GET_TCODE(packet->header[0]);
  1243. if (TCODE_IS_BLOCK_PACKET(tcode))
  1244. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1245. else
  1246. length = 4;
  1247. i = csr - CSR_CONFIG_ROM;
  1248. if (i + length > CONFIG_ROM_SIZE) {
  1249. fw_fill_response(&response, packet->header,
  1250. RCODE_ADDRESS_ERROR, NULL, 0);
  1251. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1252. fw_fill_response(&response, packet->header,
  1253. RCODE_TYPE_ERROR, NULL, 0);
  1254. } else {
  1255. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1256. (void *) ohci->config_rom + i, length);
  1257. }
  1258. fw_core_handle_response(&ohci->card, &response);
  1259. }
  1260. static void handle_local_lock(struct fw_ohci *ohci,
  1261. struct fw_packet *packet, u32 csr)
  1262. {
  1263. struct fw_packet response;
  1264. int tcode, length, ext_tcode, sel, try;
  1265. __be32 *payload, lock_old;
  1266. u32 lock_arg, lock_data;
  1267. tcode = HEADER_GET_TCODE(packet->header[0]);
  1268. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1269. payload = packet->payload;
  1270. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1271. if (tcode == TCODE_LOCK_REQUEST &&
  1272. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1273. lock_arg = be32_to_cpu(payload[0]);
  1274. lock_data = be32_to_cpu(payload[1]);
  1275. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1276. lock_arg = 0;
  1277. lock_data = 0;
  1278. } else {
  1279. fw_fill_response(&response, packet->header,
  1280. RCODE_TYPE_ERROR, NULL, 0);
  1281. goto out;
  1282. }
  1283. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1284. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1285. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1286. reg_write(ohci, OHCI1394_CSRControl, sel);
  1287. for (try = 0; try < 20; try++)
  1288. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1289. lock_old = cpu_to_be32(reg_read(ohci,
  1290. OHCI1394_CSRData));
  1291. fw_fill_response(&response, packet->header,
  1292. RCODE_COMPLETE,
  1293. &lock_old, sizeof(lock_old));
  1294. goto out;
  1295. }
  1296. fw_error("swap not done (CSR lock timeout)\n");
  1297. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1298. out:
  1299. fw_core_handle_response(&ohci->card, &response);
  1300. }
  1301. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1302. {
  1303. u64 offset, csr;
  1304. if (ctx == &ctx->ohci->at_request_ctx) {
  1305. packet->ack = ACK_PENDING;
  1306. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1307. }
  1308. offset =
  1309. ((unsigned long long)
  1310. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1311. packet->header[2];
  1312. csr = offset - CSR_REGISTER_BASE;
  1313. /* Handle config rom reads. */
  1314. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1315. handle_local_rom(ctx->ohci, packet, csr);
  1316. else switch (csr) {
  1317. case CSR_BUS_MANAGER_ID:
  1318. case CSR_BANDWIDTH_AVAILABLE:
  1319. case CSR_CHANNELS_AVAILABLE_HI:
  1320. case CSR_CHANNELS_AVAILABLE_LO:
  1321. handle_local_lock(ctx->ohci, packet, csr);
  1322. break;
  1323. default:
  1324. if (ctx == &ctx->ohci->at_request_ctx)
  1325. fw_core_handle_request(&ctx->ohci->card, packet);
  1326. else
  1327. fw_core_handle_response(&ctx->ohci->card, packet);
  1328. break;
  1329. }
  1330. if (ctx == &ctx->ohci->at_response_ctx) {
  1331. packet->ack = ACK_COMPLETE;
  1332. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1333. }
  1334. }
  1335. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1336. {
  1337. unsigned long flags;
  1338. int ret;
  1339. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1340. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1341. ctx->ohci->generation == packet->generation) {
  1342. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1343. handle_local_request(ctx, packet);
  1344. return;
  1345. }
  1346. ret = at_context_queue_packet(ctx, packet);
  1347. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1348. if (ret < 0)
  1349. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1350. }
  1351. static void detect_dead_context(struct fw_ohci *ohci,
  1352. const char *name, unsigned int regs)
  1353. {
  1354. u32 ctl;
  1355. ctl = reg_read(ohci, CONTROL_SET(regs));
  1356. if (ctl & CONTEXT_DEAD) {
  1357. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  1358. fw_error("DMA context %s has stopped, error code: %s\n",
  1359. name, evts[ctl & 0x1f]);
  1360. #else
  1361. fw_error("DMA context %s has stopped, error code: %#x\n",
  1362. name, ctl & 0x1f);
  1363. #endif
  1364. }
  1365. }
  1366. static void handle_dead_contexts(struct fw_ohci *ohci)
  1367. {
  1368. unsigned int i;
  1369. char name[8];
  1370. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1371. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1372. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1373. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1374. for (i = 0; i < 32; ++i) {
  1375. if (!(ohci->it_context_support & (1 << i)))
  1376. continue;
  1377. sprintf(name, "IT%u", i);
  1378. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1379. }
  1380. for (i = 0; i < 32; ++i) {
  1381. if (!(ohci->ir_context_support & (1 << i)))
  1382. continue;
  1383. sprintf(name, "IR%u", i);
  1384. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1385. }
  1386. /* TODO: maybe try to flush and restart the dead contexts */
  1387. }
  1388. static u32 cycle_timer_ticks(u32 cycle_timer)
  1389. {
  1390. u32 ticks;
  1391. ticks = cycle_timer & 0xfff;
  1392. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1393. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1394. return ticks;
  1395. }
  1396. /*
  1397. * Some controllers exhibit one or more of the following bugs when updating the
  1398. * iso cycle timer register:
  1399. * - When the lowest six bits are wrapping around to zero, a read that happens
  1400. * at the same time will return garbage in the lowest ten bits.
  1401. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1402. * not incremented for about 60 ns.
  1403. * - Occasionally, the entire register reads zero.
  1404. *
  1405. * To catch these, we read the register three times and ensure that the
  1406. * difference between each two consecutive reads is approximately the same, i.e.
  1407. * less than twice the other. Furthermore, any negative difference indicates an
  1408. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1409. * execute, so we have enough precision to compute the ratio of the differences.)
  1410. */
  1411. static u32 get_cycle_time(struct fw_ohci *ohci)
  1412. {
  1413. u32 c0, c1, c2;
  1414. u32 t0, t1, t2;
  1415. s32 diff01, diff12;
  1416. int i;
  1417. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1418. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1419. i = 0;
  1420. c1 = c2;
  1421. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1422. do {
  1423. c0 = c1;
  1424. c1 = c2;
  1425. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1426. t0 = cycle_timer_ticks(c0);
  1427. t1 = cycle_timer_ticks(c1);
  1428. t2 = cycle_timer_ticks(c2);
  1429. diff01 = t1 - t0;
  1430. diff12 = t2 - t1;
  1431. } while ((diff01 <= 0 || diff12 <= 0 ||
  1432. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1433. && i++ < 20);
  1434. }
  1435. return c2;
  1436. }
  1437. /*
  1438. * This function has to be called at least every 64 seconds. The bus_time
  1439. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1440. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1441. * changes in this bit.
  1442. */
  1443. static u32 update_bus_time(struct fw_ohci *ohci)
  1444. {
  1445. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1446. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1447. ohci->bus_time += 0x40;
  1448. return ohci->bus_time | cycle_time_seconds;
  1449. }
  1450. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1451. {
  1452. int reg;
  1453. mutex_lock(&ohci->phy_reg_mutex);
  1454. reg = write_phy_reg(ohci, 7, port_index);
  1455. if (reg >= 0)
  1456. reg = read_phy_reg(ohci, 8);
  1457. mutex_unlock(&ohci->phy_reg_mutex);
  1458. if (reg < 0)
  1459. return reg;
  1460. switch (reg & 0x0f) {
  1461. case 0x06:
  1462. return 2; /* is child node (connected to parent node) */
  1463. case 0x0e:
  1464. return 3; /* is parent node (connected to child node) */
  1465. }
  1466. return 1; /* not connected */
  1467. }
  1468. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1469. int self_id_count)
  1470. {
  1471. int i;
  1472. u32 entry;
  1473. for (i = 0; i < self_id_count; i++) {
  1474. entry = ohci->self_id_buffer[i];
  1475. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1476. return -1;
  1477. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1478. return i;
  1479. }
  1480. return i;
  1481. }
  1482. /*
  1483. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1484. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1485. * Construct the selfID from phy register contents.
  1486. * FIXME: How to determine the selfID.i flag?
  1487. */
  1488. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1489. {
  1490. int reg, i, pos, status;
  1491. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1492. u32 self_id = 0x8040c800;
  1493. reg = reg_read(ohci, OHCI1394_NodeID);
  1494. if (!(reg & OHCI1394_NodeID_idValid)) {
  1495. fw_notify("node ID not valid, new bus reset in progress\n");
  1496. return -EBUSY;
  1497. }
  1498. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1499. reg = ohci_read_phy_reg(&ohci->card, 4);
  1500. if (reg < 0)
  1501. return reg;
  1502. self_id |= ((reg & 0x07) << 8); /* power class */
  1503. reg = ohci_read_phy_reg(&ohci->card, 1);
  1504. if (reg < 0)
  1505. return reg;
  1506. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1507. for (i = 0; i < 3; i++) {
  1508. status = get_status_for_port(ohci, i);
  1509. if (status < 0)
  1510. return status;
  1511. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1512. }
  1513. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1514. if (pos >= 0) {
  1515. memmove(&(ohci->self_id_buffer[pos+1]),
  1516. &(ohci->self_id_buffer[pos]),
  1517. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1518. ohci->self_id_buffer[pos] = self_id;
  1519. self_id_count++;
  1520. }
  1521. return self_id_count;
  1522. }
  1523. static void bus_reset_work(struct work_struct *work)
  1524. {
  1525. struct fw_ohci *ohci =
  1526. container_of(work, struct fw_ohci, bus_reset_work);
  1527. int self_id_count, i, j, reg;
  1528. int generation, new_generation;
  1529. unsigned long flags;
  1530. void *free_rom = NULL;
  1531. dma_addr_t free_rom_bus = 0;
  1532. bool is_new_root;
  1533. reg = reg_read(ohci, OHCI1394_NodeID);
  1534. if (!(reg & OHCI1394_NodeID_idValid)) {
  1535. fw_notify("node ID not valid, new bus reset in progress\n");
  1536. return;
  1537. }
  1538. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1539. fw_notify("malconfigured bus\n");
  1540. return;
  1541. }
  1542. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1543. OHCI1394_NodeID_nodeNumber);
  1544. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1545. if (!(ohci->is_root && is_new_root))
  1546. reg_write(ohci, OHCI1394_LinkControlSet,
  1547. OHCI1394_LinkControl_cycleMaster);
  1548. ohci->is_root = is_new_root;
  1549. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1550. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1551. fw_notify("inconsistent self IDs\n");
  1552. return;
  1553. }
  1554. /*
  1555. * The count in the SelfIDCount register is the number of
  1556. * bytes in the self ID receive buffer. Since we also receive
  1557. * the inverted quadlets and a header quadlet, we shift one
  1558. * bit extra to get the actual number of self IDs.
  1559. */
  1560. self_id_count = (reg >> 3) & 0xff;
  1561. if (self_id_count > 252) {
  1562. fw_notify("inconsistent self IDs\n");
  1563. return;
  1564. }
  1565. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1566. rmb();
  1567. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1568. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1569. /*
  1570. * If the invalid data looks like a cycle start packet,
  1571. * it's likely to be the result of the cycle master
  1572. * having a wrong gap count. In this case, the self IDs
  1573. * so far are valid and should be processed so that the
  1574. * bus manager can then correct the gap count.
  1575. */
  1576. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1577. == 0xffff008f) {
  1578. fw_notify("ignoring spurious self IDs\n");
  1579. self_id_count = j;
  1580. break;
  1581. } else {
  1582. fw_notify("inconsistent self IDs\n");
  1583. return;
  1584. }
  1585. }
  1586. ohci->self_id_buffer[j] =
  1587. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1588. }
  1589. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1590. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1591. if (self_id_count < 0) {
  1592. fw_notify("could not construct local self ID\n");
  1593. return;
  1594. }
  1595. }
  1596. if (self_id_count == 0) {
  1597. fw_notify("inconsistent self IDs\n");
  1598. return;
  1599. }
  1600. rmb();
  1601. /*
  1602. * Check the consistency of the self IDs we just read. The
  1603. * problem we face is that a new bus reset can start while we
  1604. * read out the self IDs from the DMA buffer. If this happens,
  1605. * the DMA buffer will be overwritten with new self IDs and we
  1606. * will read out inconsistent data. The OHCI specification
  1607. * (section 11.2) recommends a technique similar to
  1608. * linux/seqlock.h, where we remember the generation of the
  1609. * self IDs in the buffer before reading them out and compare
  1610. * it to the current generation after reading them out. If
  1611. * the two generations match we know we have a consistent set
  1612. * of self IDs.
  1613. */
  1614. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1615. if (new_generation != generation) {
  1616. fw_notify("recursive bus reset detected, "
  1617. "discarding self ids\n");
  1618. return;
  1619. }
  1620. /* FIXME: Document how the locking works. */
  1621. spin_lock_irqsave(&ohci->lock, flags);
  1622. ohci->generation = -1; /* prevent AT packet queueing */
  1623. context_stop(&ohci->at_request_ctx);
  1624. context_stop(&ohci->at_response_ctx);
  1625. spin_unlock_irqrestore(&ohci->lock, flags);
  1626. /*
  1627. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1628. * packets in the AT queues and software needs to drain them.
  1629. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1630. */
  1631. at_context_flush(&ohci->at_request_ctx);
  1632. at_context_flush(&ohci->at_response_ctx);
  1633. spin_lock_irqsave(&ohci->lock, flags);
  1634. ohci->generation = generation;
  1635. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1636. if (ohci->quirks & QUIRK_RESET_PACKET)
  1637. ohci->request_generation = generation;
  1638. /*
  1639. * This next bit is unrelated to the AT context stuff but we
  1640. * have to do it under the spinlock also. If a new config rom
  1641. * was set up before this reset, the old one is now no longer
  1642. * in use and we can free it. Update the config rom pointers
  1643. * to point to the current config rom and clear the
  1644. * next_config_rom pointer so a new update can take place.
  1645. */
  1646. if (ohci->next_config_rom != NULL) {
  1647. if (ohci->next_config_rom != ohci->config_rom) {
  1648. free_rom = ohci->config_rom;
  1649. free_rom_bus = ohci->config_rom_bus;
  1650. }
  1651. ohci->config_rom = ohci->next_config_rom;
  1652. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1653. ohci->next_config_rom = NULL;
  1654. /*
  1655. * Restore config_rom image and manually update
  1656. * config_rom registers. Writing the header quadlet
  1657. * will indicate that the config rom is ready, so we
  1658. * do that last.
  1659. */
  1660. reg_write(ohci, OHCI1394_BusOptions,
  1661. be32_to_cpu(ohci->config_rom[2]));
  1662. ohci->config_rom[0] = ohci->next_header;
  1663. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1664. be32_to_cpu(ohci->next_header));
  1665. }
  1666. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1667. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1668. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1669. #endif
  1670. spin_unlock_irqrestore(&ohci->lock, flags);
  1671. if (free_rom)
  1672. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1673. free_rom, free_rom_bus);
  1674. log_selfids(ohci->node_id, generation,
  1675. self_id_count, ohci->self_id_buffer);
  1676. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1677. self_id_count, ohci->self_id_buffer,
  1678. ohci->csr_state_setclear_abdicate);
  1679. ohci->csr_state_setclear_abdicate = false;
  1680. }
  1681. static irqreturn_t irq_handler(int irq, void *data)
  1682. {
  1683. struct fw_ohci *ohci = data;
  1684. u32 event, iso_event;
  1685. int i;
  1686. event = reg_read(ohci, OHCI1394_IntEventClear);
  1687. if (!event || !~event)
  1688. return IRQ_NONE;
  1689. /*
  1690. * busReset and postedWriteErr must not be cleared yet
  1691. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1692. */
  1693. reg_write(ohci, OHCI1394_IntEventClear,
  1694. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1695. log_irqs(event);
  1696. if (event & OHCI1394_selfIDComplete)
  1697. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1698. if (event & OHCI1394_RQPkt)
  1699. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1700. if (event & OHCI1394_RSPkt)
  1701. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1702. if (event & OHCI1394_reqTxComplete)
  1703. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1704. if (event & OHCI1394_respTxComplete)
  1705. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1706. if (event & OHCI1394_isochRx) {
  1707. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1708. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1709. while (iso_event) {
  1710. i = ffs(iso_event) - 1;
  1711. tasklet_schedule(
  1712. &ohci->ir_context_list[i].context.tasklet);
  1713. iso_event &= ~(1 << i);
  1714. }
  1715. }
  1716. if (event & OHCI1394_isochTx) {
  1717. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1718. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1719. while (iso_event) {
  1720. i = ffs(iso_event) - 1;
  1721. tasklet_schedule(
  1722. &ohci->it_context_list[i].context.tasklet);
  1723. iso_event &= ~(1 << i);
  1724. }
  1725. }
  1726. if (unlikely(event & OHCI1394_regAccessFail))
  1727. fw_error("Register access failure - "
  1728. "please notify linux1394-devel@lists.sf.net\n");
  1729. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1730. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1731. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1732. reg_write(ohci, OHCI1394_IntEventClear,
  1733. OHCI1394_postedWriteErr);
  1734. if (printk_ratelimit())
  1735. fw_error("PCI posted write error\n");
  1736. }
  1737. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1738. if (printk_ratelimit())
  1739. fw_notify("isochronous cycle too long\n");
  1740. reg_write(ohci, OHCI1394_LinkControlSet,
  1741. OHCI1394_LinkControl_cycleMaster);
  1742. }
  1743. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1744. /*
  1745. * We need to clear this event bit in order to make
  1746. * cycleMatch isochronous I/O work. In theory we should
  1747. * stop active cycleMatch iso contexts now and restart
  1748. * them at least two cycles later. (FIXME?)
  1749. */
  1750. if (printk_ratelimit())
  1751. fw_notify("isochronous cycle inconsistent\n");
  1752. }
  1753. if (unlikely(event & OHCI1394_unrecoverableError))
  1754. handle_dead_contexts(ohci);
  1755. if (event & OHCI1394_cycle64Seconds) {
  1756. spin_lock(&ohci->lock);
  1757. update_bus_time(ohci);
  1758. spin_unlock(&ohci->lock);
  1759. } else
  1760. flush_writes(ohci);
  1761. return IRQ_HANDLED;
  1762. }
  1763. static int software_reset(struct fw_ohci *ohci)
  1764. {
  1765. u32 val;
  1766. int i;
  1767. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1768. for (i = 0; i < 500; i++) {
  1769. val = reg_read(ohci, OHCI1394_HCControlSet);
  1770. if (!~val)
  1771. return -ENODEV; /* Card was ejected. */
  1772. if (!(val & OHCI1394_HCControl_softReset))
  1773. return 0;
  1774. msleep(1);
  1775. }
  1776. return -EBUSY;
  1777. }
  1778. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1779. {
  1780. size_t size = length * 4;
  1781. memcpy(dest, src, size);
  1782. if (size < CONFIG_ROM_SIZE)
  1783. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1784. }
  1785. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1786. {
  1787. bool enable_1394a;
  1788. int ret, clear, set, offset;
  1789. /* Check if the driver should configure link and PHY. */
  1790. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1791. OHCI1394_HCControl_programPhyEnable))
  1792. return 0;
  1793. /* Paranoia: check whether the PHY supports 1394a, too. */
  1794. enable_1394a = false;
  1795. ret = read_phy_reg(ohci, 2);
  1796. if (ret < 0)
  1797. return ret;
  1798. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1799. ret = read_paged_phy_reg(ohci, 1, 8);
  1800. if (ret < 0)
  1801. return ret;
  1802. if (ret >= 1)
  1803. enable_1394a = true;
  1804. }
  1805. if (ohci->quirks & QUIRK_NO_1394A)
  1806. enable_1394a = false;
  1807. /* Configure PHY and link consistently. */
  1808. if (enable_1394a) {
  1809. clear = 0;
  1810. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1811. } else {
  1812. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1813. set = 0;
  1814. }
  1815. ret = update_phy_reg(ohci, 5, clear, set);
  1816. if (ret < 0)
  1817. return ret;
  1818. if (enable_1394a)
  1819. offset = OHCI1394_HCControlSet;
  1820. else
  1821. offset = OHCI1394_HCControlClear;
  1822. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1823. /* Clean up: configuration has been taken care of. */
  1824. reg_write(ohci, OHCI1394_HCControlClear,
  1825. OHCI1394_HCControl_programPhyEnable);
  1826. return 0;
  1827. }
  1828. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1829. {
  1830. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1831. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1832. int reg, i;
  1833. reg = read_phy_reg(ohci, 2);
  1834. if (reg < 0)
  1835. return reg;
  1836. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1837. return 0;
  1838. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1839. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1840. if (reg < 0)
  1841. return reg;
  1842. if (reg != id[i])
  1843. return 0;
  1844. }
  1845. return 1;
  1846. }
  1847. static int ohci_enable(struct fw_card *card,
  1848. const __be32 *config_rom, size_t length)
  1849. {
  1850. struct fw_ohci *ohci = fw_ohci(card);
  1851. struct pci_dev *dev = to_pci_dev(card->device);
  1852. u32 lps, seconds, version, irqs;
  1853. int i, ret;
  1854. if (software_reset(ohci)) {
  1855. fw_error("Failed to reset ohci card.\n");
  1856. return -EBUSY;
  1857. }
  1858. /*
  1859. * Now enable LPS, which we need in order to start accessing
  1860. * most of the registers. In fact, on some cards (ALI M5251),
  1861. * accessing registers in the SClk domain without LPS enabled
  1862. * will lock up the machine. Wait 50msec to make sure we have
  1863. * full link enabled. However, with some cards (well, at least
  1864. * a JMicron PCIe card), we have to try again sometimes.
  1865. */
  1866. reg_write(ohci, OHCI1394_HCControlSet,
  1867. OHCI1394_HCControl_LPS |
  1868. OHCI1394_HCControl_postedWriteEnable);
  1869. flush_writes(ohci);
  1870. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1871. msleep(50);
  1872. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1873. OHCI1394_HCControl_LPS;
  1874. }
  1875. if (!lps) {
  1876. fw_error("Failed to set Link Power Status\n");
  1877. return -EIO;
  1878. }
  1879. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1880. ret = probe_tsb41ba3d(ohci);
  1881. if (ret < 0)
  1882. return ret;
  1883. if (ret)
  1884. fw_notify("local TSB41BA3D phy\n");
  1885. else
  1886. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1887. }
  1888. reg_write(ohci, OHCI1394_HCControlClear,
  1889. OHCI1394_HCControl_noByteSwapData);
  1890. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1891. reg_write(ohci, OHCI1394_LinkControlSet,
  1892. OHCI1394_LinkControl_cycleTimerEnable |
  1893. OHCI1394_LinkControl_cycleMaster);
  1894. reg_write(ohci, OHCI1394_ATRetries,
  1895. OHCI1394_MAX_AT_REQ_RETRIES |
  1896. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1897. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1898. (200 << 16));
  1899. seconds = lower_32_bits(get_seconds());
  1900. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1901. ohci->bus_time = seconds & ~0x3f;
  1902. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1903. if (version >= OHCI_VERSION_1_1) {
  1904. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1905. 0xfffffffe);
  1906. card->broadcast_channel_auto_allocated = true;
  1907. }
  1908. /* Get implemented bits of the priority arbitration request counter. */
  1909. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1910. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1911. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1912. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1913. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1914. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1915. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1916. ret = configure_1394a_enhancements(ohci);
  1917. if (ret < 0)
  1918. return ret;
  1919. /* Activate link_on bit and contender bit in our self ID packets.*/
  1920. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1921. if (ret < 0)
  1922. return ret;
  1923. /*
  1924. * When the link is not yet enabled, the atomic config rom
  1925. * update mechanism described below in ohci_set_config_rom()
  1926. * is not active. We have to update ConfigRomHeader and
  1927. * BusOptions manually, and the write to ConfigROMmap takes
  1928. * effect immediately. We tie this to the enabling of the
  1929. * link, so we have a valid config rom before enabling - the
  1930. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1931. * values before enabling.
  1932. *
  1933. * However, when the ConfigROMmap is written, some controllers
  1934. * always read back quadlets 0 and 2 from the config rom to
  1935. * the ConfigRomHeader and BusOptions registers on bus reset.
  1936. * They shouldn't do that in this initial case where the link
  1937. * isn't enabled. This means we have to use the same
  1938. * workaround here, setting the bus header to 0 and then write
  1939. * the right values in the bus reset tasklet.
  1940. */
  1941. if (config_rom) {
  1942. ohci->next_config_rom =
  1943. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1944. &ohci->next_config_rom_bus,
  1945. GFP_KERNEL);
  1946. if (ohci->next_config_rom == NULL)
  1947. return -ENOMEM;
  1948. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1949. } else {
  1950. /*
  1951. * In the suspend case, config_rom is NULL, which
  1952. * means that we just reuse the old config rom.
  1953. */
  1954. ohci->next_config_rom = ohci->config_rom;
  1955. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1956. }
  1957. ohci->next_header = ohci->next_config_rom[0];
  1958. ohci->next_config_rom[0] = 0;
  1959. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1960. reg_write(ohci, OHCI1394_BusOptions,
  1961. be32_to_cpu(ohci->next_config_rom[2]));
  1962. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1963. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1964. if (!(ohci->quirks & QUIRK_NO_MSI))
  1965. pci_enable_msi(dev);
  1966. if (request_irq(dev->irq, irq_handler,
  1967. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1968. ohci_driver_name, ohci)) {
  1969. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1970. pci_disable_msi(dev);
  1971. if (config_rom) {
  1972. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1973. ohci->next_config_rom,
  1974. ohci->next_config_rom_bus);
  1975. ohci->next_config_rom = NULL;
  1976. }
  1977. return -EIO;
  1978. }
  1979. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1980. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1981. OHCI1394_isochTx | OHCI1394_isochRx |
  1982. OHCI1394_postedWriteErr |
  1983. OHCI1394_selfIDComplete |
  1984. OHCI1394_regAccessFail |
  1985. OHCI1394_cycle64Seconds |
  1986. OHCI1394_cycleInconsistent |
  1987. OHCI1394_unrecoverableError |
  1988. OHCI1394_cycleTooLong |
  1989. OHCI1394_masterIntEnable;
  1990. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1991. irqs |= OHCI1394_busReset;
  1992. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1993. reg_write(ohci, OHCI1394_HCControlSet,
  1994. OHCI1394_HCControl_linkEnable |
  1995. OHCI1394_HCControl_BIBimageValid);
  1996. reg_write(ohci, OHCI1394_LinkControlSet,
  1997. OHCI1394_LinkControl_rcvSelfID |
  1998. OHCI1394_LinkControl_rcvPhyPkt);
  1999. ar_context_run(&ohci->ar_request_ctx);
  2000. ar_context_run(&ohci->ar_response_ctx);
  2001. flush_writes(ohci);
  2002. /* We are ready to go, reset bus to finish initialization. */
  2003. fw_schedule_bus_reset(&ohci->card, false, true);
  2004. return 0;
  2005. }
  2006. static int ohci_set_config_rom(struct fw_card *card,
  2007. const __be32 *config_rom, size_t length)
  2008. {
  2009. struct fw_ohci *ohci;
  2010. unsigned long flags;
  2011. __be32 *next_config_rom;
  2012. dma_addr_t uninitialized_var(next_config_rom_bus);
  2013. ohci = fw_ohci(card);
  2014. /*
  2015. * When the OHCI controller is enabled, the config rom update
  2016. * mechanism is a bit tricky, but easy enough to use. See
  2017. * section 5.5.6 in the OHCI specification.
  2018. *
  2019. * The OHCI controller caches the new config rom address in a
  2020. * shadow register (ConfigROMmapNext) and needs a bus reset
  2021. * for the changes to take place. When the bus reset is
  2022. * detected, the controller loads the new values for the
  2023. * ConfigRomHeader and BusOptions registers from the specified
  2024. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2025. * shadow register. All automatically and atomically.
  2026. *
  2027. * Now, there's a twist to this story. The automatic load of
  2028. * ConfigRomHeader and BusOptions doesn't honor the
  2029. * noByteSwapData bit, so with a be32 config rom, the
  2030. * controller will load be32 values in to these registers
  2031. * during the atomic update, even on litte endian
  2032. * architectures. The workaround we use is to put a 0 in the
  2033. * header quadlet; 0 is endian agnostic and means that the
  2034. * config rom isn't ready yet. In the bus reset tasklet we
  2035. * then set up the real values for the two registers.
  2036. *
  2037. * We use ohci->lock to avoid racing with the code that sets
  2038. * ohci->next_config_rom to NULL (see bus_reset_work).
  2039. */
  2040. next_config_rom =
  2041. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2042. &next_config_rom_bus, GFP_KERNEL);
  2043. if (next_config_rom == NULL)
  2044. return -ENOMEM;
  2045. spin_lock_irqsave(&ohci->lock, flags);
  2046. /*
  2047. * If there is not an already pending config_rom update,
  2048. * push our new allocation into the ohci->next_config_rom
  2049. * and then mark the local variable as null so that we
  2050. * won't deallocate the new buffer.
  2051. *
  2052. * OTOH, if there is a pending config_rom update, just
  2053. * use that buffer with the new config_rom data, and
  2054. * let this routine free the unused DMA allocation.
  2055. */
  2056. if (ohci->next_config_rom == NULL) {
  2057. ohci->next_config_rom = next_config_rom;
  2058. ohci->next_config_rom_bus = next_config_rom_bus;
  2059. next_config_rom = NULL;
  2060. }
  2061. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2062. ohci->next_header = config_rom[0];
  2063. ohci->next_config_rom[0] = 0;
  2064. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2065. spin_unlock_irqrestore(&ohci->lock, flags);
  2066. /* If we didn't use the DMA allocation, delete it. */
  2067. if (next_config_rom != NULL)
  2068. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2069. next_config_rom, next_config_rom_bus);
  2070. /*
  2071. * Now initiate a bus reset to have the changes take
  2072. * effect. We clean up the old config rom memory and DMA
  2073. * mappings in the bus reset tasklet, since the OHCI
  2074. * controller could need to access it before the bus reset
  2075. * takes effect.
  2076. */
  2077. fw_schedule_bus_reset(&ohci->card, true, true);
  2078. return 0;
  2079. }
  2080. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2081. {
  2082. struct fw_ohci *ohci = fw_ohci(card);
  2083. at_context_transmit(&ohci->at_request_ctx, packet);
  2084. }
  2085. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2086. {
  2087. struct fw_ohci *ohci = fw_ohci(card);
  2088. at_context_transmit(&ohci->at_response_ctx, packet);
  2089. }
  2090. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2091. {
  2092. struct fw_ohci *ohci = fw_ohci(card);
  2093. struct context *ctx = &ohci->at_request_ctx;
  2094. struct driver_data *driver_data = packet->driver_data;
  2095. int ret = -ENOENT;
  2096. tasklet_disable(&ctx->tasklet);
  2097. if (packet->ack != 0)
  2098. goto out;
  2099. if (packet->payload_mapped)
  2100. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2101. packet->payload_length, DMA_TO_DEVICE);
  2102. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  2103. driver_data->packet = NULL;
  2104. packet->ack = RCODE_CANCELLED;
  2105. packet->callback(packet, &ohci->card, packet->ack);
  2106. ret = 0;
  2107. out:
  2108. tasklet_enable(&ctx->tasklet);
  2109. return ret;
  2110. }
  2111. static int ohci_enable_phys_dma(struct fw_card *card,
  2112. int node_id, int generation)
  2113. {
  2114. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2115. return 0;
  2116. #else
  2117. struct fw_ohci *ohci = fw_ohci(card);
  2118. unsigned long flags;
  2119. int n, ret = 0;
  2120. /*
  2121. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2122. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2123. */
  2124. spin_lock_irqsave(&ohci->lock, flags);
  2125. if (ohci->generation != generation) {
  2126. ret = -ESTALE;
  2127. goto out;
  2128. }
  2129. /*
  2130. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2131. * enabled for _all_ nodes on remote buses.
  2132. */
  2133. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2134. if (n < 32)
  2135. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2136. else
  2137. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2138. flush_writes(ohci);
  2139. out:
  2140. spin_unlock_irqrestore(&ohci->lock, flags);
  2141. return ret;
  2142. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2143. }
  2144. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2145. {
  2146. struct fw_ohci *ohci = fw_ohci(card);
  2147. unsigned long flags;
  2148. u32 value;
  2149. switch (csr_offset) {
  2150. case CSR_STATE_CLEAR:
  2151. case CSR_STATE_SET:
  2152. if (ohci->is_root &&
  2153. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2154. OHCI1394_LinkControl_cycleMaster))
  2155. value = CSR_STATE_BIT_CMSTR;
  2156. else
  2157. value = 0;
  2158. if (ohci->csr_state_setclear_abdicate)
  2159. value |= CSR_STATE_BIT_ABDICATE;
  2160. return value;
  2161. case CSR_NODE_IDS:
  2162. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2163. case CSR_CYCLE_TIME:
  2164. return get_cycle_time(ohci);
  2165. case CSR_BUS_TIME:
  2166. /*
  2167. * We might be called just after the cycle timer has wrapped
  2168. * around but just before the cycle64Seconds handler, so we
  2169. * better check here, too, if the bus time needs to be updated.
  2170. */
  2171. spin_lock_irqsave(&ohci->lock, flags);
  2172. value = update_bus_time(ohci);
  2173. spin_unlock_irqrestore(&ohci->lock, flags);
  2174. return value;
  2175. case CSR_BUSY_TIMEOUT:
  2176. value = reg_read(ohci, OHCI1394_ATRetries);
  2177. return (value >> 4) & 0x0ffff00f;
  2178. case CSR_PRIORITY_BUDGET:
  2179. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2180. (ohci->pri_req_max << 8);
  2181. default:
  2182. WARN_ON(1);
  2183. return 0;
  2184. }
  2185. }
  2186. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2187. {
  2188. struct fw_ohci *ohci = fw_ohci(card);
  2189. unsigned long flags;
  2190. switch (csr_offset) {
  2191. case CSR_STATE_CLEAR:
  2192. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2193. reg_write(ohci, OHCI1394_LinkControlClear,
  2194. OHCI1394_LinkControl_cycleMaster);
  2195. flush_writes(ohci);
  2196. }
  2197. if (value & CSR_STATE_BIT_ABDICATE)
  2198. ohci->csr_state_setclear_abdicate = false;
  2199. break;
  2200. case CSR_STATE_SET:
  2201. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2202. reg_write(ohci, OHCI1394_LinkControlSet,
  2203. OHCI1394_LinkControl_cycleMaster);
  2204. flush_writes(ohci);
  2205. }
  2206. if (value & CSR_STATE_BIT_ABDICATE)
  2207. ohci->csr_state_setclear_abdicate = true;
  2208. break;
  2209. case CSR_NODE_IDS:
  2210. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2211. flush_writes(ohci);
  2212. break;
  2213. case CSR_CYCLE_TIME:
  2214. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2215. reg_write(ohci, OHCI1394_IntEventSet,
  2216. OHCI1394_cycleInconsistent);
  2217. flush_writes(ohci);
  2218. break;
  2219. case CSR_BUS_TIME:
  2220. spin_lock_irqsave(&ohci->lock, flags);
  2221. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2222. spin_unlock_irqrestore(&ohci->lock, flags);
  2223. break;
  2224. case CSR_BUSY_TIMEOUT:
  2225. value = (value & 0xf) | ((value & 0xf) << 4) |
  2226. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2227. reg_write(ohci, OHCI1394_ATRetries, value);
  2228. flush_writes(ohci);
  2229. break;
  2230. case CSR_PRIORITY_BUDGET:
  2231. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2232. flush_writes(ohci);
  2233. break;
  2234. default:
  2235. WARN_ON(1);
  2236. break;
  2237. }
  2238. }
  2239. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2240. {
  2241. int i = ctx->header_length;
  2242. if (i + ctx->base.header_size > PAGE_SIZE)
  2243. return;
  2244. /*
  2245. * The iso header is byteswapped to little endian by
  2246. * the controller, but the remaining header quadlets
  2247. * are big endian. We want to present all the headers
  2248. * as big endian, so we have to swap the first quadlet.
  2249. */
  2250. if (ctx->base.header_size > 0)
  2251. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2252. if (ctx->base.header_size > 4)
  2253. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2254. if (ctx->base.header_size > 8)
  2255. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2256. ctx->header_length += ctx->base.header_size;
  2257. }
  2258. static int handle_ir_packet_per_buffer(struct context *context,
  2259. struct descriptor *d,
  2260. struct descriptor *last)
  2261. {
  2262. struct iso_context *ctx =
  2263. container_of(context, struct iso_context, context);
  2264. struct descriptor *pd;
  2265. u32 buffer_dma;
  2266. __le32 *ir_header;
  2267. void *p;
  2268. for (pd = d; pd <= last; pd++)
  2269. if (pd->transfer_status)
  2270. break;
  2271. if (pd > last)
  2272. /* Descriptor(s) not done yet, stop iteration */
  2273. return 0;
  2274. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2275. d++;
  2276. buffer_dma = le32_to_cpu(d->data_address);
  2277. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2278. buffer_dma & PAGE_MASK,
  2279. buffer_dma & ~PAGE_MASK,
  2280. le16_to_cpu(d->req_count),
  2281. DMA_FROM_DEVICE);
  2282. }
  2283. p = last + 1;
  2284. copy_iso_headers(ctx, p);
  2285. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2286. ir_header = (__le32 *) p;
  2287. ctx->base.callback.sc(&ctx->base,
  2288. le32_to_cpu(ir_header[0]) & 0xffff,
  2289. ctx->header_length, ctx->header,
  2290. ctx->base.callback_data);
  2291. ctx->header_length = 0;
  2292. }
  2293. return 1;
  2294. }
  2295. /* d == last because each descriptor block is only a single descriptor. */
  2296. static int handle_ir_buffer_fill(struct context *context,
  2297. struct descriptor *d,
  2298. struct descriptor *last)
  2299. {
  2300. struct iso_context *ctx =
  2301. container_of(context, struct iso_context, context);
  2302. u32 buffer_dma;
  2303. if (!last->transfer_status)
  2304. /* Descriptor(s) not done yet, stop iteration */
  2305. return 0;
  2306. buffer_dma = le32_to_cpu(last->data_address);
  2307. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2308. buffer_dma & PAGE_MASK,
  2309. buffer_dma & ~PAGE_MASK,
  2310. le16_to_cpu(last->req_count),
  2311. DMA_FROM_DEVICE);
  2312. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2313. ctx->base.callback.mc(&ctx->base,
  2314. le32_to_cpu(last->data_address) +
  2315. le16_to_cpu(last->req_count) -
  2316. le16_to_cpu(last->res_count),
  2317. ctx->base.callback_data);
  2318. return 1;
  2319. }
  2320. static inline void sync_it_packet_for_cpu(struct context *context,
  2321. struct descriptor *pd)
  2322. {
  2323. __le16 control;
  2324. u32 buffer_dma;
  2325. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2326. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2327. return;
  2328. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2329. pd += 2;
  2330. /*
  2331. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2332. * data buffer is in the context program's coherent page and must not
  2333. * be synced.
  2334. */
  2335. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2336. (context->current_bus & PAGE_MASK)) {
  2337. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2338. return;
  2339. pd++;
  2340. }
  2341. do {
  2342. buffer_dma = le32_to_cpu(pd->data_address);
  2343. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2344. buffer_dma & PAGE_MASK,
  2345. buffer_dma & ~PAGE_MASK,
  2346. le16_to_cpu(pd->req_count),
  2347. DMA_TO_DEVICE);
  2348. control = pd->control;
  2349. pd++;
  2350. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2351. }
  2352. static int handle_it_packet(struct context *context,
  2353. struct descriptor *d,
  2354. struct descriptor *last)
  2355. {
  2356. struct iso_context *ctx =
  2357. container_of(context, struct iso_context, context);
  2358. int i;
  2359. struct descriptor *pd;
  2360. for (pd = d; pd <= last; pd++)
  2361. if (pd->transfer_status)
  2362. break;
  2363. if (pd > last)
  2364. /* Descriptor(s) not done yet, stop iteration */
  2365. return 0;
  2366. sync_it_packet_for_cpu(context, d);
  2367. i = ctx->header_length;
  2368. if (i + 4 < PAGE_SIZE) {
  2369. /* Present this value as big-endian to match the receive code */
  2370. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2371. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2372. le16_to_cpu(pd->res_count));
  2373. ctx->header_length += 4;
  2374. }
  2375. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2376. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2377. ctx->header_length, ctx->header,
  2378. ctx->base.callback_data);
  2379. ctx->header_length = 0;
  2380. }
  2381. return 1;
  2382. }
  2383. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2384. {
  2385. u32 hi = channels >> 32, lo = channels;
  2386. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2387. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2388. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2389. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2390. mmiowb();
  2391. ohci->mc_channels = channels;
  2392. }
  2393. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2394. int type, int channel, size_t header_size)
  2395. {
  2396. struct fw_ohci *ohci = fw_ohci(card);
  2397. struct iso_context *uninitialized_var(ctx);
  2398. descriptor_callback_t uninitialized_var(callback);
  2399. u64 *uninitialized_var(channels);
  2400. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2401. unsigned long flags;
  2402. int index, ret = -EBUSY;
  2403. spin_lock_irqsave(&ohci->lock, flags);
  2404. switch (type) {
  2405. case FW_ISO_CONTEXT_TRANSMIT:
  2406. mask = &ohci->it_context_mask;
  2407. callback = handle_it_packet;
  2408. index = ffs(*mask) - 1;
  2409. if (index >= 0) {
  2410. *mask &= ~(1 << index);
  2411. regs = OHCI1394_IsoXmitContextBase(index);
  2412. ctx = &ohci->it_context_list[index];
  2413. }
  2414. break;
  2415. case FW_ISO_CONTEXT_RECEIVE:
  2416. channels = &ohci->ir_context_channels;
  2417. mask = &ohci->ir_context_mask;
  2418. callback = handle_ir_packet_per_buffer;
  2419. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2420. if (index >= 0) {
  2421. *channels &= ~(1ULL << channel);
  2422. *mask &= ~(1 << index);
  2423. regs = OHCI1394_IsoRcvContextBase(index);
  2424. ctx = &ohci->ir_context_list[index];
  2425. }
  2426. break;
  2427. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2428. mask = &ohci->ir_context_mask;
  2429. callback = handle_ir_buffer_fill;
  2430. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2431. if (index >= 0) {
  2432. ohci->mc_allocated = true;
  2433. *mask &= ~(1 << index);
  2434. regs = OHCI1394_IsoRcvContextBase(index);
  2435. ctx = &ohci->ir_context_list[index];
  2436. }
  2437. break;
  2438. default:
  2439. index = -1;
  2440. ret = -ENOSYS;
  2441. }
  2442. spin_unlock_irqrestore(&ohci->lock, flags);
  2443. if (index < 0)
  2444. return ERR_PTR(ret);
  2445. memset(ctx, 0, sizeof(*ctx));
  2446. ctx->header_length = 0;
  2447. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2448. if (ctx->header == NULL) {
  2449. ret = -ENOMEM;
  2450. goto out;
  2451. }
  2452. ret = context_init(&ctx->context, ohci, regs, callback);
  2453. if (ret < 0)
  2454. goto out_with_header;
  2455. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2456. set_multichannel_mask(ohci, 0);
  2457. return &ctx->base;
  2458. out_with_header:
  2459. free_page((unsigned long)ctx->header);
  2460. out:
  2461. spin_lock_irqsave(&ohci->lock, flags);
  2462. switch (type) {
  2463. case FW_ISO_CONTEXT_RECEIVE:
  2464. *channels |= 1ULL << channel;
  2465. break;
  2466. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2467. ohci->mc_allocated = false;
  2468. break;
  2469. }
  2470. *mask |= 1 << index;
  2471. spin_unlock_irqrestore(&ohci->lock, flags);
  2472. return ERR_PTR(ret);
  2473. }
  2474. static int ohci_start_iso(struct fw_iso_context *base,
  2475. s32 cycle, u32 sync, u32 tags)
  2476. {
  2477. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2478. struct fw_ohci *ohci = ctx->context.ohci;
  2479. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2480. int index;
  2481. /* the controller cannot start without any queued packets */
  2482. if (ctx->context.last->branch_address == 0)
  2483. return -ENODATA;
  2484. switch (ctx->base.type) {
  2485. case FW_ISO_CONTEXT_TRANSMIT:
  2486. index = ctx - ohci->it_context_list;
  2487. match = 0;
  2488. if (cycle >= 0)
  2489. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2490. (cycle & 0x7fff) << 16;
  2491. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2492. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2493. context_run(&ctx->context, match);
  2494. break;
  2495. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2496. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2497. /* fall through */
  2498. case FW_ISO_CONTEXT_RECEIVE:
  2499. index = ctx - ohci->ir_context_list;
  2500. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2501. if (cycle >= 0) {
  2502. match |= (cycle & 0x07fff) << 12;
  2503. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2504. }
  2505. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2506. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2507. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2508. context_run(&ctx->context, control);
  2509. ctx->sync = sync;
  2510. ctx->tags = tags;
  2511. break;
  2512. }
  2513. return 0;
  2514. }
  2515. static int ohci_stop_iso(struct fw_iso_context *base)
  2516. {
  2517. struct fw_ohci *ohci = fw_ohci(base->card);
  2518. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2519. int index;
  2520. switch (ctx->base.type) {
  2521. case FW_ISO_CONTEXT_TRANSMIT:
  2522. index = ctx - ohci->it_context_list;
  2523. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2524. break;
  2525. case FW_ISO_CONTEXT_RECEIVE:
  2526. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2527. index = ctx - ohci->ir_context_list;
  2528. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2529. break;
  2530. }
  2531. flush_writes(ohci);
  2532. context_stop(&ctx->context);
  2533. tasklet_kill(&ctx->context.tasklet);
  2534. return 0;
  2535. }
  2536. static void ohci_free_iso_context(struct fw_iso_context *base)
  2537. {
  2538. struct fw_ohci *ohci = fw_ohci(base->card);
  2539. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2540. unsigned long flags;
  2541. int index;
  2542. ohci_stop_iso(base);
  2543. context_release(&ctx->context);
  2544. free_page((unsigned long)ctx->header);
  2545. spin_lock_irqsave(&ohci->lock, flags);
  2546. switch (base->type) {
  2547. case FW_ISO_CONTEXT_TRANSMIT:
  2548. index = ctx - ohci->it_context_list;
  2549. ohci->it_context_mask |= 1 << index;
  2550. break;
  2551. case FW_ISO_CONTEXT_RECEIVE:
  2552. index = ctx - ohci->ir_context_list;
  2553. ohci->ir_context_mask |= 1 << index;
  2554. ohci->ir_context_channels |= 1ULL << base->channel;
  2555. break;
  2556. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2557. index = ctx - ohci->ir_context_list;
  2558. ohci->ir_context_mask |= 1 << index;
  2559. ohci->ir_context_channels |= ohci->mc_channels;
  2560. ohci->mc_channels = 0;
  2561. ohci->mc_allocated = false;
  2562. break;
  2563. }
  2564. spin_unlock_irqrestore(&ohci->lock, flags);
  2565. }
  2566. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2567. {
  2568. struct fw_ohci *ohci = fw_ohci(base->card);
  2569. unsigned long flags;
  2570. int ret;
  2571. switch (base->type) {
  2572. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2573. spin_lock_irqsave(&ohci->lock, flags);
  2574. /* Don't allow multichannel to grab other contexts' channels. */
  2575. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2576. *channels = ohci->ir_context_channels;
  2577. ret = -EBUSY;
  2578. } else {
  2579. set_multichannel_mask(ohci, *channels);
  2580. ret = 0;
  2581. }
  2582. spin_unlock_irqrestore(&ohci->lock, flags);
  2583. break;
  2584. default:
  2585. ret = -EINVAL;
  2586. }
  2587. return ret;
  2588. }
  2589. #ifdef CONFIG_PM
  2590. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2591. {
  2592. int i;
  2593. struct iso_context *ctx;
  2594. for (i = 0 ; i < ohci->n_ir ; i++) {
  2595. ctx = &ohci->ir_context_list[i];
  2596. if (ctx->context.running)
  2597. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2598. }
  2599. for (i = 0 ; i < ohci->n_it ; i++) {
  2600. ctx = &ohci->it_context_list[i];
  2601. if (ctx->context.running)
  2602. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2603. }
  2604. }
  2605. #endif
  2606. static int queue_iso_transmit(struct iso_context *ctx,
  2607. struct fw_iso_packet *packet,
  2608. struct fw_iso_buffer *buffer,
  2609. unsigned long payload)
  2610. {
  2611. struct descriptor *d, *last, *pd;
  2612. struct fw_iso_packet *p;
  2613. __le32 *header;
  2614. dma_addr_t d_bus, page_bus;
  2615. u32 z, header_z, payload_z, irq;
  2616. u32 payload_index, payload_end_index, next_page_index;
  2617. int page, end_page, i, length, offset;
  2618. p = packet;
  2619. payload_index = payload;
  2620. if (p->skip)
  2621. z = 1;
  2622. else
  2623. z = 2;
  2624. if (p->header_length > 0)
  2625. z++;
  2626. /* Determine the first page the payload isn't contained in. */
  2627. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2628. if (p->payload_length > 0)
  2629. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2630. else
  2631. payload_z = 0;
  2632. z += payload_z;
  2633. /* Get header size in number of descriptors. */
  2634. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2635. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2636. if (d == NULL)
  2637. return -ENOMEM;
  2638. if (!p->skip) {
  2639. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2640. d[0].req_count = cpu_to_le16(8);
  2641. /*
  2642. * Link the skip address to this descriptor itself. This causes
  2643. * a context to skip a cycle whenever lost cycles or FIFO
  2644. * overruns occur, without dropping the data. The application
  2645. * should then decide whether this is an error condition or not.
  2646. * FIXME: Make the context's cycle-lost behaviour configurable?
  2647. */
  2648. d[0].branch_address = cpu_to_le32(d_bus | z);
  2649. header = (__le32 *) &d[1];
  2650. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2651. IT_HEADER_TAG(p->tag) |
  2652. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2653. IT_HEADER_CHANNEL(ctx->base.channel) |
  2654. IT_HEADER_SPEED(ctx->base.speed));
  2655. header[1] =
  2656. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2657. p->payload_length));
  2658. }
  2659. if (p->header_length > 0) {
  2660. d[2].req_count = cpu_to_le16(p->header_length);
  2661. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2662. memcpy(&d[z], p->header, p->header_length);
  2663. }
  2664. pd = d + z - payload_z;
  2665. payload_end_index = payload_index + p->payload_length;
  2666. for (i = 0; i < payload_z; i++) {
  2667. page = payload_index >> PAGE_SHIFT;
  2668. offset = payload_index & ~PAGE_MASK;
  2669. next_page_index = (page + 1) << PAGE_SHIFT;
  2670. length =
  2671. min(next_page_index, payload_end_index) - payload_index;
  2672. pd[i].req_count = cpu_to_le16(length);
  2673. page_bus = page_private(buffer->pages[page]);
  2674. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2675. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2676. page_bus, offset, length,
  2677. DMA_TO_DEVICE);
  2678. payload_index += length;
  2679. }
  2680. if (p->interrupt)
  2681. irq = DESCRIPTOR_IRQ_ALWAYS;
  2682. else
  2683. irq = DESCRIPTOR_NO_IRQ;
  2684. last = z == 2 ? d : d + z - 1;
  2685. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2686. DESCRIPTOR_STATUS |
  2687. DESCRIPTOR_BRANCH_ALWAYS |
  2688. irq);
  2689. context_append(&ctx->context, d, z, header_z);
  2690. return 0;
  2691. }
  2692. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2693. struct fw_iso_packet *packet,
  2694. struct fw_iso_buffer *buffer,
  2695. unsigned long payload)
  2696. {
  2697. struct device *device = ctx->context.ohci->card.device;
  2698. struct descriptor *d, *pd;
  2699. dma_addr_t d_bus, page_bus;
  2700. u32 z, header_z, rest;
  2701. int i, j, length;
  2702. int page, offset, packet_count, header_size, payload_per_buffer;
  2703. /*
  2704. * The OHCI controller puts the isochronous header and trailer in the
  2705. * buffer, so we need at least 8 bytes.
  2706. */
  2707. packet_count = packet->header_length / ctx->base.header_size;
  2708. header_size = max(ctx->base.header_size, (size_t)8);
  2709. /* Get header size in number of descriptors. */
  2710. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2711. page = payload >> PAGE_SHIFT;
  2712. offset = payload & ~PAGE_MASK;
  2713. payload_per_buffer = packet->payload_length / packet_count;
  2714. for (i = 0; i < packet_count; i++) {
  2715. /* d points to the header descriptor */
  2716. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2717. d = context_get_descriptors(&ctx->context,
  2718. z + header_z, &d_bus);
  2719. if (d == NULL)
  2720. return -ENOMEM;
  2721. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2722. DESCRIPTOR_INPUT_MORE);
  2723. if (packet->skip && i == 0)
  2724. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2725. d->req_count = cpu_to_le16(header_size);
  2726. d->res_count = d->req_count;
  2727. d->transfer_status = 0;
  2728. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2729. rest = payload_per_buffer;
  2730. pd = d;
  2731. for (j = 1; j < z; j++) {
  2732. pd++;
  2733. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2734. DESCRIPTOR_INPUT_MORE);
  2735. if (offset + rest < PAGE_SIZE)
  2736. length = rest;
  2737. else
  2738. length = PAGE_SIZE - offset;
  2739. pd->req_count = cpu_to_le16(length);
  2740. pd->res_count = pd->req_count;
  2741. pd->transfer_status = 0;
  2742. page_bus = page_private(buffer->pages[page]);
  2743. pd->data_address = cpu_to_le32(page_bus + offset);
  2744. dma_sync_single_range_for_device(device, page_bus,
  2745. offset, length,
  2746. DMA_FROM_DEVICE);
  2747. offset = (offset + length) & ~PAGE_MASK;
  2748. rest -= length;
  2749. if (offset == 0)
  2750. page++;
  2751. }
  2752. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2753. DESCRIPTOR_INPUT_LAST |
  2754. DESCRIPTOR_BRANCH_ALWAYS);
  2755. if (packet->interrupt && i == packet_count - 1)
  2756. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2757. context_append(&ctx->context, d, z, header_z);
  2758. }
  2759. return 0;
  2760. }
  2761. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2762. struct fw_iso_packet *packet,
  2763. struct fw_iso_buffer *buffer,
  2764. unsigned long payload)
  2765. {
  2766. struct descriptor *d;
  2767. dma_addr_t d_bus, page_bus;
  2768. int page, offset, rest, z, i, length;
  2769. page = payload >> PAGE_SHIFT;
  2770. offset = payload & ~PAGE_MASK;
  2771. rest = packet->payload_length;
  2772. /* We need one descriptor for each page in the buffer. */
  2773. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2774. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2775. return -EFAULT;
  2776. for (i = 0; i < z; i++) {
  2777. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2778. if (d == NULL)
  2779. return -ENOMEM;
  2780. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2781. DESCRIPTOR_BRANCH_ALWAYS);
  2782. if (packet->skip && i == 0)
  2783. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2784. if (packet->interrupt && i == z - 1)
  2785. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2786. if (offset + rest < PAGE_SIZE)
  2787. length = rest;
  2788. else
  2789. length = PAGE_SIZE - offset;
  2790. d->req_count = cpu_to_le16(length);
  2791. d->res_count = d->req_count;
  2792. d->transfer_status = 0;
  2793. page_bus = page_private(buffer->pages[page]);
  2794. d->data_address = cpu_to_le32(page_bus + offset);
  2795. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2796. page_bus, offset, length,
  2797. DMA_FROM_DEVICE);
  2798. rest -= length;
  2799. offset = 0;
  2800. page++;
  2801. context_append(&ctx->context, d, 1, 0);
  2802. }
  2803. return 0;
  2804. }
  2805. static int ohci_queue_iso(struct fw_iso_context *base,
  2806. struct fw_iso_packet *packet,
  2807. struct fw_iso_buffer *buffer,
  2808. unsigned long payload)
  2809. {
  2810. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2811. unsigned long flags;
  2812. int ret = -ENOSYS;
  2813. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2814. switch (base->type) {
  2815. case FW_ISO_CONTEXT_TRANSMIT:
  2816. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2817. break;
  2818. case FW_ISO_CONTEXT_RECEIVE:
  2819. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2820. break;
  2821. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2822. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2823. break;
  2824. }
  2825. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2826. return ret;
  2827. }
  2828. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2829. {
  2830. struct context *ctx =
  2831. &container_of(base, struct iso_context, base)->context;
  2832. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2833. }
  2834. static const struct fw_card_driver ohci_driver = {
  2835. .enable = ohci_enable,
  2836. .read_phy_reg = ohci_read_phy_reg,
  2837. .update_phy_reg = ohci_update_phy_reg,
  2838. .set_config_rom = ohci_set_config_rom,
  2839. .send_request = ohci_send_request,
  2840. .send_response = ohci_send_response,
  2841. .cancel_packet = ohci_cancel_packet,
  2842. .enable_phys_dma = ohci_enable_phys_dma,
  2843. .read_csr = ohci_read_csr,
  2844. .write_csr = ohci_write_csr,
  2845. .allocate_iso_context = ohci_allocate_iso_context,
  2846. .free_iso_context = ohci_free_iso_context,
  2847. .set_iso_channels = ohci_set_iso_channels,
  2848. .queue_iso = ohci_queue_iso,
  2849. .flush_queue_iso = ohci_flush_queue_iso,
  2850. .start_iso = ohci_start_iso,
  2851. .stop_iso = ohci_stop_iso,
  2852. };
  2853. #ifdef CONFIG_PPC_PMAC
  2854. static void pmac_ohci_on(struct pci_dev *dev)
  2855. {
  2856. if (machine_is(powermac)) {
  2857. struct device_node *ofn = pci_device_to_OF_node(dev);
  2858. if (ofn) {
  2859. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2860. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2861. }
  2862. }
  2863. }
  2864. static void pmac_ohci_off(struct pci_dev *dev)
  2865. {
  2866. if (machine_is(powermac)) {
  2867. struct device_node *ofn = pci_device_to_OF_node(dev);
  2868. if (ofn) {
  2869. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2870. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2871. }
  2872. }
  2873. }
  2874. #else
  2875. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2876. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2877. #endif /* CONFIG_PPC_PMAC */
  2878. static int __devinit pci_probe(struct pci_dev *dev,
  2879. const struct pci_device_id *ent)
  2880. {
  2881. struct fw_ohci *ohci;
  2882. u32 bus_options, max_receive, link_speed, version;
  2883. u64 guid;
  2884. int i, err;
  2885. size_t size;
  2886. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2887. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2888. return -ENOSYS;
  2889. }
  2890. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2891. if (ohci == NULL) {
  2892. err = -ENOMEM;
  2893. goto fail;
  2894. }
  2895. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2896. pmac_ohci_on(dev);
  2897. err = pci_enable_device(dev);
  2898. if (err) {
  2899. fw_error("Failed to enable OHCI hardware\n");
  2900. goto fail_free;
  2901. }
  2902. pci_set_master(dev);
  2903. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2904. pci_set_drvdata(dev, ohci);
  2905. spin_lock_init(&ohci->lock);
  2906. mutex_init(&ohci->phy_reg_mutex);
  2907. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2908. err = pci_request_region(dev, 0, ohci_driver_name);
  2909. if (err) {
  2910. fw_error("MMIO resource unavailable\n");
  2911. goto fail_disable;
  2912. }
  2913. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2914. if (ohci->registers == NULL) {
  2915. fw_error("Failed to remap registers\n");
  2916. err = -ENXIO;
  2917. goto fail_iomem;
  2918. }
  2919. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2920. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2921. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2922. ohci_quirks[i].device == dev->device) &&
  2923. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2924. ohci_quirks[i].revision >= dev->revision)) {
  2925. ohci->quirks = ohci_quirks[i].flags;
  2926. break;
  2927. }
  2928. if (param_quirks)
  2929. ohci->quirks = param_quirks;
  2930. /*
  2931. * Because dma_alloc_coherent() allocates at least one page,
  2932. * we save space by using a common buffer for the AR request/
  2933. * response descriptors and the self IDs buffer.
  2934. */
  2935. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2936. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2937. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2938. PAGE_SIZE,
  2939. &ohci->misc_buffer_bus,
  2940. GFP_KERNEL);
  2941. if (!ohci->misc_buffer) {
  2942. err = -ENOMEM;
  2943. goto fail_iounmap;
  2944. }
  2945. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2946. OHCI1394_AsReqRcvContextControlSet);
  2947. if (err < 0)
  2948. goto fail_misc_buf;
  2949. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2950. OHCI1394_AsRspRcvContextControlSet);
  2951. if (err < 0)
  2952. goto fail_arreq_ctx;
  2953. err = context_init(&ohci->at_request_ctx, ohci,
  2954. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2955. if (err < 0)
  2956. goto fail_arrsp_ctx;
  2957. err = context_init(&ohci->at_response_ctx, ohci,
  2958. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2959. if (err < 0)
  2960. goto fail_atreq_ctx;
  2961. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2962. ohci->ir_context_channels = ~0ULL;
  2963. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2964. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2965. ohci->ir_context_mask = ohci->ir_context_support;
  2966. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2967. size = sizeof(struct iso_context) * ohci->n_ir;
  2968. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2969. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2970. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2971. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2972. ohci->it_context_mask = ohci->it_context_support;
  2973. ohci->n_it = hweight32(ohci->it_context_mask);
  2974. size = sizeof(struct iso_context) * ohci->n_it;
  2975. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2976. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2977. err = -ENOMEM;
  2978. goto fail_contexts;
  2979. }
  2980. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2981. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2982. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2983. max_receive = (bus_options >> 12) & 0xf;
  2984. link_speed = bus_options & 0x7;
  2985. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2986. reg_read(ohci, OHCI1394_GUIDLo);
  2987. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2988. if (err)
  2989. goto fail_contexts;
  2990. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2991. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2992. "%d IR + %d IT contexts, quirks 0x%x\n",
  2993. dev_name(&dev->dev), version >> 16, version & 0xff,
  2994. ohci->n_ir, ohci->n_it, ohci->quirks);
  2995. return 0;
  2996. fail_contexts:
  2997. kfree(ohci->ir_context_list);
  2998. kfree(ohci->it_context_list);
  2999. context_release(&ohci->at_response_ctx);
  3000. fail_atreq_ctx:
  3001. context_release(&ohci->at_request_ctx);
  3002. fail_arrsp_ctx:
  3003. ar_context_release(&ohci->ar_response_ctx);
  3004. fail_arreq_ctx:
  3005. ar_context_release(&ohci->ar_request_ctx);
  3006. fail_misc_buf:
  3007. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3008. ohci->misc_buffer, ohci->misc_buffer_bus);
  3009. fail_iounmap:
  3010. pci_iounmap(dev, ohci->registers);
  3011. fail_iomem:
  3012. pci_release_region(dev, 0);
  3013. fail_disable:
  3014. pci_disable_device(dev);
  3015. fail_free:
  3016. kfree(ohci);
  3017. pmac_ohci_off(dev);
  3018. fail:
  3019. if (err == -ENOMEM)
  3020. fw_error("Out of memory\n");
  3021. return err;
  3022. }
  3023. static void pci_remove(struct pci_dev *dev)
  3024. {
  3025. struct fw_ohci *ohci;
  3026. ohci = pci_get_drvdata(dev);
  3027. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3028. flush_writes(ohci);
  3029. cancel_work_sync(&ohci->bus_reset_work);
  3030. fw_core_remove_card(&ohci->card);
  3031. /*
  3032. * FIXME: Fail all pending packets here, now that the upper
  3033. * layers can't queue any more.
  3034. */
  3035. software_reset(ohci);
  3036. free_irq(dev->irq, ohci);
  3037. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3038. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3039. ohci->next_config_rom, ohci->next_config_rom_bus);
  3040. if (ohci->config_rom)
  3041. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3042. ohci->config_rom, ohci->config_rom_bus);
  3043. ar_context_release(&ohci->ar_request_ctx);
  3044. ar_context_release(&ohci->ar_response_ctx);
  3045. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3046. ohci->misc_buffer, ohci->misc_buffer_bus);
  3047. context_release(&ohci->at_request_ctx);
  3048. context_release(&ohci->at_response_ctx);
  3049. kfree(ohci->it_context_list);
  3050. kfree(ohci->ir_context_list);
  3051. pci_disable_msi(dev);
  3052. pci_iounmap(dev, ohci->registers);
  3053. pci_release_region(dev, 0);
  3054. pci_disable_device(dev);
  3055. kfree(ohci);
  3056. pmac_ohci_off(dev);
  3057. fw_notify("Removed fw-ohci device.\n");
  3058. }
  3059. #ifdef CONFIG_PM
  3060. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3061. {
  3062. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3063. int err;
  3064. software_reset(ohci);
  3065. free_irq(dev->irq, ohci);
  3066. pci_disable_msi(dev);
  3067. err = pci_save_state(dev);
  3068. if (err) {
  3069. fw_error("pci_save_state failed\n");
  3070. return err;
  3071. }
  3072. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3073. if (err)
  3074. fw_error("pci_set_power_state failed with %d\n", err);
  3075. pmac_ohci_off(dev);
  3076. return 0;
  3077. }
  3078. static int pci_resume(struct pci_dev *dev)
  3079. {
  3080. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3081. int err;
  3082. pmac_ohci_on(dev);
  3083. pci_set_power_state(dev, PCI_D0);
  3084. pci_restore_state(dev);
  3085. err = pci_enable_device(dev);
  3086. if (err) {
  3087. fw_error("pci_enable_device failed\n");
  3088. return err;
  3089. }
  3090. /* Some systems don't setup GUID register on resume from ram */
  3091. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3092. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3093. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3094. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3095. }
  3096. err = ohci_enable(&ohci->card, NULL, 0);
  3097. if (err)
  3098. return err;
  3099. ohci_resume_iso_dma(ohci);
  3100. return 0;
  3101. }
  3102. #endif
  3103. static const struct pci_device_id pci_table[] = {
  3104. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3105. { }
  3106. };
  3107. MODULE_DEVICE_TABLE(pci, pci_table);
  3108. static struct pci_driver fw_ohci_pci_driver = {
  3109. .name = ohci_driver_name,
  3110. .id_table = pci_table,
  3111. .probe = pci_probe,
  3112. .remove = pci_remove,
  3113. #ifdef CONFIG_PM
  3114. .resume = pci_resume,
  3115. .suspend = pci_suspend,
  3116. #endif
  3117. };
  3118. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3119. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3120. MODULE_LICENSE("GPL");
  3121. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3122. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3123. MODULE_ALIAS("ohci1394");
  3124. #endif
  3125. static int __init fw_ohci_init(void)
  3126. {
  3127. return pci_register_driver(&fw_ohci_pci_driver);
  3128. }
  3129. static void __exit fw_ohci_cleanup(void)
  3130. {
  3131. pci_unregister_driver(&fw_ohci_pci_driver);
  3132. }
  3133. module_init(fw_ohci_init);
  3134. module_exit(fw_ohci_cleanup);