intel-gtt.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. phys_addr_t gma_bus_addr;
  66. u32 PGETBL_save;
  67. u32 __iomem *gtt; /* I915G */
  68. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  69. int num_dcache_entries;
  70. void __iomem *i9xx_flush_page;
  71. char *i81x_gtt_table;
  72. struct resource ifp_resource;
  73. int resource_valid;
  74. struct page *scratch_page;
  75. dma_addr_t scratch_page_dma;
  76. } intel_private;
  77. #define INTEL_GTT_GEN intel_private.driver->gen
  78. #define IS_G33 intel_private.driver->is_g33
  79. #define IS_PINEVIEW intel_private.driver->is_pineview
  80. #define IS_IRONLAKE intel_private.driver->is_ironlake
  81. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  82. int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  83. struct scatterlist **sg_list, int *num_sg)
  84. {
  85. struct sg_table st;
  86. struct scatterlist *sg;
  87. int i;
  88. if (*sg_list)
  89. return 0; /* already mapped (for e.g. resume */
  90. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  91. if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
  92. goto err;
  93. *sg_list = sg = st.sgl;
  94. for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
  95. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  96. *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
  97. num_entries, PCI_DMA_BIDIRECTIONAL);
  98. if (unlikely(!*num_sg))
  99. goto err;
  100. return 0;
  101. err:
  102. sg_free_table(&st);
  103. return -ENOMEM;
  104. }
  105. EXPORT_SYMBOL(intel_gtt_map_memory);
  106. void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  107. {
  108. struct sg_table st;
  109. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  110. pci_unmap_sg(intel_private.pcidev, sg_list,
  111. num_sg, PCI_DMA_BIDIRECTIONAL);
  112. st.sgl = sg_list;
  113. st.orig_nents = st.nents = num_sg;
  114. sg_free_table(&st);
  115. }
  116. EXPORT_SYMBOL(intel_gtt_unmap_memory);
  117. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  118. {
  119. return;
  120. }
  121. /* Exists to support ARGB cursors */
  122. static struct page *i8xx_alloc_pages(void)
  123. {
  124. struct page *page;
  125. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  126. if (page == NULL)
  127. return NULL;
  128. if (set_pages_uc(page, 4) < 0) {
  129. set_pages_wb(page, 4);
  130. __free_pages(page, 2);
  131. return NULL;
  132. }
  133. get_page(page);
  134. atomic_inc(&agp_bridge->current_memory_agp);
  135. return page;
  136. }
  137. static void i8xx_destroy_pages(struct page *page)
  138. {
  139. if (page == NULL)
  140. return;
  141. set_pages_wb(page, 4);
  142. put_page(page);
  143. __free_pages(page, 2);
  144. atomic_dec(&agp_bridge->current_memory_agp);
  145. }
  146. #define I810_GTT_ORDER 4
  147. static int i810_setup(void)
  148. {
  149. u32 reg_addr;
  150. char *gtt_table;
  151. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  152. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  153. if (gtt_table == NULL)
  154. return -ENOMEM;
  155. intel_private.i81x_gtt_table = gtt_table;
  156. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  157. reg_addr &= 0xfff80000;
  158. intel_private.registers = ioremap(reg_addr, KB(64));
  159. if (!intel_private.registers)
  160. return -ENOMEM;
  161. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  162. intel_private.registers+I810_PGETBL_CTL);
  163. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  164. if ((readl(intel_private.registers+I810_DRAM_CTL)
  165. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  166. dev_info(&intel_private.pcidev->dev,
  167. "detected 4MB dedicated video ram\n");
  168. intel_private.num_dcache_entries = 1024;
  169. }
  170. return 0;
  171. }
  172. static void i810_cleanup(void)
  173. {
  174. writel(0, intel_private.registers+I810_PGETBL_CTL);
  175. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  176. }
  177. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  178. int type)
  179. {
  180. int i;
  181. if ((pg_start + mem->page_count)
  182. > intel_private.num_dcache_entries)
  183. return -EINVAL;
  184. if (!mem->is_flushed)
  185. global_cache_flush();
  186. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  187. dma_addr_t addr = i << PAGE_SHIFT;
  188. intel_private.driver->write_entry(addr,
  189. i, type);
  190. }
  191. readl(intel_private.gtt+i-1);
  192. return 0;
  193. }
  194. /*
  195. * The i810/i830 requires a physical address to program its mouse
  196. * pointer into hardware.
  197. * However the Xserver still writes to it through the agp aperture.
  198. */
  199. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  200. {
  201. struct agp_memory *new;
  202. struct page *page;
  203. switch (pg_count) {
  204. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  205. break;
  206. case 4:
  207. /* kludge to get 4 physical pages for ARGB cursor */
  208. page = i8xx_alloc_pages();
  209. break;
  210. default:
  211. return NULL;
  212. }
  213. if (page == NULL)
  214. return NULL;
  215. new = agp_create_memory(pg_count);
  216. if (new == NULL)
  217. return NULL;
  218. new->pages[0] = page;
  219. if (pg_count == 4) {
  220. /* kludge to get 4 physical pages for ARGB cursor */
  221. new->pages[1] = new->pages[0] + 1;
  222. new->pages[2] = new->pages[1] + 1;
  223. new->pages[3] = new->pages[2] + 1;
  224. }
  225. new->page_count = pg_count;
  226. new->num_scratch_pages = pg_count;
  227. new->type = AGP_PHYS_MEMORY;
  228. new->physical = page_to_phys(new->pages[0]);
  229. return new;
  230. }
  231. static void intel_i810_free_by_type(struct agp_memory *curr)
  232. {
  233. agp_free_key(curr->key);
  234. if (curr->type == AGP_PHYS_MEMORY) {
  235. if (curr->page_count == 4)
  236. i8xx_destroy_pages(curr->pages[0]);
  237. else {
  238. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  239. AGP_PAGE_DESTROY_UNMAP);
  240. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  241. AGP_PAGE_DESTROY_FREE);
  242. }
  243. agp_free_page_array(curr);
  244. }
  245. kfree(curr);
  246. }
  247. static int intel_gtt_setup_scratch_page(void)
  248. {
  249. struct page *page;
  250. dma_addr_t dma_addr;
  251. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  252. if (page == NULL)
  253. return -ENOMEM;
  254. get_page(page);
  255. set_pages_uc(page, 1);
  256. if (intel_private.base.needs_dmar) {
  257. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  258. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  259. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  260. return -EINVAL;
  261. intel_private.scratch_page_dma = dma_addr;
  262. } else
  263. intel_private.scratch_page_dma = page_to_phys(page);
  264. intel_private.scratch_page = page;
  265. return 0;
  266. }
  267. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  268. unsigned int flags)
  269. {
  270. u32 pte_flags = I810_PTE_VALID;
  271. switch (flags) {
  272. case AGP_DCACHE_MEMORY:
  273. pte_flags |= I810_PTE_LOCAL;
  274. break;
  275. case AGP_USER_CACHED_MEMORY:
  276. pte_flags |= I830_PTE_SYSTEM_CACHED;
  277. break;
  278. }
  279. writel(addr | pte_flags, intel_private.gtt + entry);
  280. }
  281. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  282. {32, 8192, 3},
  283. {64, 16384, 4},
  284. {128, 32768, 5},
  285. {256, 65536, 6},
  286. {512, 131072, 7},
  287. };
  288. static unsigned int intel_gtt_stolen_size(void)
  289. {
  290. u16 gmch_ctrl;
  291. u8 rdct;
  292. int local = 0;
  293. static const int ddt[4] = { 0, 16, 32, 64 };
  294. unsigned int stolen_size = 0;
  295. if (INTEL_GTT_GEN == 1)
  296. return 0; /* no stolen mem on i81x */
  297. pci_read_config_word(intel_private.bridge_dev,
  298. I830_GMCH_CTRL, &gmch_ctrl);
  299. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  300. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  301. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  302. case I830_GMCH_GMS_STOLEN_512:
  303. stolen_size = KB(512);
  304. break;
  305. case I830_GMCH_GMS_STOLEN_1024:
  306. stolen_size = MB(1);
  307. break;
  308. case I830_GMCH_GMS_STOLEN_8192:
  309. stolen_size = MB(8);
  310. break;
  311. case I830_GMCH_GMS_LOCAL:
  312. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  313. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  314. MB(ddt[I830_RDRAM_DDT(rdct)]);
  315. local = 1;
  316. break;
  317. default:
  318. stolen_size = 0;
  319. break;
  320. }
  321. } else if (INTEL_GTT_GEN == 6) {
  322. /*
  323. * SandyBridge has new memory control reg at 0x50.w
  324. */
  325. u16 snb_gmch_ctl;
  326. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  327. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  328. case SNB_GMCH_GMS_STOLEN_32M:
  329. stolen_size = MB(32);
  330. break;
  331. case SNB_GMCH_GMS_STOLEN_64M:
  332. stolen_size = MB(64);
  333. break;
  334. case SNB_GMCH_GMS_STOLEN_96M:
  335. stolen_size = MB(96);
  336. break;
  337. case SNB_GMCH_GMS_STOLEN_128M:
  338. stolen_size = MB(128);
  339. break;
  340. case SNB_GMCH_GMS_STOLEN_160M:
  341. stolen_size = MB(160);
  342. break;
  343. case SNB_GMCH_GMS_STOLEN_192M:
  344. stolen_size = MB(192);
  345. break;
  346. case SNB_GMCH_GMS_STOLEN_224M:
  347. stolen_size = MB(224);
  348. break;
  349. case SNB_GMCH_GMS_STOLEN_256M:
  350. stolen_size = MB(256);
  351. break;
  352. case SNB_GMCH_GMS_STOLEN_288M:
  353. stolen_size = MB(288);
  354. break;
  355. case SNB_GMCH_GMS_STOLEN_320M:
  356. stolen_size = MB(320);
  357. break;
  358. case SNB_GMCH_GMS_STOLEN_352M:
  359. stolen_size = MB(352);
  360. break;
  361. case SNB_GMCH_GMS_STOLEN_384M:
  362. stolen_size = MB(384);
  363. break;
  364. case SNB_GMCH_GMS_STOLEN_416M:
  365. stolen_size = MB(416);
  366. break;
  367. case SNB_GMCH_GMS_STOLEN_448M:
  368. stolen_size = MB(448);
  369. break;
  370. case SNB_GMCH_GMS_STOLEN_480M:
  371. stolen_size = MB(480);
  372. break;
  373. case SNB_GMCH_GMS_STOLEN_512M:
  374. stolen_size = MB(512);
  375. break;
  376. }
  377. } else {
  378. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  379. case I855_GMCH_GMS_STOLEN_1M:
  380. stolen_size = MB(1);
  381. break;
  382. case I855_GMCH_GMS_STOLEN_4M:
  383. stolen_size = MB(4);
  384. break;
  385. case I855_GMCH_GMS_STOLEN_8M:
  386. stolen_size = MB(8);
  387. break;
  388. case I855_GMCH_GMS_STOLEN_16M:
  389. stolen_size = MB(16);
  390. break;
  391. case I855_GMCH_GMS_STOLEN_32M:
  392. stolen_size = MB(32);
  393. break;
  394. case I915_GMCH_GMS_STOLEN_48M:
  395. stolen_size = MB(48);
  396. break;
  397. case I915_GMCH_GMS_STOLEN_64M:
  398. stolen_size = MB(64);
  399. break;
  400. case G33_GMCH_GMS_STOLEN_128M:
  401. stolen_size = MB(128);
  402. break;
  403. case G33_GMCH_GMS_STOLEN_256M:
  404. stolen_size = MB(256);
  405. break;
  406. case INTEL_GMCH_GMS_STOLEN_96M:
  407. stolen_size = MB(96);
  408. break;
  409. case INTEL_GMCH_GMS_STOLEN_160M:
  410. stolen_size = MB(160);
  411. break;
  412. case INTEL_GMCH_GMS_STOLEN_224M:
  413. stolen_size = MB(224);
  414. break;
  415. case INTEL_GMCH_GMS_STOLEN_352M:
  416. stolen_size = MB(352);
  417. break;
  418. default:
  419. stolen_size = 0;
  420. break;
  421. }
  422. }
  423. if (stolen_size > 0) {
  424. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  425. stolen_size / KB(1), local ? "local" : "stolen");
  426. } else {
  427. dev_info(&intel_private.bridge_dev->dev,
  428. "no pre-allocated video memory detected\n");
  429. stolen_size = 0;
  430. }
  431. return stolen_size;
  432. }
  433. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  434. {
  435. u32 pgetbl_ctl, pgetbl_ctl2;
  436. /* ensure that ppgtt is disabled */
  437. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  438. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  439. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  440. /* write the new ggtt size */
  441. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  442. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  443. pgetbl_ctl |= size_flag;
  444. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  445. }
  446. static unsigned int i965_gtt_total_entries(void)
  447. {
  448. int size;
  449. u32 pgetbl_ctl;
  450. u16 gmch_ctl;
  451. pci_read_config_word(intel_private.bridge_dev,
  452. I830_GMCH_CTRL, &gmch_ctl);
  453. if (INTEL_GTT_GEN == 5) {
  454. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  455. case G4x_GMCH_SIZE_1M:
  456. case G4x_GMCH_SIZE_VT_1M:
  457. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  458. break;
  459. case G4x_GMCH_SIZE_VT_1_5M:
  460. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  461. break;
  462. case G4x_GMCH_SIZE_2M:
  463. case G4x_GMCH_SIZE_VT_2M:
  464. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  465. break;
  466. }
  467. }
  468. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  469. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  470. case I965_PGETBL_SIZE_128KB:
  471. size = KB(128);
  472. break;
  473. case I965_PGETBL_SIZE_256KB:
  474. size = KB(256);
  475. break;
  476. case I965_PGETBL_SIZE_512KB:
  477. size = KB(512);
  478. break;
  479. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  480. case I965_PGETBL_SIZE_1MB:
  481. size = KB(1024);
  482. break;
  483. case I965_PGETBL_SIZE_2MB:
  484. size = KB(2048);
  485. break;
  486. case I965_PGETBL_SIZE_1_5MB:
  487. size = KB(1024 + 512);
  488. break;
  489. default:
  490. dev_info(&intel_private.pcidev->dev,
  491. "unknown page table size, assuming 512KB\n");
  492. size = KB(512);
  493. }
  494. return size/4;
  495. }
  496. static unsigned int intel_gtt_total_entries(void)
  497. {
  498. int size;
  499. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  500. return i965_gtt_total_entries();
  501. else if (INTEL_GTT_GEN == 6) {
  502. u16 snb_gmch_ctl;
  503. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  504. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  505. default:
  506. case SNB_GTT_SIZE_0M:
  507. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  508. size = MB(0);
  509. break;
  510. case SNB_GTT_SIZE_1M:
  511. size = MB(1);
  512. break;
  513. case SNB_GTT_SIZE_2M:
  514. size = MB(2);
  515. break;
  516. }
  517. return size/4;
  518. } else {
  519. /* On previous hardware, the GTT size was just what was
  520. * required to map the aperture.
  521. */
  522. return intel_private.base.gtt_mappable_entries;
  523. }
  524. }
  525. static unsigned int intel_gtt_mappable_entries(void)
  526. {
  527. unsigned int aperture_size;
  528. if (INTEL_GTT_GEN == 1) {
  529. u32 smram_miscc;
  530. pci_read_config_dword(intel_private.bridge_dev,
  531. I810_SMRAM_MISCC, &smram_miscc);
  532. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  533. == I810_GFX_MEM_WIN_32M)
  534. aperture_size = MB(32);
  535. else
  536. aperture_size = MB(64);
  537. } else if (INTEL_GTT_GEN == 2) {
  538. u16 gmch_ctrl;
  539. pci_read_config_word(intel_private.bridge_dev,
  540. I830_GMCH_CTRL, &gmch_ctrl);
  541. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  542. aperture_size = MB(64);
  543. else
  544. aperture_size = MB(128);
  545. } else {
  546. /* 9xx supports large sizes, just look at the length */
  547. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  548. }
  549. return aperture_size >> PAGE_SHIFT;
  550. }
  551. static void intel_gtt_teardown_scratch_page(void)
  552. {
  553. set_pages_wb(intel_private.scratch_page, 1);
  554. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  555. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  556. put_page(intel_private.scratch_page);
  557. __free_page(intel_private.scratch_page);
  558. }
  559. static void intel_gtt_cleanup(void)
  560. {
  561. intel_private.driver->cleanup();
  562. iounmap(intel_private.gtt);
  563. iounmap(intel_private.registers);
  564. intel_gtt_teardown_scratch_page();
  565. }
  566. static int intel_gtt_init(void)
  567. {
  568. u32 gtt_map_size;
  569. int ret;
  570. ret = intel_private.driver->setup();
  571. if (ret != 0)
  572. return ret;
  573. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  574. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  575. /* save the PGETBL reg for resume */
  576. intel_private.PGETBL_save =
  577. readl(intel_private.registers+I810_PGETBL_CTL)
  578. & ~I810_PGETBL_ENABLED;
  579. /* we only ever restore the register when enabling the PGTBL... */
  580. if (HAS_PGTBL_EN)
  581. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  582. dev_info(&intel_private.bridge_dev->dev,
  583. "detected gtt size: %dK total, %dK mappable\n",
  584. intel_private.base.gtt_total_entries * 4,
  585. intel_private.base.gtt_mappable_entries * 4);
  586. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  587. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  588. gtt_map_size);
  589. if (!intel_private.gtt) {
  590. intel_private.driver->cleanup();
  591. iounmap(intel_private.registers);
  592. return -ENOMEM;
  593. }
  594. global_cache_flush(); /* FIXME: ? */
  595. intel_private.base.stolen_size = intel_gtt_stolen_size();
  596. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  597. ret = intel_gtt_setup_scratch_page();
  598. if (ret != 0) {
  599. intel_gtt_cleanup();
  600. return ret;
  601. }
  602. return 0;
  603. }
  604. static int intel_fake_agp_fetch_size(void)
  605. {
  606. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  607. unsigned int aper_size;
  608. int i;
  609. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  610. / MB(1);
  611. for (i = 0; i < num_sizes; i++) {
  612. if (aper_size == intel_fake_agp_sizes[i].size) {
  613. agp_bridge->current_size =
  614. (void *) (intel_fake_agp_sizes + i);
  615. return aper_size;
  616. }
  617. }
  618. return 0;
  619. }
  620. static void i830_cleanup(void)
  621. {
  622. }
  623. /* The chipset_flush interface needs to get data that has already been
  624. * flushed out of the CPU all the way out to main memory, because the GPU
  625. * doesn't snoop those buffers.
  626. *
  627. * The 8xx series doesn't have the same lovely interface for flushing the
  628. * chipset write buffers that the later chips do. According to the 865
  629. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  630. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  631. * that it'll push whatever was in there out. It appears to work.
  632. */
  633. static void i830_chipset_flush(void)
  634. {
  635. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  636. /* Forcibly evict everything from the CPU write buffers.
  637. * clflush appears to be insufficient.
  638. */
  639. wbinvd_on_all_cpus();
  640. /* Now we've only seen documents for this magic bit on 855GM,
  641. * we hope it exists for the other gen2 chipsets...
  642. *
  643. * Also works as advertised on my 845G.
  644. */
  645. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  646. intel_private.registers+I830_HIC);
  647. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  648. if (time_after(jiffies, timeout))
  649. break;
  650. udelay(50);
  651. }
  652. }
  653. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  654. unsigned int flags)
  655. {
  656. u32 pte_flags = I810_PTE_VALID;
  657. if (flags == AGP_USER_CACHED_MEMORY)
  658. pte_flags |= I830_PTE_SYSTEM_CACHED;
  659. writel(addr | pte_flags, intel_private.gtt + entry);
  660. }
  661. static bool intel_enable_gtt(void)
  662. {
  663. u32 gma_addr;
  664. u8 __iomem *reg;
  665. if (INTEL_GTT_GEN <= 2)
  666. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  667. &gma_addr);
  668. else
  669. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  670. &gma_addr);
  671. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  672. if (INTEL_GTT_GEN >= 6)
  673. return true;
  674. if (INTEL_GTT_GEN == 2) {
  675. u16 gmch_ctrl;
  676. pci_read_config_word(intel_private.bridge_dev,
  677. I830_GMCH_CTRL, &gmch_ctrl);
  678. gmch_ctrl |= I830_GMCH_ENABLED;
  679. pci_write_config_word(intel_private.bridge_dev,
  680. I830_GMCH_CTRL, gmch_ctrl);
  681. pci_read_config_word(intel_private.bridge_dev,
  682. I830_GMCH_CTRL, &gmch_ctrl);
  683. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  684. dev_err(&intel_private.pcidev->dev,
  685. "failed to enable the GTT: GMCH_CTRL=%x\n",
  686. gmch_ctrl);
  687. return false;
  688. }
  689. }
  690. /* On the resume path we may be adjusting the PGTBL value, so
  691. * be paranoid and flush all chipset write buffers...
  692. */
  693. if (INTEL_GTT_GEN >= 3)
  694. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  695. reg = intel_private.registers+I810_PGETBL_CTL;
  696. writel(intel_private.PGETBL_save, reg);
  697. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  698. dev_err(&intel_private.pcidev->dev,
  699. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  700. readl(reg), intel_private.PGETBL_save);
  701. return false;
  702. }
  703. if (INTEL_GTT_GEN >= 3)
  704. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  705. return true;
  706. }
  707. static int i830_setup(void)
  708. {
  709. u32 reg_addr;
  710. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  711. reg_addr &= 0xfff80000;
  712. intel_private.registers = ioremap(reg_addr, KB(64));
  713. if (!intel_private.registers)
  714. return -ENOMEM;
  715. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  716. return 0;
  717. }
  718. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  719. {
  720. agp_bridge->gatt_table_real = NULL;
  721. agp_bridge->gatt_table = NULL;
  722. agp_bridge->gatt_bus_addr = 0;
  723. return 0;
  724. }
  725. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  726. {
  727. return 0;
  728. }
  729. static int intel_fake_agp_configure(void)
  730. {
  731. if (!intel_enable_gtt())
  732. return -EIO;
  733. intel_private.clear_fake_agp = true;
  734. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  735. return 0;
  736. }
  737. static bool i830_check_flags(unsigned int flags)
  738. {
  739. switch (flags) {
  740. case 0:
  741. case AGP_PHYS_MEMORY:
  742. case AGP_USER_CACHED_MEMORY:
  743. case AGP_USER_MEMORY:
  744. return true;
  745. }
  746. return false;
  747. }
  748. void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  749. unsigned int sg_len,
  750. unsigned int pg_start,
  751. unsigned int flags)
  752. {
  753. struct scatterlist *sg;
  754. unsigned int len, m;
  755. int i, j;
  756. j = pg_start;
  757. /* sg may merge pages, but we have to separate
  758. * per-page addr for GTT */
  759. for_each_sg(sg_list, sg, sg_len, i) {
  760. len = sg_dma_len(sg) >> PAGE_SHIFT;
  761. for (m = 0; m < len; m++) {
  762. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  763. intel_private.driver->write_entry(addr,
  764. j, flags);
  765. j++;
  766. }
  767. }
  768. readl(intel_private.gtt+j-1);
  769. }
  770. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  771. void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
  772. struct page **pages, unsigned int flags)
  773. {
  774. int i, j;
  775. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  776. dma_addr_t addr = page_to_phys(pages[i]);
  777. intel_private.driver->write_entry(addr,
  778. j, flags);
  779. }
  780. readl(intel_private.gtt+j-1);
  781. }
  782. EXPORT_SYMBOL(intel_gtt_insert_pages);
  783. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  784. off_t pg_start, int type)
  785. {
  786. int ret = -EINVAL;
  787. if (intel_private.base.do_idle_maps)
  788. return -ENODEV;
  789. if (intel_private.clear_fake_agp) {
  790. int start = intel_private.base.stolen_size / PAGE_SIZE;
  791. int end = intel_private.base.gtt_mappable_entries;
  792. intel_gtt_clear_range(start, end - start);
  793. intel_private.clear_fake_agp = false;
  794. }
  795. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  796. return i810_insert_dcache_entries(mem, pg_start, type);
  797. if (mem->page_count == 0)
  798. goto out;
  799. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  800. goto out_err;
  801. if (type != mem->type)
  802. goto out_err;
  803. if (!intel_private.driver->check_flags(type))
  804. goto out_err;
  805. if (!mem->is_flushed)
  806. global_cache_flush();
  807. if (intel_private.base.needs_dmar) {
  808. ret = intel_gtt_map_memory(mem->pages, mem->page_count,
  809. &mem->sg_list, &mem->num_sg);
  810. if (ret != 0)
  811. return ret;
  812. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  813. pg_start, type);
  814. } else
  815. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  816. type);
  817. out:
  818. ret = 0;
  819. out_err:
  820. mem->is_flushed = true;
  821. return ret;
  822. }
  823. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  824. {
  825. unsigned int i;
  826. for (i = first_entry; i < (first_entry + num_entries); i++) {
  827. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  828. i, 0);
  829. }
  830. readl(intel_private.gtt+i-1);
  831. }
  832. EXPORT_SYMBOL(intel_gtt_clear_range);
  833. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  834. off_t pg_start, int type)
  835. {
  836. if (mem->page_count == 0)
  837. return 0;
  838. if (intel_private.base.do_idle_maps)
  839. return -ENODEV;
  840. intel_gtt_clear_range(pg_start, mem->page_count);
  841. if (intel_private.base.needs_dmar) {
  842. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  843. mem->sg_list = NULL;
  844. mem->num_sg = 0;
  845. }
  846. return 0;
  847. }
  848. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  849. int type)
  850. {
  851. struct agp_memory *new;
  852. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  853. if (pg_count != intel_private.num_dcache_entries)
  854. return NULL;
  855. new = agp_create_memory(1);
  856. if (new == NULL)
  857. return NULL;
  858. new->type = AGP_DCACHE_MEMORY;
  859. new->page_count = pg_count;
  860. new->num_scratch_pages = 0;
  861. agp_free_page_array(new);
  862. return new;
  863. }
  864. if (type == AGP_PHYS_MEMORY)
  865. return alloc_agpphysmem_i8xx(pg_count, type);
  866. /* always return NULL for other allocation types for now */
  867. return NULL;
  868. }
  869. static int intel_alloc_chipset_flush_resource(void)
  870. {
  871. int ret;
  872. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  873. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  874. pcibios_align_resource, intel_private.bridge_dev);
  875. return ret;
  876. }
  877. static void intel_i915_setup_chipset_flush(void)
  878. {
  879. int ret;
  880. u32 temp;
  881. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  882. if (!(temp & 0x1)) {
  883. intel_alloc_chipset_flush_resource();
  884. intel_private.resource_valid = 1;
  885. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  886. } else {
  887. temp &= ~1;
  888. intel_private.resource_valid = 1;
  889. intel_private.ifp_resource.start = temp;
  890. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  891. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  892. /* some BIOSes reserve this area in a pnp some don't */
  893. if (ret)
  894. intel_private.resource_valid = 0;
  895. }
  896. }
  897. static void intel_i965_g33_setup_chipset_flush(void)
  898. {
  899. u32 temp_hi, temp_lo;
  900. int ret;
  901. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  902. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  903. if (!(temp_lo & 0x1)) {
  904. intel_alloc_chipset_flush_resource();
  905. intel_private.resource_valid = 1;
  906. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  907. upper_32_bits(intel_private.ifp_resource.start));
  908. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  909. } else {
  910. u64 l64;
  911. temp_lo &= ~0x1;
  912. l64 = ((u64)temp_hi << 32) | temp_lo;
  913. intel_private.resource_valid = 1;
  914. intel_private.ifp_resource.start = l64;
  915. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  916. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  917. /* some BIOSes reserve this area in a pnp some don't */
  918. if (ret)
  919. intel_private.resource_valid = 0;
  920. }
  921. }
  922. static void intel_i9xx_setup_flush(void)
  923. {
  924. /* return if already configured */
  925. if (intel_private.ifp_resource.start)
  926. return;
  927. if (INTEL_GTT_GEN == 6)
  928. return;
  929. /* setup a resource for this object */
  930. intel_private.ifp_resource.name = "Intel Flush Page";
  931. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  932. /* Setup chipset flush for 915 */
  933. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  934. intel_i965_g33_setup_chipset_flush();
  935. } else {
  936. intel_i915_setup_chipset_flush();
  937. }
  938. if (intel_private.ifp_resource.start)
  939. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  940. if (!intel_private.i9xx_flush_page)
  941. dev_err(&intel_private.pcidev->dev,
  942. "can't ioremap flush page - no chipset flushing\n");
  943. }
  944. static void i9xx_cleanup(void)
  945. {
  946. if (intel_private.i9xx_flush_page)
  947. iounmap(intel_private.i9xx_flush_page);
  948. if (intel_private.resource_valid)
  949. release_resource(&intel_private.ifp_resource);
  950. intel_private.ifp_resource.start = 0;
  951. intel_private.resource_valid = 0;
  952. }
  953. static void i9xx_chipset_flush(void)
  954. {
  955. if (intel_private.i9xx_flush_page)
  956. writel(1, intel_private.i9xx_flush_page);
  957. }
  958. static void i965_write_entry(dma_addr_t addr,
  959. unsigned int entry,
  960. unsigned int flags)
  961. {
  962. u32 pte_flags;
  963. pte_flags = I810_PTE_VALID;
  964. if (flags == AGP_USER_CACHED_MEMORY)
  965. pte_flags |= I830_PTE_SYSTEM_CACHED;
  966. /* Shift high bits down */
  967. addr |= (addr >> 28) & 0xf0;
  968. writel(addr | pte_flags, intel_private.gtt + entry);
  969. }
  970. static bool gen6_check_flags(unsigned int flags)
  971. {
  972. return true;
  973. }
  974. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  975. unsigned int flags)
  976. {
  977. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  978. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  979. u32 pte_flags;
  980. if (type_mask == AGP_USER_MEMORY)
  981. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  982. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  983. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  984. if (gfdt)
  985. pte_flags |= GEN6_PTE_GFDT;
  986. } else { /* set 'normal'/'cached' to LLC by default */
  987. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  988. if (gfdt)
  989. pte_flags |= GEN6_PTE_GFDT;
  990. }
  991. /* gen6 has bit11-4 for physical addr bit39-32 */
  992. addr |= (addr >> 28) & 0xff0;
  993. writel(addr | pte_flags, intel_private.gtt + entry);
  994. }
  995. static void gen6_cleanup(void)
  996. {
  997. }
  998. /* Certain Gen5 chipsets require require idling the GPU before
  999. * unmapping anything from the GTT when VT-d is enabled.
  1000. */
  1001. extern int intel_iommu_gfx_mapped;
  1002. static inline int needs_idle_maps(void)
  1003. {
  1004. const unsigned short gpu_devid = intel_private.pcidev->device;
  1005. /* Query intel_iommu to see if we need the workaround. Presumably that
  1006. * was loaded first.
  1007. */
  1008. if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
  1009. gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
  1010. intel_iommu_gfx_mapped)
  1011. return 1;
  1012. return 0;
  1013. }
  1014. static int i9xx_setup(void)
  1015. {
  1016. u32 reg_addr;
  1017. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1018. reg_addr &= 0xfff80000;
  1019. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1020. if (!intel_private.registers)
  1021. return -ENOMEM;
  1022. if (INTEL_GTT_GEN == 3) {
  1023. u32 gtt_addr;
  1024. pci_read_config_dword(intel_private.pcidev,
  1025. I915_PTEADDR, &gtt_addr);
  1026. intel_private.gtt_bus_addr = gtt_addr;
  1027. } else {
  1028. u32 gtt_offset;
  1029. switch (INTEL_GTT_GEN) {
  1030. case 5:
  1031. case 6:
  1032. gtt_offset = MB(2);
  1033. break;
  1034. case 4:
  1035. default:
  1036. gtt_offset = KB(512);
  1037. break;
  1038. }
  1039. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1040. }
  1041. if (needs_idle_maps());
  1042. intel_private.base.do_idle_maps = 1;
  1043. intel_i9xx_setup_flush();
  1044. return 0;
  1045. }
  1046. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1047. .owner = THIS_MODULE,
  1048. .size_type = FIXED_APER_SIZE,
  1049. .aperture_sizes = intel_fake_agp_sizes,
  1050. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1051. .configure = intel_fake_agp_configure,
  1052. .fetch_size = intel_fake_agp_fetch_size,
  1053. .cleanup = intel_gtt_cleanup,
  1054. .agp_enable = intel_fake_agp_enable,
  1055. .cache_flush = global_cache_flush,
  1056. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1057. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1058. .insert_memory = intel_fake_agp_insert_entries,
  1059. .remove_memory = intel_fake_agp_remove_entries,
  1060. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1061. .free_by_type = intel_i810_free_by_type,
  1062. .agp_alloc_page = agp_generic_alloc_page,
  1063. .agp_alloc_pages = agp_generic_alloc_pages,
  1064. .agp_destroy_page = agp_generic_destroy_page,
  1065. .agp_destroy_pages = agp_generic_destroy_pages,
  1066. };
  1067. static const struct intel_gtt_driver i81x_gtt_driver = {
  1068. .gen = 1,
  1069. .has_pgtbl_enable = 1,
  1070. .dma_mask_size = 32,
  1071. .setup = i810_setup,
  1072. .cleanup = i810_cleanup,
  1073. .check_flags = i830_check_flags,
  1074. .write_entry = i810_write_entry,
  1075. };
  1076. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1077. .gen = 2,
  1078. .has_pgtbl_enable = 1,
  1079. .setup = i830_setup,
  1080. .cleanup = i830_cleanup,
  1081. .write_entry = i830_write_entry,
  1082. .dma_mask_size = 32,
  1083. .check_flags = i830_check_flags,
  1084. .chipset_flush = i830_chipset_flush,
  1085. };
  1086. static const struct intel_gtt_driver i915_gtt_driver = {
  1087. .gen = 3,
  1088. .has_pgtbl_enable = 1,
  1089. .setup = i9xx_setup,
  1090. .cleanup = i9xx_cleanup,
  1091. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1092. .write_entry = i830_write_entry,
  1093. .dma_mask_size = 32,
  1094. .check_flags = i830_check_flags,
  1095. .chipset_flush = i9xx_chipset_flush,
  1096. };
  1097. static const struct intel_gtt_driver g33_gtt_driver = {
  1098. .gen = 3,
  1099. .is_g33 = 1,
  1100. .setup = i9xx_setup,
  1101. .cleanup = i9xx_cleanup,
  1102. .write_entry = i965_write_entry,
  1103. .dma_mask_size = 36,
  1104. .check_flags = i830_check_flags,
  1105. .chipset_flush = i9xx_chipset_flush,
  1106. };
  1107. static const struct intel_gtt_driver pineview_gtt_driver = {
  1108. .gen = 3,
  1109. .is_pineview = 1, .is_g33 = 1,
  1110. .setup = i9xx_setup,
  1111. .cleanup = i9xx_cleanup,
  1112. .write_entry = i965_write_entry,
  1113. .dma_mask_size = 36,
  1114. .check_flags = i830_check_flags,
  1115. .chipset_flush = i9xx_chipset_flush,
  1116. };
  1117. static const struct intel_gtt_driver i965_gtt_driver = {
  1118. .gen = 4,
  1119. .has_pgtbl_enable = 1,
  1120. .setup = i9xx_setup,
  1121. .cleanup = i9xx_cleanup,
  1122. .write_entry = i965_write_entry,
  1123. .dma_mask_size = 36,
  1124. .check_flags = i830_check_flags,
  1125. .chipset_flush = i9xx_chipset_flush,
  1126. };
  1127. static const struct intel_gtt_driver g4x_gtt_driver = {
  1128. .gen = 5,
  1129. .setup = i9xx_setup,
  1130. .cleanup = i9xx_cleanup,
  1131. .write_entry = i965_write_entry,
  1132. .dma_mask_size = 36,
  1133. .check_flags = i830_check_flags,
  1134. .chipset_flush = i9xx_chipset_flush,
  1135. };
  1136. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1137. .gen = 5,
  1138. .is_ironlake = 1,
  1139. .setup = i9xx_setup,
  1140. .cleanup = i9xx_cleanup,
  1141. .write_entry = i965_write_entry,
  1142. .dma_mask_size = 36,
  1143. .check_flags = i830_check_flags,
  1144. .chipset_flush = i9xx_chipset_flush,
  1145. };
  1146. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1147. .gen = 6,
  1148. .setup = i9xx_setup,
  1149. .cleanup = gen6_cleanup,
  1150. .write_entry = gen6_write_entry,
  1151. .dma_mask_size = 40,
  1152. .check_flags = gen6_check_flags,
  1153. .chipset_flush = i9xx_chipset_flush,
  1154. };
  1155. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1156. * driver and gmch_driver must be non-null, and find_gmch will determine
  1157. * which one should be used if a gmch_chip_id is present.
  1158. */
  1159. static const struct intel_gtt_driver_description {
  1160. unsigned int gmch_chip_id;
  1161. char *name;
  1162. const struct intel_gtt_driver *gtt_driver;
  1163. } intel_gtt_chipsets[] = {
  1164. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1165. &i81x_gtt_driver},
  1166. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1167. &i81x_gtt_driver},
  1168. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1169. &i81x_gtt_driver},
  1170. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1171. &i81x_gtt_driver},
  1172. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1173. &i8xx_gtt_driver},
  1174. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1175. &i8xx_gtt_driver},
  1176. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1177. &i8xx_gtt_driver},
  1178. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1179. &i8xx_gtt_driver},
  1180. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1181. &i8xx_gtt_driver},
  1182. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1183. &i915_gtt_driver },
  1184. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1185. &i915_gtt_driver },
  1186. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1187. &i915_gtt_driver },
  1188. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1189. &i915_gtt_driver },
  1190. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1191. &i915_gtt_driver },
  1192. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1193. &i915_gtt_driver },
  1194. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1195. &i965_gtt_driver },
  1196. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1197. &i965_gtt_driver },
  1198. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1199. &i965_gtt_driver },
  1200. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1201. &i965_gtt_driver },
  1202. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1203. &i965_gtt_driver },
  1204. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1205. &i965_gtt_driver },
  1206. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1207. &g33_gtt_driver },
  1208. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1209. &g33_gtt_driver },
  1210. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1211. &g33_gtt_driver },
  1212. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1213. &pineview_gtt_driver },
  1214. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1215. &pineview_gtt_driver },
  1216. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1217. &g4x_gtt_driver },
  1218. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1219. &g4x_gtt_driver },
  1220. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1221. &g4x_gtt_driver },
  1222. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1223. &g4x_gtt_driver },
  1224. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1225. &g4x_gtt_driver },
  1226. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1227. &g4x_gtt_driver },
  1228. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1229. &g4x_gtt_driver },
  1230. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1231. "HD Graphics", &ironlake_gtt_driver },
  1232. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1233. "HD Graphics", &ironlake_gtt_driver },
  1234. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1235. "Sandybridge", &sandybridge_gtt_driver },
  1236. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1237. "Sandybridge", &sandybridge_gtt_driver },
  1238. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1239. "Sandybridge", &sandybridge_gtt_driver },
  1240. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1241. "Sandybridge", &sandybridge_gtt_driver },
  1242. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1243. "Sandybridge", &sandybridge_gtt_driver },
  1244. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1245. "Sandybridge", &sandybridge_gtt_driver },
  1246. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1247. "Sandybridge", &sandybridge_gtt_driver },
  1248. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
  1249. "Ivybridge", &sandybridge_gtt_driver },
  1250. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
  1251. "Ivybridge", &sandybridge_gtt_driver },
  1252. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
  1253. "Ivybridge", &sandybridge_gtt_driver },
  1254. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
  1255. "Ivybridge", &sandybridge_gtt_driver },
  1256. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
  1257. "Ivybridge", &sandybridge_gtt_driver },
  1258. { 0, NULL, NULL }
  1259. };
  1260. static int find_gmch(u16 device)
  1261. {
  1262. struct pci_dev *gmch_device;
  1263. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1264. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1265. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1266. device, gmch_device);
  1267. }
  1268. if (!gmch_device)
  1269. return 0;
  1270. intel_private.pcidev = gmch_device;
  1271. return 1;
  1272. }
  1273. int intel_gmch_probe(struct pci_dev *pdev,
  1274. struct agp_bridge_data *bridge)
  1275. {
  1276. int i, mask;
  1277. intel_private.driver = NULL;
  1278. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1279. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1280. intel_private.driver =
  1281. intel_gtt_chipsets[i].gtt_driver;
  1282. break;
  1283. }
  1284. }
  1285. if (!intel_private.driver)
  1286. return 0;
  1287. bridge->driver = &intel_fake_agp_driver;
  1288. bridge->dev_private_data = &intel_private;
  1289. bridge->dev = pdev;
  1290. intel_private.bridge_dev = pci_dev_get(pdev);
  1291. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1292. mask = intel_private.driver->dma_mask_size;
  1293. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1294. dev_err(&intel_private.pcidev->dev,
  1295. "set gfx device dma mask %d-bit failed!\n", mask);
  1296. else
  1297. pci_set_consistent_dma_mask(intel_private.pcidev,
  1298. DMA_BIT_MASK(mask));
  1299. /*if (bridge->driver == &intel_810_driver)
  1300. return 1;*/
  1301. if (intel_gtt_init() != 0)
  1302. return 0;
  1303. return 1;
  1304. }
  1305. EXPORT_SYMBOL(intel_gmch_probe);
  1306. const struct intel_gtt *intel_gtt_get(void)
  1307. {
  1308. return &intel_private.base;
  1309. }
  1310. EXPORT_SYMBOL(intel_gtt_get);
  1311. void intel_gtt_chipset_flush(void)
  1312. {
  1313. if (intel_private.driver->chipset_flush)
  1314. intel_private.driver->chipset_flush();
  1315. }
  1316. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1317. void intel_gmch_remove(struct pci_dev *pdev)
  1318. {
  1319. if (intel_private.pcidev)
  1320. pci_dev_put(intel_private.pcidev);
  1321. if (intel_private.bridge_dev)
  1322. pci_dev_put(intel_private.bridge_dev);
  1323. }
  1324. EXPORT_SYMBOL(intel_gmch_remove);
  1325. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1326. MODULE_LICENSE("GPL and additional rights");