driver_chipcommon_pmu.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, Broadcom Corporation
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "bcma_private.h"
  11. #include <linux/export.h>
  12. #include <linux/bcma/bcma.h>
  13. static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  14. {
  15. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  16. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  17. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  18. }
  19. void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
  20. {
  21. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  22. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  23. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  24. }
  25. EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
  26. void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  27. u32 set)
  28. {
  29. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  30. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  31. bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
  32. }
  33. EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
  34. void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  35. u32 offset, u32 mask, u32 set)
  36. {
  37. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  38. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  39. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
  40. }
  41. EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
  42. void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  43. u32 set)
  44. {
  45. bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
  46. bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
  47. bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
  48. }
  49. EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
  50. static void bcma_pmu_pll_init(struct bcma_drv_cc *cc)
  51. {
  52. struct bcma_bus *bus = cc->core->bus;
  53. switch (bus->chipinfo.id) {
  54. case 0x4313:
  55. case 0x4331:
  56. case 43224:
  57. case 43225:
  58. break;
  59. default:
  60. pr_err("PLL init unknown for device 0x%04X\n",
  61. bus->chipinfo.id);
  62. }
  63. }
  64. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  65. {
  66. struct bcma_bus *bus = cc->core->bus;
  67. u32 min_msk = 0, max_msk = 0;
  68. switch (bus->chipinfo.id) {
  69. case 0x4313:
  70. min_msk = 0x200D;
  71. max_msk = 0xFFFF;
  72. break;
  73. case 43224:
  74. case 43225:
  75. break;
  76. default:
  77. pr_err("PMU resource config unknown for device 0x%04X\n",
  78. bus->chipinfo.id);
  79. }
  80. /* Set the resource masks. */
  81. if (min_msk)
  82. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  83. if (max_msk)
  84. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  85. }
  86. void bcma_pmu_swreg_init(struct bcma_drv_cc *cc)
  87. {
  88. struct bcma_bus *bus = cc->core->bus;
  89. switch (bus->chipinfo.id) {
  90. case 0x4313:
  91. case 0x4331:
  92. case 43224:
  93. case 43225:
  94. break;
  95. default:
  96. pr_err("PMU switch/regulators init unknown for device "
  97. "0x%04X\n", bus->chipinfo.id);
  98. }
  99. }
  100. /* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
  101. void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
  102. {
  103. struct bcma_bus *bus = cc->core->bus;
  104. u32 val;
  105. val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
  106. if (enable) {
  107. val |= BCMA_CHIPCTL_4331_EXTPA_EN;
  108. if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
  109. val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  110. } else {
  111. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
  112. val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  113. }
  114. bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
  115. }
  116. void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  117. {
  118. struct bcma_bus *bus = cc->core->bus;
  119. switch (bus->chipinfo.id) {
  120. case 0x4313:
  121. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x7);
  122. break;
  123. case 0x4331:
  124. /* BCM4331 workaround is SPROM-related, we put it in sprom.c */
  125. break;
  126. case 43224:
  127. if (bus->chipinfo.rev == 0) {
  128. pr_err("Workarounds for 43224 rev 0 not fully "
  129. "implemented\n");
  130. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0x00F000F0);
  131. } else {
  132. bcma_chipco_chipctl_maskset(cc, 0, ~0, 0xF0);
  133. }
  134. break;
  135. case 43225:
  136. break;
  137. default:
  138. pr_err("Workarounds unknown for device 0x%04X\n",
  139. bus->chipinfo.id);
  140. }
  141. }
  142. void bcma_pmu_init(struct bcma_drv_cc *cc)
  143. {
  144. u32 pmucap;
  145. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  146. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  147. pr_debug("Found rev %u PMU (capabilities 0x%08X)\n", cc->pmu.rev,
  148. pmucap);
  149. if (cc->pmu.rev == 1)
  150. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  151. ~BCMA_CC_PMU_CTL_NOILPONW);
  152. else
  153. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  154. BCMA_CC_PMU_CTL_NOILPONW);
  155. if (cc->core->id.id == 0x4329 && cc->core->id.rev == 2)
  156. pr_err("Fix for 4329b0 bad LPOM state not implemented!\n");
  157. bcma_pmu_pll_init(cc);
  158. bcma_pmu_resources_init(cc);
  159. bcma_pmu_swreg_init(cc);
  160. bcma_pmu_workarounds(cc);
  161. }
  162. u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
  163. {
  164. struct bcma_bus *bus = cc->core->bus;
  165. switch (bus->chipinfo.id) {
  166. case 0x4716:
  167. case 0x4748:
  168. case 47162:
  169. case 0x4313:
  170. case 0x5357:
  171. case 0x4749:
  172. case 53572:
  173. /* always 20Mhz */
  174. return 20000 * 1000;
  175. case 0x5356:
  176. case 0x5300:
  177. /* always 25Mhz */
  178. return 25000 * 1000;
  179. default:
  180. pr_warn("No ALP clock specified for %04X device, "
  181. "pmu rev. %d, using default %d Hz\n",
  182. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  183. }
  184. return BCMA_CC_PMU_ALP_CLOCK;
  185. }
  186. /* Find the output of the "m" pll divider given pll controls that start with
  187. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  188. */
  189. static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  190. {
  191. u32 tmp, div, ndiv, p1, p2, fc;
  192. struct bcma_bus *bus = cc->core->bus;
  193. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  194. BUG_ON(!m || m > 4);
  195. if (bus->chipinfo.id == 0x5357 || bus->chipinfo.id == 0x4749) {
  196. /* Detect failure in clock setting */
  197. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  198. if (tmp & 0x40000)
  199. return 133 * 1000000;
  200. }
  201. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  202. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  203. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  204. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  205. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  206. BCMA_CC_PPL_MDIV_MASK;
  207. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  208. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  209. /* Do calculation in Mhz */
  210. fc = bcma_pmu_alp_clock(cc) / 1000000;
  211. fc = (p1 * ndiv * fc) / p2;
  212. /* Return clock in Hertz */
  213. return (fc / div) * 1000000;
  214. }
  215. /* query bus clock frequency for PMU-enabled chipcommon */
  216. u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
  217. {
  218. struct bcma_bus *bus = cc->core->bus;
  219. switch (bus->chipinfo.id) {
  220. case 0x4716:
  221. case 0x4748:
  222. case 47162:
  223. return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  224. BCMA_CC_PMU5_MAINPLL_SSB);
  225. case 0x5356:
  226. return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  227. BCMA_CC_PMU5_MAINPLL_SSB);
  228. case 0x5357:
  229. case 0x4749:
  230. return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  231. BCMA_CC_PMU5_MAINPLL_SSB);
  232. case 0x5300:
  233. return bcma_pmu_clock(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
  234. BCMA_CC_PMU5_MAINPLL_SSB);
  235. case 53572:
  236. return 75000000;
  237. default:
  238. pr_warn("No backplane clock specified for %04X device, "
  239. "pmu rev. %d, using default %d Hz\n",
  240. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  241. }
  242. return BCMA_CC_PMU_HT_CLOCK;
  243. }
  244. /* query cpu clock frequency for PMU-enabled chipcommon */
  245. u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
  246. {
  247. struct bcma_bus *bus = cc->core->bus;
  248. if (bus->chipinfo.id == 53572)
  249. return 300000000;
  250. if (cc->pmu.rev >= 5) {
  251. u32 pll;
  252. switch (bus->chipinfo.id) {
  253. case 0x5356:
  254. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  255. break;
  256. case 0x5357:
  257. case 0x4749:
  258. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  259. break;
  260. default:
  261. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  262. break;
  263. }
  264. /* TODO: if (bus->chipinfo.id == 0x5300)
  265. return si_4706_pmu_clock(sih, osh, cc, PMU4706_MAINPLL_PLL0, PMU5_MAINPLL_CPU); */
  266. return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  267. }
  268. return bcma_pmu_get_clockcontrol(cc);
  269. }