lapic.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #ifndef CONFIG_X86_64
  40. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  41. #else
  42. #define mod_64(x, y) ((x) % (y))
  43. #endif
  44. #define PRId64 "d"
  45. #define PRIx64 "llx"
  46. #define PRIu64 "u"
  47. #define PRIo64 "o"
  48. #define APIC_BUS_CYCLE_NS 1
  49. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  50. #define apic_debug(fmt, arg...)
  51. #define APIC_LVT_NUM 6
  52. /* 14 is the version for Xeon and Pentium 8.4.8*/
  53. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  54. #define LAPIC_MMIO_LENGTH (1 << 12)
  55. /* followed define is not in apicdef.h */
  56. #define APIC_SHORT_MASK 0xc0000
  57. #define APIC_DEST_NOSHORT 0x0
  58. #define APIC_DEST_MASK 0x800
  59. #define MAX_APIC_VECTOR 256
  60. #define VEC_POS(v) ((v) & (32 - 1))
  61. #define REG_POS(v) (((v) >> 5) << 4)
  62. static unsigned int min_timer_period_us = 500;
  63. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  64. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  65. {
  66. return *((u32 *) (apic->regs + reg_off));
  67. }
  68. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  69. {
  70. *((u32 *) (apic->regs + reg_off)) = val;
  71. }
  72. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  73. {
  74. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  75. }
  76. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  77. {
  78. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  79. }
  80. static inline void apic_set_vector(int vec, void *bitmap)
  81. {
  82. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  83. }
  84. static inline void apic_clear_vector(int vec, void *bitmap)
  85. {
  86. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  87. }
  88. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  89. {
  90. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  91. }
  92. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  93. {
  94. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  95. }
  96. static inline int apic_enabled(struct kvm_lapic *apic)
  97. {
  98. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  99. }
  100. #define LVT_MASK \
  101. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  102. #define LINT_MASK \
  103. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  104. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  105. static inline int kvm_apic_id(struct kvm_lapic *apic)
  106. {
  107. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  108. }
  109. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  110. {
  111. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  112. }
  113. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  114. {
  115. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  116. }
  117. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  118. {
  119. return ((apic_get_reg(apic, APIC_LVTT) &
  120. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  121. }
  122. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  123. {
  124. return ((apic_get_reg(apic, APIC_LVTT) &
  125. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  126. }
  127. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  128. {
  129. return ((apic_get_reg(apic, APIC_LVTT) &
  130. apic->lapic_timer.timer_mode_mask) ==
  131. APIC_LVT_TIMER_TSCDEADLINE);
  132. }
  133. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  134. {
  135. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  136. }
  137. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  138. {
  139. struct kvm_lapic *apic = vcpu->arch.apic;
  140. struct kvm_cpuid_entry2 *feat;
  141. u32 v = APIC_VERSION;
  142. if (!irqchip_in_kernel(vcpu->kvm))
  143. return;
  144. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  145. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  146. v |= APIC_LVR_DIRECTED_EOI;
  147. apic_set_reg(apic, APIC_LVR, v);
  148. }
  149. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  150. {
  151. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  152. }
  153. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  154. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  155. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  156. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  157. LINT_MASK, LINT_MASK, /* LVT0-1 */
  158. LVT_MASK /* LVTERR */
  159. };
  160. static int find_highest_vector(void *bitmap)
  161. {
  162. u32 *word = bitmap;
  163. int word_offset = MAX_APIC_VECTOR >> 5;
  164. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  165. continue;
  166. if (likely(!word_offset && !word[0]))
  167. return -1;
  168. else
  169. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  170. }
  171. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  172. {
  173. apic->irr_pending = true;
  174. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  175. }
  176. static inline int apic_search_irr(struct kvm_lapic *apic)
  177. {
  178. return find_highest_vector(apic->regs + APIC_IRR);
  179. }
  180. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  181. {
  182. int result;
  183. if (!apic->irr_pending)
  184. return -1;
  185. result = apic_search_irr(apic);
  186. ASSERT(result == -1 || result >= 16);
  187. return result;
  188. }
  189. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  190. {
  191. apic->irr_pending = false;
  192. apic_clear_vector(vec, apic->regs + APIC_IRR);
  193. if (apic_search_irr(apic) != -1)
  194. apic->irr_pending = true;
  195. }
  196. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  197. {
  198. struct kvm_lapic *apic = vcpu->arch.apic;
  199. int highest_irr;
  200. /* This may race with setting of irr in __apic_accept_irq() and
  201. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  202. * will cause vmexit immediately and the value will be recalculated
  203. * on the next vmentry.
  204. */
  205. if (!apic)
  206. return 0;
  207. highest_irr = apic_find_highest_irr(apic);
  208. return highest_irr;
  209. }
  210. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  211. int vector, int level, int trig_mode);
  212. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  213. {
  214. struct kvm_lapic *apic = vcpu->arch.apic;
  215. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  216. irq->level, irq->trig_mode);
  217. }
  218. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  219. {
  220. int result;
  221. result = find_highest_vector(apic->regs + APIC_ISR);
  222. ASSERT(result == -1 || result >= 16);
  223. return result;
  224. }
  225. static void apic_update_ppr(struct kvm_lapic *apic)
  226. {
  227. u32 tpr, isrv, ppr, old_ppr;
  228. int isr;
  229. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  230. tpr = apic_get_reg(apic, APIC_TASKPRI);
  231. isr = apic_find_highest_isr(apic);
  232. isrv = (isr != -1) ? isr : 0;
  233. if ((tpr & 0xf0) >= (isrv & 0xf0))
  234. ppr = tpr & 0xff;
  235. else
  236. ppr = isrv & 0xf0;
  237. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  238. apic, ppr, isr, isrv);
  239. if (old_ppr != ppr) {
  240. apic_set_reg(apic, APIC_PROCPRI, ppr);
  241. if (ppr < old_ppr)
  242. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  243. }
  244. }
  245. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  246. {
  247. apic_set_reg(apic, APIC_TASKPRI, tpr);
  248. apic_update_ppr(apic);
  249. }
  250. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  251. {
  252. return dest == 0xff || kvm_apic_id(apic) == dest;
  253. }
  254. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  255. {
  256. int result = 0;
  257. u32 logical_id;
  258. if (apic_x2apic_mode(apic)) {
  259. logical_id = apic_get_reg(apic, APIC_LDR);
  260. return logical_id & mda;
  261. }
  262. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  263. switch (apic_get_reg(apic, APIC_DFR)) {
  264. case APIC_DFR_FLAT:
  265. if (logical_id & mda)
  266. result = 1;
  267. break;
  268. case APIC_DFR_CLUSTER:
  269. if (((logical_id >> 4) == (mda >> 0x4))
  270. && (logical_id & mda & 0xf))
  271. result = 1;
  272. break;
  273. default:
  274. apic_debug("Bad DFR vcpu %d: %08x\n",
  275. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  276. break;
  277. }
  278. return result;
  279. }
  280. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  281. int short_hand, int dest, int dest_mode)
  282. {
  283. int result = 0;
  284. struct kvm_lapic *target = vcpu->arch.apic;
  285. apic_debug("target %p, source %p, dest 0x%x, "
  286. "dest_mode 0x%x, short_hand 0x%x\n",
  287. target, source, dest, dest_mode, short_hand);
  288. ASSERT(target);
  289. switch (short_hand) {
  290. case APIC_DEST_NOSHORT:
  291. if (dest_mode == 0)
  292. /* Physical mode. */
  293. result = kvm_apic_match_physical_addr(target, dest);
  294. else
  295. /* Logical mode. */
  296. result = kvm_apic_match_logical_addr(target, dest);
  297. break;
  298. case APIC_DEST_SELF:
  299. result = (target == source);
  300. break;
  301. case APIC_DEST_ALLINC:
  302. result = 1;
  303. break;
  304. case APIC_DEST_ALLBUT:
  305. result = (target != source);
  306. break;
  307. default:
  308. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  309. short_hand);
  310. break;
  311. }
  312. return result;
  313. }
  314. /*
  315. * Add a pending IRQ into lapic.
  316. * Return 1 if successfully added and 0 if discarded.
  317. */
  318. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  319. int vector, int level, int trig_mode)
  320. {
  321. int result = 0;
  322. struct kvm_vcpu *vcpu = apic->vcpu;
  323. switch (delivery_mode) {
  324. case APIC_DM_LOWEST:
  325. vcpu->arch.apic_arb_prio++;
  326. case APIC_DM_FIXED:
  327. /* FIXME add logic for vcpu on reset */
  328. if (unlikely(!apic_enabled(apic)))
  329. break;
  330. if (trig_mode) {
  331. apic_debug("level trig mode for vector %d", vector);
  332. apic_set_vector(vector, apic->regs + APIC_TMR);
  333. } else
  334. apic_clear_vector(vector, apic->regs + APIC_TMR);
  335. result = !apic_test_and_set_irr(vector, apic);
  336. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  337. trig_mode, vector, !result);
  338. if (!result) {
  339. if (trig_mode)
  340. apic_debug("level trig mode repeatedly for "
  341. "vector %d", vector);
  342. break;
  343. }
  344. kvm_make_request(KVM_REQ_EVENT, vcpu);
  345. kvm_vcpu_kick(vcpu);
  346. break;
  347. case APIC_DM_REMRD:
  348. apic_debug("Ignoring delivery mode 3\n");
  349. break;
  350. case APIC_DM_SMI:
  351. apic_debug("Ignoring guest SMI\n");
  352. break;
  353. case APIC_DM_NMI:
  354. result = 1;
  355. kvm_inject_nmi(vcpu);
  356. kvm_vcpu_kick(vcpu);
  357. break;
  358. case APIC_DM_INIT:
  359. if (level) {
  360. result = 1;
  361. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  362. kvm_make_request(KVM_REQ_EVENT, vcpu);
  363. kvm_vcpu_kick(vcpu);
  364. } else {
  365. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  366. vcpu->vcpu_id);
  367. }
  368. break;
  369. case APIC_DM_STARTUP:
  370. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  371. vcpu->vcpu_id, vector);
  372. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  373. result = 1;
  374. vcpu->arch.sipi_vector = vector;
  375. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  376. kvm_make_request(KVM_REQ_EVENT, vcpu);
  377. kvm_vcpu_kick(vcpu);
  378. }
  379. break;
  380. case APIC_DM_EXTINT:
  381. /*
  382. * Should only be called by kvm_apic_local_deliver() with LVT0,
  383. * before NMI watchdog was enabled. Already handled by
  384. * kvm_apic_accept_pic_intr().
  385. */
  386. break;
  387. default:
  388. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  389. delivery_mode);
  390. break;
  391. }
  392. return result;
  393. }
  394. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  395. {
  396. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  397. }
  398. static void apic_set_eoi(struct kvm_lapic *apic)
  399. {
  400. int vector = apic_find_highest_isr(apic);
  401. int trigger_mode;
  402. /*
  403. * Not every write EOI will has corresponding ISR,
  404. * one example is when Kernel check timer on setup_IO_APIC
  405. */
  406. if (vector == -1)
  407. return;
  408. apic_clear_vector(vector, apic->regs + APIC_ISR);
  409. apic_update_ppr(apic);
  410. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  411. trigger_mode = IOAPIC_LEVEL_TRIG;
  412. else
  413. trigger_mode = IOAPIC_EDGE_TRIG;
  414. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  415. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  416. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  417. }
  418. static void apic_send_ipi(struct kvm_lapic *apic)
  419. {
  420. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  421. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  422. struct kvm_lapic_irq irq;
  423. irq.vector = icr_low & APIC_VECTOR_MASK;
  424. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  425. irq.dest_mode = icr_low & APIC_DEST_MASK;
  426. irq.level = icr_low & APIC_INT_ASSERT;
  427. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  428. irq.shorthand = icr_low & APIC_SHORT_MASK;
  429. if (apic_x2apic_mode(apic))
  430. irq.dest_id = icr_high;
  431. else
  432. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  433. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  434. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  435. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  436. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  437. icr_high, icr_low, irq.shorthand, irq.dest_id,
  438. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  439. irq.vector);
  440. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  441. }
  442. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  443. {
  444. ktime_t remaining;
  445. s64 ns;
  446. u32 tmcct;
  447. ASSERT(apic != NULL);
  448. /* if initial count is 0, current count should also be 0 */
  449. if (apic_get_reg(apic, APIC_TMICT) == 0)
  450. return 0;
  451. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  452. if (ktime_to_ns(remaining) < 0)
  453. remaining = ktime_set(0, 0);
  454. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  455. tmcct = div64_u64(ns,
  456. (APIC_BUS_CYCLE_NS * apic->divide_count));
  457. return tmcct;
  458. }
  459. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  460. {
  461. struct kvm_vcpu *vcpu = apic->vcpu;
  462. struct kvm_run *run = vcpu->run;
  463. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  464. run->tpr_access.rip = kvm_rip_read(vcpu);
  465. run->tpr_access.is_write = write;
  466. }
  467. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  468. {
  469. if (apic->vcpu->arch.tpr_access_reporting)
  470. __report_tpr_access(apic, write);
  471. }
  472. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  473. {
  474. u32 val = 0;
  475. if (offset >= LAPIC_MMIO_LENGTH)
  476. return 0;
  477. switch (offset) {
  478. case APIC_ID:
  479. if (apic_x2apic_mode(apic))
  480. val = kvm_apic_id(apic);
  481. else
  482. val = kvm_apic_id(apic) << 24;
  483. break;
  484. case APIC_ARBPRI:
  485. apic_debug("Access APIC ARBPRI register which is for P6\n");
  486. break;
  487. case APIC_TMCCT: /* Timer CCR */
  488. if (apic_lvtt_tscdeadline(apic))
  489. return 0;
  490. val = apic_get_tmcct(apic);
  491. break;
  492. case APIC_TASKPRI:
  493. report_tpr_access(apic, false);
  494. /* fall thru */
  495. default:
  496. apic_update_ppr(apic);
  497. val = apic_get_reg(apic, offset);
  498. break;
  499. }
  500. return val;
  501. }
  502. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  503. {
  504. return container_of(dev, struct kvm_lapic, dev);
  505. }
  506. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  507. void *data)
  508. {
  509. unsigned char alignment = offset & 0xf;
  510. u32 result;
  511. /* this bitmask has a bit cleared for each reserver register */
  512. static const u64 rmask = 0x43ff01ffffffe70cULL;
  513. if ((alignment + len) > 4) {
  514. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  515. offset, len);
  516. return 1;
  517. }
  518. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  519. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  520. offset);
  521. return 1;
  522. }
  523. result = __apic_read(apic, offset & ~0xf);
  524. trace_kvm_apic_read(offset, result);
  525. switch (len) {
  526. case 1:
  527. case 2:
  528. case 4:
  529. memcpy(data, (char *)&result + alignment, len);
  530. break;
  531. default:
  532. printk(KERN_ERR "Local APIC read with len = %x, "
  533. "should be 1,2, or 4 instead\n", len);
  534. break;
  535. }
  536. return 0;
  537. }
  538. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  539. {
  540. return apic_hw_enabled(apic) &&
  541. addr >= apic->base_address &&
  542. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  543. }
  544. static int apic_mmio_read(struct kvm_io_device *this,
  545. gpa_t address, int len, void *data)
  546. {
  547. struct kvm_lapic *apic = to_lapic(this);
  548. u32 offset = address - apic->base_address;
  549. if (!apic_mmio_in_range(apic, address))
  550. return -EOPNOTSUPP;
  551. apic_reg_read(apic, offset, len, data);
  552. return 0;
  553. }
  554. static void update_divide_count(struct kvm_lapic *apic)
  555. {
  556. u32 tmp1, tmp2, tdcr;
  557. tdcr = apic_get_reg(apic, APIC_TDCR);
  558. tmp1 = tdcr & 0xf;
  559. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  560. apic->divide_count = 0x1 << (tmp2 & 0x7);
  561. apic_debug("timer divide count is 0x%x\n",
  562. apic->divide_count);
  563. }
  564. static void start_apic_timer(struct kvm_lapic *apic)
  565. {
  566. ktime_t now;
  567. atomic_set(&apic->lapic_timer.pending, 0);
  568. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  569. /* lapic timer in oneshot or peroidic mode */
  570. now = apic->lapic_timer.timer.base->get_time();
  571. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT)
  572. * APIC_BUS_CYCLE_NS * apic->divide_count;
  573. if (!apic->lapic_timer.period)
  574. return;
  575. /*
  576. * Do not allow the guest to program periodic timers with small
  577. * interval, since the hrtimers are not throttled by the host
  578. * scheduler.
  579. */
  580. if (apic_lvtt_period(apic)) {
  581. s64 min_period = min_timer_period_us * 1000LL;
  582. if (apic->lapic_timer.period < min_period) {
  583. pr_info_ratelimited(
  584. "kvm: vcpu %i: requested %lld ns "
  585. "lapic timer period limited to %lld ns\n",
  586. apic->vcpu->vcpu_id,
  587. apic->lapic_timer.period, min_period);
  588. apic->lapic_timer.period = min_period;
  589. }
  590. }
  591. hrtimer_start(&apic->lapic_timer.timer,
  592. ktime_add_ns(now, apic->lapic_timer.period),
  593. HRTIMER_MODE_ABS);
  594. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  595. PRIx64 ", "
  596. "timer initial count 0x%x, period %lldns, "
  597. "expire @ 0x%016" PRIx64 ".\n", __func__,
  598. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  599. apic_get_reg(apic, APIC_TMICT),
  600. apic->lapic_timer.period,
  601. ktime_to_ns(ktime_add_ns(now,
  602. apic->lapic_timer.period)));
  603. } else if (apic_lvtt_tscdeadline(apic)) {
  604. /* lapic timer in tsc deadline mode */
  605. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  606. u64 ns = 0;
  607. struct kvm_vcpu *vcpu = apic->vcpu;
  608. unsigned long this_tsc_khz = vcpu_tsc_khz(vcpu);
  609. unsigned long flags;
  610. if (unlikely(!tscdeadline || !this_tsc_khz))
  611. return;
  612. local_irq_save(flags);
  613. now = apic->lapic_timer.timer.base->get_time();
  614. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
  615. if (likely(tscdeadline > guest_tsc)) {
  616. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  617. do_div(ns, this_tsc_khz);
  618. }
  619. hrtimer_start(&apic->lapic_timer.timer,
  620. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  621. local_irq_restore(flags);
  622. }
  623. }
  624. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  625. {
  626. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  627. if (apic_lvt_nmi_mode(lvt0_val)) {
  628. if (!nmi_wd_enabled) {
  629. apic_debug("Receive NMI setting on APIC_LVT0 "
  630. "for cpu %d\n", apic->vcpu->vcpu_id);
  631. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  632. }
  633. } else if (nmi_wd_enabled)
  634. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  635. }
  636. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  637. {
  638. int ret = 0;
  639. trace_kvm_apic_write(reg, val);
  640. switch (reg) {
  641. case APIC_ID: /* Local APIC ID */
  642. if (!apic_x2apic_mode(apic))
  643. apic_set_reg(apic, APIC_ID, val);
  644. else
  645. ret = 1;
  646. break;
  647. case APIC_TASKPRI:
  648. report_tpr_access(apic, true);
  649. apic_set_tpr(apic, val & 0xff);
  650. break;
  651. case APIC_EOI:
  652. apic_set_eoi(apic);
  653. break;
  654. case APIC_LDR:
  655. if (!apic_x2apic_mode(apic))
  656. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  657. else
  658. ret = 1;
  659. break;
  660. case APIC_DFR:
  661. if (!apic_x2apic_mode(apic))
  662. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  663. else
  664. ret = 1;
  665. break;
  666. case APIC_SPIV: {
  667. u32 mask = 0x3ff;
  668. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  669. mask |= APIC_SPIV_DIRECTED_EOI;
  670. apic_set_reg(apic, APIC_SPIV, val & mask);
  671. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  672. int i;
  673. u32 lvt_val;
  674. for (i = 0; i < APIC_LVT_NUM; i++) {
  675. lvt_val = apic_get_reg(apic,
  676. APIC_LVTT + 0x10 * i);
  677. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  678. lvt_val | APIC_LVT_MASKED);
  679. }
  680. atomic_set(&apic->lapic_timer.pending, 0);
  681. }
  682. break;
  683. }
  684. case APIC_ICR:
  685. /* No delay here, so we always clear the pending bit */
  686. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  687. apic_send_ipi(apic);
  688. break;
  689. case APIC_ICR2:
  690. if (!apic_x2apic_mode(apic))
  691. val &= 0xff000000;
  692. apic_set_reg(apic, APIC_ICR2, val);
  693. break;
  694. case APIC_LVT0:
  695. apic_manage_nmi_watchdog(apic, val);
  696. case APIC_LVTTHMR:
  697. case APIC_LVTPC:
  698. case APIC_LVT1:
  699. case APIC_LVTERR:
  700. /* TODO: Check vector */
  701. if (!apic_sw_enabled(apic))
  702. val |= APIC_LVT_MASKED;
  703. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  704. apic_set_reg(apic, reg, val);
  705. break;
  706. case APIC_LVTT:
  707. if ((apic_get_reg(apic, APIC_LVTT) &
  708. apic->lapic_timer.timer_mode_mask) !=
  709. (val & apic->lapic_timer.timer_mode_mask))
  710. hrtimer_cancel(&apic->lapic_timer.timer);
  711. if (!apic_sw_enabled(apic))
  712. val |= APIC_LVT_MASKED;
  713. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  714. apic_set_reg(apic, APIC_LVTT, val);
  715. break;
  716. case APIC_TMICT:
  717. if (apic_lvtt_tscdeadline(apic))
  718. break;
  719. hrtimer_cancel(&apic->lapic_timer.timer);
  720. apic_set_reg(apic, APIC_TMICT, val);
  721. start_apic_timer(apic);
  722. break;
  723. case APIC_TDCR:
  724. if (val & 4)
  725. apic_debug("KVM_WRITE:TDCR %x\n", val);
  726. apic_set_reg(apic, APIC_TDCR, val);
  727. update_divide_count(apic);
  728. break;
  729. case APIC_ESR:
  730. if (apic_x2apic_mode(apic) && val != 0) {
  731. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  732. ret = 1;
  733. }
  734. break;
  735. case APIC_SELF_IPI:
  736. if (apic_x2apic_mode(apic)) {
  737. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  738. } else
  739. ret = 1;
  740. break;
  741. default:
  742. ret = 1;
  743. break;
  744. }
  745. if (ret)
  746. apic_debug("Local APIC Write to read-only register %x\n", reg);
  747. return ret;
  748. }
  749. static int apic_mmio_write(struct kvm_io_device *this,
  750. gpa_t address, int len, const void *data)
  751. {
  752. struct kvm_lapic *apic = to_lapic(this);
  753. unsigned int offset = address - apic->base_address;
  754. u32 val;
  755. if (!apic_mmio_in_range(apic, address))
  756. return -EOPNOTSUPP;
  757. /*
  758. * APIC register must be aligned on 128-bits boundary.
  759. * 32/64/128 bits registers must be accessed thru 32 bits.
  760. * Refer SDM 8.4.1
  761. */
  762. if (len != 4 || (offset & 0xf)) {
  763. /* Don't shout loud, $infamous_os would cause only noise. */
  764. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  765. return 0;
  766. }
  767. val = *(u32*)data;
  768. /* too common printing */
  769. if (offset != APIC_EOI)
  770. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  771. "0x%x\n", __func__, offset, len, val);
  772. apic_reg_write(apic, offset & 0xff0, val);
  773. return 0;
  774. }
  775. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  776. {
  777. struct kvm_lapic *apic = vcpu->arch.apic;
  778. if (apic)
  779. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  780. }
  781. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  782. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  783. {
  784. if (!vcpu->arch.apic)
  785. return;
  786. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  787. if (vcpu->arch.apic->regs)
  788. free_page((unsigned long)vcpu->arch.apic->regs);
  789. kfree(vcpu->arch.apic);
  790. }
  791. /*
  792. *----------------------------------------------------------------------
  793. * LAPIC interface
  794. *----------------------------------------------------------------------
  795. */
  796. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  797. {
  798. struct kvm_lapic *apic = vcpu->arch.apic;
  799. if (!apic)
  800. return 0;
  801. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  802. return 0;
  803. return apic->lapic_timer.tscdeadline;
  804. }
  805. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  806. {
  807. struct kvm_lapic *apic = vcpu->arch.apic;
  808. if (!apic)
  809. return;
  810. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  811. return;
  812. hrtimer_cancel(&apic->lapic_timer.timer);
  813. apic->lapic_timer.tscdeadline = data;
  814. start_apic_timer(apic);
  815. }
  816. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  817. {
  818. struct kvm_lapic *apic = vcpu->arch.apic;
  819. if (!apic)
  820. return;
  821. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  822. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  823. }
  824. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  825. {
  826. struct kvm_lapic *apic = vcpu->arch.apic;
  827. u64 tpr;
  828. if (!apic)
  829. return 0;
  830. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  831. return (tpr & 0xf0) >> 4;
  832. }
  833. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  834. {
  835. struct kvm_lapic *apic = vcpu->arch.apic;
  836. if (!apic) {
  837. value |= MSR_IA32_APICBASE_BSP;
  838. vcpu->arch.apic_base = value;
  839. return;
  840. }
  841. if (!kvm_vcpu_is_bsp(apic->vcpu))
  842. value &= ~MSR_IA32_APICBASE_BSP;
  843. vcpu->arch.apic_base = value;
  844. if (apic_x2apic_mode(apic)) {
  845. u32 id = kvm_apic_id(apic);
  846. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  847. apic_set_reg(apic, APIC_LDR, ldr);
  848. }
  849. apic->base_address = apic->vcpu->arch.apic_base &
  850. MSR_IA32_APICBASE_BASE;
  851. /* with FSB delivery interrupt, we can restart APIC functionality */
  852. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  853. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  854. }
  855. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  856. {
  857. struct kvm_lapic *apic;
  858. int i;
  859. apic_debug("%s\n", __func__);
  860. ASSERT(vcpu);
  861. apic = vcpu->arch.apic;
  862. ASSERT(apic != NULL);
  863. /* Stop the timer in case it's a reset to an active apic */
  864. hrtimer_cancel(&apic->lapic_timer.timer);
  865. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  866. kvm_apic_set_version(apic->vcpu);
  867. for (i = 0; i < APIC_LVT_NUM; i++)
  868. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  869. apic_set_reg(apic, APIC_LVT0,
  870. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  871. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  872. apic_set_reg(apic, APIC_SPIV, 0xff);
  873. apic_set_reg(apic, APIC_TASKPRI, 0);
  874. apic_set_reg(apic, APIC_LDR, 0);
  875. apic_set_reg(apic, APIC_ESR, 0);
  876. apic_set_reg(apic, APIC_ICR, 0);
  877. apic_set_reg(apic, APIC_ICR2, 0);
  878. apic_set_reg(apic, APIC_TDCR, 0);
  879. apic_set_reg(apic, APIC_TMICT, 0);
  880. for (i = 0; i < 8; i++) {
  881. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  882. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  883. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  884. }
  885. apic->irr_pending = false;
  886. update_divide_count(apic);
  887. atomic_set(&apic->lapic_timer.pending, 0);
  888. if (kvm_vcpu_is_bsp(vcpu))
  889. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  890. apic_update_ppr(apic);
  891. vcpu->arch.apic_arb_prio = 0;
  892. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  893. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  894. vcpu, kvm_apic_id(apic),
  895. vcpu->arch.apic_base, apic->base_address);
  896. }
  897. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  898. {
  899. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  900. }
  901. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  902. {
  903. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  904. }
  905. /*
  906. *----------------------------------------------------------------------
  907. * timer interface
  908. *----------------------------------------------------------------------
  909. */
  910. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  911. {
  912. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  913. lapic_timer);
  914. return apic_lvtt_period(apic);
  915. }
  916. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  917. {
  918. struct kvm_lapic *lapic = vcpu->arch.apic;
  919. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  920. return atomic_read(&lapic->lapic_timer.pending);
  921. return 0;
  922. }
  923. static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  924. {
  925. u32 reg = apic_get_reg(apic, lvt_type);
  926. int vector, mode, trig_mode;
  927. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  928. vector = reg & APIC_VECTOR_MASK;
  929. mode = reg & APIC_MODE_MASK;
  930. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  931. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  932. }
  933. return 0;
  934. }
  935. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  936. {
  937. struct kvm_lapic *apic = vcpu->arch.apic;
  938. if (apic)
  939. kvm_apic_local_deliver(apic, APIC_LVT0);
  940. }
  941. static struct kvm_timer_ops lapic_timer_ops = {
  942. .is_periodic = lapic_is_periodic,
  943. };
  944. static const struct kvm_io_device_ops apic_mmio_ops = {
  945. .read = apic_mmio_read,
  946. .write = apic_mmio_write,
  947. };
  948. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  949. {
  950. struct kvm_lapic *apic;
  951. ASSERT(vcpu != NULL);
  952. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  953. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  954. if (!apic)
  955. goto nomem;
  956. vcpu->arch.apic = apic;
  957. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  958. if (!apic->regs) {
  959. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  960. vcpu->vcpu_id);
  961. goto nomem_free_apic;
  962. }
  963. apic->vcpu = vcpu;
  964. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  965. HRTIMER_MODE_ABS);
  966. apic->lapic_timer.timer.function = kvm_timer_fn;
  967. apic->lapic_timer.t_ops = &lapic_timer_ops;
  968. apic->lapic_timer.kvm = vcpu->kvm;
  969. apic->lapic_timer.vcpu = vcpu;
  970. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  971. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  972. kvm_lapic_reset(vcpu);
  973. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  974. return 0;
  975. nomem_free_apic:
  976. kfree(apic);
  977. nomem:
  978. return -ENOMEM;
  979. }
  980. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  981. {
  982. struct kvm_lapic *apic = vcpu->arch.apic;
  983. int highest_irr;
  984. if (!apic || !apic_enabled(apic))
  985. return -1;
  986. apic_update_ppr(apic);
  987. highest_irr = apic_find_highest_irr(apic);
  988. if ((highest_irr == -1) ||
  989. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  990. return -1;
  991. return highest_irr;
  992. }
  993. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  994. {
  995. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  996. int r = 0;
  997. if (!apic_hw_enabled(vcpu->arch.apic))
  998. r = 1;
  999. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1000. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1001. r = 1;
  1002. return r;
  1003. }
  1004. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1005. {
  1006. struct kvm_lapic *apic = vcpu->arch.apic;
  1007. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  1008. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  1009. atomic_dec(&apic->lapic_timer.pending);
  1010. }
  1011. }
  1012. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1013. {
  1014. int vector = kvm_apic_has_interrupt(vcpu);
  1015. struct kvm_lapic *apic = vcpu->arch.apic;
  1016. if (vector == -1)
  1017. return -1;
  1018. apic_set_vector(vector, apic->regs + APIC_ISR);
  1019. apic_update_ppr(apic);
  1020. apic_clear_irr(vector, apic);
  1021. return vector;
  1022. }
  1023. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  1024. {
  1025. struct kvm_lapic *apic = vcpu->arch.apic;
  1026. apic->base_address = vcpu->arch.apic_base &
  1027. MSR_IA32_APICBASE_BASE;
  1028. kvm_apic_set_version(vcpu);
  1029. apic_update_ppr(apic);
  1030. hrtimer_cancel(&apic->lapic_timer.timer);
  1031. update_divide_count(apic);
  1032. start_apic_timer(apic);
  1033. apic->irr_pending = true;
  1034. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1035. }
  1036. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1037. {
  1038. struct kvm_lapic *apic = vcpu->arch.apic;
  1039. struct hrtimer *timer;
  1040. if (!apic)
  1041. return;
  1042. timer = &apic->lapic_timer.timer;
  1043. if (hrtimer_cancel(timer))
  1044. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1045. }
  1046. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1047. {
  1048. u32 data;
  1049. void *vapic;
  1050. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  1051. return;
  1052. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  1053. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1054. kunmap_atomic(vapic, KM_USER0);
  1055. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1056. }
  1057. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1058. {
  1059. u32 data, tpr;
  1060. int max_irr, max_isr;
  1061. struct kvm_lapic *apic;
  1062. void *vapic;
  1063. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  1064. return;
  1065. apic = vcpu->arch.apic;
  1066. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1067. max_irr = apic_find_highest_irr(apic);
  1068. if (max_irr < 0)
  1069. max_irr = 0;
  1070. max_isr = apic_find_highest_isr(apic);
  1071. if (max_isr < 0)
  1072. max_isr = 0;
  1073. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1074. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  1075. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1076. kunmap_atomic(vapic, KM_USER0);
  1077. }
  1078. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1079. {
  1080. if (!irqchip_in_kernel(vcpu->kvm))
  1081. return;
  1082. vcpu->arch.apic->vapic_addr = vapic_addr;
  1083. }
  1084. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1085. {
  1086. struct kvm_lapic *apic = vcpu->arch.apic;
  1087. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1088. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1089. return 1;
  1090. /* if this is ICR write vector before command */
  1091. if (msr == 0x830)
  1092. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1093. return apic_reg_write(apic, reg, (u32)data);
  1094. }
  1095. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1096. {
  1097. struct kvm_lapic *apic = vcpu->arch.apic;
  1098. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1099. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1100. return 1;
  1101. if (apic_reg_read(apic, reg, 4, &low))
  1102. return 1;
  1103. if (msr == 0x830)
  1104. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1105. *data = (((u64)high) << 32) | low;
  1106. return 0;
  1107. }
  1108. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1109. {
  1110. struct kvm_lapic *apic = vcpu->arch.apic;
  1111. if (!irqchip_in_kernel(vcpu->kvm))
  1112. return 1;
  1113. /* if this is ICR write vector before command */
  1114. if (reg == APIC_ICR)
  1115. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1116. return apic_reg_write(apic, reg, (u32)data);
  1117. }
  1118. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1119. {
  1120. struct kvm_lapic *apic = vcpu->arch.apic;
  1121. u32 low, high = 0;
  1122. if (!irqchip_in_kernel(vcpu->kvm))
  1123. return 1;
  1124. if (apic_reg_read(apic, reg, 4, &low))
  1125. return 1;
  1126. if (reg == APIC_ICR)
  1127. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1128. *data = (((u64)high) << 32) | low;
  1129. return 0;
  1130. }