emulate.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpBits 5 /* Width of operand field */
  58. #define OpMask ((1ull << OpBits) - 1)
  59. /*
  60. * Opcode effective-address decode tables.
  61. * Note that we only emulate instructions that have at least one memory
  62. * operand (excluding implicit stack references). We assume that stack
  63. * references and instruction fetches will never occur in special memory
  64. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  65. * not be handled.
  66. */
  67. /* Operand sizes: 8-bit operands or specified/overridden size. */
  68. #define ByteOp (1<<0) /* 8-bit operands. */
  69. /* Destination operand type. */
  70. #define DstShift 1
  71. #define ImplicitOps (OpImplicit << DstShift)
  72. #define DstReg (OpReg << DstShift)
  73. #define DstMem (OpMem << DstShift)
  74. #define DstAcc (OpAcc << DstShift)
  75. #define DstDI (OpDI << DstShift)
  76. #define DstMem64 (OpMem64 << DstShift)
  77. #define DstImmUByte (OpImmUByte << DstShift)
  78. #define DstDX (OpDX << DstShift)
  79. #define DstMask (OpMask << DstShift)
  80. /* Source operand type. */
  81. #define SrcShift 6
  82. #define SrcNone (OpNone << SrcShift)
  83. #define SrcReg (OpReg << SrcShift)
  84. #define SrcMem (OpMem << SrcShift)
  85. #define SrcMem16 (OpMem16 << SrcShift)
  86. #define SrcMem32 (OpMem32 << SrcShift)
  87. #define SrcImm (OpImm << SrcShift)
  88. #define SrcImmByte (OpImmByte << SrcShift)
  89. #define SrcOne (OpOne << SrcShift)
  90. #define SrcImmUByte (OpImmUByte << SrcShift)
  91. #define SrcImmU (OpImmU << SrcShift)
  92. #define SrcSI (OpSI << SrcShift)
  93. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  94. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  95. #define SrcAcc (OpAcc << SrcShift)
  96. #define SrcImmU16 (OpImmU16 << SrcShift)
  97. #define SrcDX (OpDX << SrcShift)
  98. #define SrcMask (OpMask << SrcShift)
  99. #define BitOp (1<<11)
  100. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  101. #define String (1<<13) /* String instruction (rep capable) */
  102. #define Stack (1<<14) /* Stack instruction (push/pop) */
  103. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  104. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  105. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  106. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  107. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  108. #define Sse (1<<18) /* SSE Vector instruction */
  109. /* Generic ModRM decode. */
  110. #define ModRM (1<<19)
  111. /* Destination is only written; never read. */
  112. #define Mov (1<<20)
  113. /* Misc flags */
  114. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  115. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  116. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  117. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  118. #define Undefined (1<<25) /* No Such Instruction */
  119. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  120. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  121. #define No64 (1<<28)
  122. /* Source 2 operand type */
  123. #define Src2Shift (29)
  124. #define Src2None (OpNone << Src2Shift)
  125. #define Src2CL (OpCL << Src2Shift)
  126. #define Src2ImmByte (OpImmByte << Src2Shift)
  127. #define Src2One (OpOne << Src2Shift)
  128. #define Src2Imm (OpImm << Src2Shift)
  129. #define Src2ES (OpES << Src2Shift)
  130. #define Src2CS (OpCS << Src2Shift)
  131. #define Src2SS (OpSS << Src2Shift)
  132. #define Src2DS (OpDS << Src2Shift)
  133. #define Src2FS (OpFS << Src2Shift)
  134. #define Src2GS (OpGS << Src2Shift)
  135. #define Src2Mask (OpMask << Src2Shift)
  136. #define X2(x...) x, x
  137. #define X3(x...) X2(x), x
  138. #define X4(x...) X2(x), X2(x)
  139. #define X5(x...) X4(x), x
  140. #define X6(x...) X4(x), X2(x)
  141. #define X7(x...) X4(x), X3(x)
  142. #define X8(x...) X4(x), X4(x)
  143. #define X16(x...) X8(x), X8(x)
  144. struct opcode {
  145. u64 flags : 56;
  146. u64 intercept : 8;
  147. union {
  148. int (*execute)(struct x86_emulate_ctxt *ctxt);
  149. struct opcode *group;
  150. struct group_dual *gdual;
  151. struct gprefix *gprefix;
  152. } u;
  153. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  154. };
  155. struct group_dual {
  156. struct opcode mod012[8];
  157. struct opcode mod3[8];
  158. };
  159. struct gprefix {
  160. struct opcode pfx_no;
  161. struct opcode pfx_66;
  162. struct opcode pfx_f2;
  163. struct opcode pfx_f3;
  164. };
  165. /* EFLAGS bit definitions. */
  166. #define EFLG_ID (1<<21)
  167. #define EFLG_VIP (1<<20)
  168. #define EFLG_VIF (1<<19)
  169. #define EFLG_AC (1<<18)
  170. #define EFLG_VM (1<<17)
  171. #define EFLG_RF (1<<16)
  172. #define EFLG_IOPL (3<<12)
  173. #define EFLG_NT (1<<14)
  174. #define EFLG_OF (1<<11)
  175. #define EFLG_DF (1<<10)
  176. #define EFLG_IF (1<<9)
  177. #define EFLG_TF (1<<8)
  178. #define EFLG_SF (1<<7)
  179. #define EFLG_ZF (1<<6)
  180. #define EFLG_AF (1<<4)
  181. #define EFLG_PF (1<<2)
  182. #define EFLG_CF (1<<0)
  183. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  184. #define EFLG_RESERVED_ONE_MASK 2
  185. /*
  186. * Instruction emulation:
  187. * Most instructions are emulated directly via a fragment of inline assembly
  188. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  189. * any modified flags.
  190. */
  191. #if defined(CONFIG_X86_64)
  192. #define _LO32 "k" /* force 32-bit operand */
  193. #define _STK "%%rsp" /* stack pointer */
  194. #elif defined(__i386__)
  195. #define _LO32 "" /* force 32-bit operand */
  196. #define _STK "%%esp" /* stack pointer */
  197. #endif
  198. /*
  199. * These EFLAGS bits are restored from saved value during emulation, and
  200. * any changes are written back to the saved value after emulation.
  201. */
  202. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  203. /* Before executing instruction: restore necessary bits in EFLAGS. */
  204. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  205. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  206. "movl %"_sav",%"_LO32 _tmp"; " \
  207. "push %"_tmp"; " \
  208. "push %"_tmp"; " \
  209. "movl %"_msk",%"_LO32 _tmp"; " \
  210. "andl %"_LO32 _tmp",("_STK"); " \
  211. "pushf; " \
  212. "notl %"_LO32 _tmp"; " \
  213. "andl %"_LO32 _tmp",("_STK"); " \
  214. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  215. "pop %"_tmp"; " \
  216. "orl %"_LO32 _tmp",("_STK"); " \
  217. "popf; " \
  218. "pop %"_sav"; "
  219. /* After executing instruction: write-back necessary bits in EFLAGS. */
  220. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  221. /* _sav |= EFLAGS & _msk; */ \
  222. "pushf; " \
  223. "pop %"_tmp"; " \
  224. "andl %"_msk",%"_LO32 _tmp"; " \
  225. "orl %"_LO32 _tmp",%"_sav"; "
  226. #ifdef CONFIG_X86_64
  227. #define ON64(x) x
  228. #else
  229. #define ON64(x)
  230. #endif
  231. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  232. do { \
  233. __asm__ __volatile__ ( \
  234. _PRE_EFLAGS("0", "4", "2") \
  235. _op _suffix " %"_x"3,%1; " \
  236. _POST_EFLAGS("0", "4", "2") \
  237. : "=m" ((ctxt)->eflags), \
  238. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  239. "=&r" (_tmp) \
  240. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  241. } while (0)
  242. /* Raw emulation: instruction has two explicit operands. */
  243. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  244. do { \
  245. unsigned long _tmp; \
  246. \
  247. switch ((ctxt)->dst.bytes) { \
  248. case 2: \
  249. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  250. break; \
  251. case 4: \
  252. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  253. break; \
  254. case 8: \
  255. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  256. break; \
  257. } \
  258. } while (0)
  259. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  260. do { \
  261. unsigned long _tmp; \
  262. switch ((ctxt)->dst.bytes) { \
  263. case 1: \
  264. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  265. break; \
  266. default: \
  267. __emulate_2op_nobyte(ctxt, _op, \
  268. _wx, _wy, _lx, _ly, _qx, _qy); \
  269. break; \
  270. } \
  271. } while (0)
  272. /* Source operand is byte-sized and may be restricted to just %cl. */
  273. #define emulate_2op_SrcB(ctxt, _op) \
  274. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  275. /* Source operand is byte, word, long or quad sized. */
  276. #define emulate_2op_SrcV(ctxt, _op) \
  277. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  278. /* Source operand is word, long or quad sized. */
  279. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  280. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  281. /* Instruction has three operands and one operand is stored in ECX register */
  282. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  283. do { \
  284. unsigned long _tmp; \
  285. _type _clv = (ctxt)->src2.val; \
  286. _type _srcv = (ctxt)->src.val; \
  287. _type _dstv = (ctxt)->dst.val; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "5", "2") \
  291. _op _suffix " %4,%1 \n" \
  292. _POST_EFLAGS("0", "5", "2") \
  293. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  294. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  295. ); \
  296. \
  297. (ctxt)->src2.val = (unsigned long) _clv; \
  298. (ctxt)->src2.val = (unsigned long) _srcv; \
  299. (ctxt)->dst.val = (unsigned long) _dstv; \
  300. } while (0)
  301. #define emulate_2op_cl(ctxt, _op) \
  302. do { \
  303. switch ((ctxt)->dst.bytes) { \
  304. case 2: \
  305. __emulate_2op_cl(ctxt, _op, "w", u16); \
  306. break; \
  307. case 4: \
  308. __emulate_2op_cl(ctxt, _op, "l", u32); \
  309. break; \
  310. case 8: \
  311. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  312. break; \
  313. } \
  314. } while (0)
  315. #define __emulate_1op(ctxt, _op, _suffix) \
  316. do { \
  317. unsigned long _tmp; \
  318. \
  319. __asm__ __volatile__ ( \
  320. _PRE_EFLAGS("0", "3", "2") \
  321. _op _suffix " %1; " \
  322. _POST_EFLAGS("0", "3", "2") \
  323. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  324. "=&r" (_tmp) \
  325. : "i" (EFLAGS_MASK)); \
  326. } while (0)
  327. /* Instruction has only one explicit operand (no source operand). */
  328. #define emulate_1op(ctxt, _op) \
  329. do { \
  330. switch ((ctxt)->dst.bytes) { \
  331. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  332. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  333. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  334. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  335. } \
  336. } while (0)
  337. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  338. do { \
  339. unsigned long _tmp; \
  340. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  341. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  342. \
  343. __asm__ __volatile__ ( \
  344. _PRE_EFLAGS("0", "5", "1") \
  345. "1: \n\t" \
  346. _op _suffix " %6; " \
  347. "2: \n\t" \
  348. _POST_EFLAGS("0", "5", "1") \
  349. ".pushsection .fixup,\"ax\" \n\t" \
  350. "3: movb $1, %4 \n\t" \
  351. "jmp 2b \n\t" \
  352. ".popsection \n\t" \
  353. _ASM_EXTABLE(1b, 3b) \
  354. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  355. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  356. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  357. "a" (*rax), "d" (*rdx)); \
  358. } while (0)
  359. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  360. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  361. do { \
  362. switch((ctxt)->src.bytes) { \
  363. case 1: \
  364. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  365. break; \
  366. case 2: \
  367. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  368. break; \
  369. case 4: \
  370. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  371. break; \
  372. case 8: ON64( \
  373. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  374. break; \
  375. } \
  376. } while (0)
  377. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  378. enum x86_intercept intercept,
  379. enum x86_intercept_stage stage)
  380. {
  381. struct x86_instruction_info info = {
  382. .intercept = intercept,
  383. .rep_prefix = ctxt->rep_prefix,
  384. .modrm_mod = ctxt->modrm_mod,
  385. .modrm_reg = ctxt->modrm_reg,
  386. .modrm_rm = ctxt->modrm_rm,
  387. .src_val = ctxt->src.val64,
  388. .src_bytes = ctxt->src.bytes,
  389. .dst_bytes = ctxt->dst.bytes,
  390. .ad_bytes = ctxt->ad_bytes,
  391. .next_rip = ctxt->eip,
  392. };
  393. return ctxt->ops->intercept(ctxt, &info, stage);
  394. }
  395. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  396. {
  397. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  398. }
  399. /* Access/update address held in a register, based on addressing mode. */
  400. static inline unsigned long
  401. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  402. {
  403. if (ctxt->ad_bytes == sizeof(unsigned long))
  404. return reg;
  405. else
  406. return reg & ad_mask(ctxt);
  407. }
  408. static inline unsigned long
  409. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  410. {
  411. return address_mask(ctxt, reg);
  412. }
  413. static inline void
  414. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  415. {
  416. if (ctxt->ad_bytes == sizeof(unsigned long))
  417. *reg += inc;
  418. else
  419. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  420. }
  421. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  422. {
  423. register_address_increment(ctxt, &ctxt->_eip, rel);
  424. }
  425. static u32 desc_limit_scaled(struct desc_struct *desc)
  426. {
  427. u32 limit = get_desc_limit(desc);
  428. return desc->g ? (limit << 12) | 0xfff : limit;
  429. }
  430. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  431. {
  432. ctxt->has_seg_override = true;
  433. ctxt->seg_override = seg;
  434. }
  435. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  436. {
  437. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  438. return 0;
  439. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  440. }
  441. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  442. {
  443. if (!ctxt->has_seg_override)
  444. return 0;
  445. return ctxt->seg_override;
  446. }
  447. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  448. u32 error, bool valid)
  449. {
  450. ctxt->exception.vector = vec;
  451. ctxt->exception.error_code = error;
  452. ctxt->exception.error_code_valid = valid;
  453. return X86EMUL_PROPAGATE_FAULT;
  454. }
  455. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  456. {
  457. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  458. }
  459. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  460. {
  461. return emulate_exception(ctxt, GP_VECTOR, err, true);
  462. }
  463. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  464. {
  465. return emulate_exception(ctxt, SS_VECTOR, err, true);
  466. }
  467. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  468. {
  469. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  470. }
  471. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  472. {
  473. return emulate_exception(ctxt, TS_VECTOR, err, true);
  474. }
  475. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  478. }
  479. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  480. {
  481. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  482. }
  483. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  484. {
  485. u16 selector;
  486. struct desc_struct desc;
  487. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  488. return selector;
  489. }
  490. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  491. unsigned seg)
  492. {
  493. u16 dummy;
  494. u32 base3;
  495. struct desc_struct desc;
  496. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  497. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  498. }
  499. static int __linearize(struct x86_emulate_ctxt *ctxt,
  500. struct segmented_address addr,
  501. unsigned size, bool write, bool fetch,
  502. ulong *linear)
  503. {
  504. struct desc_struct desc;
  505. bool usable;
  506. ulong la;
  507. u32 lim;
  508. u16 sel;
  509. unsigned cpl, rpl;
  510. la = seg_base(ctxt, addr.seg) + addr.ea;
  511. switch (ctxt->mode) {
  512. case X86EMUL_MODE_REAL:
  513. break;
  514. case X86EMUL_MODE_PROT64:
  515. if (((signed long)la << 16) >> 16 != la)
  516. return emulate_gp(ctxt, 0);
  517. break;
  518. default:
  519. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  520. addr.seg);
  521. if (!usable)
  522. goto bad;
  523. /* code segment or read-only data segment */
  524. if (((desc.type & 8) || !(desc.type & 2)) && write)
  525. goto bad;
  526. /* unreadable code segment */
  527. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  528. goto bad;
  529. lim = desc_limit_scaled(&desc);
  530. if ((desc.type & 8) || !(desc.type & 4)) {
  531. /* expand-up segment */
  532. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  533. goto bad;
  534. } else {
  535. /* exapand-down segment */
  536. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  537. goto bad;
  538. lim = desc.d ? 0xffffffff : 0xffff;
  539. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  540. goto bad;
  541. }
  542. cpl = ctxt->ops->cpl(ctxt);
  543. rpl = sel & 3;
  544. cpl = max(cpl, rpl);
  545. if (!(desc.type & 8)) {
  546. /* data segment */
  547. if (cpl > desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && !(desc.type & 4)) {
  550. /* nonconforming code segment */
  551. if (cpl != desc.dpl)
  552. goto bad;
  553. } else if ((desc.type & 8) && (desc.type & 4)) {
  554. /* conforming code segment */
  555. if (cpl < desc.dpl)
  556. goto bad;
  557. }
  558. break;
  559. }
  560. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  561. la &= (u32)-1;
  562. *linear = la;
  563. return X86EMUL_CONTINUE;
  564. bad:
  565. if (addr.seg == VCPU_SREG_SS)
  566. return emulate_ss(ctxt, addr.seg);
  567. else
  568. return emulate_gp(ctxt, addr.seg);
  569. }
  570. static int linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned size, bool write,
  573. ulong *linear)
  574. {
  575. return __linearize(ctxt, addr, size, write, false, linear);
  576. }
  577. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  578. struct segmented_address addr,
  579. void *data,
  580. unsigned size)
  581. {
  582. int rc;
  583. ulong linear;
  584. rc = linearize(ctxt, addr, size, false, &linear);
  585. if (rc != X86EMUL_CONTINUE)
  586. return rc;
  587. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  588. }
  589. /*
  590. * Fetch the next byte of the instruction being emulated which is pointed to
  591. * by ctxt->_eip, then increment ctxt->_eip.
  592. *
  593. * Also prefetch the remaining bytes of the instruction without crossing page
  594. * boundary if they are not in fetch_cache yet.
  595. */
  596. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  597. {
  598. struct fetch_cache *fc = &ctxt->fetch;
  599. int rc;
  600. int size, cur_size;
  601. if (ctxt->_eip == fc->end) {
  602. unsigned long linear;
  603. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  604. .ea = ctxt->_eip };
  605. cur_size = fc->end - fc->start;
  606. size = min(15UL - cur_size,
  607. PAGE_SIZE - offset_in_page(ctxt->_eip));
  608. rc = __linearize(ctxt, addr, size, false, true, &linear);
  609. if (unlikely(rc != X86EMUL_CONTINUE))
  610. return rc;
  611. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  612. size, &ctxt->exception);
  613. if (unlikely(rc != X86EMUL_CONTINUE))
  614. return rc;
  615. fc->end += size;
  616. }
  617. *dest = fc->data[ctxt->_eip - fc->start];
  618. ctxt->_eip++;
  619. return X86EMUL_CONTINUE;
  620. }
  621. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  622. void *dest, unsigned size)
  623. {
  624. int rc;
  625. /* x86 instructions are limited to 15 bytes. */
  626. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  627. return X86EMUL_UNHANDLEABLE;
  628. while (size--) {
  629. rc = do_insn_fetch_byte(ctxt, dest++);
  630. if (rc != X86EMUL_CONTINUE)
  631. return rc;
  632. }
  633. return X86EMUL_CONTINUE;
  634. }
  635. /* Fetch next part of the instruction being emulated. */
  636. #define insn_fetch(_type, _ctxt) \
  637. ({ unsigned long _x; \
  638. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  639. if (rc != X86EMUL_CONTINUE) \
  640. goto done; \
  641. (_type)_x; \
  642. })
  643. #define insn_fetch_arr(_arr, _size, _ctxt) \
  644. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  645. if (rc != X86EMUL_CONTINUE) \
  646. goto done; \
  647. })
  648. /*
  649. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  650. * pointer into the block that addresses the relevant register.
  651. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  652. */
  653. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  654. int highbyte_regs)
  655. {
  656. void *p;
  657. p = &regs[modrm_reg];
  658. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  659. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  660. return p;
  661. }
  662. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  663. struct segmented_address addr,
  664. u16 *size, unsigned long *address, int op_bytes)
  665. {
  666. int rc;
  667. if (op_bytes == 2)
  668. op_bytes = 3;
  669. *address = 0;
  670. rc = segmented_read_std(ctxt, addr, size, 2);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. addr.ea += 2;
  674. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  675. return rc;
  676. }
  677. static int test_cc(unsigned int condition, unsigned int flags)
  678. {
  679. int rc = 0;
  680. switch ((condition & 15) >> 1) {
  681. case 0: /* o */
  682. rc |= (flags & EFLG_OF);
  683. break;
  684. case 1: /* b/c/nae */
  685. rc |= (flags & EFLG_CF);
  686. break;
  687. case 2: /* z/e */
  688. rc |= (flags & EFLG_ZF);
  689. break;
  690. case 3: /* be/na */
  691. rc |= (flags & (EFLG_CF|EFLG_ZF));
  692. break;
  693. case 4: /* s */
  694. rc |= (flags & EFLG_SF);
  695. break;
  696. case 5: /* p/pe */
  697. rc |= (flags & EFLG_PF);
  698. break;
  699. case 7: /* le/ng */
  700. rc |= (flags & EFLG_ZF);
  701. /* fall through */
  702. case 6: /* l/nge */
  703. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  704. break;
  705. }
  706. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  707. return (!!rc ^ (condition & 1));
  708. }
  709. static void fetch_register_operand(struct operand *op)
  710. {
  711. switch (op->bytes) {
  712. case 1:
  713. op->val = *(u8 *)op->addr.reg;
  714. break;
  715. case 2:
  716. op->val = *(u16 *)op->addr.reg;
  717. break;
  718. case 4:
  719. op->val = *(u32 *)op->addr.reg;
  720. break;
  721. case 8:
  722. op->val = *(u64 *)op->addr.reg;
  723. break;
  724. }
  725. }
  726. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  727. {
  728. ctxt->ops->get_fpu(ctxt);
  729. switch (reg) {
  730. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  731. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  732. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  733. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  734. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  735. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  736. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  737. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  738. #ifdef CONFIG_X86_64
  739. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  740. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  741. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  742. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  743. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  744. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  745. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  746. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  747. #endif
  748. default: BUG();
  749. }
  750. ctxt->ops->put_fpu(ctxt);
  751. }
  752. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  753. int reg)
  754. {
  755. ctxt->ops->get_fpu(ctxt);
  756. switch (reg) {
  757. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  758. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  759. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  760. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  761. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  762. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  763. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  764. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  765. #ifdef CONFIG_X86_64
  766. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  767. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  768. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  769. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  770. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  771. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  772. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  773. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  774. #endif
  775. default: BUG();
  776. }
  777. ctxt->ops->put_fpu(ctxt);
  778. }
  779. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  780. struct operand *op,
  781. int inhibit_bytereg)
  782. {
  783. unsigned reg = ctxt->modrm_reg;
  784. int highbyte_regs = ctxt->rex_prefix == 0;
  785. if (!(ctxt->d & ModRM))
  786. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  787. if (ctxt->d & Sse) {
  788. op->type = OP_XMM;
  789. op->bytes = 16;
  790. op->addr.xmm = reg;
  791. read_sse_reg(ctxt, &op->vec_val, reg);
  792. return;
  793. }
  794. op->type = OP_REG;
  795. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  796. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  797. op->bytes = 1;
  798. } else {
  799. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  800. op->bytes = ctxt->op_bytes;
  801. }
  802. fetch_register_operand(op);
  803. op->orig_val = op->val;
  804. }
  805. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  806. struct operand *op)
  807. {
  808. u8 sib;
  809. int index_reg = 0, base_reg = 0, scale;
  810. int rc = X86EMUL_CONTINUE;
  811. ulong modrm_ea = 0;
  812. if (ctxt->rex_prefix) {
  813. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  814. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  815. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  816. }
  817. ctxt->modrm = insn_fetch(u8, ctxt);
  818. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  819. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  820. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  821. ctxt->modrm_seg = VCPU_SREG_DS;
  822. if (ctxt->modrm_mod == 3) {
  823. op->type = OP_REG;
  824. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  825. op->addr.reg = decode_register(ctxt->modrm_rm,
  826. ctxt->regs, ctxt->d & ByteOp);
  827. if (ctxt->d & Sse) {
  828. op->type = OP_XMM;
  829. op->bytes = 16;
  830. op->addr.xmm = ctxt->modrm_rm;
  831. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  832. return rc;
  833. }
  834. fetch_register_operand(op);
  835. return rc;
  836. }
  837. op->type = OP_MEM;
  838. if (ctxt->ad_bytes == 2) {
  839. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  840. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  841. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  842. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  843. /* 16-bit ModR/M decode. */
  844. switch (ctxt->modrm_mod) {
  845. case 0:
  846. if (ctxt->modrm_rm == 6)
  847. modrm_ea += insn_fetch(u16, ctxt);
  848. break;
  849. case 1:
  850. modrm_ea += insn_fetch(s8, ctxt);
  851. break;
  852. case 2:
  853. modrm_ea += insn_fetch(u16, ctxt);
  854. break;
  855. }
  856. switch (ctxt->modrm_rm) {
  857. case 0:
  858. modrm_ea += bx + si;
  859. break;
  860. case 1:
  861. modrm_ea += bx + di;
  862. break;
  863. case 2:
  864. modrm_ea += bp + si;
  865. break;
  866. case 3:
  867. modrm_ea += bp + di;
  868. break;
  869. case 4:
  870. modrm_ea += si;
  871. break;
  872. case 5:
  873. modrm_ea += di;
  874. break;
  875. case 6:
  876. if (ctxt->modrm_mod != 0)
  877. modrm_ea += bp;
  878. break;
  879. case 7:
  880. modrm_ea += bx;
  881. break;
  882. }
  883. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  884. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  885. ctxt->modrm_seg = VCPU_SREG_SS;
  886. modrm_ea = (u16)modrm_ea;
  887. } else {
  888. /* 32/64-bit ModR/M decode. */
  889. if ((ctxt->modrm_rm & 7) == 4) {
  890. sib = insn_fetch(u8, ctxt);
  891. index_reg |= (sib >> 3) & 7;
  892. base_reg |= sib & 7;
  893. scale = sib >> 6;
  894. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  895. modrm_ea += insn_fetch(s32, ctxt);
  896. else
  897. modrm_ea += ctxt->regs[base_reg];
  898. if (index_reg != 4)
  899. modrm_ea += ctxt->regs[index_reg] << scale;
  900. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  901. if (ctxt->mode == X86EMUL_MODE_PROT64)
  902. ctxt->rip_relative = 1;
  903. } else
  904. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  905. switch (ctxt->modrm_mod) {
  906. case 0:
  907. if (ctxt->modrm_rm == 5)
  908. modrm_ea += insn_fetch(s32, ctxt);
  909. break;
  910. case 1:
  911. modrm_ea += insn_fetch(s8, ctxt);
  912. break;
  913. case 2:
  914. modrm_ea += insn_fetch(s32, ctxt);
  915. break;
  916. }
  917. }
  918. op->addr.mem.ea = modrm_ea;
  919. done:
  920. return rc;
  921. }
  922. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  923. struct operand *op)
  924. {
  925. int rc = X86EMUL_CONTINUE;
  926. op->type = OP_MEM;
  927. switch (ctxt->ad_bytes) {
  928. case 2:
  929. op->addr.mem.ea = insn_fetch(u16, ctxt);
  930. break;
  931. case 4:
  932. op->addr.mem.ea = insn_fetch(u32, ctxt);
  933. break;
  934. case 8:
  935. op->addr.mem.ea = insn_fetch(u64, ctxt);
  936. break;
  937. }
  938. done:
  939. return rc;
  940. }
  941. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  942. {
  943. long sv = 0, mask;
  944. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  945. mask = ~(ctxt->dst.bytes * 8 - 1);
  946. if (ctxt->src.bytes == 2)
  947. sv = (s16)ctxt->src.val & (s16)mask;
  948. else if (ctxt->src.bytes == 4)
  949. sv = (s32)ctxt->src.val & (s32)mask;
  950. ctxt->dst.addr.mem.ea += (sv >> 3);
  951. }
  952. /* only subword offset */
  953. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  954. }
  955. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  956. unsigned long addr, void *dest, unsigned size)
  957. {
  958. int rc;
  959. struct read_cache *mc = &ctxt->mem_read;
  960. while (size) {
  961. int n = min(size, 8u);
  962. size -= n;
  963. if (mc->pos < mc->end)
  964. goto read_cached;
  965. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  966. &ctxt->exception);
  967. if (rc != X86EMUL_CONTINUE)
  968. return rc;
  969. mc->end += n;
  970. read_cached:
  971. memcpy(dest, mc->data + mc->pos, n);
  972. mc->pos += n;
  973. dest += n;
  974. addr += n;
  975. }
  976. return X86EMUL_CONTINUE;
  977. }
  978. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  979. struct segmented_address addr,
  980. void *data,
  981. unsigned size)
  982. {
  983. int rc;
  984. ulong linear;
  985. rc = linearize(ctxt, addr, size, false, &linear);
  986. if (rc != X86EMUL_CONTINUE)
  987. return rc;
  988. return read_emulated(ctxt, linear, data, size);
  989. }
  990. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  991. struct segmented_address addr,
  992. const void *data,
  993. unsigned size)
  994. {
  995. int rc;
  996. ulong linear;
  997. rc = linearize(ctxt, addr, size, true, &linear);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1001. &ctxt->exception);
  1002. }
  1003. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1004. struct segmented_address addr,
  1005. const void *orig_data, const void *data,
  1006. unsigned size)
  1007. {
  1008. int rc;
  1009. ulong linear;
  1010. rc = linearize(ctxt, addr, size, true, &linear);
  1011. if (rc != X86EMUL_CONTINUE)
  1012. return rc;
  1013. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1014. size, &ctxt->exception);
  1015. }
  1016. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1017. unsigned int size, unsigned short port,
  1018. void *dest)
  1019. {
  1020. struct read_cache *rc = &ctxt->io_read;
  1021. if (rc->pos == rc->end) { /* refill pio read ahead */
  1022. unsigned int in_page, n;
  1023. unsigned int count = ctxt->rep_prefix ?
  1024. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1025. in_page = (ctxt->eflags & EFLG_DF) ?
  1026. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1027. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1028. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1029. count);
  1030. if (n == 0)
  1031. n = 1;
  1032. rc->pos = rc->end = 0;
  1033. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1034. return 0;
  1035. rc->end = n * size;
  1036. }
  1037. memcpy(dest, rc->data + rc->pos, size);
  1038. rc->pos += size;
  1039. return 1;
  1040. }
  1041. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1042. u16 selector, struct desc_ptr *dt)
  1043. {
  1044. struct x86_emulate_ops *ops = ctxt->ops;
  1045. if (selector & 1 << 2) {
  1046. struct desc_struct desc;
  1047. u16 sel;
  1048. memset (dt, 0, sizeof *dt);
  1049. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1050. return;
  1051. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1052. dt->address = get_desc_base(&desc);
  1053. } else
  1054. ops->get_gdt(ctxt, dt);
  1055. }
  1056. /* allowed just for 8 bytes segments */
  1057. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1058. u16 selector, struct desc_struct *desc)
  1059. {
  1060. struct desc_ptr dt;
  1061. u16 index = selector >> 3;
  1062. ulong addr;
  1063. get_descriptor_table_ptr(ctxt, selector, &dt);
  1064. if (dt.size < index * 8 + 7)
  1065. return emulate_gp(ctxt, selector & 0xfffc);
  1066. addr = dt.address + index * 8;
  1067. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1068. &ctxt->exception);
  1069. }
  1070. /* allowed just for 8 bytes segments */
  1071. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1072. u16 selector, struct desc_struct *desc)
  1073. {
  1074. struct desc_ptr dt;
  1075. u16 index = selector >> 3;
  1076. ulong addr;
  1077. get_descriptor_table_ptr(ctxt, selector, &dt);
  1078. if (dt.size < index * 8 + 7)
  1079. return emulate_gp(ctxt, selector & 0xfffc);
  1080. addr = dt.address + index * 8;
  1081. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1082. &ctxt->exception);
  1083. }
  1084. /* Does not support long mode */
  1085. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1086. u16 selector, int seg)
  1087. {
  1088. struct desc_struct seg_desc;
  1089. u8 dpl, rpl, cpl;
  1090. unsigned err_vec = GP_VECTOR;
  1091. u32 err_code = 0;
  1092. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1093. int ret;
  1094. memset(&seg_desc, 0, sizeof seg_desc);
  1095. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1096. || ctxt->mode == X86EMUL_MODE_REAL) {
  1097. /* set real mode segment descriptor */
  1098. set_desc_base(&seg_desc, selector << 4);
  1099. set_desc_limit(&seg_desc, 0xffff);
  1100. seg_desc.type = 3;
  1101. seg_desc.p = 1;
  1102. seg_desc.s = 1;
  1103. goto load;
  1104. }
  1105. /* NULL selector is not valid for TR, CS and SS */
  1106. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1107. && null_selector)
  1108. goto exception;
  1109. /* TR should be in GDT only */
  1110. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1111. goto exception;
  1112. if (null_selector) /* for NULL selector skip all following checks */
  1113. goto load;
  1114. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1115. if (ret != X86EMUL_CONTINUE)
  1116. return ret;
  1117. err_code = selector & 0xfffc;
  1118. err_vec = GP_VECTOR;
  1119. /* can't load system descriptor into segment selecor */
  1120. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1121. goto exception;
  1122. if (!seg_desc.p) {
  1123. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1124. goto exception;
  1125. }
  1126. rpl = selector & 3;
  1127. dpl = seg_desc.dpl;
  1128. cpl = ctxt->ops->cpl(ctxt);
  1129. switch (seg) {
  1130. case VCPU_SREG_SS:
  1131. /*
  1132. * segment is not a writable data segment or segment
  1133. * selector's RPL != CPL or segment selector's RPL != CPL
  1134. */
  1135. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1136. goto exception;
  1137. break;
  1138. case VCPU_SREG_CS:
  1139. if (!(seg_desc.type & 8))
  1140. goto exception;
  1141. if (seg_desc.type & 4) {
  1142. /* conforming */
  1143. if (dpl > cpl)
  1144. goto exception;
  1145. } else {
  1146. /* nonconforming */
  1147. if (rpl > cpl || dpl != cpl)
  1148. goto exception;
  1149. }
  1150. /* CS(RPL) <- CPL */
  1151. selector = (selector & 0xfffc) | cpl;
  1152. break;
  1153. case VCPU_SREG_TR:
  1154. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1155. goto exception;
  1156. break;
  1157. case VCPU_SREG_LDTR:
  1158. if (seg_desc.s || seg_desc.type != 2)
  1159. goto exception;
  1160. break;
  1161. default: /* DS, ES, FS, or GS */
  1162. /*
  1163. * segment is not a data or readable code segment or
  1164. * ((segment is a data or nonconforming code segment)
  1165. * and (both RPL and CPL > DPL))
  1166. */
  1167. if ((seg_desc.type & 0xa) == 0x8 ||
  1168. (((seg_desc.type & 0xc) != 0xc) &&
  1169. (rpl > dpl && cpl > dpl)))
  1170. goto exception;
  1171. break;
  1172. }
  1173. if (seg_desc.s) {
  1174. /* mark segment as accessed */
  1175. seg_desc.type |= 1;
  1176. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1177. if (ret != X86EMUL_CONTINUE)
  1178. return ret;
  1179. }
  1180. load:
  1181. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1182. return X86EMUL_CONTINUE;
  1183. exception:
  1184. emulate_exception(ctxt, err_vec, err_code, true);
  1185. return X86EMUL_PROPAGATE_FAULT;
  1186. }
  1187. static void write_register_operand(struct operand *op)
  1188. {
  1189. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1190. switch (op->bytes) {
  1191. case 1:
  1192. *(u8 *)op->addr.reg = (u8)op->val;
  1193. break;
  1194. case 2:
  1195. *(u16 *)op->addr.reg = (u16)op->val;
  1196. break;
  1197. case 4:
  1198. *op->addr.reg = (u32)op->val;
  1199. break; /* 64b: zero-extend */
  1200. case 8:
  1201. *op->addr.reg = op->val;
  1202. break;
  1203. }
  1204. }
  1205. static int writeback(struct x86_emulate_ctxt *ctxt)
  1206. {
  1207. int rc;
  1208. switch (ctxt->dst.type) {
  1209. case OP_REG:
  1210. write_register_operand(&ctxt->dst);
  1211. break;
  1212. case OP_MEM:
  1213. if (ctxt->lock_prefix)
  1214. rc = segmented_cmpxchg(ctxt,
  1215. ctxt->dst.addr.mem,
  1216. &ctxt->dst.orig_val,
  1217. &ctxt->dst.val,
  1218. ctxt->dst.bytes);
  1219. else
  1220. rc = segmented_write(ctxt,
  1221. ctxt->dst.addr.mem,
  1222. &ctxt->dst.val,
  1223. ctxt->dst.bytes);
  1224. if (rc != X86EMUL_CONTINUE)
  1225. return rc;
  1226. break;
  1227. case OP_XMM:
  1228. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1229. break;
  1230. case OP_NONE:
  1231. /* no writeback */
  1232. break;
  1233. default:
  1234. break;
  1235. }
  1236. return X86EMUL_CONTINUE;
  1237. }
  1238. static int em_push(struct x86_emulate_ctxt *ctxt)
  1239. {
  1240. struct segmented_address addr;
  1241. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1242. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1243. addr.seg = VCPU_SREG_SS;
  1244. /* Disable writeback. */
  1245. ctxt->dst.type = OP_NONE;
  1246. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1247. }
  1248. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1249. void *dest, int len)
  1250. {
  1251. int rc;
  1252. struct segmented_address addr;
  1253. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1254. addr.seg = VCPU_SREG_SS;
  1255. rc = segmented_read(ctxt, addr, dest, len);
  1256. if (rc != X86EMUL_CONTINUE)
  1257. return rc;
  1258. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1259. return rc;
  1260. }
  1261. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1262. {
  1263. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1264. }
  1265. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1266. void *dest, int len)
  1267. {
  1268. int rc;
  1269. unsigned long val, change_mask;
  1270. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1271. int cpl = ctxt->ops->cpl(ctxt);
  1272. rc = emulate_pop(ctxt, &val, len);
  1273. if (rc != X86EMUL_CONTINUE)
  1274. return rc;
  1275. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1276. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1277. switch(ctxt->mode) {
  1278. case X86EMUL_MODE_PROT64:
  1279. case X86EMUL_MODE_PROT32:
  1280. case X86EMUL_MODE_PROT16:
  1281. if (cpl == 0)
  1282. change_mask |= EFLG_IOPL;
  1283. if (cpl <= iopl)
  1284. change_mask |= EFLG_IF;
  1285. break;
  1286. case X86EMUL_MODE_VM86:
  1287. if (iopl < 3)
  1288. return emulate_gp(ctxt, 0);
  1289. change_mask |= EFLG_IF;
  1290. break;
  1291. default: /* real mode */
  1292. change_mask |= (EFLG_IOPL | EFLG_IF);
  1293. break;
  1294. }
  1295. *(unsigned long *)dest =
  1296. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1297. return rc;
  1298. }
  1299. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1300. {
  1301. ctxt->dst.type = OP_REG;
  1302. ctxt->dst.addr.reg = &ctxt->eflags;
  1303. ctxt->dst.bytes = ctxt->op_bytes;
  1304. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1305. }
  1306. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1307. {
  1308. int seg = ctxt->src2.val;
  1309. ctxt->src.val = get_segment_selector(ctxt, seg);
  1310. return em_push(ctxt);
  1311. }
  1312. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1313. {
  1314. int seg = ctxt->src2.val;
  1315. unsigned long selector;
  1316. int rc;
  1317. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1318. if (rc != X86EMUL_CONTINUE)
  1319. return rc;
  1320. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1321. return rc;
  1322. }
  1323. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1324. {
  1325. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1326. int rc = X86EMUL_CONTINUE;
  1327. int reg = VCPU_REGS_RAX;
  1328. while (reg <= VCPU_REGS_RDI) {
  1329. (reg == VCPU_REGS_RSP) ?
  1330. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1331. rc = em_push(ctxt);
  1332. if (rc != X86EMUL_CONTINUE)
  1333. return rc;
  1334. ++reg;
  1335. }
  1336. return rc;
  1337. }
  1338. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1339. {
  1340. ctxt->src.val = (unsigned long)ctxt->eflags;
  1341. return em_push(ctxt);
  1342. }
  1343. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1344. {
  1345. int rc = X86EMUL_CONTINUE;
  1346. int reg = VCPU_REGS_RDI;
  1347. while (reg >= VCPU_REGS_RAX) {
  1348. if (reg == VCPU_REGS_RSP) {
  1349. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1350. ctxt->op_bytes);
  1351. --reg;
  1352. }
  1353. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1354. if (rc != X86EMUL_CONTINUE)
  1355. break;
  1356. --reg;
  1357. }
  1358. return rc;
  1359. }
  1360. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1361. {
  1362. struct x86_emulate_ops *ops = ctxt->ops;
  1363. int rc;
  1364. struct desc_ptr dt;
  1365. gva_t cs_addr;
  1366. gva_t eip_addr;
  1367. u16 cs, eip;
  1368. /* TODO: Add limit checks */
  1369. ctxt->src.val = ctxt->eflags;
  1370. rc = em_push(ctxt);
  1371. if (rc != X86EMUL_CONTINUE)
  1372. return rc;
  1373. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1374. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1375. rc = em_push(ctxt);
  1376. if (rc != X86EMUL_CONTINUE)
  1377. return rc;
  1378. ctxt->src.val = ctxt->_eip;
  1379. rc = em_push(ctxt);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. ops->get_idt(ctxt, &dt);
  1383. eip_addr = dt.address + (irq << 2);
  1384. cs_addr = dt.address + (irq << 2) + 2;
  1385. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1386. if (rc != X86EMUL_CONTINUE)
  1387. return rc;
  1388. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1389. if (rc != X86EMUL_CONTINUE)
  1390. return rc;
  1391. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1392. if (rc != X86EMUL_CONTINUE)
  1393. return rc;
  1394. ctxt->_eip = eip;
  1395. return rc;
  1396. }
  1397. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1398. {
  1399. switch(ctxt->mode) {
  1400. case X86EMUL_MODE_REAL:
  1401. return emulate_int_real(ctxt, irq);
  1402. case X86EMUL_MODE_VM86:
  1403. case X86EMUL_MODE_PROT16:
  1404. case X86EMUL_MODE_PROT32:
  1405. case X86EMUL_MODE_PROT64:
  1406. default:
  1407. /* Protected mode interrupts unimplemented yet */
  1408. return X86EMUL_UNHANDLEABLE;
  1409. }
  1410. }
  1411. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1412. {
  1413. int rc = X86EMUL_CONTINUE;
  1414. unsigned long temp_eip = 0;
  1415. unsigned long temp_eflags = 0;
  1416. unsigned long cs = 0;
  1417. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1418. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1419. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1420. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1421. /* TODO: Add stack limit check */
  1422. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1423. if (rc != X86EMUL_CONTINUE)
  1424. return rc;
  1425. if (temp_eip & ~0xffff)
  1426. return emulate_gp(ctxt, 0);
  1427. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1431. if (rc != X86EMUL_CONTINUE)
  1432. return rc;
  1433. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1434. if (rc != X86EMUL_CONTINUE)
  1435. return rc;
  1436. ctxt->_eip = temp_eip;
  1437. if (ctxt->op_bytes == 4)
  1438. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1439. else if (ctxt->op_bytes == 2) {
  1440. ctxt->eflags &= ~0xffff;
  1441. ctxt->eflags |= temp_eflags;
  1442. }
  1443. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1444. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1445. return rc;
  1446. }
  1447. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1448. {
  1449. switch(ctxt->mode) {
  1450. case X86EMUL_MODE_REAL:
  1451. return emulate_iret_real(ctxt);
  1452. case X86EMUL_MODE_VM86:
  1453. case X86EMUL_MODE_PROT16:
  1454. case X86EMUL_MODE_PROT32:
  1455. case X86EMUL_MODE_PROT64:
  1456. default:
  1457. /* iret from protected mode unimplemented yet */
  1458. return X86EMUL_UNHANDLEABLE;
  1459. }
  1460. }
  1461. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1462. {
  1463. int rc;
  1464. unsigned short sel;
  1465. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1466. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1467. if (rc != X86EMUL_CONTINUE)
  1468. return rc;
  1469. ctxt->_eip = 0;
  1470. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1471. return X86EMUL_CONTINUE;
  1472. }
  1473. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1474. {
  1475. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1476. }
  1477. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1478. {
  1479. switch (ctxt->modrm_reg) {
  1480. case 0: /* rol */
  1481. emulate_2op_SrcB(ctxt, "rol");
  1482. break;
  1483. case 1: /* ror */
  1484. emulate_2op_SrcB(ctxt, "ror");
  1485. break;
  1486. case 2: /* rcl */
  1487. emulate_2op_SrcB(ctxt, "rcl");
  1488. break;
  1489. case 3: /* rcr */
  1490. emulate_2op_SrcB(ctxt, "rcr");
  1491. break;
  1492. case 4: /* sal/shl */
  1493. case 6: /* sal/shl */
  1494. emulate_2op_SrcB(ctxt, "sal");
  1495. break;
  1496. case 5: /* shr */
  1497. emulate_2op_SrcB(ctxt, "shr");
  1498. break;
  1499. case 7: /* sar */
  1500. emulate_2op_SrcB(ctxt, "sar");
  1501. break;
  1502. }
  1503. return X86EMUL_CONTINUE;
  1504. }
  1505. static int em_not(struct x86_emulate_ctxt *ctxt)
  1506. {
  1507. ctxt->dst.val = ~ctxt->dst.val;
  1508. return X86EMUL_CONTINUE;
  1509. }
  1510. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1511. {
  1512. emulate_1op(ctxt, "neg");
  1513. return X86EMUL_CONTINUE;
  1514. }
  1515. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1516. {
  1517. u8 ex = 0;
  1518. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1519. return X86EMUL_CONTINUE;
  1520. }
  1521. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1522. {
  1523. u8 ex = 0;
  1524. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1525. return X86EMUL_CONTINUE;
  1526. }
  1527. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. u8 de = 0;
  1530. emulate_1op_rax_rdx(ctxt, "div", de);
  1531. if (de)
  1532. return emulate_de(ctxt);
  1533. return X86EMUL_CONTINUE;
  1534. }
  1535. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1536. {
  1537. u8 de = 0;
  1538. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1539. if (de)
  1540. return emulate_de(ctxt);
  1541. return X86EMUL_CONTINUE;
  1542. }
  1543. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1544. {
  1545. int rc = X86EMUL_CONTINUE;
  1546. switch (ctxt->modrm_reg) {
  1547. case 0: /* inc */
  1548. emulate_1op(ctxt, "inc");
  1549. break;
  1550. case 1: /* dec */
  1551. emulate_1op(ctxt, "dec");
  1552. break;
  1553. case 2: /* call near abs */ {
  1554. long int old_eip;
  1555. old_eip = ctxt->_eip;
  1556. ctxt->_eip = ctxt->src.val;
  1557. ctxt->src.val = old_eip;
  1558. rc = em_push(ctxt);
  1559. break;
  1560. }
  1561. case 4: /* jmp abs */
  1562. ctxt->_eip = ctxt->src.val;
  1563. break;
  1564. case 5: /* jmp far */
  1565. rc = em_jmp_far(ctxt);
  1566. break;
  1567. case 6: /* push */
  1568. rc = em_push(ctxt);
  1569. break;
  1570. }
  1571. return rc;
  1572. }
  1573. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1574. {
  1575. u64 old = ctxt->dst.orig_val64;
  1576. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1577. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1578. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1579. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1580. ctxt->eflags &= ~EFLG_ZF;
  1581. } else {
  1582. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1583. (u32) ctxt->regs[VCPU_REGS_RBX];
  1584. ctxt->eflags |= EFLG_ZF;
  1585. }
  1586. return X86EMUL_CONTINUE;
  1587. }
  1588. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1589. {
  1590. ctxt->dst.type = OP_REG;
  1591. ctxt->dst.addr.reg = &ctxt->_eip;
  1592. ctxt->dst.bytes = ctxt->op_bytes;
  1593. return em_pop(ctxt);
  1594. }
  1595. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1596. {
  1597. int rc;
  1598. unsigned long cs;
  1599. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1600. if (rc != X86EMUL_CONTINUE)
  1601. return rc;
  1602. if (ctxt->op_bytes == 4)
  1603. ctxt->_eip = (u32)ctxt->_eip;
  1604. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1605. if (rc != X86EMUL_CONTINUE)
  1606. return rc;
  1607. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1608. return rc;
  1609. }
  1610. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1611. {
  1612. int seg = ctxt->src2.val;
  1613. unsigned short sel;
  1614. int rc;
  1615. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1616. rc = load_segment_descriptor(ctxt, sel, seg);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. ctxt->dst.val = ctxt->src.val;
  1620. return rc;
  1621. }
  1622. static void
  1623. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1624. struct desc_struct *cs, struct desc_struct *ss)
  1625. {
  1626. u16 selector;
  1627. memset(cs, 0, sizeof(struct desc_struct));
  1628. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1629. memset(ss, 0, sizeof(struct desc_struct));
  1630. cs->l = 0; /* will be adjusted later */
  1631. set_desc_base(cs, 0); /* flat segment */
  1632. cs->g = 1; /* 4kb granularity */
  1633. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1634. cs->type = 0x0b; /* Read, Execute, Accessed */
  1635. cs->s = 1;
  1636. cs->dpl = 0; /* will be adjusted later */
  1637. cs->p = 1;
  1638. cs->d = 1;
  1639. set_desc_base(ss, 0); /* flat segment */
  1640. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1641. ss->g = 1; /* 4kb granularity */
  1642. ss->s = 1;
  1643. ss->type = 0x03; /* Read/Write, Accessed */
  1644. ss->d = 1; /* 32bit stack segment */
  1645. ss->dpl = 0;
  1646. ss->p = 1;
  1647. }
  1648. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1649. {
  1650. struct x86_emulate_ops *ops = ctxt->ops;
  1651. struct desc_struct cs, ss;
  1652. u64 msr_data;
  1653. u16 cs_sel, ss_sel;
  1654. u64 efer = 0;
  1655. /* syscall is not available in real mode */
  1656. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1657. ctxt->mode == X86EMUL_MODE_VM86)
  1658. return emulate_ud(ctxt);
  1659. ops->get_msr(ctxt, MSR_EFER, &efer);
  1660. setup_syscalls_segments(ctxt, &cs, &ss);
  1661. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1662. msr_data >>= 32;
  1663. cs_sel = (u16)(msr_data & 0xfffc);
  1664. ss_sel = (u16)(msr_data + 8);
  1665. if (efer & EFER_LMA) {
  1666. cs.d = 0;
  1667. cs.l = 1;
  1668. }
  1669. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1670. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1671. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1672. if (efer & EFER_LMA) {
  1673. #ifdef CONFIG_X86_64
  1674. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1675. ops->get_msr(ctxt,
  1676. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1677. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1678. ctxt->_eip = msr_data;
  1679. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1680. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1681. #endif
  1682. } else {
  1683. /* legacy mode */
  1684. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1685. ctxt->_eip = (u32)msr_data;
  1686. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1687. }
  1688. return X86EMUL_CONTINUE;
  1689. }
  1690. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1691. {
  1692. struct x86_emulate_ops *ops = ctxt->ops;
  1693. struct desc_struct cs, ss;
  1694. u64 msr_data;
  1695. u16 cs_sel, ss_sel;
  1696. u64 efer = 0;
  1697. ops->get_msr(ctxt, MSR_EFER, &efer);
  1698. /* inject #GP if in real mode */
  1699. if (ctxt->mode == X86EMUL_MODE_REAL)
  1700. return emulate_gp(ctxt, 0);
  1701. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1702. * Therefore, we inject an #UD.
  1703. */
  1704. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1705. return emulate_ud(ctxt);
  1706. setup_syscalls_segments(ctxt, &cs, &ss);
  1707. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1708. switch (ctxt->mode) {
  1709. case X86EMUL_MODE_PROT32:
  1710. if ((msr_data & 0xfffc) == 0x0)
  1711. return emulate_gp(ctxt, 0);
  1712. break;
  1713. case X86EMUL_MODE_PROT64:
  1714. if (msr_data == 0x0)
  1715. return emulate_gp(ctxt, 0);
  1716. break;
  1717. }
  1718. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1719. cs_sel = (u16)msr_data;
  1720. cs_sel &= ~SELECTOR_RPL_MASK;
  1721. ss_sel = cs_sel + 8;
  1722. ss_sel &= ~SELECTOR_RPL_MASK;
  1723. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1724. cs.d = 0;
  1725. cs.l = 1;
  1726. }
  1727. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1728. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1729. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1730. ctxt->_eip = msr_data;
  1731. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1732. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1733. return X86EMUL_CONTINUE;
  1734. }
  1735. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1736. {
  1737. struct x86_emulate_ops *ops = ctxt->ops;
  1738. struct desc_struct cs, ss;
  1739. u64 msr_data;
  1740. int usermode;
  1741. u16 cs_sel = 0, ss_sel = 0;
  1742. /* inject #GP if in real mode or Virtual 8086 mode */
  1743. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1744. ctxt->mode == X86EMUL_MODE_VM86)
  1745. return emulate_gp(ctxt, 0);
  1746. setup_syscalls_segments(ctxt, &cs, &ss);
  1747. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1748. usermode = X86EMUL_MODE_PROT64;
  1749. else
  1750. usermode = X86EMUL_MODE_PROT32;
  1751. cs.dpl = 3;
  1752. ss.dpl = 3;
  1753. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1754. switch (usermode) {
  1755. case X86EMUL_MODE_PROT32:
  1756. cs_sel = (u16)(msr_data + 16);
  1757. if ((msr_data & 0xfffc) == 0x0)
  1758. return emulate_gp(ctxt, 0);
  1759. ss_sel = (u16)(msr_data + 24);
  1760. break;
  1761. case X86EMUL_MODE_PROT64:
  1762. cs_sel = (u16)(msr_data + 32);
  1763. if (msr_data == 0x0)
  1764. return emulate_gp(ctxt, 0);
  1765. ss_sel = cs_sel + 8;
  1766. cs.d = 0;
  1767. cs.l = 1;
  1768. break;
  1769. }
  1770. cs_sel |= SELECTOR_RPL_MASK;
  1771. ss_sel |= SELECTOR_RPL_MASK;
  1772. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1773. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1774. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1775. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1776. return X86EMUL_CONTINUE;
  1777. }
  1778. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1779. {
  1780. int iopl;
  1781. if (ctxt->mode == X86EMUL_MODE_REAL)
  1782. return false;
  1783. if (ctxt->mode == X86EMUL_MODE_VM86)
  1784. return true;
  1785. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1786. return ctxt->ops->cpl(ctxt) > iopl;
  1787. }
  1788. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1789. u16 port, u16 len)
  1790. {
  1791. struct x86_emulate_ops *ops = ctxt->ops;
  1792. struct desc_struct tr_seg;
  1793. u32 base3;
  1794. int r;
  1795. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1796. unsigned mask = (1 << len) - 1;
  1797. unsigned long base;
  1798. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1799. if (!tr_seg.p)
  1800. return false;
  1801. if (desc_limit_scaled(&tr_seg) < 103)
  1802. return false;
  1803. base = get_desc_base(&tr_seg);
  1804. #ifdef CONFIG_X86_64
  1805. base |= ((u64)base3) << 32;
  1806. #endif
  1807. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1808. if (r != X86EMUL_CONTINUE)
  1809. return false;
  1810. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1811. return false;
  1812. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1813. if (r != X86EMUL_CONTINUE)
  1814. return false;
  1815. if ((perm >> bit_idx) & mask)
  1816. return false;
  1817. return true;
  1818. }
  1819. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1820. u16 port, u16 len)
  1821. {
  1822. if (ctxt->perm_ok)
  1823. return true;
  1824. if (emulator_bad_iopl(ctxt))
  1825. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1826. return false;
  1827. ctxt->perm_ok = true;
  1828. return true;
  1829. }
  1830. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1831. struct tss_segment_16 *tss)
  1832. {
  1833. tss->ip = ctxt->_eip;
  1834. tss->flag = ctxt->eflags;
  1835. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1836. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1837. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1838. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1839. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1840. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1841. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1842. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1843. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1844. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1845. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1846. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1847. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1848. }
  1849. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1850. struct tss_segment_16 *tss)
  1851. {
  1852. int ret;
  1853. ctxt->_eip = tss->ip;
  1854. ctxt->eflags = tss->flag | 2;
  1855. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1856. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1857. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1858. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1859. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1860. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1861. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1862. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1863. /*
  1864. * SDM says that segment selectors are loaded before segment
  1865. * descriptors
  1866. */
  1867. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1868. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1869. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1870. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1871. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1872. /*
  1873. * Now load segment descriptors. If fault happenes at this stage
  1874. * it is handled in a context of new task
  1875. */
  1876. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1877. if (ret != X86EMUL_CONTINUE)
  1878. return ret;
  1879. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1880. if (ret != X86EMUL_CONTINUE)
  1881. return ret;
  1882. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1883. if (ret != X86EMUL_CONTINUE)
  1884. return ret;
  1885. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1886. if (ret != X86EMUL_CONTINUE)
  1887. return ret;
  1888. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1889. if (ret != X86EMUL_CONTINUE)
  1890. return ret;
  1891. return X86EMUL_CONTINUE;
  1892. }
  1893. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1894. u16 tss_selector, u16 old_tss_sel,
  1895. ulong old_tss_base, struct desc_struct *new_desc)
  1896. {
  1897. struct x86_emulate_ops *ops = ctxt->ops;
  1898. struct tss_segment_16 tss_seg;
  1899. int ret;
  1900. u32 new_tss_base = get_desc_base(new_desc);
  1901. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1902. &ctxt->exception);
  1903. if (ret != X86EMUL_CONTINUE)
  1904. /* FIXME: need to provide precise fault address */
  1905. return ret;
  1906. save_state_to_tss16(ctxt, &tss_seg);
  1907. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1908. &ctxt->exception);
  1909. if (ret != X86EMUL_CONTINUE)
  1910. /* FIXME: need to provide precise fault address */
  1911. return ret;
  1912. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1913. &ctxt->exception);
  1914. if (ret != X86EMUL_CONTINUE)
  1915. /* FIXME: need to provide precise fault address */
  1916. return ret;
  1917. if (old_tss_sel != 0xffff) {
  1918. tss_seg.prev_task_link = old_tss_sel;
  1919. ret = ops->write_std(ctxt, new_tss_base,
  1920. &tss_seg.prev_task_link,
  1921. sizeof tss_seg.prev_task_link,
  1922. &ctxt->exception);
  1923. if (ret != X86EMUL_CONTINUE)
  1924. /* FIXME: need to provide precise fault address */
  1925. return ret;
  1926. }
  1927. return load_state_from_tss16(ctxt, &tss_seg);
  1928. }
  1929. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1930. struct tss_segment_32 *tss)
  1931. {
  1932. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1933. tss->eip = ctxt->_eip;
  1934. tss->eflags = ctxt->eflags;
  1935. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1936. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1937. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1938. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1939. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1940. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1941. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1942. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1943. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1944. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1945. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1946. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1947. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1948. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1949. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1950. }
  1951. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1952. struct tss_segment_32 *tss)
  1953. {
  1954. int ret;
  1955. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1956. return emulate_gp(ctxt, 0);
  1957. ctxt->_eip = tss->eip;
  1958. ctxt->eflags = tss->eflags | 2;
  1959. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1960. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1961. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1962. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1963. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1964. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1965. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1966. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1967. /*
  1968. * SDM says that segment selectors are loaded before segment
  1969. * descriptors
  1970. */
  1971. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1972. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1973. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1974. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1975. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1976. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1977. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1978. /*
  1979. * Now load segment descriptors. If fault happenes at this stage
  1980. * it is handled in a context of new task
  1981. */
  1982. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1989. if (ret != X86EMUL_CONTINUE)
  1990. return ret;
  1991. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. return ret;
  1994. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1995. if (ret != X86EMUL_CONTINUE)
  1996. return ret;
  1997. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. return ret;
  2000. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. return X86EMUL_CONTINUE;
  2004. }
  2005. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2006. u16 tss_selector, u16 old_tss_sel,
  2007. ulong old_tss_base, struct desc_struct *new_desc)
  2008. {
  2009. struct x86_emulate_ops *ops = ctxt->ops;
  2010. struct tss_segment_32 tss_seg;
  2011. int ret;
  2012. u32 new_tss_base = get_desc_base(new_desc);
  2013. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2014. &ctxt->exception);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. /* FIXME: need to provide precise fault address */
  2017. return ret;
  2018. save_state_to_tss32(ctxt, &tss_seg);
  2019. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2020. &ctxt->exception);
  2021. if (ret != X86EMUL_CONTINUE)
  2022. /* FIXME: need to provide precise fault address */
  2023. return ret;
  2024. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2025. &ctxt->exception);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. /* FIXME: need to provide precise fault address */
  2028. return ret;
  2029. if (old_tss_sel != 0xffff) {
  2030. tss_seg.prev_task_link = old_tss_sel;
  2031. ret = ops->write_std(ctxt, new_tss_base,
  2032. &tss_seg.prev_task_link,
  2033. sizeof tss_seg.prev_task_link,
  2034. &ctxt->exception);
  2035. if (ret != X86EMUL_CONTINUE)
  2036. /* FIXME: need to provide precise fault address */
  2037. return ret;
  2038. }
  2039. return load_state_from_tss32(ctxt, &tss_seg);
  2040. }
  2041. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2042. u16 tss_selector, int reason,
  2043. bool has_error_code, u32 error_code)
  2044. {
  2045. struct x86_emulate_ops *ops = ctxt->ops;
  2046. struct desc_struct curr_tss_desc, next_tss_desc;
  2047. int ret;
  2048. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2049. ulong old_tss_base =
  2050. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2051. u32 desc_limit;
  2052. /* FIXME: old_tss_base == ~0 ? */
  2053. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2054. if (ret != X86EMUL_CONTINUE)
  2055. return ret;
  2056. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2057. if (ret != X86EMUL_CONTINUE)
  2058. return ret;
  2059. /* FIXME: check that next_tss_desc is tss */
  2060. if (reason != TASK_SWITCH_IRET) {
  2061. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2062. ops->cpl(ctxt) > next_tss_desc.dpl)
  2063. return emulate_gp(ctxt, 0);
  2064. }
  2065. desc_limit = desc_limit_scaled(&next_tss_desc);
  2066. if (!next_tss_desc.p ||
  2067. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2068. desc_limit < 0x2b)) {
  2069. emulate_ts(ctxt, tss_selector & 0xfffc);
  2070. return X86EMUL_PROPAGATE_FAULT;
  2071. }
  2072. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2073. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2074. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2075. }
  2076. if (reason == TASK_SWITCH_IRET)
  2077. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2078. /* set back link to prev task only if NT bit is set in eflags
  2079. note that old_tss_sel is not used afetr this point */
  2080. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2081. old_tss_sel = 0xffff;
  2082. if (next_tss_desc.type & 8)
  2083. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2084. old_tss_base, &next_tss_desc);
  2085. else
  2086. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2087. old_tss_base, &next_tss_desc);
  2088. if (ret != X86EMUL_CONTINUE)
  2089. return ret;
  2090. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2091. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2092. if (reason != TASK_SWITCH_IRET) {
  2093. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2094. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2095. }
  2096. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2097. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2098. if (has_error_code) {
  2099. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2100. ctxt->lock_prefix = 0;
  2101. ctxt->src.val = (unsigned long) error_code;
  2102. ret = em_push(ctxt);
  2103. }
  2104. return ret;
  2105. }
  2106. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2107. u16 tss_selector, int reason,
  2108. bool has_error_code, u32 error_code)
  2109. {
  2110. int rc;
  2111. ctxt->_eip = ctxt->eip;
  2112. ctxt->dst.type = OP_NONE;
  2113. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2114. has_error_code, error_code);
  2115. if (rc == X86EMUL_CONTINUE)
  2116. ctxt->eip = ctxt->_eip;
  2117. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2118. }
  2119. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2120. int reg, struct operand *op)
  2121. {
  2122. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2123. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2124. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2125. op->addr.mem.seg = seg;
  2126. }
  2127. static int em_das(struct x86_emulate_ctxt *ctxt)
  2128. {
  2129. u8 al, old_al;
  2130. bool af, cf, old_cf;
  2131. cf = ctxt->eflags & X86_EFLAGS_CF;
  2132. al = ctxt->dst.val;
  2133. old_al = al;
  2134. old_cf = cf;
  2135. cf = false;
  2136. af = ctxt->eflags & X86_EFLAGS_AF;
  2137. if ((al & 0x0f) > 9 || af) {
  2138. al -= 6;
  2139. cf = old_cf | (al >= 250);
  2140. af = true;
  2141. } else {
  2142. af = false;
  2143. }
  2144. if (old_al > 0x99 || old_cf) {
  2145. al -= 0x60;
  2146. cf = true;
  2147. }
  2148. ctxt->dst.val = al;
  2149. /* Set PF, ZF, SF */
  2150. ctxt->src.type = OP_IMM;
  2151. ctxt->src.val = 0;
  2152. ctxt->src.bytes = 1;
  2153. emulate_2op_SrcV(ctxt, "or");
  2154. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2155. if (cf)
  2156. ctxt->eflags |= X86_EFLAGS_CF;
  2157. if (af)
  2158. ctxt->eflags |= X86_EFLAGS_AF;
  2159. return X86EMUL_CONTINUE;
  2160. }
  2161. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2162. {
  2163. u16 sel, old_cs;
  2164. ulong old_eip;
  2165. int rc;
  2166. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2167. old_eip = ctxt->_eip;
  2168. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2169. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2170. return X86EMUL_CONTINUE;
  2171. ctxt->_eip = 0;
  2172. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2173. ctxt->src.val = old_cs;
  2174. rc = em_push(ctxt);
  2175. if (rc != X86EMUL_CONTINUE)
  2176. return rc;
  2177. ctxt->src.val = old_eip;
  2178. return em_push(ctxt);
  2179. }
  2180. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2181. {
  2182. int rc;
  2183. ctxt->dst.type = OP_REG;
  2184. ctxt->dst.addr.reg = &ctxt->_eip;
  2185. ctxt->dst.bytes = ctxt->op_bytes;
  2186. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2187. if (rc != X86EMUL_CONTINUE)
  2188. return rc;
  2189. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2190. return X86EMUL_CONTINUE;
  2191. }
  2192. static int em_add(struct x86_emulate_ctxt *ctxt)
  2193. {
  2194. emulate_2op_SrcV(ctxt, "add");
  2195. return X86EMUL_CONTINUE;
  2196. }
  2197. static int em_or(struct x86_emulate_ctxt *ctxt)
  2198. {
  2199. emulate_2op_SrcV(ctxt, "or");
  2200. return X86EMUL_CONTINUE;
  2201. }
  2202. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2203. {
  2204. emulate_2op_SrcV(ctxt, "adc");
  2205. return X86EMUL_CONTINUE;
  2206. }
  2207. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2208. {
  2209. emulate_2op_SrcV(ctxt, "sbb");
  2210. return X86EMUL_CONTINUE;
  2211. }
  2212. static int em_and(struct x86_emulate_ctxt *ctxt)
  2213. {
  2214. emulate_2op_SrcV(ctxt, "and");
  2215. return X86EMUL_CONTINUE;
  2216. }
  2217. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2218. {
  2219. emulate_2op_SrcV(ctxt, "sub");
  2220. return X86EMUL_CONTINUE;
  2221. }
  2222. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2223. {
  2224. emulate_2op_SrcV(ctxt, "xor");
  2225. return X86EMUL_CONTINUE;
  2226. }
  2227. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2228. {
  2229. emulate_2op_SrcV(ctxt, "cmp");
  2230. /* Disable writeback. */
  2231. ctxt->dst.type = OP_NONE;
  2232. return X86EMUL_CONTINUE;
  2233. }
  2234. static int em_test(struct x86_emulate_ctxt *ctxt)
  2235. {
  2236. emulate_2op_SrcV(ctxt, "test");
  2237. /* Disable writeback. */
  2238. ctxt->dst.type = OP_NONE;
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. /* Write back the register source. */
  2244. ctxt->src.val = ctxt->dst.val;
  2245. write_register_operand(&ctxt->src);
  2246. /* Write back the memory destination with implicit LOCK prefix. */
  2247. ctxt->dst.val = ctxt->src.orig_val;
  2248. ctxt->lock_prefix = 1;
  2249. return X86EMUL_CONTINUE;
  2250. }
  2251. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2252. {
  2253. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2257. {
  2258. ctxt->dst.val = ctxt->src2.val;
  2259. return em_imul(ctxt);
  2260. }
  2261. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2262. {
  2263. ctxt->dst.type = OP_REG;
  2264. ctxt->dst.bytes = ctxt->src.bytes;
  2265. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2266. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2267. return X86EMUL_CONTINUE;
  2268. }
  2269. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2270. {
  2271. u64 tsc = 0;
  2272. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2273. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2274. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2275. return X86EMUL_CONTINUE;
  2276. }
  2277. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. ctxt->dst.val = ctxt->src.val;
  2280. return X86EMUL_CONTINUE;
  2281. }
  2282. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2283. {
  2284. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2285. return emulate_ud(ctxt);
  2286. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2287. return X86EMUL_CONTINUE;
  2288. }
  2289. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2290. {
  2291. u16 sel = ctxt->src.val;
  2292. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2293. return emulate_ud(ctxt);
  2294. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2295. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2296. /* Disable writeback. */
  2297. ctxt->dst.type = OP_NONE;
  2298. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2299. }
  2300. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2301. {
  2302. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2303. return X86EMUL_CONTINUE;
  2304. }
  2305. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2306. {
  2307. int rc;
  2308. ulong linear;
  2309. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2310. if (rc == X86EMUL_CONTINUE)
  2311. ctxt->ops->invlpg(ctxt, linear);
  2312. /* Disable writeback. */
  2313. ctxt->dst.type = OP_NONE;
  2314. return X86EMUL_CONTINUE;
  2315. }
  2316. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2317. {
  2318. ulong cr0;
  2319. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2320. cr0 &= ~X86_CR0_TS;
  2321. ctxt->ops->set_cr(ctxt, 0, cr0);
  2322. return X86EMUL_CONTINUE;
  2323. }
  2324. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2325. {
  2326. int rc;
  2327. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2328. return X86EMUL_UNHANDLEABLE;
  2329. rc = ctxt->ops->fix_hypercall(ctxt);
  2330. if (rc != X86EMUL_CONTINUE)
  2331. return rc;
  2332. /* Let the processor re-execute the fixed hypercall */
  2333. ctxt->_eip = ctxt->eip;
  2334. /* Disable writeback. */
  2335. ctxt->dst.type = OP_NONE;
  2336. return X86EMUL_CONTINUE;
  2337. }
  2338. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2339. {
  2340. struct desc_ptr desc_ptr;
  2341. int rc;
  2342. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2343. &desc_ptr.size, &desc_ptr.address,
  2344. ctxt->op_bytes);
  2345. if (rc != X86EMUL_CONTINUE)
  2346. return rc;
  2347. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2348. /* Disable writeback. */
  2349. ctxt->dst.type = OP_NONE;
  2350. return X86EMUL_CONTINUE;
  2351. }
  2352. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2353. {
  2354. int rc;
  2355. rc = ctxt->ops->fix_hypercall(ctxt);
  2356. /* Disable writeback. */
  2357. ctxt->dst.type = OP_NONE;
  2358. return rc;
  2359. }
  2360. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2361. {
  2362. struct desc_ptr desc_ptr;
  2363. int rc;
  2364. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2365. &desc_ptr.size, &desc_ptr.address,
  2366. ctxt->op_bytes);
  2367. if (rc != X86EMUL_CONTINUE)
  2368. return rc;
  2369. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2370. /* Disable writeback. */
  2371. ctxt->dst.type = OP_NONE;
  2372. return X86EMUL_CONTINUE;
  2373. }
  2374. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2375. {
  2376. ctxt->dst.bytes = 2;
  2377. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2378. return X86EMUL_CONTINUE;
  2379. }
  2380. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2381. {
  2382. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2383. | (ctxt->src.val & 0x0f));
  2384. ctxt->dst.type = OP_NONE;
  2385. return X86EMUL_CONTINUE;
  2386. }
  2387. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2388. {
  2389. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2390. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2391. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2392. jmp_rel(ctxt, ctxt->src.val);
  2393. return X86EMUL_CONTINUE;
  2394. }
  2395. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2396. {
  2397. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2398. jmp_rel(ctxt, ctxt->src.val);
  2399. return X86EMUL_CONTINUE;
  2400. }
  2401. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2402. {
  2403. if (emulator_bad_iopl(ctxt))
  2404. return emulate_gp(ctxt, 0);
  2405. ctxt->eflags &= ~X86_EFLAGS_IF;
  2406. return X86EMUL_CONTINUE;
  2407. }
  2408. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2409. {
  2410. if (emulator_bad_iopl(ctxt))
  2411. return emulate_gp(ctxt, 0);
  2412. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2413. ctxt->eflags |= X86_EFLAGS_IF;
  2414. return X86EMUL_CONTINUE;
  2415. }
  2416. static bool valid_cr(int nr)
  2417. {
  2418. switch (nr) {
  2419. case 0:
  2420. case 2 ... 4:
  2421. case 8:
  2422. return true;
  2423. default:
  2424. return false;
  2425. }
  2426. }
  2427. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2428. {
  2429. if (!valid_cr(ctxt->modrm_reg))
  2430. return emulate_ud(ctxt);
  2431. return X86EMUL_CONTINUE;
  2432. }
  2433. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2434. {
  2435. u64 new_val = ctxt->src.val64;
  2436. int cr = ctxt->modrm_reg;
  2437. u64 efer = 0;
  2438. static u64 cr_reserved_bits[] = {
  2439. 0xffffffff00000000ULL,
  2440. 0, 0, 0, /* CR3 checked later */
  2441. CR4_RESERVED_BITS,
  2442. 0, 0, 0,
  2443. CR8_RESERVED_BITS,
  2444. };
  2445. if (!valid_cr(cr))
  2446. return emulate_ud(ctxt);
  2447. if (new_val & cr_reserved_bits[cr])
  2448. return emulate_gp(ctxt, 0);
  2449. switch (cr) {
  2450. case 0: {
  2451. u64 cr4;
  2452. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2453. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2454. return emulate_gp(ctxt, 0);
  2455. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2456. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2457. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2458. !(cr4 & X86_CR4_PAE))
  2459. return emulate_gp(ctxt, 0);
  2460. break;
  2461. }
  2462. case 3: {
  2463. u64 rsvd = 0;
  2464. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2465. if (efer & EFER_LMA)
  2466. rsvd = CR3_L_MODE_RESERVED_BITS;
  2467. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2468. rsvd = CR3_PAE_RESERVED_BITS;
  2469. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2470. rsvd = CR3_NONPAE_RESERVED_BITS;
  2471. if (new_val & rsvd)
  2472. return emulate_gp(ctxt, 0);
  2473. break;
  2474. }
  2475. case 4: {
  2476. u64 cr4;
  2477. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2478. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2479. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2480. return emulate_gp(ctxt, 0);
  2481. break;
  2482. }
  2483. }
  2484. return X86EMUL_CONTINUE;
  2485. }
  2486. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. unsigned long dr7;
  2489. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2490. /* Check if DR7.Global_Enable is set */
  2491. return dr7 & (1 << 13);
  2492. }
  2493. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2494. {
  2495. int dr = ctxt->modrm_reg;
  2496. u64 cr4;
  2497. if (dr > 7)
  2498. return emulate_ud(ctxt);
  2499. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2500. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2501. return emulate_ud(ctxt);
  2502. if (check_dr7_gd(ctxt))
  2503. return emulate_db(ctxt);
  2504. return X86EMUL_CONTINUE;
  2505. }
  2506. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2507. {
  2508. u64 new_val = ctxt->src.val64;
  2509. int dr = ctxt->modrm_reg;
  2510. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2511. return emulate_gp(ctxt, 0);
  2512. return check_dr_read(ctxt);
  2513. }
  2514. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2515. {
  2516. u64 efer;
  2517. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2518. if (!(efer & EFER_SVME))
  2519. return emulate_ud(ctxt);
  2520. return X86EMUL_CONTINUE;
  2521. }
  2522. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2523. {
  2524. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2525. /* Valid physical address? */
  2526. if (rax & 0xffff000000000000ULL)
  2527. return emulate_gp(ctxt, 0);
  2528. return check_svme(ctxt);
  2529. }
  2530. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2531. {
  2532. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2533. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2534. return emulate_ud(ctxt);
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2538. {
  2539. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2540. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2541. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2542. (rcx > 3))
  2543. return emulate_gp(ctxt, 0);
  2544. return X86EMUL_CONTINUE;
  2545. }
  2546. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2547. {
  2548. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2549. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2550. return emulate_gp(ctxt, 0);
  2551. return X86EMUL_CONTINUE;
  2552. }
  2553. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2554. {
  2555. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2556. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2557. return emulate_gp(ctxt, 0);
  2558. return X86EMUL_CONTINUE;
  2559. }
  2560. #define D(_y) { .flags = (_y) }
  2561. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2562. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2563. .check_perm = (_p) }
  2564. #define N D(0)
  2565. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2566. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2567. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2568. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2569. #define II(_f, _e, _i) \
  2570. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2571. #define IIP(_f, _e, _i, _p) \
  2572. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2573. .check_perm = (_p) }
  2574. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2575. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2576. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2577. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2578. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2579. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2580. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2581. static struct opcode group7_rm1[] = {
  2582. DI(SrcNone | ModRM | Priv, monitor),
  2583. DI(SrcNone | ModRM | Priv, mwait),
  2584. N, N, N, N, N, N,
  2585. };
  2586. static struct opcode group7_rm3[] = {
  2587. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2588. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2589. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2590. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2591. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2592. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2593. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2594. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2595. };
  2596. static struct opcode group7_rm7[] = {
  2597. N,
  2598. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2599. N, N, N, N, N, N,
  2600. };
  2601. static struct opcode group1[] = {
  2602. I(Lock, em_add),
  2603. I(Lock, em_or),
  2604. I(Lock, em_adc),
  2605. I(Lock, em_sbb),
  2606. I(Lock, em_and),
  2607. I(Lock, em_sub),
  2608. I(Lock, em_xor),
  2609. I(0, em_cmp),
  2610. };
  2611. static struct opcode group1A[] = {
  2612. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2613. };
  2614. static struct opcode group3[] = {
  2615. I(DstMem | SrcImm | ModRM, em_test),
  2616. I(DstMem | SrcImm | ModRM, em_test),
  2617. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2618. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2619. I(SrcMem | ModRM, em_mul_ex),
  2620. I(SrcMem | ModRM, em_imul_ex),
  2621. I(SrcMem | ModRM, em_div_ex),
  2622. I(SrcMem | ModRM, em_idiv_ex),
  2623. };
  2624. static struct opcode group4[] = {
  2625. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2626. N, N, N, N, N, N,
  2627. };
  2628. static struct opcode group5[] = {
  2629. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2630. D(SrcMem | ModRM | Stack),
  2631. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2632. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2633. D(SrcMem | ModRM | Stack), N,
  2634. };
  2635. static struct opcode group6[] = {
  2636. DI(ModRM | Prot, sldt),
  2637. DI(ModRM | Prot, str),
  2638. DI(ModRM | Prot | Priv, lldt),
  2639. DI(ModRM | Prot | Priv, ltr),
  2640. N, N, N, N,
  2641. };
  2642. static struct group_dual group7 = { {
  2643. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2644. DI(ModRM | Mov | DstMem | Priv, sidt),
  2645. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2646. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2647. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2648. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2649. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2650. }, {
  2651. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2652. EXT(0, group7_rm1),
  2653. N, EXT(0, group7_rm3),
  2654. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2655. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2656. } };
  2657. static struct opcode group8[] = {
  2658. N, N, N, N,
  2659. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2660. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2661. };
  2662. static struct group_dual group9 = { {
  2663. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2664. }, {
  2665. N, N, N, N, N, N, N, N,
  2666. } };
  2667. static struct opcode group11[] = {
  2668. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2669. };
  2670. static struct gprefix pfx_0f_6f_0f_7f = {
  2671. N, N, N, I(Sse, em_movdqu),
  2672. };
  2673. static struct opcode opcode_table[256] = {
  2674. /* 0x00 - 0x07 */
  2675. I6ALU(Lock, em_add),
  2676. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2677. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2678. /* 0x08 - 0x0F */
  2679. I6ALU(Lock, em_or),
  2680. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2681. N,
  2682. /* 0x10 - 0x17 */
  2683. I6ALU(Lock, em_adc),
  2684. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2685. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2686. /* 0x18 - 0x1F */
  2687. I6ALU(Lock, em_sbb),
  2688. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2689. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2690. /* 0x20 - 0x27 */
  2691. I6ALU(Lock, em_and), N, N,
  2692. /* 0x28 - 0x2F */
  2693. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2694. /* 0x30 - 0x37 */
  2695. I6ALU(Lock, em_xor), N, N,
  2696. /* 0x38 - 0x3F */
  2697. I6ALU(0, em_cmp), N, N,
  2698. /* 0x40 - 0x4F */
  2699. X16(D(DstReg)),
  2700. /* 0x50 - 0x57 */
  2701. X8(I(SrcReg | Stack, em_push)),
  2702. /* 0x58 - 0x5F */
  2703. X8(I(DstReg | Stack, em_pop)),
  2704. /* 0x60 - 0x67 */
  2705. I(ImplicitOps | Stack | No64, em_pusha),
  2706. I(ImplicitOps | Stack | No64, em_popa),
  2707. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2708. N, N, N, N,
  2709. /* 0x68 - 0x6F */
  2710. I(SrcImm | Mov | Stack, em_push),
  2711. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2712. I(SrcImmByte | Mov | Stack, em_push),
  2713. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2714. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2715. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2716. /* 0x70 - 0x7F */
  2717. X16(D(SrcImmByte)),
  2718. /* 0x80 - 0x87 */
  2719. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2720. G(DstMem | SrcImm | ModRM | Group, group1),
  2721. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2722. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2723. I2bv(DstMem | SrcReg | ModRM, em_test),
  2724. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2725. /* 0x88 - 0x8F */
  2726. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2727. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2728. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2729. D(ModRM | SrcMem | NoAccess | DstReg),
  2730. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2731. G(0, group1A),
  2732. /* 0x90 - 0x97 */
  2733. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2734. /* 0x98 - 0x9F */
  2735. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2736. I(SrcImmFAddr | No64, em_call_far), N,
  2737. II(ImplicitOps | Stack, em_pushf, pushf),
  2738. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2739. /* 0xA0 - 0xA7 */
  2740. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2741. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2742. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2743. I2bv(SrcSI | DstDI | String, em_cmp),
  2744. /* 0xA8 - 0xAF */
  2745. I2bv(DstAcc | SrcImm, em_test),
  2746. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2747. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2748. I2bv(SrcAcc | DstDI | String, em_cmp),
  2749. /* 0xB0 - 0xB7 */
  2750. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2751. /* 0xB8 - 0xBF */
  2752. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2753. /* 0xC0 - 0xC7 */
  2754. D2bv(DstMem | SrcImmByte | ModRM),
  2755. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2756. I(ImplicitOps | Stack, em_ret),
  2757. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  2758. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  2759. G(ByteOp, group11), G(0, group11),
  2760. /* 0xC8 - 0xCF */
  2761. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2762. D(ImplicitOps), DI(SrcImmByte, intn),
  2763. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2764. /* 0xD0 - 0xD7 */
  2765. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2766. N, N, N, N,
  2767. /* 0xD8 - 0xDF */
  2768. N, N, N, N, N, N, N, N,
  2769. /* 0xE0 - 0xE7 */
  2770. X3(I(SrcImmByte, em_loop)),
  2771. I(SrcImmByte, em_jcxz),
  2772. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2773. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2774. /* 0xE8 - 0xEF */
  2775. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2776. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2777. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2778. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2779. /* 0xF0 - 0xF7 */
  2780. N, DI(ImplicitOps, icebp), N, N,
  2781. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2782. G(ByteOp, group3), G(0, group3),
  2783. /* 0xF8 - 0xFF */
  2784. D(ImplicitOps), D(ImplicitOps),
  2785. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2786. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2787. };
  2788. static struct opcode twobyte_table[256] = {
  2789. /* 0x00 - 0x0F */
  2790. G(0, group6), GD(0, &group7), N, N,
  2791. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2792. II(ImplicitOps | Priv, em_clts, clts), N,
  2793. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2794. N, D(ImplicitOps | ModRM), N, N,
  2795. /* 0x10 - 0x1F */
  2796. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2797. /* 0x20 - 0x2F */
  2798. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2799. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2800. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2801. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2802. N, N, N, N,
  2803. N, N, N, N, N, N, N, N,
  2804. /* 0x30 - 0x3F */
  2805. DI(ImplicitOps | Priv, wrmsr),
  2806. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2807. DI(ImplicitOps | Priv, rdmsr),
  2808. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2809. I(ImplicitOps | VendorSpecific, em_sysenter),
  2810. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2811. N, N,
  2812. N, N, N, N, N, N, N, N,
  2813. /* 0x40 - 0x4F */
  2814. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2815. /* 0x50 - 0x5F */
  2816. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2817. /* 0x60 - 0x6F */
  2818. N, N, N, N,
  2819. N, N, N, N,
  2820. N, N, N, N,
  2821. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2822. /* 0x70 - 0x7F */
  2823. N, N, N, N,
  2824. N, N, N, N,
  2825. N, N, N, N,
  2826. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2827. /* 0x80 - 0x8F */
  2828. X16(D(SrcImm)),
  2829. /* 0x90 - 0x9F */
  2830. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2831. /* 0xA0 - 0xA7 */
  2832. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  2833. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2834. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2835. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2836. /* 0xA8 - 0xAF */
  2837. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  2838. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2839. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2840. D(DstMem | SrcReg | Src2CL | ModRM),
  2841. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2842. /* 0xB0 - 0xB7 */
  2843. D2bv(DstMem | SrcReg | ModRM | Lock),
  2844. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  2845. D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2846. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  2847. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  2848. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2849. /* 0xB8 - 0xBF */
  2850. N, N,
  2851. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2852. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2853. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2854. /* 0xC0 - 0xCF */
  2855. D2bv(DstMem | SrcReg | ModRM | Lock),
  2856. N, D(DstMem | SrcReg | ModRM | Mov),
  2857. N, N, N, GD(0, &group9),
  2858. N, N, N, N, N, N, N, N,
  2859. /* 0xD0 - 0xDF */
  2860. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2861. /* 0xE0 - 0xEF */
  2862. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2863. /* 0xF0 - 0xFF */
  2864. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2865. };
  2866. #undef D
  2867. #undef N
  2868. #undef G
  2869. #undef GD
  2870. #undef I
  2871. #undef GP
  2872. #undef EXT
  2873. #undef D2bv
  2874. #undef D2bvIP
  2875. #undef I2bv
  2876. #undef I6ALU
  2877. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2878. {
  2879. unsigned size;
  2880. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2881. if (size == 8)
  2882. size = 4;
  2883. return size;
  2884. }
  2885. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2886. unsigned size, bool sign_extension)
  2887. {
  2888. int rc = X86EMUL_CONTINUE;
  2889. op->type = OP_IMM;
  2890. op->bytes = size;
  2891. op->addr.mem.ea = ctxt->_eip;
  2892. /* NB. Immediates are sign-extended as necessary. */
  2893. switch (op->bytes) {
  2894. case 1:
  2895. op->val = insn_fetch(s8, ctxt);
  2896. break;
  2897. case 2:
  2898. op->val = insn_fetch(s16, ctxt);
  2899. break;
  2900. case 4:
  2901. op->val = insn_fetch(s32, ctxt);
  2902. break;
  2903. }
  2904. if (!sign_extension) {
  2905. switch (op->bytes) {
  2906. case 1:
  2907. op->val &= 0xff;
  2908. break;
  2909. case 2:
  2910. op->val &= 0xffff;
  2911. break;
  2912. case 4:
  2913. op->val &= 0xffffffff;
  2914. break;
  2915. }
  2916. }
  2917. done:
  2918. return rc;
  2919. }
  2920. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2921. unsigned d)
  2922. {
  2923. int rc = X86EMUL_CONTINUE;
  2924. switch (d) {
  2925. case OpReg:
  2926. decode_register_operand(ctxt, op,
  2927. op == &ctxt->dst &&
  2928. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  2929. break;
  2930. case OpImmUByte:
  2931. rc = decode_imm(ctxt, op, 1, false);
  2932. break;
  2933. case OpMem:
  2934. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2935. mem_common:
  2936. *op = ctxt->memop;
  2937. ctxt->memopp = op;
  2938. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  2939. fetch_bit_operand(ctxt);
  2940. op->orig_val = op->val;
  2941. break;
  2942. case OpMem64:
  2943. ctxt->memop.bytes = 8;
  2944. goto mem_common;
  2945. case OpAcc:
  2946. op->type = OP_REG;
  2947. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2948. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  2949. fetch_register_operand(op);
  2950. op->orig_val = op->val;
  2951. break;
  2952. case OpDI:
  2953. op->type = OP_MEM;
  2954. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2955. op->addr.mem.ea =
  2956. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  2957. op->addr.mem.seg = VCPU_SREG_ES;
  2958. op->val = 0;
  2959. break;
  2960. case OpDX:
  2961. op->type = OP_REG;
  2962. op->bytes = 2;
  2963. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2964. fetch_register_operand(op);
  2965. break;
  2966. case OpCL:
  2967. op->bytes = 1;
  2968. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  2969. break;
  2970. case OpImmByte:
  2971. rc = decode_imm(ctxt, op, 1, true);
  2972. break;
  2973. case OpOne:
  2974. op->bytes = 1;
  2975. op->val = 1;
  2976. break;
  2977. case OpImm:
  2978. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  2979. break;
  2980. case OpMem16:
  2981. ctxt->memop.bytes = 2;
  2982. goto mem_common;
  2983. case OpMem32:
  2984. ctxt->memop.bytes = 4;
  2985. goto mem_common;
  2986. case OpImmU16:
  2987. rc = decode_imm(ctxt, op, 2, false);
  2988. break;
  2989. case OpImmU:
  2990. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  2991. break;
  2992. case OpSI:
  2993. op->type = OP_MEM;
  2994. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2995. op->addr.mem.ea =
  2996. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  2997. op->addr.mem.seg = seg_override(ctxt);
  2998. op->val = 0;
  2999. break;
  3000. case OpImmFAddr:
  3001. op->type = OP_IMM;
  3002. op->addr.mem.ea = ctxt->_eip;
  3003. op->bytes = ctxt->op_bytes + 2;
  3004. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3005. break;
  3006. case OpMemFAddr:
  3007. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3008. goto mem_common;
  3009. case OpES:
  3010. op->val = VCPU_SREG_ES;
  3011. break;
  3012. case OpCS:
  3013. op->val = VCPU_SREG_CS;
  3014. break;
  3015. case OpSS:
  3016. op->val = VCPU_SREG_SS;
  3017. break;
  3018. case OpDS:
  3019. op->val = VCPU_SREG_DS;
  3020. break;
  3021. case OpFS:
  3022. op->val = VCPU_SREG_FS;
  3023. break;
  3024. case OpGS:
  3025. op->val = VCPU_SREG_GS;
  3026. break;
  3027. case OpImplicit:
  3028. /* Special instructions do their own operand decoding. */
  3029. default:
  3030. op->type = OP_NONE; /* Disable writeback. */
  3031. break;
  3032. }
  3033. done:
  3034. return rc;
  3035. }
  3036. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3037. {
  3038. int rc = X86EMUL_CONTINUE;
  3039. int mode = ctxt->mode;
  3040. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3041. bool op_prefix = false;
  3042. struct opcode opcode;
  3043. ctxt->memop.type = OP_NONE;
  3044. ctxt->memopp = NULL;
  3045. ctxt->_eip = ctxt->eip;
  3046. ctxt->fetch.start = ctxt->_eip;
  3047. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3048. if (insn_len > 0)
  3049. memcpy(ctxt->fetch.data, insn, insn_len);
  3050. switch (mode) {
  3051. case X86EMUL_MODE_REAL:
  3052. case X86EMUL_MODE_VM86:
  3053. case X86EMUL_MODE_PROT16:
  3054. def_op_bytes = def_ad_bytes = 2;
  3055. break;
  3056. case X86EMUL_MODE_PROT32:
  3057. def_op_bytes = def_ad_bytes = 4;
  3058. break;
  3059. #ifdef CONFIG_X86_64
  3060. case X86EMUL_MODE_PROT64:
  3061. def_op_bytes = 4;
  3062. def_ad_bytes = 8;
  3063. break;
  3064. #endif
  3065. default:
  3066. return EMULATION_FAILED;
  3067. }
  3068. ctxt->op_bytes = def_op_bytes;
  3069. ctxt->ad_bytes = def_ad_bytes;
  3070. /* Legacy prefixes. */
  3071. for (;;) {
  3072. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3073. case 0x66: /* operand-size override */
  3074. op_prefix = true;
  3075. /* switch between 2/4 bytes */
  3076. ctxt->op_bytes = def_op_bytes ^ 6;
  3077. break;
  3078. case 0x67: /* address-size override */
  3079. if (mode == X86EMUL_MODE_PROT64)
  3080. /* switch between 4/8 bytes */
  3081. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3082. else
  3083. /* switch between 2/4 bytes */
  3084. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3085. break;
  3086. case 0x26: /* ES override */
  3087. case 0x2e: /* CS override */
  3088. case 0x36: /* SS override */
  3089. case 0x3e: /* DS override */
  3090. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3091. break;
  3092. case 0x64: /* FS override */
  3093. case 0x65: /* GS override */
  3094. set_seg_override(ctxt, ctxt->b & 7);
  3095. break;
  3096. case 0x40 ... 0x4f: /* REX */
  3097. if (mode != X86EMUL_MODE_PROT64)
  3098. goto done_prefixes;
  3099. ctxt->rex_prefix = ctxt->b;
  3100. continue;
  3101. case 0xf0: /* LOCK */
  3102. ctxt->lock_prefix = 1;
  3103. break;
  3104. case 0xf2: /* REPNE/REPNZ */
  3105. case 0xf3: /* REP/REPE/REPZ */
  3106. ctxt->rep_prefix = ctxt->b;
  3107. break;
  3108. default:
  3109. goto done_prefixes;
  3110. }
  3111. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3112. ctxt->rex_prefix = 0;
  3113. }
  3114. done_prefixes:
  3115. /* REX prefix. */
  3116. if (ctxt->rex_prefix & 8)
  3117. ctxt->op_bytes = 8; /* REX.W */
  3118. /* Opcode byte(s). */
  3119. opcode = opcode_table[ctxt->b];
  3120. /* Two-byte opcode? */
  3121. if (ctxt->b == 0x0f) {
  3122. ctxt->twobyte = 1;
  3123. ctxt->b = insn_fetch(u8, ctxt);
  3124. opcode = twobyte_table[ctxt->b];
  3125. }
  3126. ctxt->d = opcode.flags;
  3127. while (ctxt->d & GroupMask) {
  3128. switch (ctxt->d & GroupMask) {
  3129. case Group:
  3130. ctxt->modrm = insn_fetch(u8, ctxt);
  3131. --ctxt->_eip;
  3132. goffset = (ctxt->modrm >> 3) & 7;
  3133. opcode = opcode.u.group[goffset];
  3134. break;
  3135. case GroupDual:
  3136. ctxt->modrm = insn_fetch(u8, ctxt);
  3137. --ctxt->_eip;
  3138. goffset = (ctxt->modrm >> 3) & 7;
  3139. if ((ctxt->modrm >> 6) == 3)
  3140. opcode = opcode.u.gdual->mod3[goffset];
  3141. else
  3142. opcode = opcode.u.gdual->mod012[goffset];
  3143. break;
  3144. case RMExt:
  3145. goffset = ctxt->modrm & 7;
  3146. opcode = opcode.u.group[goffset];
  3147. break;
  3148. case Prefix:
  3149. if (ctxt->rep_prefix && op_prefix)
  3150. return EMULATION_FAILED;
  3151. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3152. switch (simd_prefix) {
  3153. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3154. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3155. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3156. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3157. }
  3158. break;
  3159. default:
  3160. return EMULATION_FAILED;
  3161. }
  3162. ctxt->d &= ~(u64)GroupMask;
  3163. ctxt->d |= opcode.flags;
  3164. }
  3165. ctxt->execute = opcode.u.execute;
  3166. ctxt->check_perm = opcode.check_perm;
  3167. ctxt->intercept = opcode.intercept;
  3168. /* Unrecognised? */
  3169. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3170. return EMULATION_FAILED;
  3171. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3172. return EMULATION_FAILED;
  3173. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3174. ctxt->op_bytes = 8;
  3175. if (ctxt->d & Op3264) {
  3176. if (mode == X86EMUL_MODE_PROT64)
  3177. ctxt->op_bytes = 8;
  3178. else
  3179. ctxt->op_bytes = 4;
  3180. }
  3181. if (ctxt->d & Sse)
  3182. ctxt->op_bytes = 16;
  3183. /* ModRM and SIB bytes. */
  3184. if (ctxt->d & ModRM) {
  3185. rc = decode_modrm(ctxt, &ctxt->memop);
  3186. if (!ctxt->has_seg_override)
  3187. set_seg_override(ctxt, ctxt->modrm_seg);
  3188. } else if (ctxt->d & MemAbs)
  3189. rc = decode_abs(ctxt, &ctxt->memop);
  3190. if (rc != X86EMUL_CONTINUE)
  3191. goto done;
  3192. if (!ctxt->has_seg_override)
  3193. set_seg_override(ctxt, VCPU_SREG_DS);
  3194. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3195. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3196. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3197. /*
  3198. * Decode and fetch the source operand: register, memory
  3199. * or immediate.
  3200. */
  3201. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3202. if (rc != X86EMUL_CONTINUE)
  3203. goto done;
  3204. /*
  3205. * Decode and fetch the second source operand: register, memory
  3206. * or immediate.
  3207. */
  3208. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3209. if (rc != X86EMUL_CONTINUE)
  3210. goto done;
  3211. /* Decode and fetch the destination operand: register or memory. */
  3212. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3213. done:
  3214. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3215. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3216. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3217. }
  3218. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3219. {
  3220. /* The second termination condition only applies for REPE
  3221. * and REPNE. Test if the repeat string operation prefix is
  3222. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3223. * corresponding termination condition according to:
  3224. * - if REPE/REPZ and ZF = 0 then done
  3225. * - if REPNE/REPNZ and ZF = 1 then done
  3226. */
  3227. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3228. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3229. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3230. ((ctxt->eflags & EFLG_ZF) == 0))
  3231. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3232. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3233. return true;
  3234. return false;
  3235. }
  3236. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3237. {
  3238. struct x86_emulate_ops *ops = ctxt->ops;
  3239. u64 msr_data;
  3240. int rc = X86EMUL_CONTINUE;
  3241. int saved_dst_type = ctxt->dst.type;
  3242. ctxt->mem_read.pos = 0;
  3243. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3244. rc = emulate_ud(ctxt);
  3245. goto done;
  3246. }
  3247. /* LOCK prefix is allowed only with some instructions */
  3248. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3249. rc = emulate_ud(ctxt);
  3250. goto done;
  3251. }
  3252. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3253. rc = emulate_ud(ctxt);
  3254. goto done;
  3255. }
  3256. if ((ctxt->d & Sse)
  3257. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3258. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3259. rc = emulate_ud(ctxt);
  3260. goto done;
  3261. }
  3262. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3263. rc = emulate_nm(ctxt);
  3264. goto done;
  3265. }
  3266. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3267. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3268. X86_ICPT_PRE_EXCEPT);
  3269. if (rc != X86EMUL_CONTINUE)
  3270. goto done;
  3271. }
  3272. /* Privileged instruction can be executed only in CPL=0 */
  3273. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3274. rc = emulate_gp(ctxt, 0);
  3275. goto done;
  3276. }
  3277. /* Instruction can only be executed in protected mode */
  3278. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3279. rc = emulate_ud(ctxt);
  3280. goto done;
  3281. }
  3282. /* Do instruction specific permission checks */
  3283. if (ctxt->check_perm) {
  3284. rc = ctxt->check_perm(ctxt);
  3285. if (rc != X86EMUL_CONTINUE)
  3286. goto done;
  3287. }
  3288. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3289. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3290. X86_ICPT_POST_EXCEPT);
  3291. if (rc != X86EMUL_CONTINUE)
  3292. goto done;
  3293. }
  3294. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3295. /* All REP prefixes have the same first termination condition */
  3296. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3297. ctxt->eip = ctxt->_eip;
  3298. goto done;
  3299. }
  3300. }
  3301. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3302. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3303. ctxt->src.valptr, ctxt->src.bytes);
  3304. if (rc != X86EMUL_CONTINUE)
  3305. goto done;
  3306. ctxt->src.orig_val64 = ctxt->src.val64;
  3307. }
  3308. if (ctxt->src2.type == OP_MEM) {
  3309. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3310. &ctxt->src2.val, ctxt->src2.bytes);
  3311. if (rc != X86EMUL_CONTINUE)
  3312. goto done;
  3313. }
  3314. if ((ctxt->d & DstMask) == ImplicitOps)
  3315. goto special_insn;
  3316. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3317. /* optimisation - avoid slow emulated read if Mov */
  3318. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3319. &ctxt->dst.val, ctxt->dst.bytes);
  3320. if (rc != X86EMUL_CONTINUE)
  3321. goto done;
  3322. }
  3323. ctxt->dst.orig_val = ctxt->dst.val;
  3324. special_insn:
  3325. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3326. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3327. X86_ICPT_POST_MEMACCESS);
  3328. if (rc != X86EMUL_CONTINUE)
  3329. goto done;
  3330. }
  3331. if (ctxt->execute) {
  3332. rc = ctxt->execute(ctxt);
  3333. if (rc != X86EMUL_CONTINUE)
  3334. goto done;
  3335. goto writeback;
  3336. }
  3337. if (ctxt->twobyte)
  3338. goto twobyte_insn;
  3339. switch (ctxt->b) {
  3340. case 0x40 ... 0x47: /* inc r16/r32 */
  3341. emulate_1op(ctxt, "inc");
  3342. break;
  3343. case 0x48 ... 0x4f: /* dec r16/r32 */
  3344. emulate_1op(ctxt, "dec");
  3345. break;
  3346. case 0x63: /* movsxd */
  3347. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3348. goto cannot_emulate;
  3349. ctxt->dst.val = (s32) ctxt->src.val;
  3350. break;
  3351. case 0x6c: /* insb */
  3352. case 0x6d: /* insw/insd */
  3353. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3354. goto do_io_in;
  3355. case 0x6e: /* outsb */
  3356. case 0x6f: /* outsw/outsd */
  3357. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3358. goto do_io_out;
  3359. break;
  3360. case 0x70 ... 0x7f: /* jcc (short) */
  3361. if (test_cc(ctxt->b, ctxt->eflags))
  3362. jmp_rel(ctxt, ctxt->src.val);
  3363. break;
  3364. case 0x8d: /* lea r16/r32, m */
  3365. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3366. break;
  3367. case 0x8f: /* pop (sole member of Grp1a) */
  3368. rc = em_grp1a(ctxt);
  3369. break;
  3370. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3371. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3372. break;
  3373. rc = em_xchg(ctxt);
  3374. break;
  3375. case 0x98: /* cbw/cwde/cdqe */
  3376. switch (ctxt->op_bytes) {
  3377. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3378. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3379. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3380. }
  3381. break;
  3382. case 0xc0 ... 0xc1:
  3383. rc = em_grp2(ctxt);
  3384. break;
  3385. case 0xcc: /* int3 */
  3386. rc = emulate_int(ctxt, 3);
  3387. break;
  3388. case 0xcd: /* int n */
  3389. rc = emulate_int(ctxt, ctxt->src.val);
  3390. break;
  3391. case 0xce: /* into */
  3392. if (ctxt->eflags & EFLG_OF)
  3393. rc = emulate_int(ctxt, 4);
  3394. break;
  3395. case 0xd0 ... 0xd1: /* Grp2 */
  3396. rc = em_grp2(ctxt);
  3397. break;
  3398. case 0xd2 ... 0xd3: /* Grp2 */
  3399. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3400. rc = em_grp2(ctxt);
  3401. break;
  3402. case 0xe4: /* inb */
  3403. case 0xe5: /* in */
  3404. goto do_io_in;
  3405. case 0xe6: /* outb */
  3406. case 0xe7: /* out */
  3407. goto do_io_out;
  3408. case 0xe8: /* call (near) */ {
  3409. long int rel = ctxt->src.val;
  3410. ctxt->src.val = (unsigned long) ctxt->_eip;
  3411. jmp_rel(ctxt, rel);
  3412. rc = em_push(ctxt);
  3413. break;
  3414. }
  3415. case 0xe9: /* jmp rel */
  3416. case 0xeb: /* jmp rel short */
  3417. jmp_rel(ctxt, ctxt->src.val);
  3418. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3419. break;
  3420. case 0xec: /* in al,dx */
  3421. case 0xed: /* in (e/r)ax,dx */
  3422. do_io_in:
  3423. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3424. &ctxt->dst.val))
  3425. goto done; /* IO is needed */
  3426. break;
  3427. case 0xee: /* out dx,al */
  3428. case 0xef: /* out dx,(e/r)ax */
  3429. do_io_out:
  3430. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3431. &ctxt->src.val, 1);
  3432. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3433. break;
  3434. case 0xf4: /* hlt */
  3435. ctxt->ops->halt(ctxt);
  3436. break;
  3437. case 0xf5: /* cmc */
  3438. /* complement carry flag from eflags reg */
  3439. ctxt->eflags ^= EFLG_CF;
  3440. break;
  3441. case 0xf8: /* clc */
  3442. ctxt->eflags &= ~EFLG_CF;
  3443. break;
  3444. case 0xf9: /* stc */
  3445. ctxt->eflags |= EFLG_CF;
  3446. break;
  3447. case 0xfc: /* cld */
  3448. ctxt->eflags &= ~EFLG_DF;
  3449. break;
  3450. case 0xfd: /* std */
  3451. ctxt->eflags |= EFLG_DF;
  3452. break;
  3453. case 0xfe: /* Grp4 */
  3454. rc = em_grp45(ctxt);
  3455. break;
  3456. case 0xff: /* Grp5 */
  3457. rc = em_grp45(ctxt);
  3458. break;
  3459. default:
  3460. goto cannot_emulate;
  3461. }
  3462. if (rc != X86EMUL_CONTINUE)
  3463. goto done;
  3464. writeback:
  3465. rc = writeback(ctxt);
  3466. if (rc != X86EMUL_CONTINUE)
  3467. goto done;
  3468. /*
  3469. * restore dst type in case the decoding will be reused
  3470. * (happens for string instruction )
  3471. */
  3472. ctxt->dst.type = saved_dst_type;
  3473. if ((ctxt->d & SrcMask) == SrcSI)
  3474. string_addr_inc(ctxt, seg_override(ctxt),
  3475. VCPU_REGS_RSI, &ctxt->src);
  3476. if ((ctxt->d & DstMask) == DstDI)
  3477. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3478. &ctxt->dst);
  3479. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3480. struct read_cache *r = &ctxt->io_read;
  3481. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3482. if (!string_insn_completed(ctxt)) {
  3483. /*
  3484. * Re-enter guest when pio read ahead buffer is empty
  3485. * or, if it is not used, after each 1024 iteration.
  3486. */
  3487. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3488. (r->end == 0 || r->end != r->pos)) {
  3489. /*
  3490. * Reset read cache. Usually happens before
  3491. * decode, but since instruction is restarted
  3492. * we have to do it here.
  3493. */
  3494. ctxt->mem_read.end = 0;
  3495. return EMULATION_RESTART;
  3496. }
  3497. goto done; /* skip rip writeback */
  3498. }
  3499. }
  3500. ctxt->eip = ctxt->_eip;
  3501. done:
  3502. if (rc == X86EMUL_PROPAGATE_FAULT)
  3503. ctxt->have_exception = true;
  3504. if (rc == X86EMUL_INTERCEPTED)
  3505. return EMULATION_INTERCEPTED;
  3506. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3507. twobyte_insn:
  3508. switch (ctxt->b) {
  3509. case 0x09: /* wbinvd */
  3510. (ctxt->ops->wbinvd)(ctxt);
  3511. break;
  3512. case 0x08: /* invd */
  3513. case 0x0d: /* GrpP (prefetch) */
  3514. case 0x18: /* Grp16 (prefetch/nop) */
  3515. break;
  3516. case 0x20: /* mov cr, reg */
  3517. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3518. break;
  3519. case 0x21: /* mov from dr to reg */
  3520. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3521. break;
  3522. case 0x22: /* mov reg, cr */
  3523. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3524. emulate_gp(ctxt, 0);
  3525. rc = X86EMUL_PROPAGATE_FAULT;
  3526. goto done;
  3527. }
  3528. ctxt->dst.type = OP_NONE;
  3529. break;
  3530. case 0x23: /* mov from reg to dr */
  3531. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3532. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3533. ~0ULL : ~0U)) < 0) {
  3534. /* #UD condition is already handled by the code above */
  3535. emulate_gp(ctxt, 0);
  3536. rc = X86EMUL_PROPAGATE_FAULT;
  3537. goto done;
  3538. }
  3539. ctxt->dst.type = OP_NONE; /* no writeback */
  3540. break;
  3541. case 0x30:
  3542. /* wrmsr */
  3543. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3544. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3545. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3546. emulate_gp(ctxt, 0);
  3547. rc = X86EMUL_PROPAGATE_FAULT;
  3548. goto done;
  3549. }
  3550. rc = X86EMUL_CONTINUE;
  3551. break;
  3552. case 0x32:
  3553. /* rdmsr */
  3554. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3555. emulate_gp(ctxt, 0);
  3556. rc = X86EMUL_PROPAGATE_FAULT;
  3557. goto done;
  3558. } else {
  3559. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3560. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3561. }
  3562. rc = X86EMUL_CONTINUE;
  3563. break;
  3564. case 0x40 ... 0x4f: /* cmov */
  3565. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3566. if (!test_cc(ctxt->b, ctxt->eflags))
  3567. ctxt->dst.type = OP_NONE; /* no writeback */
  3568. break;
  3569. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3570. if (test_cc(ctxt->b, ctxt->eflags))
  3571. jmp_rel(ctxt, ctxt->src.val);
  3572. break;
  3573. case 0x90 ... 0x9f: /* setcc r/m8 */
  3574. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3575. break;
  3576. case 0xa3:
  3577. bt: /* bt */
  3578. ctxt->dst.type = OP_NONE;
  3579. /* only subword offset */
  3580. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3581. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3582. break;
  3583. case 0xa4: /* shld imm8, r, r/m */
  3584. case 0xa5: /* shld cl, r, r/m */
  3585. emulate_2op_cl(ctxt, "shld");
  3586. break;
  3587. case 0xab:
  3588. bts: /* bts */
  3589. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3590. break;
  3591. case 0xac: /* shrd imm8, r, r/m */
  3592. case 0xad: /* shrd cl, r, r/m */
  3593. emulate_2op_cl(ctxt, "shrd");
  3594. break;
  3595. case 0xae: /* clflush */
  3596. break;
  3597. case 0xb0 ... 0xb1: /* cmpxchg */
  3598. /*
  3599. * Save real source value, then compare EAX against
  3600. * destination.
  3601. */
  3602. ctxt->src.orig_val = ctxt->src.val;
  3603. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3604. emulate_2op_SrcV(ctxt, "cmp");
  3605. if (ctxt->eflags & EFLG_ZF) {
  3606. /* Success: write back to memory. */
  3607. ctxt->dst.val = ctxt->src.orig_val;
  3608. } else {
  3609. /* Failure: write the value we saw to EAX. */
  3610. ctxt->dst.type = OP_REG;
  3611. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3612. }
  3613. break;
  3614. case 0xb3:
  3615. btr: /* btr */
  3616. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3617. break;
  3618. case 0xb6 ... 0xb7: /* movzx */
  3619. ctxt->dst.bytes = ctxt->op_bytes;
  3620. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3621. : (u16) ctxt->src.val;
  3622. break;
  3623. case 0xba: /* Grp8 */
  3624. switch (ctxt->modrm_reg & 3) {
  3625. case 0:
  3626. goto bt;
  3627. case 1:
  3628. goto bts;
  3629. case 2:
  3630. goto btr;
  3631. case 3:
  3632. goto btc;
  3633. }
  3634. break;
  3635. case 0xbb:
  3636. btc: /* btc */
  3637. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3638. break;
  3639. case 0xbc: { /* bsf */
  3640. u8 zf;
  3641. __asm__ ("bsf %2, %0; setz %1"
  3642. : "=r"(ctxt->dst.val), "=q"(zf)
  3643. : "r"(ctxt->src.val));
  3644. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3645. if (zf) {
  3646. ctxt->eflags |= X86_EFLAGS_ZF;
  3647. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3648. }
  3649. break;
  3650. }
  3651. case 0xbd: { /* bsr */
  3652. u8 zf;
  3653. __asm__ ("bsr %2, %0; setz %1"
  3654. : "=r"(ctxt->dst.val), "=q"(zf)
  3655. : "r"(ctxt->src.val));
  3656. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3657. if (zf) {
  3658. ctxt->eflags |= X86_EFLAGS_ZF;
  3659. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3660. }
  3661. break;
  3662. }
  3663. case 0xbe ... 0xbf: /* movsx */
  3664. ctxt->dst.bytes = ctxt->op_bytes;
  3665. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3666. (s16) ctxt->src.val;
  3667. break;
  3668. case 0xc0 ... 0xc1: /* xadd */
  3669. emulate_2op_SrcV(ctxt, "add");
  3670. /* Write back the register source. */
  3671. ctxt->src.val = ctxt->dst.orig_val;
  3672. write_register_operand(&ctxt->src);
  3673. break;
  3674. case 0xc3: /* movnti */
  3675. ctxt->dst.bytes = ctxt->op_bytes;
  3676. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3677. (u64) ctxt->src.val;
  3678. break;
  3679. case 0xc7: /* Grp9 (cmpxchg8b) */
  3680. rc = em_grp9(ctxt);
  3681. break;
  3682. default:
  3683. goto cannot_emulate;
  3684. }
  3685. if (rc != X86EMUL_CONTINUE)
  3686. goto done;
  3687. goto writeback;
  3688. cannot_emulate:
  3689. return EMULATION_FAILED;
  3690. }