devicetree.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * Architecture specific OF callbacks.
  3. */
  4. #include <linux/bootmem.h>
  5. #include <linux/export.h>
  6. #include <linux/io.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/list.h>
  9. #include <linux/of.h>
  10. #include <linux/of_fdt.h>
  11. #include <linux/of_address.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/of_irq.h>
  14. #include <linux/slab.h>
  15. #include <linux/pci.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/initrd.h>
  18. #include <asm/hpet.h>
  19. #include <asm/irq_controller.h>
  20. #include <asm/apic.h>
  21. #include <asm/pci_x86.h>
  22. __initdata u64 initial_dtb;
  23. char __initdata cmd_line[COMMAND_LINE_SIZE];
  24. static LIST_HEAD(irq_domains);
  25. static DEFINE_RAW_SPINLOCK(big_irq_lock);
  26. int __initdata of_ioapic;
  27. #ifdef CONFIG_X86_IO_APIC
  28. static void add_interrupt_host(struct irq_domain *ih)
  29. {
  30. unsigned long flags;
  31. raw_spin_lock_irqsave(&big_irq_lock, flags);
  32. list_add(&ih->l, &irq_domains);
  33. raw_spin_unlock_irqrestore(&big_irq_lock, flags);
  34. }
  35. #endif
  36. static struct irq_domain *get_ih_from_node(struct device_node *controller)
  37. {
  38. struct irq_domain *ih, *found = NULL;
  39. unsigned long flags;
  40. raw_spin_lock_irqsave(&big_irq_lock, flags);
  41. list_for_each_entry(ih, &irq_domains, l) {
  42. if (ih->controller == controller) {
  43. found = ih;
  44. break;
  45. }
  46. }
  47. raw_spin_unlock_irqrestore(&big_irq_lock, flags);
  48. return found;
  49. }
  50. unsigned int irq_create_of_mapping(struct device_node *controller,
  51. const u32 *intspec, unsigned int intsize)
  52. {
  53. struct irq_domain *ih;
  54. u32 virq, type;
  55. int ret;
  56. ih = get_ih_from_node(controller);
  57. if (!ih)
  58. return 0;
  59. ret = ih->xlate(ih, intspec, intsize, &virq, &type);
  60. if (ret)
  61. return 0;
  62. if (type == IRQ_TYPE_NONE)
  63. return virq;
  64. irq_set_irq_type(virq, type);
  65. return virq;
  66. }
  67. EXPORT_SYMBOL_GPL(irq_create_of_mapping);
  68. unsigned long pci_address_to_pio(phys_addr_t address)
  69. {
  70. /*
  71. * The ioport address can be directly used by inX / outX
  72. */
  73. BUG_ON(address >= (1 << 16));
  74. return (unsigned long)address;
  75. }
  76. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  77. void __init early_init_dt_scan_chosen_arch(unsigned long node)
  78. {
  79. BUG();
  80. }
  81. void __init early_init_dt_add_memory_arch(u64 base, u64 size)
  82. {
  83. BUG();
  84. }
  85. void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
  86. {
  87. return __alloc_bootmem(size, align, __pa(MAX_DMA_ADDRESS));
  88. }
  89. #ifdef CONFIG_BLK_DEV_INITRD
  90. void __init early_init_dt_setup_initrd_arch(unsigned long start,
  91. unsigned long end)
  92. {
  93. initrd_start = (unsigned long)__va(start);
  94. initrd_end = (unsigned long)__va(end);
  95. initrd_below_start_ok = 1;
  96. }
  97. #endif
  98. void __init add_dtb(u64 data)
  99. {
  100. initial_dtb = data + offsetof(struct setup_data, data);
  101. }
  102. /*
  103. * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
  104. */
  105. static struct of_device_id __initdata ce4100_ids[] = {
  106. { .compatible = "intel,ce4100-cp", },
  107. { .compatible = "isa", },
  108. { .compatible = "pci", },
  109. {},
  110. };
  111. static int __init add_bus_probe(void)
  112. {
  113. if (!of_have_populated_dt())
  114. return 0;
  115. return of_platform_bus_probe(NULL, ce4100_ids, NULL);
  116. }
  117. module_init(add_bus_probe);
  118. #ifdef CONFIG_PCI
  119. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  120. {
  121. struct device_node *np;
  122. for_each_node_by_type(np, "pci") {
  123. const void *prop;
  124. unsigned int bus_min;
  125. prop = of_get_property(np, "bus-range", NULL);
  126. if (!prop)
  127. continue;
  128. bus_min = be32_to_cpup(prop);
  129. if (bus->number == bus_min)
  130. return np;
  131. }
  132. return NULL;
  133. }
  134. static int x86_of_pci_irq_enable(struct pci_dev *dev)
  135. {
  136. struct of_irq oirq;
  137. u32 virq;
  138. int ret;
  139. u8 pin;
  140. ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  141. if (ret)
  142. return ret;
  143. if (!pin)
  144. return 0;
  145. ret = of_irq_map_pci(dev, &oirq);
  146. if (ret)
  147. return ret;
  148. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  149. oirq.size);
  150. if (virq == 0)
  151. return -EINVAL;
  152. dev->irq = virq;
  153. return 0;
  154. }
  155. static void x86_of_pci_irq_disable(struct pci_dev *dev)
  156. {
  157. }
  158. void __cpuinit x86_of_pci_init(void)
  159. {
  160. pcibios_enable_irq = x86_of_pci_irq_enable;
  161. pcibios_disable_irq = x86_of_pci_irq_disable;
  162. }
  163. #endif
  164. static void __init dtb_setup_hpet(void)
  165. {
  166. #ifdef CONFIG_HPET_TIMER
  167. struct device_node *dn;
  168. struct resource r;
  169. int ret;
  170. dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
  171. if (!dn)
  172. return;
  173. ret = of_address_to_resource(dn, 0, &r);
  174. if (ret) {
  175. WARN_ON(1);
  176. return;
  177. }
  178. hpet_address = r.start;
  179. #endif
  180. }
  181. static void __init dtb_lapic_setup(void)
  182. {
  183. #ifdef CONFIG_X86_LOCAL_APIC
  184. struct device_node *dn;
  185. struct resource r;
  186. int ret;
  187. dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
  188. if (!dn)
  189. return;
  190. ret = of_address_to_resource(dn, 0, &r);
  191. if (WARN_ON(ret))
  192. return;
  193. /* Did the boot loader setup the local APIC ? */
  194. if (!cpu_has_apic) {
  195. if (apic_force_enable(r.start))
  196. return;
  197. }
  198. smp_found_config = 1;
  199. pic_mode = 1;
  200. register_lapic_address(r.start);
  201. generic_processor_info(boot_cpu_physical_apicid,
  202. GET_APIC_VERSION(apic_read(APIC_LVR)));
  203. #endif
  204. }
  205. #ifdef CONFIG_X86_IO_APIC
  206. static unsigned int ioapic_id;
  207. static void __init dtb_add_ioapic(struct device_node *dn)
  208. {
  209. struct resource r;
  210. int ret;
  211. ret = of_address_to_resource(dn, 0, &r);
  212. if (ret) {
  213. printk(KERN_ERR "Can't obtain address from node %s.\n",
  214. dn->full_name);
  215. return;
  216. }
  217. mp_register_ioapic(++ioapic_id, r.start, gsi_top);
  218. }
  219. static void __init dtb_ioapic_setup(void)
  220. {
  221. struct device_node *dn;
  222. for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
  223. dtb_add_ioapic(dn);
  224. if (nr_ioapics) {
  225. of_ioapic = 1;
  226. return;
  227. }
  228. printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
  229. }
  230. #else
  231. static void __init dtb_ioapic_setup(void) {}
  232. #endif
  233. static void __init dtb_apic_setup(void)
  234. {
  235. dtb_lapic_setup();
  236. dtb_ioapic_setup();
  237. }
  238. #ifdef CONFIG_OF_FLATTREE
  239. static void __init x86_flattree_get_config(void)
  240. {
  241. u32 size, map_len;
  242. void *new_dtb;
  243. if (!initial_dtb)
  244. return;
  245. map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK),
  246. (u64)sizeof(struct boot_param_header));
  247. initial_boot_params = early_memremap(initial_dtb, map_len);
  248. size = be32_to_cpu(initial_boot_params->totalsize);
  249. if (map_len < size) {
  250. early_iounmap(initial_boot_params, map_len);
  251. initial_boot_params = early_memremap(initial_dtb, size);
  252. map_len = size;
  253. }
  254. new_dtb = alloc_bootmem(size);
  255. memcpy(new_dtb, initial_boot_params, size);
  256. early_iounmap(initial_boot_params, map_len);
  257. initial_boot_params = new_dtb;
  258. /* root level address cells */
  259. of_scan_flat_dt(early_init_dt_scan_root, NULL);
  260. unflatten_device_tree();
  261. }
  262. #else
  263. static inline void x86_flattree_get_config(void) { }
  264. #endif
  265. void __init x86_dtb_init(void)
  266. {
  267. x86_flattree_get_config();
  268. if (!of_have_populated_dt())
  269. return;
  270. dtb_setup_hpet();
  271. dtb_apic_setup();
  272. }
  273. #ifdef CONFIG_X86_IO_APIC
  274. struct of_ioapic_type {
  275. u32 out_type;
  276. u32 trigger;
  277. u32 polarity;
  278. };
  279. static struct of_ioapic_type of_ioapic_type[] =
  280. {
  281. {
  282. .out_type = IRQ_TYPE_EDGE_RISING,
  283. .trigger = IOAPIC_EDGE,
  284. .polarity = 1,
  285. },
  286. {
  287. .out_type = IRQ_TYPE_LEVEL_LOW,
  288. .trigger = IOAPIC_LEVEL,
  289. .polarity = 0,
  290. },
  291. {
  292. .out_type = IRQ_TYPE_LEVEL_HIGH,
  293. .trigger = IOAPIC_LEVEL,
  294. .polarity = 1,
  295. },
  296. {
  297. .out_type = IRQ_TYPE_EDGE_FALLING,
  298. .trigger = IOAPIC_EDGE,
  299. .polarity = 0,
  300. },
  301. };
  302. static int ioapic_xlate(struct irq_domain *id, const u32 *intspec, u32 intsize,
  303. u32 *out_hwirq, u32 *out_type)
  304. {
  305. struct mp_ioapic_gsi *gsi_cfg;
  306. struct io_apic_irq_attr attr;
  307. struct of_ioapic_type *it;
  308. u32 line, idx, type;
  309. if (intsize < 2)
  310. return -EINVAL;
  311. line = *intspec;
  312. idx = (u32) id->priv;
  313. gsi_cfg = mp_ioapic_gsi_routing(idx);
  314. *out_hwirq = line + gsi_cfg->gsi_base;
  315. intspec++;
  316. type = *intspec;
  317. if (type >= ARRAY_SIZE(of_ioapic_type))
  318. return -EINVAL;
  319. it = of_ioapic_type + type;
  320. *out_type = it->out_type;
  321. set_io_apic_irq_attr(&attr, idx, line, it->trigger, it->polarity);
  322. return io_apic_setup_irq_pin_once(*out_hwirq, cpu_to_node(0), &attr);
  323. }
  324. static void __init ioapic_add_ofnode(struct device_node *np)
  325. {
  326. struct resource r;
  327. int i, ret;
  328. ret = of_address_to_resource(np, 0, &r);
  329. if (ret) {
  330. printk(KERN_ERR "Failed to obtain address for %s\n",
  331. np->full_name);
  332. return;
  333. }
  334. for (i = 0; i < nr_ioapics; i++) {
  335. if (r.start == mpc_ioapic_addr(i)) {
  336. struct irq_domain *id;
  337. id = kzalloc(sizeof(*id), GFP_KERNEL);
  338. BUG_ON(!id);
  339. id->controller = np;
  340. id->xlate = ioapic_xlate;
  341. id->priv = (void *)i;
  342. add_interrupt_host(id);
  343. return;
  344. }
  345. }
  346. printk(KERN_ERR "IOxAPIC at %s is not registered.\n", np->full_name);
  347. }
  348. void __init x86_add_irq_domains(void)
  349. {
  350. struct device_node *dp;
  351. if (!of_have_populated_dt())
  352. return;
  353. for_each_node_with_property(dp, "interrupt-controller") {
  354. if (of_device_is_compatible(dp, "intel,ce4100-ioapic"))
  355. ioapic_add_ofnode(dp);
  356. }
  357. }
  358. #else
  359. void __init x86_add_irq_domains(void) { }
  360. #endif