common.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294
  1. #include <linux/bootmem.h>
  2. #include <linux/linkage.h>
  3. #include <linux/bitops.h>
  4. #include <linux/kernel.h>
  5. #include <linux/module.h>
  6. #include <linux/percpu.h>
  7. #include <linux/string.h>
  8. #include <linux/delay.h>
  9. #include <linux/sched.h>
  10. #include <linux/init.h>
  11. #include <linux/kgdb.h>
  12. #include <linux/smp.h>
  13. #include <linux/io.h>
  14. #include <asm/stackprotector.h>
  15. #include <asm/perf_event.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/archrandom.h>
  18. #include <asm/hypervisor.h>
  19. #include <asm/processor.h>
  20. #include <asm/sections.h>
  21. #include <linux/topology.h>
  22. #include <linux/cpumask.h>
  23. #include <asm/pgtable.h>
  24. #include <linux/atomic.h>
  25. #include <asm/proto.h>
  26. #include <asm/setup.h>
  27. #include <asm/apic.h>
  28. #include <asm/desc.h>
  29. #include <asm/i387.h>
  30. #include <asm/mtrr.h>
  31. #include <linux/numa.h>
  32. #include <asm/asm.h>
  33. #include <asm/cpu.h>
  34. #include <asm/mce.h>
  35. #include <asm/msr.h>
  36. #include <asm/pat.h>
  37. #ifdef CONFIG_X86_LOCAL_APIC
  38. #include <asm/uv/uv.h>
  39. #endif
  40. #include "cpu.h"
  41. /* all of these masks are initialized in setup_cpu_local_masks() */
  42. cpumask_var_t cpu_initialized_mask;
  43. cpumask_var_t cpu_callout_mask;
  44. cpumask_var_t cpu_callin_mask;
  45. /* representing cpus for which sibling maps can be computed */
  46. cpumask_var_t cpu_sibling_setup_mask;
  47. /* correctly size the local cpu masks */
  48. void __init setup_cpu_local_masks(void)
  49. {
  50. alloc_bootmem_cpumask_var(&cpu_initialized_mask);
  51. alloc_bootmem_cpumask_var(&cpu_callin_mask);
  52. alloc_bootmem_cpumask_var(&cpu_callout_mask);
  53. alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
  54. }
  55. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  56. {
  57. #ifdef CONFIG_X86_64
  58. cpu_detect_cache_sizes(c);
  59. #else
  60. /* Not much we can do here... */
  61. /* Check if at least it has cpuid */
  62. if (c->cpuid_level == -1) {
  63. /* No cpuid. It must be an ancient CPU */
  64. if (c->x86 == 4)
  65. strcpy(c->x86_model_id, "486");
  66. else if (c->x86 == 3)
  67. strcpy(c->x86_model_id, "386");
  68. }
  69. #endif
  70. }
  71. static const struct cpu_dev __cpuinitconst default_cpu = {
  72. .c_init = default_init,
  73. .c_vendor = "Unknown",
  74. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  75. };
  76. static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
  77. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  78. #ifdef CONFIG_X86_64
  79. /*
  80. * We need valid kernel segments for data and code in long mode too
  81. * IRET will check the segment types kkeil 2000/10/28
  82. * Also sysret mandates a special GDT layout
  83. *
  84. * TLS descriptors are currently at a different place compared to i386.
  85. * Hopefully nobody expects them at a fixed place (Wine?)
  86. */
  87. [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
  88. [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
  89. [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
  90. [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
  91. [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
  92. [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
  93. #else
  94. [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
  95. [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  96. [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
  97. [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
  98. /*
  99. * Segments used for calling PnP BIOS have byte granularity.
  100. * They code segments and data segments have fixed 64k limits,
  101. * the transfer segment sizes are set at run time.
  102. */
  103. /* 32-bit code */
  104. [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
  105. /* 16-bit code */
  106. [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
  107. /* 16-bit data */
  108. [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
  109. /* 16-bit data */
  110. [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
  111. /* 16-bit data */
  112. [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
  113. /*
  114. * The APM segments have byte granularity and their bases
  115. * are set at run time. All have 64k limits.
  116. */
  117. /* 32-bit code */
  118. [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
  119. /* 16-bit code */
  120. [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
  121. /* data */
  122. [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
  123. [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  124. [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  125. GDT_STACK_CANARY_INIT
  126. #endif
  127. } };
  128. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  129. static int __init x86_xsave_setup(char *s)
  130. {
  131. setup_clear_cpu_cap(X86_FEATURE_XSAVE);
  132. setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
  133. return 1;
  134. }
  135. __setup("noxsave", x86_xsave_setup);
  136. static int __init x86_xsaveopt_setup(char *s)
  137. {
  138. setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
  139. return 1;
  140. }
  141. __setup("noxsaveopt", x86_xsaveopt_setup);
  142. #ifdef CONFIG_X86_32
  143. static int cachesize_override __cpuinitdata = -1;
  144. static int disable_x86_serial_nr __cpuinitdata = 1;
  145. static int __init cachesize_setup(char *str)
  146. {
  147. get_option(&str, &cachesize_override);
  148. return 1;
  149. }
  150. __setup("cachesize=", cachesize_setup);
  151. static int __init x86_fxsr_setup(char *s)
  152. {
  153. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  154. setup_clear_cpu_cap(X86_FEATURE_XMM);
  155. return 1;
  156. }
  157. __setup("nofxsr", x86_fxsr_setup);
  158. static int __init x86_sep_setup(char *s)
  159. {
  160. setup_clear_cpu_cap(X86_FEATURE_SEP);
  161. return 1;
  162. }
  163. __setup("nosep", x86_sep_setup);
  164. /* Standard macro to see if a specific flag is changeable */
  165. static inline int flag_is_changeable_p(u32 flag)
  166. {
  167. u32 f1, f2;
  168. /*
  169. * Cyrix and IDT cpus allow disabling of CPUID
  170. * so the code below may return different results
  171. * when it is executed before and after enabling
  172. * the CPUID. Add "volatile" to not allow gcc to
  173. * optimize the subsequent calls to this function.
  174. */
  175. asm volatile ("pushfl \n\t"
  176. "pushfl \n\t"
  177. "popl %0 \n\t"
  178. "movl %0, %1 \n\t"
  179. "xorl %2, %0 \n\t"
  180. "pushl %0 \n\t"
  181. "popfl \n\t"
  182. "pushfl \n\t"
  183. "popl %0 \n\t"
  184. "popfl \n\t"
  185. : "=&r" (f1), "=&r" (f2)
  186. : "ir" (flag));
  187. return ((f1^f2) & flag) != 0;
  188. }
  189. /* Probe for the CPUID instruction */
  190. static int __cpuinit have_cpuid_p(void)
  191. {
  192. return flag_is_changeable_p(X86_EFLAGS_ID);
  193. }
  194. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  195. {
  196. unsigned long lo, hi;
  197. if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
  198. return;
  199. /* Disable processor serial number: */
  200. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  201. lo |= 0x200000;
  202. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  203. printk(KERN_NOTICE "CPU serial number disabled.\n");
  204. clear_cpu_cap(c, X86_FEATURE_PN);
  205. /* Disabling the serial number may affect the cpuid level */
  206. c->cpuid_level = cpuid_eax(0);
  207. }
  208. static int __init x86_serial_nr_setup(char *s)
  209. {
  210. disable_x86_serial_nr = 0;
  211. return 1;
  212. }
  213. __setup("serialnumber", x86_serial_nr_setup);
  214. #else
  215. static inline int flag_is_changeable_p(u32 flag)
  216. {
  217. return 1;
  218. }
  219. /* Probe for the CPUID instruction */
  220. static inline int have_cpuid_p(void)
  221. {
  222. return 1;
  223. }
  224. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  225. {
  226. }
  227. #endif
  228. static int disable_smep __cpuinitdata;
  229. static __init int setup_disable_smep(char *arg)
  230. {
  231. disable_smep = 1;
  232. return 1;
  233. }
  234. __setup("nosmep", setup_disable_smep);
  235. static __cpuinit void setup_smep(struct cpuinfo_x86 *c)
  236. {
  237. if (cpu_has(c, X86_FEATURE_SMEP)) {
  238. if (unlikely(disable_smep)) {
  239. setup_clear_cpu_cap(X86_FEATURE_SMEP);
  240. clear_in_cr4(X86_CR4_SMEP);
  241. } else
  242. set_in_cr4(X86_CR4_SMEP);
  243. }
  244. }
  245. /*
  246. * Some CPU features depend on higher CPUID levels, which may not always
  247. * be available due to CPUID level capping or broken virtualization
  248. * software. Add those features to this table to auto-disable them.
  249. */
  250. struct cpuid_dependent_feature {
  251. u32 feature;
  252. u32 level;
  253. };
  254. static const struct cpuid_dependent_feature __cpuinitconst
  255. cpuid_dependent_features[] = {
  256. { X86_FEATURE_MWAIT, 0x00000005 },
  257. { X86_FEATURE_DCA, 0x00000009 },
  258. { X86_FEATURE_XSAVE, 0x0000000d },
  259. { 0, 0 }
  260. };
  261. static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
  262. {
  263. const struct cpuid_dependent_feature *df;
  264. for (df = cpuid_dependent_features; df->feature; df++) {
  265. if (!cpu_has(c, df->feature))
  266. continue;
  267. /*
  268. * Note: cpuid_level is set to -1 if unavailable, but
  269. * extended_extended_level is set to 0 if unavailable
  270. * and the legitimate extended levels are all negative
  271. * when signed; hence the weird messing around with
  272. * signs here...
  273. */
  274. if (!((s32)df->level < 0 ?
  275. (u32)df->level > (u32)c->extended_cpuid_level :
  276. (s32)df->level > (s32)c->cpuid_level))
  277. continue;
  278. clear_cpu_cap(c, df->feature);
  279. if (!warn)
  280. continue;
  281. printk(KERN_WARNING
  282. "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
  283. x86_cap_flags[df->feature], df->level);
  284. }
  285. }
  286. /*
  287. * Naming convention should be: <Name> [(<Codename>)]
  288. * This table only is used unless init_<vendor>() below doesn't set it;
  289. * in particular, if CPUID levels 0x80000002..4 are supported, this
  290. * isn't used
  291. */
  292. /* Look up CPU names by table lookup. */
  293. static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
  294. {
  295. const struct cpu_model_info *info;
  296. if (c->x86_model >= 16)
  297. return NULL; /* Range check */
  298. if (!this_cpu)
  299. return NULL;
  300. info = this_cpu->c_models;
  301. while (info && info->family) {
  302. if (info->family == c->x86)
  303. return info->model_names[c->x86_model];
  304. info++;
  305. }
  306. return NULL; /* Not found */
  307. }
  308. __u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
  309. __u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
  310. void load_percpu_segment(int cpu)
  311. {
  312. #ifdef CONFIG_X86_32
  313. loadsegment(fs, __KERNEL_PERCPU);
  314. #else
  315. loadsegment(gs, 0);
  316. wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
  317. #endif
  318. load_stack_canary_segment();
  319. }
  320. /*
  321. * Current gdt points %fs at the "master" per-cpu area: after this,
  322. * it's on the real one.
  323. */
  324. void switch_to_new_gdt(int cpu)
  325. {
  326. struct desc_ptr gdt_descr;
  327. gdt_descr.address = (long)get_cpu_gdt_table(cpu);
  328. gdt_descr.size = GDT_SIZE - 1;
  329. load_gdt(&gdt_descr);
  330. /* Reload the per-cpu base */
  331. load_percpu_segment(cpu);
  332. }
  333. static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
  334. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  335. {
  336. unsigned int *v;
  337. char *p, *q;
  338. if (c->extended_cpuid_level < 0x80000004)
  339. return;
  340. v = (unsigned int *)c->x86_model_id;
  341. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  342. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  343. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  344. c->x86_model_id[48] = 0;
  345. /*
  346. * Intel chips right-justify this string for some dumb reason;
  347. * undo that brain damage:
  348. */
  349. p = q = &c->x86_model_id[0];
  350. while (*p == ' ')
  351. p++;
  352. if (p != q) {
  353. while (*p)
  354. *q++ = *p++;
  355. while (q <= &c->x86_model_id[48])
  356. *q++ = '\0'; /* Zero-pad the rest */
  357. }
  358. }
  359. void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
  360. {
  361. unsigned int n, dummy, ebx, ecx, edx, l2size;
  362. n = c->extended_cpuid_level;
  363. if (n >= 0x80000005) {
  364. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  365. c->x86_cache_size = (ecx>>24) + (edx>>24);
  366. #ifdef CONFIG_X86_64
  367. /* On K8 L1 TLB is inclusive, so don't count it */
  368. c->x86_tlbsize = 0;
  369. #endif
  370. }
  371. if (n < 0x80000006) /* Some chips just has a large L1. */
  372. return;
  373. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  374. l2size = ecx >> 16;
  375. #ifdef CONFIG_X86_64
  376. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  377. #else
  378. /* do processor-specific cache resizing */
  379. if (this_cpu->c_size_cache)
  380. l2size = this_cpu->c_size_cache(c, l2size);
  381. /* Allow user to override all this if necessary. */
  382. if (cachesize_override != -1)
  383. l2size = cachesize_override;
  384. if (l2size == 0)
  385. return; /* Again, no L2 cache is possible */
  386. #endif
  387. c->x86_cache_size = l2size;
  388. }
  389. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  390. {
  391. #ifdef CONFIG_X86_HT
  392. u32 eax, ebx, ecx, edx;
  393. int index_msb, core_bits;
  394. static bool printed;
  395. if (!cpu_has(c, X86_FEATURE_HT))
  396. return;
  397. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  398. goto out;
  399. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  400. return;
  401. cpuid(1, &eax, &ebx, &ecx, &edx);
  402. smp_num_siblings = (ebx & 0xff0000) >> 16;
  403. if (smp_num_siblings == 1) {
  404. printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
  405. goto out;
  406. }
  407. if (smp_num_siblings <= 1)
  408. goto out;
  409. index_msb = get_count_order(smp_num_siblings);
  410. c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
  411. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  412. index_msb = get_count_order(smp_num_siblings);
  413. core_bits = get_count_order(c->x86_max_cores);
  414. c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
  415. ((1 << core_bits) - 1);
  416. out:
  417. if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
  418. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  419. c->phys_proc_id);
  420. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  421. c->cpu_core_id);
  422. printed = 1;
  423. }
  424. #endif
  425. }
  426. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  427. {
  428. char *v = c->x86_vendor_id;
  429. int i;
  430. for (i = 0; i < X86_VENDOR_NUM; i++) {
  431. if (!cpu_devs[i])
  432. break;
  433. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  434. (cpu_devs[i]->c_ident[1] &&
  435. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  436. this_cpu = cpu_devs[i];
  437. c->x86_vendor = this_cpu->c_x86_vendor;
  438. return;
  439. }
  440. }
  441. printk_once(KERN_ERR
  442. "CPU: vendor_id '%s' unknown, using generic init.\n" \
  443. "CPU: Your system may be unstable.\n", v);
  444. c->x86_vendor = X86_VENDOR_UNKNOWN;
  445. this_cpu = &default_cpu;
  446. }
  447. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  448. {
  449. /* Get vendor name */
  450. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  451. (unsigned int *)&c->x86_vendor_id[0],
  452. (unsigned int *)&c->x86_vendor_id[8],
  453. (unsigned int *)&c->x86_vendor_id[4]);
  454. c->x86 = 4;
  455. /* Intel-defined flags: level 0x00000001 */
  456. if (c->cpuid_level >= 0x00000001) {
  457. u32 junk, tfms, cap0, misc;
  458. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  459. c->x86 = (tfms >> 8) & 0xf;
  460. c->x86_model = (tfms >> 4) & 0xf;
  461. c->x86_mask = tfms & 0xf;
  462. if (c->x86 == 0xf)
  463. c->x86 += (tfms >> 20) & 0xff;
  464. if (c->x86 >= 0x6)
  465. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  466. if (cap0 & (1<<19)) {
  467. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  468. c->x86_cache_alignment = c->x86_clflush_size;
  469. }
  470. }
  471. }
  472. void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  473. {
  474. u32 tfms, xlvl;
  475. u32 ebx;
  476. /* Intel-defined flags: level 0x00000001 */
  477. if (c->cpuid_level >= 0x00000001) {
  478. u32 capability, excap;
  479. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  480. c->x86_capability[0] = capability;
  481. c->x86_capability[4] = excap;
  482. }
  483. /* Additional Intel-defined flags: level 0x00000007 */
  484. if (c->cpuid_level >= 0x00000007) {
  485. u32 eax, ebx, ecx, edx;
  486. cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
  487. c->x86_capability[9] = ebx;
  488. }
  489. /* AMD-defined flags: level 0x80000001 */
  490. xlvl = cpuid_eax(0x80000000);
  491. c->extended_cpuid_level = xlvl;
  492. if ((xlvl & 0xffff0000) == 0x80000000) {
  493. if (xlvl >= 0x80000001) {
  494. c->x86_capability[1] = cpuid_edx(0x80000001);
  495. c->x86_capability[6] = cpuid_ecx(0x80000001);
  496. }
  497. }
  498. if (c->extended_cpuid_level >= 0x80000008) {
  499. u32 eax = cpuid_eax(0x80000008);
  500. c->x86_virt_bits = (eax >> 8) & 0xff;
  501. c->x86_phys_bits = eax & 0xff;
  502. }
  503. #ifdef CONFIG_X86_32
  504. else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
  505. c->x86_phys_bits = 36;
  506. #endif
  507. if (c->extended_cpuid_level >= 0x80000007)
  508. c->x86_power = cpuid_edx(0x80000007);
  509. init_scattered_cpuid_features(c);
  510. }
  511. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  512. {
  513. #ifdef CONFIG_X86_32
  514. int i;
  515. /*
  516. * First of all, decide if this is a 486 or higher
  517. * It's a 486 if we can modify the AC flag
  518. */
  519. if (flag_is_changeable_p(X86_EFLAGS_AC))
  520. c->x86 = 4;
  521. else
  522. c->x86 = 3;
  523. for (i = 0; i < X86_VENDOR_NUM; i++)
  524. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  525. c->x86_vendor_id[0] = 0;
  526. cpu_devs[i]->c_identify(c);
  527. if (c->x86_vendor_id[0]) {
  528. get_cpu_vendor(c);
  529. break;
  530. }
  531. }
  532. #endif
  533. }
  534. /*
  535. * Do minimum CPU detection early.
  536. * Fields really needed: vendor, cpuid_level, family, model, mask,
  537. * cache alignment.
  538. * The others are not touched to avoid unwanted side effects.
  539. *
  540. * WARNING: this function is only called on the BP. Don't add code here
  541. * that is supposed to run on all CPUs.
  542. */
  543. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  544. {
  545. #ifdef CONFIG_X86_64
  546. c->x86_clflush_size = 64;
  547. c->x86_phys_bits = 36;
  548. c->x86_virt_bits = 48;
  549. #else
  550. c->x86_clflush_size = 32;
  551. c->x86_phys_bits = 32;
  552. c->x86_virt_bits = 32;
  553. #endif
  554. c->x86_cache_alignment = c->x86_clflush_size;
  555. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  556. c->extended_cpuid_level = 0;
  557. if (!have_cpuid_p())
  558. identify_cpu_without_cpuid(c);
  559. /* cyrix could have cpuid enabled via c_identify()*/
  560. if (!have_cpuid_p())
  561. return;
  562. cpu_detect(c);
  563. get_cpu_vendor(c);
  564. get_cpu_cap(c);
  565. if (this_cpu->c_early_init)
  566. this_cpu->c_early_init(c);
  567. #ifdef CONFIG_SMP
  568. c->cpu_index = 0;
  569. #endif
  570. filter_cpuid_features(c, false);
  571. setup_smep(c);
  572. if (this_cpu->c_bsp_init)
  573. this_cpu->c_bsp_init(c);
  574. }
  575. void __init early_cpu_init(void)
  576. {
  577. const struct cpu_dev *const *cdev;
  578. int count = 0;
  579. #ifdef CONFIG_PROCESSOR_SELECT
  580. printk(KERN_INFO "KERNEL supported cpus:\n");
  581. #endif
  582. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  583. const struct cpu_dev *cpudev = *cdev;
  584. if (count >= X86_VENDOR_NUM)
  585. break;
  586. cpu_devs[count] = cpudev;
  587. count++;
  588. #ifdef CONFIG_PROCESSOR_SELECT
  589. {
  590. unsigned int j;
  591. for (j = 0; j < 2; j++) {
  592. if (!cpudev->c_ident[j])
  593. continue;
  594. printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
  595. cpudev->c_ident[j]);
  596. }
  597. }
  598. #endif
  599. }
  600. early_identify_cpu(&boot_cpu_data);
  601. }
  602. /*
  603. * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
  604. * unfortunately, that's not true in practice because of early VIA
  605. * chips and (more importantly) broken virtualizers that are not easy
  606. * to detect. In the latter case it doesn't even *fail* reliably, so
  607. * probing for it doesn't even work. Disable it completely on 32-bit
  608. * unless we can find a reliable way to detect all the broken cases.
  609. * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
  610. */
  611. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  612. {
  613. #ifdef CONFIG_X86_32
  614. clear_cpu_cap(c, X86_FEATURE_NOPL);
  615. #else
  616. set_cpu_cap(c, X86_FEATURE_NOPL);
  617. #endif
  618. }
  619. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  620. {
  621. c->extended_cpuid_level = 0;
  622. if (!have_cpuid_p())
  623. identify_cpu_without_cpuid(c);
  624. /* cyrix could have cpuid enabled via c_identify()*/
  625. if (!have_cpuid_p())
  626. return;
  627. cpu_detect(c);
  628. get_cpu_vendor(c);
  629. get_cpu_cap(c);
  630. if (c->cpuid_level >= 0x00000001) {
  631. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  632. #ifdef CONFIG_X86_32
  633. # ifdef CONFIG_X86_HT
  634. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  635. # else
  636. c->apicid = c->initial_apicid;
  637. # endif
  638. #endif
  639. #ifdef CONFIG_X86_HT
  640. c->phys_proc_id = c->initial_apicid;
  641. #endif
  642. }
  643. setup_smep(c);
  644. get_model_name(c); /* Default name */
  645. detect_nopl(c);
  646. }
  647. /*
  648. * This does the hard work of actually picking apart the CPU stuff...
  649. */
  650. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  651. {
  652. int i;
  653. c->loops_per_jiffy = loops_per_jiffy;
  654. c->x86_cache_size = -1;
  655. c->x86_vendor = X86_VENDOR_UNKNOWN;
  656. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  657. c->x86_vendor_id[0] = '\0'; /* Unset */
  658. c->x86_model_id[0] = '\0'; /* Unset */
  659. c->x86_max_cores = 1;
  660. c->x86_coreid_bits = 0;
  661. #ifdef CONFIG_X86_64
  662. c->x86_clflush_size = 64;
  663. c->x86_phys_bits = 36;
  664. c->x86_virt_bits = 48;
  665. #else
  666. c->cpuid_level = -1; /* CPUID not detected */
  667. c->x86_clflush_size = 32;
  668. c->x86_phys_bits = 32;
  669. c->x86_virt_bits = 32;
  670. #endif
  671. c->x86_cache_alignment = c->x86_clflush_size;
  672. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  673. generic_identify(c);
  674. if (this_cpu->c_identify)
  675. this_cpu->c_identify(c);
  676. /* Clear/Set all flags overriden by options, after probe */
  677. for (i = 0; i < NCAPINTS; i++) {
  678. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  679. c->x86_capability[i] |= cpu_caps_set[i];
  680. }
  681. #ifdef CONFIG_X86_64
  682. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  683. #endif
  684. /*
  685. * Vendor-specific initialization. In this section we
  686. * canonicalize the feature flags, meaning if there are
  687. * features a certain CPU supports which CPUID doesn't
  688. * tell us, CPUID claiming incorrect flags, or other bugs,
  689. * we handle them here.
  690. *
  691. * At the end of this section, c->x86_capability better
  692. * indicate the features this CPU genuinely supports!
  693. */
  694. if (this_cpu->c_init)
  695. this_cpu->c_init(c);
  696. /* Disable the PN if appropriate */
  697. squash_the_stupid_serial_number(c);
  698. /*
  699. * The vendor-specific functions might have changed features.
  700. * Now we do "generic changes."
  701. */
  702. /* Filter out anything that depends on CPUID levels we don't have */
  703. filter_cpuid_features(c, true);
  704. /* If the model name is still unset, do table lookup. */
  705. if (!c->x86_model_id[0]) {
  706. const char *p;
  707. p = table_lookup_model(c);
  708. if (p)
  709. strcpy(c->x86_model_id, p);
  710. else
  711. /* Last resort... */
  712. sprintf(c->x86_model_id, "%02x/%02x",
  713. c->x86, c->x86_model);
  714. }
  715. #ifdef CONFIG_X86_64
  716. detect_ht(c);
  717. #endif
  718. init_hypervisor(c);
  719. x86_init_rdrand(c);
  720. /*
  721. * Clear/Set all flags overriden by options, need do it
  722. * before following smp all cpus cap AND.
  723. */
  724. for (i = 0; i < NCAPINTS; i++) {
  725. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  726. c->x86_capability[i] |= cpu_caps_set[i];
  727. }
  728. /*
  729. * On SMP, boot_cpu_data holds the common feature set between
  730. * all CPUs; so make sure that we indicate which features are
  731. * common between the CPUs. The first time this routine gets
  732. * executed, c == &boot_cpu_data.
  733. */
  734. if (c != &boot_cpu_data) {
  735. /* AND the already accumulated flags with these */
  736. for (i = 0; i < NCAPINTS; i++)
  737. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  738. }
  739. /* Init Machine Check Exception if available. */
  740. mcheck_cpu_init(c);
  741. select_idle_routine(c);
  742. #ifdef CONFIG_NUMA
  743. numa_add_cpu(smp_processor_id());
  744. #endif
  745. }
  746. #ifdef CONFIG_X86_64
  747. static void vgetcpu_set_mode(void)
  748. {
  749. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  750. vgetcpu_mode = VGETCPU_RDTSCP;
  751. else
  752. vgetcpu_mode = VGETCPU_LSL;
  753. }
  754. #endif
  755. void __init identify_boot_cpu(void)
  756. {
  757. identify_cpu(&boot_cpu_data);
  758. init_amd_e400_c1e_mask();
  759. #ifdef CONFIG_X86_32
  760. sysenter_setup();
  761. enable_sep_cpu();
  762. #else
  763. vgetcpu_set_mode();
  764. #endif
  765. }
  766. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  767. {
  768. BUG_ON(c == &boot_cpu_data);
  769. identify_cpu(c);
  770. #ifdef CONFIG_X86_32
  771. enable_sep_cpu();
  772. #endif
  773. mtrr_ap_init();
  774. }
  775. struct msr_range {
  776. unsigned min;
  777. unsigned max;
  778. };
  779. static const struct msr_range msr_range_array[] __cpuinitconst = {
  780. { 0x00000000, 0x00000418},
  781. { 0xc0000000, 0xc000040b},
  782. { 0xc0010000, 0xc0010142},
  783. { 0xc0011000, 0xc001103b},
  784. };
  785. static void __cpuinit print_cpu_msr(void)
  786. {
  787. unsigned index_min, index_max;
  788. unsigned index;
  789. u64 val;
  790. int i;
  791. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  792. index_min = msr_range_array[i].min;
  793. index_max = msr_range_array[i].max;
  794. for (index = index_min; index < index_max; index++) {
  795. if (rdmsrl_amd_safe(index, &val))
  796. continue;
  797. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  798. }
  799. }
  800. }
  801. static int show_msr __cpuinitdata;
  802. static __init int setup_show_msr(char *arg)
  803. {
  804. int num;
  805. get_option(&arg, &num);
  806. if (num > 0)
  807. show_msr = num;
  808. return 1;
  809. }
  810. __setup("show_msr=", setup_show_msr);
  811. static __init int setup_noclflush(char *arg)
  812. {
  813. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  814. return 1;
  815. }
  816. __setup("noclflush", setup_noclflush);
  817. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  818. {
  819. const char *vendor = NULL;
  820. if (c->x86_vendor < X86_VENDOR_NUM) {
  821. vendor = this_cpu->c_vendor;
  822. } else {
  823. if (c->cpuid_level >= 0)
  824. vendor = c->x86_vendor_id;
  825. }
  826. if (vendor && !strstr(c->x86_model_id, vendor))
  827. printk(KERN_CONT "%s ", vendor);
  828. if (c->x86_model_id[0])
  829. printk(KERN_CONT "%s", c->x86_model_id);
  830. else
  831. printk(KERN_CONT "%d86", c->x86);
  832. if (c->x86_mask || c->cpuid_level >= 0)
  833. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  834. else
  835. printk(KERN_CONT "\n");
  836. #ifdef CONFIG_SMP
  837. if (c->cpu_index < show_msr)
  838. print_cpu_msr();
  839. #else
  840. if (show_msr)
  841. print_cpu_msr();
  842. #endif
  843. }
  844. static __init int setup_disablecpuid(char *arg)
  845. {
  846. int bit;
  847. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  848. setup_clear_cpu_cap(bit);
  849. else
  850. return 0;
  851. return 1;
  852. }
  853. __setup("clearcpuid=", setup_disablecpuid);
  854. #ifdef CONFIG_X86_64
  855. struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
  856. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  857. irq_stack_union) __aligned(PAGE_SIZE);
  858. /*
  859. * The following four percpu variables are hot. Align current_task to
  860. * cacheline size such that all four fall in the same cacheline.
  861. */
  862. DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
  863. &init_task;
  864. EXPORT_PER_CPU_SYMBOL(current_task);
  865. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  866. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  867. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  868. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  869. init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  870. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  871. /*
  872. * Special IST stacks which the CPU switches to when it calls
  873. * an IST-marked descriptor entry. Up to 7 stacks (hardware
  874. * limit), all of them are 4K, except the debug stack which
  875. * is 8K.
  876. */
  877. static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
  878. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  879. [DEBUG_STACK - 1] = DEBUG_STKSZ
  880. };
  881. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  882. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
  883. /* May not be marked __init: used by software suspend */
  884. void syscall_init(void)
  885. {
  886. /*
  887. * LSTAR and STAR live in a bit strange symbiosis.
  888. * They both write to the same internal register. STAR allows to
  889. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  890. */
  891. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  892. wrmsrl(MSR_LSTAR, system_call);
  893. wrmsrl(MSR_CSTAR, ignore_sysret);
  894. #ifdef CONFIG_IA32_EMULATION
  895. syscall32_cpu_init();
  896. #endif
  897. /* Flags to clear on syscall */
  898. wrmsrl(MSR_SYSCALL_MASK,
  899. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
  900. }
  901. unsigned long kernel_eflags;
  902. /*
  903. * Copies of the original ist values from the tss are only accessed during
  904. * debugging, no special alignment required.
  905. */
  906. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  907. #else /* CONFIG_X86_64 */
  908. DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
  909. EXPORT_PER_CPU_SYMBOL(current_task);
  910. #ifdef CONFIG_CC_STACKPROTECTOR
  911. DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  912. #endif
  913. /* Make sure %fs and %gs are initialized properly in idle threads */
  914. struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
  915. {
  916. memset(regs, 0, sizeof(struct pt_regs));
  917. regs->fs = __KERNEL_PERCPU;
  918. regs->gs = __KERNEL_STACK_CANARY;
  919. return regs;
  920. }
  921. #endif /* CONFIG_X86_64 */
  922. /*
  923. * Clear all 6 debug registers:
  924. */
  925. static void clear_all_debug_regs(void)
  926. {
  927. int i;
  928. for (i = 0; i < 8; i++) {
  929. /* Ignore db4, db5 */
  930. if ((i == 4) || (i == 5))
  931. continue;
  932. set_debugreg(0, i);
  933. }
  934. }
  935. #ifdef CONFIG_KGDB
  936. /*
  937. * Restore debug regs if using kgdbwait and you have a kernel debugger
  938. * connection established.
  939. */
  940. static void dbg_restore_debug_regs(void)
  941. {
  942. if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
  943. arch_kgdb_ops.correct_hw_break();
  944. }
  945. #else /* ! CONFIG_KGDB */
  946. #define dbg_restore_debug_regs()
  947. #endif /* ! CONFIG_KGDB */
  948. /*
  949. * cpu_init() initializes state that is per-CPU. Some data is already
  950. * initialized (naturally) in the bootstrap process, such as the GDT
  951. * and IDT. We reload them nevertheless, this function acts as a
  952. * 'CPU state barrier', nothing should get across.
  953. * A lot of state is already set up in PDA init for 64 bit
  954. */
  955. #ifdef CONFIG_X86_64
  956. void __cpuinit cpu_init(void)
  957. {
  958. struct orig_ist *oist;
  959. struct task_struct *me;
  960. struct tss_struct *t;
  961. unsigned long v;
  962. int cpu;
  963. int i;
  964. cpu = stack_smp_processor_id();
  965. t = &per_cpu(init_tss, cpu);
  966. oist = &per_cpu(orig_ist, cpu);
  967. #ifdef CONFIG_NUMA
  968. if (cpu != 0 && percpu_read(numa_node) == 0 &&
  969. early_cpu_to_node(cpu) != NUMA_NO_NODE)
  970. set_numa_node(early_cpu_to_node(cpu));
  971. #endif
  972. me = current;
  973. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  974. panic("CPU#%d already initialized!\n", cpu);
  975. pr_debug("Initializing CPU#%d\n", cpu);
  976. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  977. /*
  978. * Initialize the per-CPU GDT with the boot GDT,
  979. * and set up the GDT descriptor:
  980. */
  981. switch_to_new_gdt(cpu);
  982. loadsegment(fs, 0);
  983. load_idt((const struct desc_ptr *)&idt_descr);
  984. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  985. syscall_init();
  986. wrmsrl(MSR_FS_BASE, 0);
  987. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  988. barrier();
  989. x86_configure_nx();
  990. if (cpu != 0)
  991. enable_x2apic();
  992. /*
  993. * set up and load the per-CPU TSS
  994. */
  995. if (!oist->ist[0]) {
  996. char *estacks = per_cpu(exception_stacks, cpu);
  997. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  998. estacks += exception_stack_sizes[v];
  999. oist->ist[v] = t->x86_tss.ist[v] =
  1000. (unsigned long)estacks;
  1001. }
  1002. }
  1003. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1004. /*
  1005. * <= is required because the CPU will access up to
  1006. * 8 bits beyond the end of the IO permission bitmap.
  1007. */
  1008. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  1009. t->io_bitmap[i] = ~0UL;
  1010. atomic_inc(&init_mm.mm_count);
  1011. me->active_mm = &init_mm;
  1012. BUG_ON(me->mm);
  1013. enter_lazy_tlb(&init_mm, me);
  1014. load_sp0(t, &current->thread);
  1015. set_tss_desc(cpu, t);
  1016. load_TR_desc();
  1017. load_LDT(&init_mm.context);
  1018. clear_all_debug_regs();
  1019. dbg_restore_debug_regs();
  1020. fpu_init();
  1021. xsave_init();
  1022. raw_local_save_flags(kernel_eflags);
  1023. if (is_uv_system())
  1024. uv_cpu_init();
  1025. }
  1026. #else
  1027. void __cpuinit cpu_init(void)
  1028. {
  1029. int cpu = smp_processor_id();
  1030. struct task_struct *curr = current;
  1031. struct tss_struct *t = &per_cpu(init_tss, cpu);
  1032. struct thread_struct *thread = &curr->thread;
  1033. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  1034. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  1035. for (;;)
  1036. local_irq_enable();
  1037. }
  1038. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  1039. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  1040. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  1041. load_idt(&idt_descr);
  1042. switch_to_new_gdt(cpu);
  1043. /*
  1044. * Set up and load the per-CPU TSS and LDT
  1045. */
  1046. atomic_inc(&init_mm.mm_count);
  1047. curr->active_mm = &init_mm;
  1048. BUG_ON(curr->mm);
  1049. enter_lazy_tlb(&init_mm, curr);
  1050. load_sp0(t, thread);
  1051. set_tss_desc(cpu, t);
  1052. load_TR_desc();
  1053. load_LDT(&init_mm.context);
  1054. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1055. #ifdef CONFIG_DOUBLEFAULT
  1056. /* Set up doublefault TSS pointer in the GDT */
  1057. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  1058. #endif
  1059. clear_all_debug_regs();
  1060. dbg_restore_debug_regs();
  1061. fpu_init();
  1062. xsave_init();
  1063. }
  1064. #endif