amd.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. #include <linux/export.h>
  2. #include <linux/init.h>
  3. #include <linux/bitops.h>
  4. #include <linux/elf.h>
  5. #include <linux/mm.h>
  6. #include <linux/io.h>
  7. #include <asm/processor.h>
  8. #include <asm/apic.h>
  9. #include <asm/cpu.h>
  10. #include <asm/pci-direct.h>
  11. #ifdef CONFIG_X86_64
  12. # include <asm/numa_64.h>
  13. # include <asm/mmconfig.h>
  14. # include <asm/cacheflush.h>
  15. #endif
  16. #include "cpu.h"
  17. #ifdef CONFIG_X86_32
  18. /*
  19. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  20. * misexecution of code under Linux. Owners of such processors should
  21. * contact AMD for precise details and a CPU swap.
  22. *
  23. * See http://www.multimania.com/poulot/k6bug.html
  24. * http://www.amd.com/K6/k6docs/revgd.html
  25. *
  26. * The following test is erm.. interesting. AMD neglected to up
  27. * the chip setting when fixing the bug but they also tweaked some
  28. * performance at the same time..
  29. */
  30. extern void vide(void);
  31. __asm__(".align 4\nvide: ret");
  32. static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
  33. {
  34. /*
  35. * General Systems BIOSen alias the cpu frequency registers
  36. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  37. * drivers subsequently pokes it, and changes the CPU speed.
  38. * Workaround : Remove the unneeded alias.
  39. */
  40. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  41. #define CBAR_ENB (0x80000000)
  42. #define CBAR_KEY (0X000000CB)
  43. if (c->x86_model == 9 || c->x86_model == 10) {
  44. if (inl(CBAR) & CBAR_ENB)
  45. outl(0 | CBAR_KEY, CBAR);
  46. }
  47. }
  48. static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
  49. {
  50. u32 l, h;
  51. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  52. if (c->x86_model < 6) {
  53. /* Based on AMD doc 20734R - June 2000 */
  54. if (c->x86_model == 0) {
  55. clear_cpu_cap(c, X86_FEATURE_APIC);
  56. set_cpu_cap(c, X86_FEATURE_PGE);
  57. }
  58. return;
  59. }
  60. if (c->x86_model == 6 && c->x86_mask == 1) {
  61. const int K6_BUG_LOOP = 1000000;
  62. int n;
  63. void (*f_vide)(void);
  64. unsigned long d, d2;
  65. printk(KERN_INFO "AMD K6 stepping B detected - ");
  66. /*
  67. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  68. * calls at the same time.
  69. */
  70. n = K6_BUG_LOOP;
  71. f_vide = vide;
  72. rdtscl(d);
  73. while (n--)
  74. f_vide();
  75. rdtscl(d2);
  76. d = d2-d;
  77. if (d > 20*K6_BUG_LOOP)
  78. printk(KERN_CONT
  79. "system stability may be impaired when more than 32 MB are used.\n");
  80. else
  81. printk(KERN_CONT "probably OK (after B9730xxxx).\n");
  82. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  83. }
  84. /* K6 with old style WHCR */
  85. if (c->x86_model < 8 ||
  86. (c->x86_model == 8 && c->x86_mask < 8)) {
  87. /* We can only write allocate on the low 508Mb */
  88. if (mbytes > 508)
  89. mbytes = 508;
  90. rdmsr(MSR_K6_WHCR, l, h);
  91. if ((l&0x0000FFFF) == 0) {
  92. unsigned long flags;
  93. l = (1<<0)|((mbytes/4)<<1);
  94. local_irq_save(flags);
  95. wbinvd();
  96. wrmsr(MSR_K6_WHCR, l, h);
  97. local_irq_restore(flags);
  98. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  99. mbytes);
  100. }
  101. return;
  102. }
  103. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  104. c->x86_model == 9 || c->x86_model == 13) {
  105. /* The more serious chips .. */
  106. if (mbytes > 4092)
  107. mbytes = 4092;
  108. rdmsr(MSR_K6_WHCR, l, h);
  109. if ((l&0xFFFF0000) == 0) {
  110. unsigned long flags;
  111. l = ((mbytes>>2)<<22)|(1<<16);
  112. local_irq_save(flags);
  113. wbinvd();
  114. wrmsr(MSR_K6_WHCR, l, h);
  115. local_irq_restore(flags);
  116. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  117. mbytes);
  118. }
  119. return;
  120. }
  121. if (c->x86_model == 10) {
  122. /* AMD Geode LX is model 10 */
  123. /* placeholder for any needed mods */
  124. return;
  125. }
  126. }
  127. static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
  128. {
  129. #ifdef CONFIG_SMP
  130. /* calling is from identify_secondary_cpu() ? */
  131. if (!c->cpu_index)
  132. return;
  133. /*
  134. * Certain Athlons might work (for various values of 'work') in SMP
  135. * but they are not certified as MP capable.
  136. */
  137. /* Athlon 660/661 is valid. */
  138. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  139. (c->x86_mask == 1)))
  140. goto valid_k7;
  141. /* Duron 670 is valid */
  142. if ((c->x86_model == 7) && (c->x86_mask == 0))
  143. goto valid_k7;
  144. /*
  145. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  146. * bit. It's worth noting that the A5 stepping (662) of some
  147. * Athlon XP's have the MP bit set.
  148. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  149. * more.
  150. */
  151. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  152. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  153. (c->x86_model > 7))
  154. if (cpu_has_mp)
  155. goto valid_k7;
  156. /* If we get here, not a certified SMP capable AMD system. */
  157. /*
  158. * Don't taint if we are running SMP kernel on a single non-MP
  159. * approved Athlon
  160. */
  161. WARN_ONCE(1, "WARNING: This combination of AMD"
  162. " processors is not suitable for SMP.\n");
  163. if (!test_taint(TAINT_UNSAFE_SMP))
  164. add_taint(TAINT_UNSAFE_SMP);
  165. valid_k7:
  166. ;
  167. #endif
  168. }
  169. static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
  170. {
  171. u32 l, h;
  172. /*
  173. * Bit 15 of Athlon specific MSR 15, needs to be 0
  174. * to enable SSE on Palomino/Morgan/Barton CPU's.
  175. * If the BIOS didn't enable it already, enable it here.
  176. */
  177. if (c->x86_model >= 6 && c->x86_model <= 10) {
  178. if (!cpu_has(c, X86_FEATURE_XMM)) {
  179. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  180. rdmsr(MSR_K7_HWCR, l, h);
  181. l &= ~0x00008000;
  182. wrmsr(MSR_K7_HWCR, l, h);
  183. set_cpu_cap(c, X86_FEATURE_XMM);
  184. }
  185. }
  186. /*
  187. * It's been determined by AMD that Athlons since model 8 stepping 1
  188. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  189. * As per AMD technical note 27212 0.2
  190. */
  191. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  192. rdmsr(MSR_K7_CLK_CTL, l, h);
  193. if ((l & 0xfff00000) != 0x20000000) {
  194. printk(KERN_INFO
  195. "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
  196. l, ((l & 0x000fffff)|0x20000000));
  197. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  198. }
  199. }
  200. set_cpu_cap(c, X86_FEATURE_K7);
  201. amd_k7_smp_check(c);
  202. }
  203. #endif
  204. #ifdef CONFIG_NUMA
  205. /*
  206. * To workaround broken NUMA config. Read the comment in
  207. * srat_detect_node().
  208. */
  209. static int __cpuinit nearby_node(int apicid)
  210. {
  211. int i, node;
  212. for (i = apicid - 1; i >= 0; i--) {
  213. node = __apicid_to_node[i];
  214. if (node != NUMA_NO_NODE && node_online(node))
  215. return node;
  216. }
  217. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  218. node = __apicid_to_node[i];
  219. if (node != NUMA_NO_NODE && node_online(node))
  220. return node;
  221. }
  222. return first_node(node_online_map); /* Shouldn't happen */
  223. }
  224. #endif
  225. /*
  226. * Fixup core topology information for
  227. * (1) AMD multi-node processors
  228. * Assumption: Number of cores in each internal node is the same.
  229. * (2) AMD processors supporting compute units
  230. */
  231. #ifdef CONFIG_X86_HT
  232. static void __cpuinit amd_get_topology(struct cpuinfo_x86 *c)
  233. {
  234. u32 nodes, cores_per_cu = 1;
  235. u8 node_id;
  236. int cpu = smp_processor_id();
  237. /* get information required for multi-node processors */
  238. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  239. u32 eax, ebx, ecx, edx;
  240. cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
  241. nodes = ((ecx >> 8) & 7) + 1;
  242. node_id = ecx & 7;
  243. /* get compute unit information */
  244. smp_num_siblings = ((ebx >> 8) & 3) + 1;
  245. c->compute_unit_id = ebx & 0xff;
  246. cores_per_cu += ((ebx >> 8) & 3);
  247. } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
  248. u64 value;
  249. rdmsrl(MSR_FAM10H_NODE_ID, value);
  250. nodes = ((value >> 3) & 7) + 1;
  251. node_id = value & 7;
  252. } else
  253. return;
  254. /* fixup multi-node processor information */
  255. if (nodes > 1) {
  256. u32 cores_per_node;
  257. u32 cus_per_node;
  258. set_cpu_cap(c, X86_FEATURE_AMD_DCM);
  259. cores_per_node = c->x86_max_cores / nodes;
  260. cus_per_node = cores_per_node / cores_per_cu;
  261. /* store NodeID, use llc_shared_map to store sibling info */
  262. per_cpu(cpu_llc_id, cpu) = node_id;
  263. /* core id has to be in the [0 .. cores_per_node - 1] range */
  264. c->cpu_core_id %= cores_per_node;
  265. c->compute_unit_id %= cus_per_node;
  266. }
  267. }
  268. #endif
  269. /*
  270. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  271. * Assumes number of cores is a power of two.
  272. */
  273. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  274. {
  275. #ifdef CONFIG_X86_HT
  276. unsigned bits;
  277. int cpu = smp_processor_id();
  278. bits = c->x86_coreid_bits;
  279. /* Low order bits define the core id (index of core in socket) */
  280. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  281. /* Convert the initial APIC ID into the socket ID */
  282. c->phys_proc_id = c->initial_apicid >> bits;
  283. /* use socket ID also for last level cache */
  284. per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
  285. amd_get_topology(c);
  286. #endif
  287. }
  288. int amd_get_nb_id(int cpu)
  289. {
  290. int id = 0;
  291. #ifdef CONFIG_SMP
  292. id = per_cpu(cpu_llc_id, cpu);
  293. #endif
  294. return id;
  295. }
  296. EXPORT_SYMBOL_GPL(amd_get_nb_id);
  297. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  298. {
  299. #ifdef CONFIG_NUMA
  300. int cpu = smp_processor_id();
  301. int node;
  302. unsigned apicid = c->apicid;
  303. node = numa_cpu_node(cpu);
  304. if (node == NUMA_NO_NODE)
  305. node = per_cpu(cpu_llc_id, cpu);
  306. if (!node_online(node)) {
  307. /*
  308. * Two possibilities here:
  309. *
  310. * - The CPU is missing memory and no node was created. In
  311. * that case try picking one from a nearby CPU.
  312. *
  313. * - The APIC IDs differ from the HyperTransport node IDs
  314. * which the K8 northbridge parsing fills in. Assume
  315. * they are all increased by a constant offset, but in
  316. * the same order as the HT nodeids. If that doesn't
  317. * result in a usable node fall back to the path for the
  318. * previous case.
  319. *
  320. * This workaround operates directly on the mapping between
  321. * APIC ID and NUMA node, assuming certain relationship
  322. * between APIC ID, HT node ID and NUMA topology. As going
  323. * through CPU mapping may alter the outcome, directly
  324. * access __apicid_to_node[].
  325. */
  326. int ht_nodeid = c->initial_apicid;
  327. if (ht_nodeid >= 0 &&
  328. __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  329. node = __apicid_to_node[ht_nodeid];
  330. /* Pick a nearby node */
  331. if (!node_online(node))
  332. node = nearby_node(apicid);
  333. }
  334. numa_set_node(cpu, node);
  335. #endif
  336. }
  337. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  338. {
  339. #ifdef CONFIG_X86_HT
  340. unsigned bits, ecx;
  341. /* Multi core CPU? */
  342. if (c->extended_cpuid_level < 0x80000008)
  343. return;
  344. ecx = cpuid_ecx(0x80000008);
  345. c->x86_max_cores = (ecx & 0xff) + 1;
  346. /* CPU telling us the core id bits shift? */
  347. bits = (ecx >> 12) & 0xF;
  348. /* Otherwise recompute */
  349. if (bits == 0) {
  350. while ((1 << bits) < c->x86_max_cores)
  351. bits++;
  352. }
  353. c->x86_coreid_bits = bits;
  354. #endif
  355. }
  356. static void __cpuinit bsp_init_amd(struct cpuinfo_x86 *c)
  357. {
  358. if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
  359. if (c->x86 > 0x10 ||
  360. (c->x86 == 0x10 && c->x86_model >= 0x2)) {
  361. u64 val;
  362. rdmsrl(MSR_K7_HWCR, val);
  363. if (!(val & BIT(24)))
  364. printk(KERN_WARNING FW_BUG "TSC doesn't count "
  365. "with P0 frequency!\n");
  366. }
  367. }
  368. if (c->x86 == 0x15) {
  369. unsigned long upperbit;
  370. u32 cpuid, assoc;
  371. cpuid = cpuid_edx(0x80000005);
  372. assoc = cpuid >> 16 & 0xff;
  373. upperbit = ((cpuid >> 24) << 10) / assoc;
  374. va_align.mask = (upperbit - 1) & PAGE_MASK;
  375. va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
  376. }
  377. }
  378. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  379. {
  380. u32 dummy;
  381. early_init_amd_mc(c);
  382. /*
  383. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  384. * with P/T states and does not stop in deep C-states
  385. */
  386. if (c->x86_power & (1 << 8)) {
  387. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  388. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  389. }
  390. #ifdef CONFIG_X86_64
  391. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  392. #else
  393. /* Set MTRR capability flag if appropriate */
  394. if (c->x86 == 5)
  395. if (c->x86_model == 13 || c->x86_model == 9 ||
  396. (c->x86_model == 8 && c->x86_mask >= 8))
  397. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  398. #endif
  399. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
  400. /* check CPU config space for extended APIC ID */
  401. if (cpu_has_apic && c->x86 >= 0xf) {
  402. unsigned int val;
  403. val = read_pci_config(0, 24, 0, 0x68);
  404. if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
  405. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  406. }
  407. #endif
  408. rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
  409. }
  410. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  411. {
  412. #ifdef CONFIG_SMP
  413. unsigned long long value;
  414. /*
  415. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  416. * bit 6 of msr C001_0015
  417. *
  418. * Errata 63 for SH-B3 steppings
  419. * Errata 122 for all steppings (F+ have it disabled by default)
  420. */
  421. if (c->x86 == 0xf) {
  422. rdmsrl(MSR_K7_HWCR, value);
  423. value |= 1 << 6;
  424. wrmsrl(MSR_K7_HWCR, value);
  425. }
  426. #endif
  427. early_init_amd(c);
  428. /*
  429. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  430. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  431. */
  432. clear_cpu_cap(c, 0*32+31);
  433. #ifdef CONFIG_X86_64
  434. /* On C+ stepping K8 rep microcode works well for copy/memset */
  435. if (c->x86 == 0xf) {
  436. u32 level;
  437. level = cpuid_eax(1);
  438. if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  439. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  440. /*
  441. * Some BIOSes incorrectly force this feature, but only K8
  442. * revision D (model = 0x14) and later actually support it.
  443. * (AMD Erratum #110, docId: 25759).
  444. */
  445. if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
  446. u64 val;
  447. clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
  448. if (!rdmsrl_amd_safe(0xc001100d, &val)) {
  449. val &= ~(1ULL << 32);
  450. wrmsrl_amd_safe(0xc001100d, val);
  451. }
  452. }
  453. }
  454. if (c->x86 >= 0x10)
  455. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  456. /* get apicid instead of initial apic id from cpuid */
  457. c->apicid = hard_smp_processor_id();
  458. #else
  459. /*
  460. * FIXME: We should handle the K5 here. Set up the write
  461. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  462. * no bus pipeline)
  463. */
  464. switch (c->x86) {
  465. case 4:
  466. init_amd_k5(c);
  467. break;
  468. case 5:
  469. init_amd_k6(c);
  470. break;
  471. case 6: /* An Athlon/Duron */
  472. init_amd_k7(c);
  473. break;
  474. }
  475. /* K6s reports MCEs but don't actually have all the MSRs */
  476. if (c->x86 < 6)
  477. clear_cpu_cap(c, X86_FEATURE_MCE);
  478. #endif
  479. /* Enable workaround for FXSAVE leak */
  480. if (c->x86 >= 6)
  481. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  482. if (!c->x86_model_id[0]) {
  483. switch (c->x86) {
  484. case 0xf:
  485. /* Should distinguish Models here, but this is only
  486. a fallback anyways. */
  487. strcpy(c->x86_model_id, "Hammer");
  488. break;
  489. }
  490. }
  491. cpu_detect_cache_sizes(c);
  492. /* Multi core CPU? */
  493. if (c->extended_cpuid_level >= 0x80000008) {
  494. amd_detect_cmp(c);
  495. srat_detect_node(c);
  496. }
  497. #ifdef CONFIG_X86_32
  498. detect_ht(c);
  499. #endif
  500. if (c->extended_cpuid_level >= 0x80000006) {
  501. if (cpuid_edx(0x80000006) & 0xf000)
  502. num_cache_leaves = 4;
  503. else
  504. num_cache_leaves = 3;
  505. }
  506. if (c->x86 >= 0xf)
  507. set_cpu_cap(c, X86_FEATURE_K8);
  508. if (cpu_has_xmm2) {
  509. /* MFENCE stops RDTSC speculation */
  510. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  511. }
  512. #ifdef CONFIG_X86_64
  513. if (c->x86 == 0x10) {
  514. /* do this for boot cpu */
  515. if (c == &boot_cpu_data)
  516. check_enable_amd_mmconf_dmi();
  517. fam10h_check_enable_mmcfg();
  518. }
  519. if (c == &boot_cpu_data && c->x86 >= 0xf) {
  520. unsigned long long tseg;
  521. /*
  522. * Split up direct mapping around the TSEG SMM area.
  523. * Don't do it for gbpages because there seems very little
  524. * benefit in doing so.
  525. */
  526. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  527. printk(KERN_DEBUG "tseg: %010llx\n", tseg);
  528. if ((tseg>>PMD_SHIFT) <
  529. (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
  530. ((tseg>>PMD_SHIFT) <
  531. (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
  532. (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
  533. set_memory_4k((unsigned long)__va(tseg), 1);
  534. }
  535. }
  536. #endif
  537. /*
  538. * Family 0x12 and above processors have APIC timer
  539. * running in deep C states.
  540. */
  541. if (c->x86 > 0x11)
  542. set_cpu_cap(c, X86_FEATURE_ARAT);
  543. /*
  544. * Disable GART TLB Walk Errors on Fam10h. We do this here
  545. * because this is always needed when GART is enabled, even in a
  546. * kernel which has no MCE support built in.
  547. */
  548. if (c->x86 == 0x10) {
  549. /*
  550. * BIOS should disable GartTlbWlk Errors themself. If
  551. * it doesn't do it here as suggested by the BKDG.
  552. *
  553. * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
  554. */
  555. u64 mask;
  556. int err;
  557. err = rdmsrl_safe(MSR_AMD64_MCx_MASK(4), &mask);
  558. if (err == 0) {
  559. mask |= (1 << 10);
  560. checking_wrmsrl(MSR_AMD64_MCx_MASK(4), mask);
  561. }
  562. }
  563. }
  564. #ifdef CONFIG_X86_32
  565. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
  566. unsigned int size)
  567. {
  568. /* AMD errata T13 (order #21922) */
  569. if ((c->x86 == 6)) {
  570. /* Duron Rev A0 */
  571. if (c->x86_model == 3 && c->x86_mask == 0)
  572. size = 64;
  573. /* Tbird rev A1/A2 */
  574. if (c->x86_model == 4 &&
  575. (c->x86_mask == 0 || c->x86_mask == 1))
  576. size = 256;
  577. }
  578. return size;
  579. }
  580. #endif
  581. static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
  582. .c_vendor = "AMD",
  583. .c_ident = { "AuthenticAMD" },
  584. #ifdef CONFIG_X86_32
  585. .c_models = {
  586. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  587. {
  588. [3] = "486 DX/2",
  589. [7] = "486 DX/2-WB",
  590. [8] = "486 DX/4",
  591. [9] = "486 DX/4-WB",
  592. [14] = "Am5x86-WT",
  593. [15] = "Am5x86-WB"
  594. }
  595. },
  596. },
  597. .c_size_cache = amd_size_cache,
  598. #endif
  599. .c_early_init = early_init_amd,
  600. .c_bsp_init = bsp_init_amd,
  601. .c_init = init_amd,
  602. .c_x86_vendor = X86_VENDOR_AMD,
  603. };
  604. cpu_dev_register(amd_cpu_dev);
  605. /*
  606. * AMD errata checking
  607. *
  608. * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
  609. * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
  610. * have an OSVW id assigned, which it takes as first argument. Both take a
  611. * variable number of family-specific model-stepping ranges created by
  612. * AMD_MODEL_RANGE(). Each erratum also has to be declared as extern const
  613. * int[] in arch/x86/include/asm/processor.h.
  614. *
  615. * Example:
  616. *
  617. * const int amd_erratum_319[] =
  618. * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
  619. * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
  620. * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
  621. */
  622. const int amd_erratum_400[] =
  623. AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
  624. AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
  625. EXPORT_SYMBOL_GPL(amd_erratum_400);
  626. const int amd_erratum_383[] =
  627. AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
  628. EXPORT_SYMBOL_GPL(amd_erratum_383);
  629. bool cpu_has_amd_erratum(const int *erratum)
  630. {
  631. struct cpuinfo_x86 *cpu = __this_cpu_ptr(&cpu_info);
  632. int osvw_id = *erratum++;
  633. u32 range;
  634. u32 ms;
  635. /*
  636. * If called early enough that current_cpu_data hasn't been initialized
  637. * yet, fall back to boot_cpu_data.
  638. */
  639. if (cpu->x86 == 0)
  640. cpu = &boot_cpu_data;
  641. if (cpu->x86_vendor != X86_VENDOR_AMD)
  642. return false;
  643. if (osvw_id >= 0 && osvw_id < 65536 &&
  644. cpu_has(cpu, X86_FEATURE_OSVW)) {
  645. u64 osvw_len;
  646. rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
  647. if (osvw_id < osvw_len) {
  648. u64 osvw_bits;
  649. rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
  650. osvw_bits);
  651. return osvw_bits & (1ULL << (osvw_id & 0x3f));
  652. }
  653. }
  654. /* OSVW unavailable or ID unknown, match family-model-stepping range */
  655. ms = (cpu->x86_model << 4) | cpu->x86_mask;
  656. while ((range = *erratum++))
  657. if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
  658. (ms >= AMD_MODEL_RANGE_START(range)) &&
  659. (ms <= AMD_MODEL_RANGE_END(range)))
  660. return true;
  661. return false;
  662. }
  663. EXPORT_SYMBOL_GPL(cpu_has_amd_erratum);