x2apic_uv_x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. #include <asm/nmi.h>
  40. /* BMC sets a bit this MMR non-zero before sending an NMI */
  41. #define UVH_NMI_MMR UVH_SCRATCH5
  42. #define UVH_NMI_MMR_CLEAR (UVH_NMI_MMR + 8)
  43. #define UV_NMI_PENDING_MASK (1UL << 63)
  44. DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
  45. DEFINE_PER_CPU(int, x2apic_extra_bits);
  46. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  47. static enum uv_system_type uv_system_type;
  48. static u64 gru_start_paddr, gru_end_paddr;
  49. static union uvh_apicid uvh_apicid;
  50. int uv_min_hub_revision_id;
  51. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  52. unsigned int uv_apicid_hibits;
  53. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  54. static DEFINE_SPINLOCK(uv_nmi_lock);
  55. static struct apic apic_x2apic_uv_x;
  56. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  57. {
  58. unsigned long val, *mmr;
  59. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  60. val = *mmr;
  61. early_iounmap(mmr, sizeof(*mmr));
  62. return val;
  63. }
  64. static inline bool is_GRU_range(u64 start, u64 end)
  65. {
  66. return start >= gru_start_paddr && end <= gru_end_paddr;
  67. }
  68. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  69. {
  70. return is_ISA_range(start, end) || is_GRU_range(start, end);
  71. }
  72. static int __init early_get_pnodeid(void)
  73. {
  74. union uvh_node_id_u node_id;
  75. union uvh_rh_gam_config_mmr_u m_n_config;
  76. int pnode;
  77. /* Currently, all blades have same revision number */
  78. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  79. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  80. uv_min_hub_revision_id = node_id.s.revision;
  81. if (node_id.s.part_number == UV2_HUB_PART_NUMBER)
  82. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  83. uv_hub_info->hub_revision = uv_min_hub_revision_id;
  84. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  85. return pnode;
  86. }
  87. static void __init early_get_apic_pnode_shift(void)
  88. {
  89. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  90. if (!uvh_apicid.v)
  91. /*
  92. * Old bios, use default value
  93. */
  94. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  95. }
  96. /*
  97. * Add an extra bit as dictated by bios to the destination apicid of
  98. * interrupts potentially passing through the UV HUB. This prevents
  99. * a deadlock between interrupts and IO port operations.
  100. */
  101. static void __init uv_set_apicid_hibit(void)
  102. {
  103. union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
  104. if (is_uv1_hub()) {
  105. apicid_mask.v =
  106. uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  107. uv_apicid_hibits =
  108. apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
  109. }
  110. }
  111. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  112. {
  113. int pnodeid, is_uv1, is_uv2;
  114. is_uv1 = !strcmp(oem_id, "SGI");
  115. is_uv2 = !strcmp(oem_id, "SGI2");
  116. if (is_uv1 || is_uv2) {
  117. uv_hub_info->hub_revision =
  118. is_uv1 ? UV1_HUB_REVISION_BASE : UV2_HUB_REVISION_BASE;
  119. pnodeid = early_get_pnodeid();
  120. early_get_apic_pnode_shift();
  121. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  122. x86_platform.nmi_init = uv_nmi_init;
  123. if (!strcmp(oem_table_id, "UVL"))
  124. uv_system_type = UV_LEGACY_APIC;
  125. else if (!strcmp(oem_table_id, "UVX"))
  126. uv_system_type = UV_X2APIC;
  127. else if (!strcmp(oem_table_id, "UVH")) {
  128. __this_cpu_write(x2apic_extra_bits,
  129. pnodeid << uvh_apicid.s.pnode_shift);
  130. uv_system_type = UV_NON_UNIQUE_APIC;
  131. uv_set_apicid_hibit();
  132. return 1;
  133. }
  134. }
  135. return 0;
  136. }
  137. enum uv_system_type get_uv_system_type(void)
  138. {
  139. return uv_system_type;
  140. }
  141. int is_uv_system(void)
  142. {
  143. return uv_system_type != UV_NONE;
  144. }
  145. EXPORT_SYMBOL_GPL(is_uv_system);
  146. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  147. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  148. struct uv_blade_info *uv_blade_info;
  149. EXPORT_SYMBOL_GPL(uv_blade_info);
  150. short *uv_node_to_blade;
  151. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  152. short *uv_cpu_to_blade;
  153. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  154. short uv_possible_blades;
  155. EXPORT_SYMBOL_GPL(uv_possible_blades);
  156. unsigned long sn_rtc_cycles_per_second;
  157. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  158. static const struct cpumask *uv_target_cpus(void)
  159. {
  160. return cpu_online_mask;
  161. }
  162. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  163. {
  164. cpumask_clear(retmask);
  165. cpumask_set_cpu(cpu, retmask);
  166. }
  167. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  168. {
  169. #ifdef CONFIG_SMP
  170. unsigned long val;
  171. int pnode;
  172. pnode = uv_apicid_to_pnode(phys_apicid);
  173. phys_apicid |= uv_apicid_hibits;
  174. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  175. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  176. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  177. APIC_DM_INIT;
  178. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  179. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  180. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  181. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  182. APIC_DM_STARTUP;
  183. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  184. atomic_set(&init_deasserted, 1);
  185. #endif
  186. return 0;
  187. }
  188. static void uv_send_IPI_one(int cpu, int vector)
  189. {
  190. unsigned long apicid;
  191. int pnode;
  192. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  193. pnode = uv_apicid_to_pnode(apicid);
  194. uv_hub_send_ipi(pnode, apicid, vector);
  195. }
  196. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  197. {
  198. unsigned int cpu;
  199. for_each_cpu(cpu, mask)
  200. uv_send_IPI_one(cpu, vector);
  201. }
  202. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  203. {
  204. unsigned int this_cpu = smp_processor_id();
  205. unsigned int cpu;
  206. for_each_cpu(cpu, mask) {
  207. if (cpu != this_cpu)
  208. uv_send_IPI_one(cpu, vector);
  209. }
  210. }
  211. static void uv_send_IPI_allbutself(int vector)
  212. {
  213. unsigned int this_cpu = smp_processor_id();
  214. unsigned int cpu;
  215. for_each_online_cpu(cpu) {
  216. if (cpu != this_cpu)
  217. uv_send_IPI_one(cpu, vector);
  218. }
  219. }
  220. static void uv_send_IPI_all(int vector)
  221. {
  222. uv_send_IPI_mask(cpu_online_mask, vector);
  223. }
  224. static int uv_apic_id_registered(void)
  225. {
  226. return 1;
  227. }
  228. static void uv_init_apic_ldr(void)
  229. {
  230. }
  231. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  232. {
  233. /*
  234. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  235. * May as well be the first.
  236. */
  237. int cpu = cpumask_first(cpumask);
  238. if ((unsigned)cpu < nr_cpu_ids)
  239. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  240. else
  241. return BAD_APICID;
  242. }
  243. static unsigned int
  244. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  245. const struct cpumask *andmask)
  246. {
  247. int cpu;
  248. /*
  249. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  250. * May as well be the first.
  251. */
  252. for_each_cpu_and(cpu, cpumask, andmask) {
  253. if (cpumask_test_cpu(cpu, cpu_online_mask))
  254. break;
  255. }
  256. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  257. }
  258. static unsigned int x2apic_get_apic_id(unsigned long x)
  259. {
  260. unsigned int id;
  261. WARN_ON(preemptible() && num_online_cpus() > 1);
  262. id = x | __this_cpu_read(x2apic_extra_bits);
  263. return id;
  264. }
  265. static unsigned long set_apic_id(unsigned int id)
  266. {
  267. unsigned long x;
  268. /* maskout x2apic_extra_bits ? */
  269. x = id;
  270. return x;
  271. }
  272. static unsigned int uv_read_apic_id(void)
  273. {
  274. return x2apic_get_apic_id(apic_read(APIC_ID));
  275. }
  276. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  277. {
  278. return uv_read_apic_id() >> index_msb;
  279. }
  280. static void uv_send_IPI_self(int vector)
  281. {
  282. apic_write(APIC_SELF_IPI, vector);
  283. }
  284. static int uv_probe(void)
  285. {
  286. return apic == &apic_x2apic_uv_x;
  287. }
  288. static struct apic __refdata apic_x2apic_uv_x = {
  289. .name = "UV large system",
  290. .probe = uv_probe,
  291. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  292. .apic_id_registered = uv_apic_id_registered,
  293. .irq_delivery_mode = dest_Fixed,
  294. .irq_dest_mode = 0, /* physical */
  295. .target_cpus = uv_target_cpus,
  296. .disable_esr = 0,
  297. .dest_logical = APIC_DEST_LOGICAL,
  298. .check_apicid_used = NULL,
  299. .check_apicid_present = NULL,
  300. .vector_allocation_domain = uv_vector_allocation_domain,
  301. .init_apic_ldr = uv_init_apic_ldr,
  302. .ioapic_phys_id_map = NULL,
  303. .setup_apic_routing = NULL,
  304. .multi_timer_check = NULL,
  305. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  306. .apicid_to_cpu_present = NULL,
  307. .setup_portio_remap = NULL,
  308. .check_phys_apicid_present = default_check_phys_apicid_present,
  309. .enable_apic_mode = NULL,
  310. .phys_pkg_id = uv_phys_pkg_id,
  311. .mps_oem_check = NULL,
  312. .get_apic_id = x2apic_get_apic_id,
  313. .set_apic_id = set_apic_id,
  314. .apic_id_mask = 0xFFFFFFFFu,
  315. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  316. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  317. .send_IPI_mask = uv_send_IPI_mask,
  318. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  319. .send_IPI_allbutself = uv_send_IPI_allbutself,
  320. .send_IPI_all = uv_send_IPI_all,
  321. .send_IPI_self = uv_send_IPI_self,
  322. .wakeup_secondary_cpu = uv_wakeup_secondary,
  323. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  324. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  325. .wait_for_init_deassert = NULL,
  326. .smp_callin_clear_local_apic = NULL,
  327. .inquire_remote_apic = NULL,
  328. .read = native_apic_msr_read,
  329. .write = native_apic_msr_write,
  330. .icr_read = native_x2apic_icr_read,
  331. .icr_write = native_x2apic_icr_write,
  332. .wait_icr_idle = native_x2apic_wait_icr_idle,
  333. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  334. };
  335. static __cpuinit void set_x2apic_extra_bits(int pnode)
  336. {
  337. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  338. }
  339. /*
  340. * Called on boot cpu.
  341. */
  342. static __init int boot_pnode_to_blade(int pnode)
  343. {
  344. int blade;
  345. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  346. if (pnode == uv_blade_info[blade].pnode)
  347. return blade;
  348. BUG();
  349. }
  350. struct redir_addr {
  351. unsigned long redirect;
  352. unsigned long alias;
  353. };
  354. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  355. static __initdata struct redir_addr redir_addrs[] = {
  356. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  357. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  358. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  359. };
  360. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  361. {
  362. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  363. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  364. int i;
  365. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  366. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  367. if (alias.s.enable && alias.s.base == 0) {
  368. *size = (1UL << alias.s.m_alias);
  369. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  370. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  371. return;
  372. }
  373. }
  374. *base = *size = 0;
  375. }
  376. enum map_type {map_wb, map_uc};
  377. static __init void map_high(char *id, unsigned long base, int pshift,
  378. int bshift, int max_pnode, enum map_type map_type)
  379. {
  380. unsigned long bytes, paddr;
  381. paddr = base << pshift;
  382. bytes = (1UL << bshift) * (max_pnode + 1);
  383. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  384. paddr + bytes);
  385. if (map_type == map_uc)
  386. init_extra_mapping_uc(paddr, bytes);
  387. else
  388. init_extra_mapping_wb(paddr, bytes);
  389. }
  390. static __init void map_gru_high(int max_pnode)
  391. {
  392. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  393. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  394. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  395. if (gru.s.enable) {
  396. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  397. gru_start_paddr = ((u64)gru.s.base << shift);
  398. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  399. }
  400. }
  401. static __init void map_mmr_high(int max_pnode)
  402. {
  403. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  404. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  405. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  406. if (mmr.s.enable)
  407. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  408. }
  409. static __init void map_mmioh_high(int max_pnode)
  410. {
  411. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  412. int shift;
  413. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  414. if (is_uv1_hub() && mmioh.s1.enable) {
  415. shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  416. map_high("MMIOH", mmioh.s1.base, shift, mmioh.s1.m_io,
  417. max_pnode, map_uc);
  418. }
  419. if (is_uv2_hub() && mmioh.s2.enable) {
  420. shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  421. map_high("MMIOH", mmioh.s2.base, shift, mmioh.s2.m_io,
  422. max_pnode, map_uc);
  423. }
  424. }
  425. static __init void map_low_mmrs(void)
  426. {
  427. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  428. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  429. }
  430. static __init void uv_rtc_init(void)
  431. {
  432. long status;
  433. u64 ticks_per_sec;
  434. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  435. &ticks_per_sec);
  436. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  437. printk(KERN_WARNING
  438. "unable to determine platform RTC clock frequency, "
  439. "guessing.\n");
  440. /* BIOS gives wrong value for clock freq. so guess */
  441. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  442. } else
  443. sn_rtc_cycles_per_second = ticks_per_sec;
  444. }
  445. /*
  446. * percpu heartbeat timer
  447. */
  448. static void uv_heartbeat(unsigned long ignored)
  449. {
  450. struct timer_list *timer = &uv_hub_info->scir.timer;
  451. unsigned char bits = uv_hub_info->scir.state;
  452. /* flip heartbeat bit */
  453. bits ^= SCIR_CPU_HEARTBEAT;
  454. /* is this cpu idle? */
  455. if (idle_cpu(raw_smp_processor_id()))
  456. bits &= ~SCIR_CPU_ACTIVITY;
  457. else
  458. bits |= SCIR_CPU_ACTIVITY;
  459. /* update system controller interface reg */
  460. uv_set_scir_bits(bits);
  461. /* enable next timer period */
  462. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  463. }
  464. static void __cpuinit uv_heartbeat_enable(int cpu)
  465. {
  466. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  467. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  468. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  469. setup_timer(timer, uv_heartbeat, cpu);
  470. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  471. add_timer_on(timer, cpu);
  472. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  473. /* also ensure that boot cpu is enabled */
  474. cpu = 0;
  475. }
  476. }
  477. #ifdef CONFIG_HOTPLUG_CPU
  478. static void __cpuinit uv_heartbeat_disable(int cpu)
  479. {
  480. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  481. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  482. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  483. }
  484. uv_set_cpu_scir_bits(cpu, 0xff);
  485. }
  486. /*
  487. * cpu hotplug notifier
  488. */
  489. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  490. unsigned long action, void *hcpu)
  491. {
  492. long cpu = (long)hcpu;
  493. switch (action) {
  494. case CPU_ONLINE:
  495. uv_heartbeat_enable(cpu);
  496. break;
  497. case CPU_DOWN_PREPARE:
  498. uv_heartbeat_disable(cpu);
  499. break;
  500. default:
  501. break;
  502. }
  503. return NOTIFY_OK;
  504. }
  505. static __init void uv_scir_register_cpu_notifier(void)
  506. {
  507. hotcpu_notifier(uv_scir_cpu_notify, 0);
  508. }
  509. #else /* !CONFIG_HOTPLUG_CPU */
  510. static __init void uv_scir_register_cpu_notifier(void)
  511. {
  512. }
  513. static __init int uv_init_heartbeat(void)
  514. {
  515. int cpu;
  516. if (is_uv_system())
  517. for_each_online_cpu(cpu)
  518. uv_heartbeat_enable(cpu);
  519. return 0;
  520. }
  521. late_initcall(uv_init_heartbeat);
  522. #endif /* !CONFIG_HOTPLUG_CPU */
  523. /* Direct Legacy VGA I/O traffic to designated IOH */
  524. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  525. unsigned int command_bits, u32 flags)
  526. {
  527. int domain, bus, rc;
  528. PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
  529. pdev->devfn, decode, command_bits, flags);
  530. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  531. return 0;
  532. if ((command_bits & PCI_COMMAND_IO) == 0)
  533. return 0;
  534. domain = pci_domain_nr(pdev->bus);
  535. bus = pdev->bus->number;
  536. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  537. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  538. return rc;
  539. }
  540. /*
  541. * Called on each cpu to initialize the per_cpu UV data area.
  542. * FIXME: hotplug not supported yet
  543. */
  544. void __cpuinit uv_cpu_init(void)
  545. {
  546. /* CPU 0 initilization will be done via uv_system_init. */
  547. if (!uv_blade_info)
  548. return;
  549. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  550. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  551. set_x2apic_extra_bits(uv_hub_info->pnode);
  552. }
  553. /*
  554. * When NMI is received, print a stack trace.
  555. */
  556. int uv_handle_nmi(unsigned int reason, struct pt_regs *regs)
  557. {
  558. unsigned long real_uv_nmi;
  559. int bid;
  560. /*
  561. * Each blade has an MMR that indicates when an NMI has been sent
  562. * to cpus on the blade. If an NMI is detected, atomically
  563. * clear the MMR and update a per-blade NMI count used to
  564. * cause each cpu on the blade to notice a new NMI.
  565. */
  566. bid = uv_numa_blade_id();
  567. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  568. if (unlikely(real_uv_nmi)) {
  569. spin_lock(&uv_blade_info[bid].nmi_lock);
  570. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  571. if (real_uv_nmi) {
  572. uv_blade_info[bid].nmi_count++;
  573. uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
  574. }
  575. spin_unlock(&uv_blade_info[bid].nmi_lock);
  576. }
  577. if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
  578. return NMI_DONE;
  579. __get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;
  580. /*
  581. * Use a lock so only one cpu prints at a time.
  582. * This prevents intermixed output.
  583. */
  584. spin_lock(&uv_nmi_lock);
  585. pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
  586. dump_stack();
  587. spin_unlock(&uv_nmi_lock);
  588. return NMI_HANDLED;
  589. }
  590. void uv_register_nmi_notifier(void)
  591. {
  592. if (register_nmi_handler(NMI_UNKNOWN, uv_handle_nmi, 0, "uv"))
  593. printk(KERN_WARNING "UV NMI handler failed to register\n");
  594. }
  595. void uv_nmi_init(void)
  596. {
  597. unsigned int value;
  598. /*
  599. * Unmask NMI on all cpus
  600. */
  601. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  602. value &= ~APIC_LVT_MASKED;
  603. apic_write(APIC_LVT1, value);
  604. }
  605. void __init uv_system_init(void)
  606. {
  607. union uvh_rh_gam_config_mmr_u m_n_config;
  608. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  609. union uvh_node_id_u node_id;
  610. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  611. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  612. int gnode_extra, max_pnode = 0;
  613. unsigned long mmr_base, present, paddr;
  614. unsigned short pnode_mask, pnode_io_mask;
  615. printk(KERN_INFO "UV: Found %s hub\n", is_uv1_hub() ? "UV1" : "UV2");
  616. map_low_mmrs();
  617. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  618. m_val = m_n_config.s.m_skt;
  619. n_val = m_n_config.s.n_skt;
  620. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  621. n_io = is_uv1_hub() ? mmioh.s1.n_io : mmioh.s2.n_io;
  622. mmr_base =
  623. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  624. ~UV_MMR_ENABLE;
  625. pnode_mask = (1 << n_val) - 1;
  626. pnode_io_mask = (1 << n_io) - 1;
  627. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  628. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  629. gnode_upper = ((unsigned long)gnode_extra << m_val);
  630. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  631. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  632. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  633. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  634. uv_possible_blades +=
  635. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  636. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  637. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  638. uv_blade_info = kzalloc(bytes, GFP_KERNEL);
  639. BUG_ON(!uv_blade_info);
  640. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  641. uv_blade_info[blade].memory_nid = -1;
  642. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  643. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  644. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  645. BUG_ON(!uv_node_to_blade);
  646. memset(uv_node_to_blade, 255, bytes);
  647. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  648. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  649. BUG_ON(!uv_cpu_to_blade);
  650. memset(uv_cpu_to_blade, 255, bytes);
  651. blade = 0;
  652. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  653. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  654. for (j = 0; j < 64; j++) {
  655. if (!test_bit(j, &present))
  656. continue;
  657. pnode = (i * 64 + j) & pnode_mask;
  658. uv_blade_info[blade].pnode = pnode;
  659. uv_blade_info[blade].nr_possible_cpus = 0;
  660. uv_blade_info[blade].nr_online_cpus = 0;
  661. spin_lock_init(&uv_blade_info[blade].nmi_lock);
  662. max_pnode = max(pnode, max_pnode);
  663. blade++;
  664. }
  665. }
  666. uv_bios_init();
  667. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  668. &sn_region_size, &system_serial_number);
  669. uv_rtc_init();
  670. for_each_present_cpu(cpu) {
  671. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  672. nid = cpu_to_node(cpu);
  673. /*
  674. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  675. */
  676. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  677. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  678. uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;
  679. uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
  680. uv_cpu_hub_info(cpu)->n_lshift = is_uv2_1_hub() ?
  681. (m_val == 40 ? 40 : 39) : m_val;
  682. pnode = uv_apicid_to_pnode(apicid);
  683. blade = boot_pnode_to_blade(pnode);
  684. lcpu = uv_blade_info[blade].nr_possible_cpus;
  685. uv_blade_info[blade].nr_possible_cpus++;
  686. /* Any node on the blade, else will contain -1. */
  687. uv_blade_info[blade].memory_nid = nid;
  688. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  689. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  690. uv_cpu_hub_info(cpu)->m_val = m_val;
  691. uv_cpu_hub_info(cpu)->n_val = n_val;
  692. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  693. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  694. uv_cpu_hub_info(cpu)->pnode = pnode;
  695. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  696. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  697. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  698. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  699. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  700. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  701. uv_node_to_blade[nid] = blade;
  702. uv_cpu_to_blade[cpu] = blade;
  703. }
  704. /* Add blade/pnode info for nodes without cpus */
  705. for_each_online_node(nid) {
  706. if (uv_node_to_blade[nid] >= 0)
  707. continue;
  708. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  709. pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
  710. blade = boot_pnode_to_blade(pnode);
  711. uv_node_to_blade[nid] = blade;
  712. }
  713. map_gru_high(max_pnode);
  714. map_mmr_high(max_pnode);
  715. map_mmioh_high(max_pnode & pnode_io_mask);
  716. uv_cpu_init();
  717. uv_scir_register_cpu_notifier();
  718. uv_register_nmi_notifier();
  719. proc_mkdir("sgi_uv", NULL);
  720. /* register Legacy VGA I/O redirection handler */
  721. pci_register_set_vga_state(uv_set_vga_state);
  722. /*
  723. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  724. * EFI is not enabled in the kdump kernel.
  725. */
  726. if (is_kdump_kernel())
  727. reboot_type = BOOT_ACPI;
  728. }
  729. apic_driver(apic_x2apic_uv_x);