uv_mmrs.h 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV MMR definitions
  7. *
  8. * Copyright (C) 2007-2011 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_MMRS_H
  11. #define _ASM_X86_UV_UV_MMRS_H
  12. /*
  13. * This file contains MMR definitions for both UV1 & UV2 hubs.
  14. *
  15. * In general, MMR addresses and structures are identical on both hubs.
  16. * These MMRs are identified as:
  17. * #define UVH_xxx <address>
  18. * union uvh_xxx {
  19. * unsigned long v;
  20. * struct uvh_int_cmpd_s {
  21. * } s;
  22. * };
  23. *
  24. * If the MMR exists on both hub type but has different addresses or
  25. * contents, the MMR definition is similar to:
  26. * #define UV1H_xxx <uv1 address>
  27. * #define UV2H_xxx <uv2address>
  28. * #define UVH_xxx (is_uv1_hub() ? UV1H_xxx : UV2H_xxx)
  29. * union uvh_xxx {
  30. * unsigned long v;
  31. * struct uv1h_int_cmpd_s { (Common fields only)
  32. * } s;
  33. * struct uv1h_int_cmpd_s { (Full UV1 definition)
  34. * } s1;
  35. * struct uv2h_int_cmpd_s { (Full UV2 definition)
  36. * } s2;
  37. * };
  38. *
  39. * Only essential difference are enumerated. For example, if the address is
  40. * the same for both UV1 & UV2, only a single #define is generated. Likewise,
  41. * if the contents is the same for both hubs, only the "s" structure is
  42. * generated.
  43. *
  44. * If the MMR exists on ONLY 1 type of hub, no generic definition is
  45. * generated:
  46. * #define UVnH_xxx <uvn address>
  47. * union uvnh_xxx {
  48. * unsigned long v;
  49. * struct uvh_int_cmpd_s {
  50. * } sn;
  51. * };
  52. */
  53. #define UV_MMR_ENABLE (1UL << 63)
  54. #define UV1_HUB_PART_NUMBER 0x88a5
  55. #define UV2_HUB_PART_NUMBER 0x8eb8
  56. /* Compat: if this #define is present, UV headers support UV2 */
  57. #define UV2_HUB_IS_SUPPORTED 1
  58. /* ========================================================================= */
  59. /* UVH_BAU_DATA_BROADCAST */
  60. /* ========================================================================= */
  61. #define UVH_BAU_DATA_BROADCAST 0x61688UL
  62. #define UVH_BAU_DATA_BROADCAST_32 0x440
  63. #define UVH_BAU_DATA_BROADCAST_ENABLE_SHFT 0
  64. #define UVH_BAU_DATA_BROADCAST_ENABLE_MASK 0x0000000000000001UL
  65. union uvh_bau_data_broadcast_u {
  66. unsigned long v;
  67. struct uvh_bau_data_broadcast_s {
  68. unsigned long enable:1; /* RW */
  69. unsigned long rsvd_1_63:63;
  70. } s;
  71. };
  72. /* ========================================================================= */
  73. /* UVH_BAU_DATA_CONFIG */
  74. /* ========================================================================= */
  75. #define UVH_BAU_DATA_CONFIG 0x61680UL
  76. #define UVH_BAU_DATA_CONFIG_32 0x438
  77. #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
  78. #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
  79. #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
  80. #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
  81. #define UVH_BAU_DATA_CONFIG_P_SHFT 13
  82. #define UVH_BAU_DATA_CONFIG_T_SHFT 15
  83. #define UVH_BAU_DATA_CONFIG_M_SHFT 16
  84. #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
  85. #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  86. #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
  87. #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  88. #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
  89. #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
  90. #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
  91. #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
  92. #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  93. union uvh_bau_data_config_u {
  94. unsigned long v;
  95. struct uvh_bau_data_config_s {
  96. unsigned long vector_:8; /* RW */
  97. unsigned long dm:3; /* RW */
  98. unsigned long destmode:1; /* RW */
  99. unsigned long status:1; /* RO */
  100. unsigned long p:1; /* RO */
  101. unsigned long rsvd_14:1;
  102. unsigned long t:1; /* RO */
  103. unsigned long m:1; /* RW */
  104. unsigned long rsvd_17_31:15;
  105. unsigned long apic_id:32; /* RW */
  106. } s;
  107. };
  108. /* ========================================================================= */
  109. /* UVH_EVENT_OCCURRED0 */
  110. /* ========================================================================= */
  111. #define UVH_EVENT_OCCURRED0 0x70000UL
  112. #define UVH_EVENT_OCCURRED0_32 0x5e8
  113. #define UV1H_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  114. #define UV1H_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
  115. #define UV1H_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
  116. #define UV1H_EVENT_OCCURRED0_LH_HCERR_SHFT 3
  117. #define UV1H_EVENT_OCCURRED0_RH_HCERR_SHFT 4
  118. #define UV1H_EVENT_OCCURRED0_XN_HCERR_SHFT 5
  119. #define UV1H_EVENT_OCCURRED0_SI_HCERR_SHFT 6
  120. #define UV1H_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
  121. #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
  122. #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
  123. #define UV1H_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
  124. #define UV1H_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  125. #define UV1H_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
  126. #define UV1H_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
  127. #define UV1H_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
  128. #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
  129. #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
  130. #define UV1H_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
  131. #define UV1H_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
  132. #define UV1H_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
  133. #define UV1H_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
  134. #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
  135. #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
  136. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
  137. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
  138. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
  139. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
  140. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
  141. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
  142. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
  143. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
  144. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
  145. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
  146. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
  147. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
  148. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
  149. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
  150. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
  151. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
  152. #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
  153. #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
  154. #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
  155. #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
  156. #define UV1H_EVENT_OCCURRED0_LTC_INT_SHFT 43
  157. #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
  158. #define UV1H_EVENT_OCCURRED0_IPI_INT_SHFT 45
  159. #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
  160. #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
  161. #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
  162. #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
  163. #define UV1H_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
  164. #define UV1H_EVENT_OCCURRED0_RTC0_SHFT 51
  165. #define UV1H_EVENT_OCCURRED0_RTC1_SHFT 52
  166. #define UV1H_EVENT_OCCURRED0_RTC2_SHFT 53
  167. #define UV1H_EVENT_OCCURRED0_RTC3_SHFT 54
  168. #define UV1H_EVENT_OCCURRED0_BAU_DATA_SHFT 55
  169. #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
  170. #define UV1H_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  171. #define UV1H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
  172. #define UV1H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
  173. #define UV1H_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
  174. #define UV1H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
  175. #define UV1H_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
  176. #define UV1H_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
  177. #define UV1H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
  178. #define UV1H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
  179. #define UV1H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
  180. #define UV1H_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
  181. #define UV1H_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  182. #define UV1H_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
  183. #define UV1H_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
  184. #define UV1H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
  185. #define UV1H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
  186. #define UV1H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
  187. #define UV1H_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
  188. #define UV1H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
  189. #define UV1H_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
  190. #define UV1H_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
  191. #define UV1H_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
  192. #define UV1H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  193. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  194. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  195. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  196. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  197. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  198. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  199. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  200. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  201. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  202. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  203. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  204. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  205. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  206. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  207. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  208. #define UV1H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  209. #define UV1H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
  210. #define UV1H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
  211. #define UV1H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
  212. #define UV1H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
  213. #define UV1H_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
  214. #define UV1H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  215. #define UV1H_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
  216. #define UV1H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
  217. #define UV1H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
  218. #define UV1H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
  219. #define UV1H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
  220. #define UV1H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
  221. #define UV1H_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
  222. #define UV1H_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
  223. #define UV1H_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
  224. #define UV1H_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
  225. #define UV1H_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
  226. #define UV1H_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
  227. #define UV2H_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  228. #define UV2H_EVENT_OCCURRED0_QP_HCERR_SHFT 1
  229. #define UV2H_EVENT_OCCURRED0_RH_HCERR_SHFT 2
  230. #define UV2H_EVENT_OCCURRED0_LH0_HCERR_SHFT 3
  231. #define UV2H_EVENT_OCCURRED0_LH1_HCERR_SHFT 4
  232. #define UV2H_EVENT_OCCURRED0_GR0_HCERR_SHFT 5
  233. #define UV2H_EVENT_OCCURRED0_GR1_HCERR_SHFT 6
  234. #define UV2H_EVENT_OCCURRED0_NI0_HCERR_SHFT 7
  235. #define UV2H_EVENT_OCCURRED0_NI1_HCERR_SHFT 8
  236. #define UV2H_EVENT_OCCURRED0_LB_AOERR0_SHFT 9
  237. #define UV2H_EVENT_OCCURRED0_QP_AOERR0_SHFT 10
  238. #define UV2H_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  239. #define UV2H_EVENT_OCCURRED0_LH0_AOERR0_SHFT 12
  240. #define UV2H_EVENT_OCCURRED0_LH1_AOERR0_SHFT 13
  241. #define UV2H_EVENT_OCCURRED0_GR0_AOERR0_SHFT 14
  242. #define UV2H_EVENT_OCCURRED0_GR1_AOERR0_SHFT 15
  243. #define UV2H_EVENT_OCCURRED0_XB_AOERR0_SHFT 16
  244. #define UV2H_EVENT_OCCURRED0_RT_AOERR0_SHFT 17
  245. #define UV2H_EVENT_OCCURRED0_NI0_AOERR0_SHFT 18
  246. #define UV2H_EVENT_OCCURRED0_NI1_AOERR0_SHFT 19
  247. #define UV2H_EVENT_OCCURRED0_LB_AOERR1_SHFT 20
  248. #define UV2H_EVENT_OCCURRED0_QP_AOERR1_SHFT 21
  249. #define UV2H_EVENT_OCCURRED0_RH_AOERR1_SHFT 22
  250. #define UV2H_EVENT_OCCURRED0_LH0_AOERR1_SHFT 23
  251. #define UV2H_EVENT_OCCURRED0_LH1_AOERR1_SHFT 24
  252. #define UV2H_EVENT_OCCURRED0_GR0_AOERR1_SHFT 25
  253. #define UV2H_EVENT_OCCURRED0_GR1_AOERR1_SHFT 26
  254. #define UV2H_EVENT_OCCURRED0_XB_AOERR1_SHFT 27
  255. #define UV2H_EVENT_OCCURRED0_RT_AOERR1_SHFT 28
  256. #define UV2H_EVENT_OCCURRED0_NI0_AOERR1_SHFT 29
  257. #define UV2H_EVENT_OCCURRED0_NI1_AOERR1_SHFT 30
  258. #define UV2H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 31
  259. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 32
  260. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 33
  261. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 34
  262. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 35
  263. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 36
  264. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 37
  265. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 38
  266. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 39
  267. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 40
  268. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 41
  269. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 42
  270. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 43
  271. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 44
  272. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 45
  273. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 46
  274. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 47
  275. #define UV2H_EVENT_OCCURRED0_L1_NMI_INT_SHFT 48
  276. #define UV2H_EVENT_OCCURRED0_STOP_CLOCK_SHFT 49
  277. #define UV2H_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 50
  278. #define UV2H_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 51
  279. #define UV2H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 52
  280. #define UV2H_EVENT_OCCURRED0_IPI_INT_SHFT 53
  281. #define UV2H_EVENT_OCCURRED0_EXTIO_INT0_SHFT 54
  282. #define UV2H_EVENT_OCCURRED0_EXTIO_INT1_SHFT 55
  283. #define UV2H_EVENT_OCCURRED0_EXTIO_INT2_SHFT 56
  284. #define UV2H_EVENT_OCCURRED0_EXTIO_INT3_SHFT 57
  285. #define UV2H_EVENT_OCCURRED0_PROFILE_INT_SHFT 58
  286. #define UV2H_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  287. #define UV2H_EVENT_OCCURRED0_QP_HCERR_MASK 0x0000000000000002UL
  288. #define UV2H_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000004UL
  289. #define UV2H_EVENT_OCCURRED0_LH0_HCERR_MASK 0x0000000000000008UL
  290. #define UV2H_EVENT_OCCURRED0_LH1_HCERR_MASK 0x0000000000000010UL
  291. #define UV2H_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000020UL
  292. #define UV2H_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000040UL
  293. #define UV2H_EVENT_OCCURRED0_NI0_HCERR_MASK 0x0000000000000080UL
  294. #define UV2H_EVENT_OCCURRED0_NI1_HCERR_MASK 0x0000000000000100UL
  295. #define UV2H_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000200UL
  296. #define UV2H_EVENT_OCCURRED0_QP_AOERR0_MASK 0x0000000000000400UL
  297. #define UV2H_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  298. #define UV2H_EVENT_OCCURRED0_LH0_AOERR0_MASK 0x0000000000001000UL
  299. #define UV2H_EVENT_OCCURRED0_LH1_AOERR0_MASK 0x0000000000002000UL
  300. #define UV2H_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000004000UL
  301. #define UV2H_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000008000UL
  302. #define UV2H_EVENT_OCCURRED0_XB_AOERR0_MASK 0x0000000000010000UL
  303. #define UV2H_EVENT_OCCURRED0_RT_AOERR0_MASK 0x0000000000020000UL
  304. #define UV2H_EVENT_OCCURRED0_NI0_AOERR0_MASK 0x0000000000040000UL
  305. #define UV2H_EVENT_OCCURRED0_NI1_AOERR0_MASK 0x0000000000080000UL
  306. #define UV2H_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000100000UL
  307. #define UV2H_EVENT_OCCURRED0_QP_AOERR1_MASK 0x0000000000200000UL
  308. #define UV2H_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000400000UL
  309. #define UV2H_EVENT_OCCURRED0_LH0_AOERR1_MASK 0x0000000000800000UL
  310. #define UV2H_EVENT_OCCURRED0_LH1_AOERR1_MASK 0x0000000001000000UL
  311. #define UV2H_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000002000000UL
  312. #define UV2H_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000004000000UL
  313. #define UV2H_EVENT_OCCURRED0_XB_AOERR1_MASK 0x0000000008000000UL
  314. #define UV2H_EVENT_OCCURRED0_RT_AOERR1_MASK 0x0000000010000000UL
  315. #define UV2H_EVENT_OCCURRED0_NI0_AOERR1_MASK 0x0000000020000000UL
  316. #define UV2H_EVENT_OCCURRED0_NI1_AOERR1_MASK 0x0000000040000000UL
  317. #define UV2H_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000080000000UL
  318. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000100000000UL
  319. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000200000000UL
  320. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000400000000UL
  321. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000800000000UL
  322. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000001000000000UL
  323. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000002000000000UL
  324. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000004000000000UL
  325. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000008000000000UL
  326. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000010000000000UL
  327. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000020000000000UL
  328. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000040000000000UL
  329. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000080000000000UL
  330. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000100000000000UL
  331. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000200000000000UL
  332. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000400000000000UL
  333. #define UV2H_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000800000000000UL
  334. #define UV2H_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0001000000000000UL
  335. #define UV2H_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0002000000000000UL
  336. #define UV2H_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0004000000000000UL
  337. #define UV2H_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0008000000000000UL
  338. #define UV2H_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0010000000000000UL
  339. #define UV2H_EVENT_OCCURRED0_IPI_INT_MASK 0x0020000000000000UL
  340. #define UV2H_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0040000000000000UL
  341. #define UV2H_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0080000000000000UL
  342. #define UV2H_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0100000000000000UL
  343. #define UV2H_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0200000000000000UL
  344. #define UV2H_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0400000000000000UL
  345. union uvh_event_occurred0_u {
  346. unsigned long v;
  347. struct uv1h_event_occurred0_s {
  348. unsigned long lb_hcerr:1; /* RW, W1C */
  349. unsigned long gr0_hcerr:1; /* RW, W1C */
  350. unsigned long gr1_hcerr:1; /* RW, W1C */
  351. unsigned long lh_hcerr:1; /* RW, W1C */
  352. unsigned long rh_hcerr:1; /* RW, W1C */
  353. unsigned long xn_hcerr:1; /* RW, W1C */
  354. unsigned long si_hcerr:1; /* RW, W1C */
  355. unsigned long lb_aoerr0:1; /* RW, W1C */
  356. unsigned long gr0_aoerr0:1; /* RW, W1C */
  357. unsigned long gr1_aoerr0:1; /* RW, W1C */
  358. unsigned long lh_aoerr0:1; /* RW, W1C */
  359. unsigned long rh_aoerr0:1; /* RW, W1C */
  360. unsigned long xn_aoerr0:1; /* RW, W1C */
  361. unsigned long si_aoerr0:1; /* RW, W1C */
  362. unsigned long lb_aoerr1:1; /* RW, W1C */
  363. unsigned long gr0_aoerr1:1; /* RW, W1C */
  364. unsigned long gr1_aoerr1:1; /* RW, W1C */
  365. unsigned long lh_aoerr1:1; /* RW, W1C */
  366. unsigned long rh_aoerr1:1; /* RW, W1C */
  367. unsigned long xn_aoerr1:1; /* RW, W1C */
  368. unsigned long si_aoerr1:1; /* RW, W1C */
  369. unsigned long rh_vpi_int:1; /* RW, W1C */
  370. unsigned long system_shutdown_int:1; /* RW, W1C */
  371. unsigned long lb_irq_int_0:1; /* RW, W1C */
  372. unsigned long lb_irq_int_1:1; /* RW, W1C */
  373. unsigned long lb_irq_int_2:1; /* RW, W1C */
  374. unsigned long lb_irq_int_3:1; /* RW, W1C */
  375. unsigned long lb_irq_int_4:1; /* RW, W1C */
  376. unsigned long lb_irq_int_5:1; /* RW, W1C */
  377. unsigned long lb_irq_int_6:1; /* RW, W1C */
  378. unsigned long lb_irq_int_7:1; /* RW, W1C */
  379. unsigned long lb_irq_int_8:1; /* RW, W1C */
  380. unsigned long lb_irq_int_9:1; /* RW, W1C */
  381. unsigned long lb_irq_int_10:1; /* RW, W1C */
  382. unsigned long lb_irq_int_11:1; /* RW, W1C */
  383. unsigned long lb_irq_int_12:1; /* RW, W1C */
  384. unsigned long lb_irq_int_13:1; /* RW, W1C */
  385. unsigned long lb_irq_int_14:1; /* RW, W1C */
  386. unsigned long lb_irq_int_15:1; /* RW, W1C */
  387. unsigned long l1_nmi_int:1; /* RW, W1C */
  388. unsigned long stop_clock:1; /* RW, W1C */
  389. unsigned long asic_to_l1:1; /* RW, W1C */
  390. unsigned long l1_to_asic:1; /* RW, W1C */
  391. unsigned long ltc_int:1; /* RW, W1C */
  392. unsigned long la_seq_trigger:1; /* RW, W1C */
  393. unsigned long ipi_int:1; /* RW, W1C */
  394. unsigned long extio_int0:1; /* RW, W1C */
  395. unsigned long extio_int1:1; /* RW, W1C */
  396. unsigned long extio_int2:1; /* RW, W1C */
  397. unsigned long extio_int3:1; /* RW, W1C */
  398. unsigned long profile_int:1; /* RW, W1C */
  399. unsigned long rtc0:1; /* RW, W1C */
  400. unsigned long rtc1:1; /* RW, W1C */
  401. unsigned long rtc2:1; /* RW, W1C */
  402. unsigned long rtc3:1; /* RW, W1C */
  403. unsigned long bau_data:1; /* RW, W1C */
  404. unsigned long power_management_req:1; /* RW, W1C */
  405. unsigned long rsvd_57_63:7;
  406. } s1;
  407. struct uv2h_event_occurred0_s {
  408. unsigned long lb_hcerr:1; /* RW */
  409. unsigned long qp_hcerr:1; /* RW */
  410. unsigned long rh_hcerr:1; /* RW */
  411. unsigned long lh0_hcerr:1; /* RW */
  412. unsigned long lh1_hcerr:1; /* RW */
  413. unsigned long gr0_hcerr:1; /* RW */
  414. unsigned long gr1_hcerr:1; /* RW */
  415. unsigned long ni0_hcerr:1; /* RW */
  416. unsigned long ni1_hcerr:1; /* RW */
  417. unsigned long lb_aoerr0:1; /* RW */
  418. unsigned long qp_aoerr0:1; /* RW */
  419. unsigned long rh_aoerr0:1; /* RW */
  420. unsigned long lh0_aoerr0:1; /* RW */
  421. unsigned long lh1_aoerr0:1; /* RW */
  422. unsigned long gr0_aoerr0:1; /* RW */
  423. unsigned long gr1_aoerr0:1; /* RW */
  424. unsigned long xb_aoerr0:1; /* RW */
  425. unsigned long rt_aoerr0:1; /* RW */
  426. unsigned long ni0_aoerr0:1; /* RW */
  427. unsigned long ni1_aoerr0:1; /* RW */
  428. unsigned long lb_aoerr1:1; /* RW */
  429. unsigned long qp_aoerr1:1; /* RW */
  430. unsigned long rh_aoerr1:1; /* RW */
  431. unsigned long lh0_aoerr1:1; /* RW */
  432. unsigned long lh1_aoerr1:1; /* RW */
  433. unsigned long gr0_aoerr1:1; /* RW */
  434. unsigned long gr1_aoerr1:1; /* RW */
  435. unsigned long xb_aoerr1:1; /* RW */
  436. unsigned long rt_aoerr1:1; /* RW */
  437. unsigned long ni0_aoerr1:1; /* RW */
  438. unsigned long ni1_aoerr1:1; /* RW */
  439. unsigned long system_shutdown_int:1; /* RW */
  440. unsigned long lb_irq_int_0:1; /* RW */
  441. unsigned long lb_irq_int_1:1; /* RW */
  442. unsigned long lb_irq_int_2:1; /* RW */
  443. unsigned long lb_irq_int_3:1; /* RW */
  444. unsigned long lb_irq_int_4:1; /* RW */
  445. unsigned long lb_irq_int_5:1; /* RW */
  446. unsigned long lb_irq_int_6:1; /* RW */
  447. unsigned long lb_irq_int_7:1; /* RW */
  448. unsigned long lb_irq_int_8:1; /* RW */
  449. unsigned long lb_irq_int_9:1; /* RW */
  450. unsigned long lb_irq_int_10:1; /* RW */
  451. unsigned long lb_irq_int_11:1; /* RW */
  452. unsigned long lb_irq_int_12:1; /* RW */
  453. unsigned long lb_irq_int_13:1; /* RW */
  454. unsigned long lb_irq_int_14:1; /* RW */
  455. unsigned long lb_irq_int_15:1; /* RW */
  456. unsigned long l1_nmi_int:1; /* RW */
  457. unsigned long stop_clock:1; /* RW */
  458. unsigned long asic_to_l1:1; /* RW */
  459. unsigned long l1_to_asic:1; /* RW */
  460. unsigned long la_seq_trigger:1; /* RW */
  461. unsigned long ipi_int:1; /* RW */
  462. unsigned long extio_int0:1; /* RW */
  463. unsigned long extio_int1:1; /* RW */
  464. unsigned long extio_int2:1; /* RW */
  465. unsigned long extio_int3:1; /* RW */
  466. unsigned long profile_int:1; /* RW */
  467. unsigned long rsvd_59_63:5;
  468. } s2;
  469. };
  470. /* ========================================================================= */
  471. /* UVH_EVENT_OCCURRED0_ALIAS */
  472. /* ========================================================================= */
  473. #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL
  474. #define UVH_EVENT_OCCURRED0_ALIAS_32 0x5f0
  475. /* ========================================================================= */
  476. /* UVH_GR0_TLB_INT0_CONFIG */
  477. /* ========================================================================= */
  478. #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
  479. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
  480. #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
  481. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  482. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
  483. #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
  484. #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
  485. #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
  486. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  487. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  488. #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  489. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  490. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  491. #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  492. #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  493. #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  494. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  495. union uvh_gr0_tlb_int0_config_u {
  496. unsigned long v;
  497. struct uvh_gr0_tlb_int0_config_s {
  498. unsigned long vector_:8; /* RW */
  499. unsigned long dm:3; /* RW */
  500. unsigned long destmode:1; /* RW */
  501. unsigned long status:1; /* RO */
  502. unsigned long p:1; /* RO */
  503. unsigned long rsvd_14:1;
  504. unsigned long t:1; /* RO */
  505. unsigned long m:1; /* RW */
  506. unsigned long rsvd_17_31:15;
  507. unsigned long apic_id:32; /* RW */
  508. } s;
  509. };
  510. /* ========================================================================= */
  511. /* UVH_GR0_TLB_INT1_CONFIG */
  512. /* ========================================================================= */
  513. #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
  514. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
  515. #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
  516. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  517. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
  518. #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
  519. #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
  520. #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
  521. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  522. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  523. #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  524. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  525. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  526. #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  527. #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  528. #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  529. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  530. union uvh_gr0_tlb_int1_config_u {
  531. unsigned long v;
  532. struct uvh_gr0_tlb_int1_config_s {
  533. unsigned long vector_:8; /* RW */
  534. unsigned long dm:3; /* RW */
  535. unsigned long destmode:1; /* RW */
  536. unsigned long status:1; /* RO */
  537. unsigned long p:1; /* RO */
  538. unsigned long rsvd_14:1;
  539. unsigned long t:1; /* RO */
  540. unsigned long m:1; /* RW */
  541. unsigned long rsvd_17_31:15;
  542. unsigned long apic_id:32; /* RW */
  543. } s;
  544. };
  545. /* ========================================================================= */
  546. /* UVH_GR0_TLB_MMR_CONTROL */
  547. /* ========================================================================= */
  548. #define UV1H_GR0_TLB_MMR_CONTROL 0x401080UL
  549. #define UV2H_GR0_TLB_MMR_CONTROL 0xc01080UL
  550. #define UVH_GR0_TLB_MMR_CONTROL (is_uv1_hub() ? \
  551. UV1H_GR0_TLB_MMR_CONTROL : \
  552. UV2H_GR0_TLB_MMR_CONTROL)
  553. #define UVH_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  554. #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  555. #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  556. #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  557. #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  558. #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  559. #define UVH_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  560. #define UVH_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  561. #define UVH_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  562. #define UVH_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  563. #define UVH_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  564. #define UVH_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  565. #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  566. #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  567. #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  568. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  569. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  570. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  571. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  572. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  573. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
  574. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
  575. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
  576. #define UV1H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  577. #define UV1H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  578. #define UV1H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  579. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  580. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  581. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  582. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  583. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  584. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
  585. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
  586. #define UV1H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
  587. #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_SHFT 0
  588. #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  589. #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  590. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  591. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  592. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  593. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  594. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  595. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  596. #define UV2H_GR0_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  597. #define UV2H_GR0_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  598. #define UV2H_GR0_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  599. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  600. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  601. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  602. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  603. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  604. #define UV2H_GR0_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  605. union uvh_gr0_tlb_mmr_control_u {
  606. unsigned long v;
  607. struct uvh_gr0_tlb_mmr_control_s {
  608. unsigned long index:12; /* RW */
  609. unsigned long mem_sel:2; /* RW */
  610. unsigned long rsvd_14_15:2;
  611. unsigned long auto_valid_en:1; /* RW */
  612. unsigned long rsvd_17_19:3;
  613. unsigned long mmr_hash_index_en:1; /* RW */
  614. unsigned long rsvd_21_29:9;
  615. unsigned long mmr_write:1; /* WP */
  616. unsigned long mmr_read:1; /* WP */
  617. unsigned long rsvd_32_63:32;
  618. } s;
  619. struct uv1h_gr0_tlb_mmr_control_s {
  620. unsigned long index:12; /* RW */
  621. unsigned long mem_sel:2; /* RW */
  622. unsigned long rsvd_14_15:2;
  623. unsigned long auto_valid_en:1; /* RW */
  624. unsigned long rsvd_17_19:3;
  625. unsigned long mmr_hash_index_en:1; /* RW */
  626. unsigned long rsvd_21_29:9;
  627. unsigned long mmr_write:1; /* WP */
  628. unsigned long mmr_read:1; /* WP */
  629. unsigned long rsvd_32_47:16;
  630. unsigned long mmr_inj_con:1; /* RW */
  631. unsigned long rsvd_49_51:3;
  632. unsigned long mmr_inj_tlbram:1; /* RW */
  633. unsigned long rsvd_53:1;
  634. unsigned long mmr_inj_tlbpgsize:1; /* RW */
  635. unsigned long rsvd_55:1;
  636. unsigned long mmr_inj_tlbrreg:1; /* RW */
  637. unsigned long rsvd_57_59:3;
  638. unsigned long mmr_inj_tlblruv:1; /* RW */
  639. unsigned long rsvd_61_63:3;
  640. } s1;
  641. struct uv2h_gr0_tlb_mmr_control_s {
  642. unsigned long index:12; /* RW */
  643. unsigned long mem_sel:2; /* RW */
  644. unsigned long rsvd_14_15:2;
  645. unsigned long auto_valid_en:1; /* RW */
  646. unsigned long rsvd_17_19:3;
  647. unsigned long mmr_hash_index_en:1; /* RW */
  648. unsigned long rsvd_21_29:9;
  649. unsigned long mmr_write:1; /* WP */
  650. unsigned long mmr_read:1; /* WP */
  651. unsigned long mmr_op_done:1; /* RW */
  652. unsigned long rsvd_33_47:15;
  653. unsigned long mmr_inj_con:1; /* RW */
  654. unsigned long rsvd_49_51:3;
  655. unsigned long mmr_inj_tlbram:1; /* RW */
  656. unsigned long rsvd_53_63:11;
  657. } s2;
  658. };
  659. /* ========================================================================= */
  660. /* UVH_GR0_TLB_MMR_READ_DATA_HI */
  661. /* ========================================================================= */
  662. #define UV1H_GR0_TLB_MMR_READ_DATA_HI 0x4010a0UL
  663. #define UV2H_GR0_TLB_MMR_READ_DATA_HI 0xc010a0UL
  664. #define UVH_GR0_TLB_MMR_READ_DATA_HI (is_uv1_hub() ? \
  665. UV1H_GR0_TLB_MMR_READ_DATA_HI : \
  666. UV2H_GR0_TLB_MMR_READ_DATA_HI)
  667. #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  668. #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  669. #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  670. #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  671. #define UVH_GR0_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  672. #define UVH_GR0_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  673. #define UVH_GR0_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  674. #define UVH_GR0_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  675. union uvh_gr0_tlb_mmr_read_data_hi_u {
  676. unsigned long v;
  677. struct uvh_gr0_tlb_mmr_read_data_hi_s {
  678. unsigned long pfn:41; /* RO */
  679. unsigned long gaa:2; /* RO */
  680. unsigned long dirty:1; /* RO */
  681. unsigned long larger:1; /* RO */
  682. unsigned long rsvd_45_63:19;
  683. } s;
  684. };
  685. /* ========================================================================= */
  686. /* UVH_GR0_TLB_MMR_READ_DATA_LO */
  687. /* ========================================================================= */
  688. #define UV1H_GR0_TLB_MMR_READ_DATA_LO 0x4010a8UL
  689. #define UV2H_GR0_TLB_MMR_READ_DATA_LO 0xc010a8UL
  690. #define UVH_GR0_TLB_MMR_READ_DATA_LO (is_uv1_hub() ? \
  691. UV1H_GR0_TLB_MMR_READ_DATA_LO : \
  692. UV2H_GR0_TLB_MMR_READ_DATA_LO)
  693. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  694. #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  695. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  696. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  697. #define UVH_GR0_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  698. #define UVH_GR0_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  699. union uvh_gr0_tlb_mmr_read_data_lo_u {
  700. unsigned long v;
  701. struct uvh_gr0_tlb_mmr_read_data_lo_s {
  702. unsigned long vpn:39; /* RO */
  703. unsigned long asid:24; /* RO */
  704. unsigned long valid:1; /* RO */
  705. } s;
  706. };
  707. /* ========================================================================= */
  708. /* UVH_GR1_TLB_INT0_CONFIG */
  709. /* ========================================================================= */
  710. #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
  711. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
  712. #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
  713. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  714. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
  715. #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
  716. #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
  717. #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
  718. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  719. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  720. #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  721. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  722. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  723. #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  724. #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  725. #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  726. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  727. union uvh_gr1_tlb_int0_config_u {
  728. unsigned long v;
  729. struct uvh_gr1_tlb_int0_config_s {
  730. unsigned long vector_:8; /* RW */
  731. unsigned long dm:3; /* RW */
  732. unsigned long destmode:1; /* RW */
  733. unsigned long status:1; /* RO */
  734. unsigned long p:1; /* RO */
  735. unsigned long rsvd_14:1;
  736. unsigned long t:1; /* RO */
  737. unsigned long m:1; /* RW */
  738. unsigned long rsvd_17_31:15;
  739. unsigned long apic_id:32; /* RW */
  740. } s;
  741. };
  742. /* ========================================================================= */
  743. /* UVH_GR1_TLB_INT1_CONFIG */
  744. /* ========================================================================= */
  745. #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
  746. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
  747. #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
  748. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  749. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
  750. #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
  751. #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
  752. #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
  753. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  754. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  755. #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  756. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  757. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  758. #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  759. #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  760. #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  761. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  762. union uvh_gr1_tlb_int1_config_u {
  763. unsigned long v;
  764. struct uvh_gr1_tlb_int1_config_s {
  765. unsigned long vector_:8; /* RW */
  766. unsigned long dm:3; /* RW */
  767. unsigned long destmode:1; /* RW */
  768. unsigned long status:1; /* RO */
  769. unsigned long p:1; /* RO */
  770. unsigned long rsvd_14:1;
  771. unsigned long t:1; /* RO */
  772. unsigned long m:1; /* RW */
  773. unsigned long rsvd_17_31:15;
  774. unsigned long apic_id:32; /* RW */
  775. } s;
  776. };
  777. /* ========================================================================= */
  778. /* UVH_GR1_TLB_MMR_CONTROL */
  779. /* ========================================================================= */
  780. #define UV1H_GR1_TLB_MMR_CONTROL 0x801080UL
  781. #define UV2H_GR1_TLB_MMR_CONTROL 0x1001080UL
  782. #define UVH_GR1_TLB_MMR_CONTROL (is_uv1_hub() ? \
  783. UV1H_GR1_TLB_MMR_CONTROL : \
  784. UV2H_GR1_TLB_MMR_CONTROL)
  785. #define UVH_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  786. #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  787. #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  788. #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  789. #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  790. #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  791. #define UVH_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  792. #define UVH_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  793. #define UVH_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  794. #define UVH_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  795. #define UVH_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  796. #define UVH_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  797. #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  798. #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  799. #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  800. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  801. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  802. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  803. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  804. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  805. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_SHFT 54
  806. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_SHFT 56
  807. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_SHFT 60
  808. #define UV1H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  809. #define UV1H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  810. #define UV1H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  811. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  812. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  813. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  814. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  815. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  816. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBPGSIZE_MASK 0x0040000000000000UL
  817. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRREG_MASK 0x0100000000000000UL
  818. #define UV1H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBLRUV_MASK 0x1000000000000000UL
  819. #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_SHFT 0
  820. #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_SHFT 12
  821. #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_SHFT 16
  822. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_SHFT 20
  823. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_SHFT 30
  824. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_SHFT 31
  825. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_SHFT 32
  826. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_SHFT 48
  827. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_SHFT 52
  828. #define UV2H_GR1_TLB_MMR_CONTROL_INDEX_MASK 0x0000000000000fffUL
  829. #define UV2H_GR1_TLB_MMR_CONTROL_MEM_SEL_MASK 0x0000000000003000UL
  830. #define UV2H_GR1_TLB_MMR_CONTROL_AUTO_VALID_EN_MASK 0x0000000000010000UL
  831. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_HASH_INDEX_EN_MASK 0x0000000000100000UL
  832. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_WRITE_MASK 0x0000000040000000UL
  833. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_READ_MASK 0x0000000080000000UL
  834. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_OP_DONE_MASK 0x0000000100000000UL
  835. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_CON_MASK 0x0001000000000000UL
  836. #define UV2H_GR1_TLB_MMR_CONTROL_MMR_INJ_TLBRAM_MASK 0x0010000000000000UL
  837. union uvh_gr1_tlb_mmr_control_u {
  838. unsigned long v;
  839. struct uvh_gr1_tlb_mmr_control_s {
  840. unsigned long index:12; /* RW */
  841. unsigned long mem_sel:2; /* RW */
  842. unsigned long rsvd_14_15:2;
  843. unsigned long auto_valid_en:1; /* RW */
  844. unsigned long rsvd_17_19:3;
  845. unsigned long mmr_hash_index_en:1; /* RW */
  846. unsigned long rsvd_21_29:9;
  847. unsigned long mmr_write:1; /* WP */
  848. unsigned long mmr_read:1; /* WP */
  849. unsigned long rsvd_32_63:32;
  850. } s;
  851. struct uv1h_gr1_tlb_mmr_control_s {
  852. unsigned long index:12; /* RW */
  853. unsigned long mem_sel:2; /* RW */
  854. unsigned long rsvd_14_15:2;
  855. unsigned long auto_valid_en:1; /* RW */
  856. unsigned long rsvd_17_19:3;
  857. unsigned long mmr_hash_index_en:1; /* RW */
  858. unsigned long rsvd_21_29:9;
  859. unsigned long mmr_write:1; /* WP */
  860. unsigned long mmr_read:1; /* WP */
  861. unsigned long rsvd_32_47:16;
  862. unsigned long mmr_inj_con:1; /* RW */
  863. unsigned long rsvd_49_51:3;
  864. unsigned long mmr_inj_tlbram:1; /* RW */
  865. unsigned long rsvd_53:1;
  866. unsigned long mmr_inj_tlbpgsize:1; /* RW */
  867. unsigned long rsvd_55:1;
  868. unsigned long mmr_inj_tlbrreg:1; /* RW */
  869. unsigned long rsvd_57_59:3;
  870. unsigned long mmr_inj_tlblruv:1; /* RW */
  871. unsigned long rsvd_61_63:3;
  872. } s1;
  873. struct uv2h_gr1_tlb_mmr_control_s {
  874. unsigned long index:12; /* RW */
  875. unsigned long mem_sel:2; /* RW */
  876. unsigned long rsvd_14_15:2;
  877. unsigned long auto_valid_en:1; /* RW */
  878. unsigned long rsvd_17_19:3;
  879. unsigned long mmr_hash_index_en:1; /* RW */
  880. unsigned long rsvd_21_29:9;
  881. unsigned long mmr_write:1; /* WP */
  882. unsigned long mmr_read:1; /* WP */
  883. unsigned long mmr_op_done:1; /* RW */
  884. unsigned long rsvd_33_47:15;
  885. unsigned long mmr_inj_con:1; /* RW */
  886. unsigned long rsvd_49_51:3;
  887. unsigned long mmr_inj_tlbram:1; /* RW */
  888. unsigned long rsvd_53_63:11;
  889. } s2;
  890. };
  891. /* ========================================================================= */
  892. /* UVH_GR1_TLB_MMR_READ_DATA_HI */
  893. /* ========================================================================= */
  894. #define UV1H_GR1_TLB_MMR_READ_DATA_HI 0x8010a0UL
  895. #define UV2H_GR1_TLB_MMR_READ_DATA_HI 0x10010a0UL
  896. #define UVH_GR1_TLB_MMR_READ_DATA_HI (is_uv1_hub() ? \
  897. UV1H_GR1_TLB_MMR_READ_DATA_HI : \
  898. UV2H_GR1_TLB_MMR_READ_DATA_HI)
  899. #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_SHFT 0
  900. #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_SHFT 41
  901. #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_SHFT 43
  902. #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_SHFT 44
  903. #define UVH_GR1_TLB_MMR_READ_DATA_HI_PFN_MASK 0x000001ffffffffffUL
  904. #define UVH_GR1_TLB_MMR_READ_DATA_HI_GAA_MASK 0x0000060000000000UL
  905. #define UVH_GR1_TLB_MMR_READ_DATA_HI_DIRTY_MASK 0x0000080000000000UL
  906. #define UVH_GR1_TLB_MMR_READ_DATA_HI_LARGER_MASK 0x0000100000000000UL
  907. union uvh_gr1_tlb_mmr_read_data_hi_u {
  908. unsigned long v;
  909. struct uvh_gr1_tlb_mmr_read_data_hi_s {
  910. unsigned long pfn:41; /* RO */
  911. unsigned long gaa:2; /* RO */
  912. unsigned long dirty:1; /* RO */
  913. unsigned long larger:1; /* RO */
  914. unsigned long rsvd_45_63:19;
  915. } s;
  916. };
  917. /* ========================================================================= */
  918. /* UVH_GR1_TLB_MMR_READ_DATA_LO */
  919. /* ========================================================================= */
  920. #define UV1H_GR1_TLB_MMR_READ_DATA_LO 0x8010a8UL
  921. #define UV2H_GR1_TLB_MMR_READ_DATA_LO 0x10010a8UL
  922. #define UVH_GR1_TLB_MMR_READ_DATA_LO (is_uv1_hub() ? \
  923. UV1H_GR1_TLB_MMR_READ_DATA_LO : \
  924. UV2H_GR1_TLB_MMR_READ_DATA_LO)
  925. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_SHFT 0
  926. #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_SHFT 39
  927. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_SHFT 63
  928. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VPN_MASK 0x0000007fffffffffUL
  929. #define UVH_GR1_TLB_MMR_READ_DATA_LO_ASID_MASK 0x7fffff8000000000UL
  930. #define UVH_GR1_TLB_MMR_READ_DATA_LO_VALID_MASK 0x8000000000000000UL
  931. union uvh_gr1_tlb_mmr_read_data_lo_u {
  932. unsigned long v;
  933. struct uvh_gr1_tlb_mmr_read_data_lo_s {
  934. unsigned long vpn:39; /* RO */
  935. unsigned long asid:24; /* RO */
  936. unsigned long valid:1; /* RO */
  937. } s;
  938. };
  939. /* ========================================================================= */
  940. /* UVH_INT_CMPB */
  941. /* ========================================================================= */
  942. #define UVH_INT_CMPB 0x22080UL
  943. #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
  944. #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
  945. union uvh_int_cmpb_u {
  946. unsigned long v;
  947. struct uvh_int_cmpb_s {
  948. unsigned long real_time_cmpb:56; /* RW */
  949. unsigned long rsvd_56_63:8;
  950. } s;
  951. };
  952. /* ========================================================================= */
  953. /* UVH_INT_CMPC */
  954. /* ========================================================================= */
  955. #define UVH_INT_CMPC 0x22100UL
  956. #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0
  957. #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0xffffffffffffffUL
  958. union uvh_int_cmpc_u {
  959. unsigned long v;
  960. struct uvh_int_cmpc_s {
  961. unsigned long real_time_cmpc:56; /* RW */
  962. unsigned long rsvd_56_63:8;
  963. } s;
  964. };
  965. /* ========================================================================= */
  966. /* UVH_INT_CMPD */
  967. /* ========================================================================= */
  968. #define UVH_INT_CMPD 0x22180UL
  969. #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0
  970. #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0xffffffffffffffUL
  971. union uvh_int_cmpd_u {
  972. unsigned long v;
  973. struct uvh_int_cmpd_s {
  974. unsigned long real_time_cmpd:56; /* RW */
  975. unsigned long rsvd_56_63:8;
  976. } s;
  977. };
  978. /* ========================================================================= */
  979. /* UVH_IPI_INT */
  980. /* ========================================================================= */
  981. #define UVH_IPI_INT 0x60500UL
  982. #define UVH_IPI_INT_32 0x348
  983. #define UVH_IPI_INT_VECTOR_SHFT 0
  984. #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
  985. #define UVH_IPI_INT_DESTMODE_SHFT 11
  986. #define UVH_IPI_INT_APIC_ID_SHFT 16
  987. #define UVH_IPI_INT_SEND_SHFT 63
  988. #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
  989. #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
  990. #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
  991. #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
  992. #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
  993. union uvh_ipi_int_u {
  994. unsigned long v;
  995. struct uvh_ipi_int_s {
  996. unsigned long vector_:8; /* RW */
  997. unsigned long delivery_mode:3; /* RW */
  998. unsigned long destmode:1; /* RW */
  999. unsigned long rsvd_12_15:4;
  1000. unsigned long apic_id:32; /* RW */
  1001. unsigned long rsvd_48_62:15;
  1002. unsigned long send:1; /* WP */
  1003. } s;
  1004. };
  1005. /* ========================================================================= */
  1006. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
  1007. /* ========================================================================= */
  1008. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
  1009. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x9c0
  1010. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
  1011. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
  1012. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
  1013. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
  1014. union uvh_lb_bau_intd_payload_queue_first_u {
  1015. unsigned long v;
  1016. struct uvh_lb_bau_intd_payload_queue_first_s {
  1017. unsigned long rsvd_0_3:4;
  1018. unsigned long address:39; /* RW */
  1019. unsigned long rsvd_43_48:6;
  1020. unsigned long node_id:14; /* RW */
  1021. unsigned long rsvd_63:1;
  1022. } s;
  1023. };
  1024. /* ========================================================================= */
  1025. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
  1026. /* ========================================================================= */
  1027. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
  1028. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x9c8
  1029. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
  1030. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
  1031. union uvh_lb_bau_intd_payload_queue_last_u {
  1032. unsigned long v;
  1033. struct uvh_lb_bau_intd_payload_queue_last_s {
  1034. unsigned long rsvd_0_3:4;
  1035. unsigned long address:39; /* RW */
  1036. unsigned long rsvd_43_63:21;
  1037. } s;
  1038. };
  1039. /* ========================================================================= */
  1040. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
  1041. /* ========================================================================= */
  1042. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
  1043. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x9d0
  1044. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
  1045. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
  1046. union uvh_lb_bau_intd_payload_queue_tail_u {
  1047. unsigned long v;
  1048. struct uvh_lb_bau_intd_payload_queue_tail_s {
  1049. unsigned long rsvd_0_3:4;
  1050. unsigned long address:39; /* RW */
  1051. unsigned long rsvd_43_63:21;
  1052. } s;
  1053. };
  1054. /* ========================================================================= */
  1055. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
  1056. /* ========================================================================= */
  1057. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
  1058. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0xa68
  1059. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
  1060. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
  1061. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
  1062. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
  1063. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
  1064. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
  1065. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
  1066. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
  1067. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
  1068. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
  1069. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
  1070. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
  1071. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
  1072. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
  1073. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
  1074. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
  1075. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
  1076. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
  1077. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
  1078. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
  1079. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
  1080. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
  1081. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
  1082. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
  1083. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
  1084. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
  1085. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
  1086. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
  1087. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
  1088. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
  1089. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
  1090. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
  1091. union uvh_lb_bau_intd_software_acknowledge_u {
  1092. unsigned long v;
  1093. struct uvh_lb_bau_intd_software_acknowledge_s {
  1094. unsigned long pending_0:1; /* RW, W1C */
  1095. unsigned long pending_1:1; /* RW, W1C */
  1096. unsigned long pending_2:1; /* RW, W1C */
  1097. unsigned long pending_3:1; /* RW, W1C */
  1098. unsigned long pending_4:1; /* RW, W1C */
  1099. unsigned long pending_5:1; /* RW, W1C */
  1100. unsigned long pending_6:1; /* RW, W1C */
  1101. unsigned long pending_7:1; /* RW, W1C */
  1102. unsigned long timeout_0:1; /* RW, W1C */
  1103. unsigned long timeout_1:1; /* RW, W1C */
  1104. unsigned long timeout_2:1; /* RW, W1C */
  1105. unsigned long timeout_3:1; /* RW, W1C */
  1106. unsigned long timeout_4:1; /* RW, W1C */
  1107. unsigned long timeout_5:1; /* RW, W1C */
  1108. unsigned long timeout_6:1; /* RW, W1C */
  1109. unsigned long timeout_7:1; /* RW, W1C */
  1110. unsigned long rsvd_16_63:48;
  1111. } s;
  1112. };
  1113. /* ========================================================================= */
  1114. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
  1115. /* ========================================================================= */
  1116. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL
  1117. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0xa70
  1118. /* ========================================================================= */
  1119. /* UVH_LB_BAU_MISC_CONTROL */
  1120. /* ========================================================================= */
  1121. #define UVH_LB_BAU_MISC_CONTROL 0x320170UL
  1122. #define UVH_LB_BAU_MISC_CONTROL_32 0xa10
  1123. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1124. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1125. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1126. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1127. #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1128. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1129. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1130. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1131. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1132. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1133. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1134. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1135. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1136. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1137. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1138. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1139. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1140. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1141. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1142. #define UVH_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1143. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1144. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1145. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1146. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1147. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1148. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1149. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1150. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1151. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1152. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1153. #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1154. #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1155. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1156. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1157. #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1158. #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1159. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1160. #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1161. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1162. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1163. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1164. #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1165. #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1166. #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1167. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1168. #define UV1H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1169. #define UV1H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1170. #define UV1H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1171. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1172. #define UV1H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1173. #define UV1H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1174. #define UV1H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1175. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1176. #define UV1H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1177. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1178. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1179. #define UV1H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1180. #define UV1H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1181. #define UV1H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1182. #define UV1H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1183. #define UV1H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1184. #define UV1H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1185. #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  1186. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  1187. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  1188. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  1189. #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_SHFT 11
  1190. #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  1191. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  1192. #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  1193. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  1194. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  1195. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  1196. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  1197. #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  1198. #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  1199. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  1200. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_SHFT 29
  1201. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_SHFT 30
  1202. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_SHFT 31
  1203. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_SHFT 32
  1204. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT 33
  1205. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_SHFT 34
  1206. #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_SHFT 35
  1207. #define UV2H_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  1208. #define UV2H_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  1209. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  1210. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  1211. #define UV2H_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  1212. #define UV2H_LB_BAU_MISC_CONTROL_QPI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  1213. #define UV2H_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  1214. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  1215. #define UV2H_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  1216. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  1217. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  1218. #define UV2H_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  1219. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  1220. #define UV2H_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  1221. #define UV2H_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  1222. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  1223. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_AUTOMATIC_APIC_MODE_SELECTION_MASK 0x0000000020000000UL
  1224. #define UV2H_LB_BAU_MISC_CONTROL_APIC_MODE_STATUS_MASK 0x0000000040000000UL
  1225. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INTERRUPTS_TO_SELF_MASK 0x0000000080000000UL
  1226. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_LOCK_BASED_SYSTEM_FLUSH_MASK 0x0000000100000000UL
  1227. #define UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_MASK 0x0000000200000000UL
  1228. #define UV2H_LB_BAU_MISC_CONTROL_SUPPRESS_INT_PRIO_UDT_TO_SELF_MASK 0x0000000400000000UL
  1229. #define UV2H_LB_BAU_MISC_CONTROL_USE_LEGACY_DESCRIPTOR_FORMATS_MASK 0x0000000800000000UL
  1230. #define UV2H_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  1231. union uvh_lb_bau_misc_control_u {
  1232. unsigned long v;
  1233. struct uvh_lb_bau_misc_control_s {
  1234. unsigned long rejection_delay:8; /* RW */
  1235. unsigned long apic_mode:1; /* RW */
  1236. unsigned long force_broadcast:1; /* RW */
  1237. unsigned long force_lock_nop:1; /* RW */
  1238. unsigned long qpi_agent_presence_vector:3; /* RW */
  1239. unsigned long descriptor_fetch_mode:1; /* RW */
  1240. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1241. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1242. unsigned long enable_dual_mapping_mode:1; /* RW */
  1243. unsigned long vga_io_port_decode_enable:1; /* RW */
  1244. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1245. unsigned long suppress_dest_registration:1; /* RW */
  1246. unsigned long programmed_initial_priority:3; /* RW */
  1247. unsigned long use_incoming_priority:1; /* RW */
  1248. unsigned long enable_programmed_initial_priority:1;/* RW */
  1249. unsigned long rsvd_29_63:35;
  1250. } s;
  1251. struct uv1h_lb_bau_misc_control_s {
  1252. unsigned long rejection_delay:8; /* RW */
  1253. unsigned long apic_mode:1; /* RW */
  1254. unsigned long force_broadcast:1; /* RW */
  1255. unsigned long force_lock_nop:1; /* RW */
  1256. unsigned long qpi_agent_presence_vector:3; /* RW */
  1257. unsigned long descriptor_fetch_mode:1; /* RW */
  1258. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1259. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1260. unsigned long enable_dual_mapping_mode:1; /* RW */
  1261. unsigned long vga_io_port_decode_enable:1; /* RW */
  1262. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1263. unsigned long suppress_dest_registration:1; /* RW */
  1264. unsigned long programmed_initial_priority:3; /* RW */
  1265. unsigned long use_incoming_priority:1; /* RW */
  1266. unsigned long enable_programmed_initial_priority:1;/* RW */
  1267. unsigned long rsvd_29_47:19;
  1268. unsigned long fun:16; /* RW */
  1269. } s1;
  1270. struct uv2h_lb_bau_misc_control_s {
  1271. unsigned long rejection_delay:8; /* RW */
  1272. unsigned long apic_mode:1; /* RW */
  1273. unsigned long force_broadcast:1; /* RW */
  1274. unsigned long force_lock_nop:1; /* RW */
  1275. unsigned long qpi_agent_presence_vector:3; /* RW */
  1276. unsigned long descriptor_fetch_mode:1; /* RW */
  1277. unsigned long enable_intd_soft_ack_mode:1; /* RW */
  1278. unsigned long intd_soft_ack_timeout_period:4; /* RW */
  1279. unsigned long enable_dual_mapping_mode:1; /* RW */
  1280. unsigned long vga_io_port_decode_enable:1; /* RW */
  1281. unsigned long vga_io_port_16_bit_decode:1; /* RW */
  1282. unsigned long suppress_dest_registration:1; /* RW */
  1283. unsigned long programmed_initial_priority:3; /* RW */
  1284. unsigned long use_incoming_priority:1; /* RW */
  1285. unsigned long enable_programmed_initial_priority:1;/* RW */
  1286. unsigned long enable_automatic_apic_mode_selection:1;/* RW */
  1287. unsigned long apic_mode_status:1; /* RO */
  1288. unsigned long suppress_interrupts_to_self:1; /* RW */
  1289. unsigned long enable_lock_based_system_flush:1;/* RW */
  1290. unsigned long enable_extended_sb_status:1; /* RW */
  1291. unsigned long suppress_int_prio_udt_to_self:1;/* RW */
  1292. unsigned long use_legacy_descriptor_formats:1;/* RW */
  1293. unsigned long rsvd_36_47:12;
  1294. unsigned long fun:16; /* RW */
  1295. } s2;
  1296. };
  1297. /* ========================================================================= */
  1298. /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
  1299. /* ========================================================================= */
  1300. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
  1301. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x9a8
  1302. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
  1303. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
  1304. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
  1305. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
  1306. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
  1307. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
  1308. union uvh_lb_bau_sb_activation_control_u {
  1309. unsigned long v;
  1310. struct uvh_lb_bau_sb_activation_control_s {
  1311. unsigned long index:6; /* RW */
  1312. unsigned long rsvd_6_61:56;
  1313. unsigned long push:1; /* WP */
  1314. unsigned long init:1; /* WP */
  1315. } s;
  1316. };
  1317. /* ========================================================================= */
  1318. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
  1319. /* ========================================================================= */
  1320. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
  1321. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x9b0
  1322. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
  1323. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
  1324. union uvh_lb_bau_sb_activation_status_0_u {
  1325. unsigned long v;
  1326. struct uvh_lb_bau_sb_activation_status_0_s {
  1327. unsigned long status:64; /* RW */
  1328. } s;
  1329. };
  1330. /* ========================================================================= */
  1331. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
  1332. /* ========================================================================= */
  1333. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
  1334. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x9b8
  1335. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
  1336. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
  1337. union uvh_lb_bau_sb_activation_status_1_u {
  1338. unsigned long v;
  1339. struct uvh_lb_bau_sb_activation_status_1_s {
  1340. unsigned long status:64; /* RW */
  1341. } s;
  1342. };
  1343. /* ========================================================================= */
  1344. /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
  1345. /* ========================================================================= */
  1346. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
  1347. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x9a0
  1348. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
  1349. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
  1350. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
  1351. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
  1352. union uvh_lb_bau_sb_descriptor_base_u {
  1353. unsigned long v;
  1354. struct uvh_lb_bau_sb_descriptor_base_s {
  1355. unsigned long rsvd_0_11:12;
  1356. unsigned long page_address:31; /* RW */
  1357. unsigned long rsvd_43_48:6;
  1358. unsigned long node_id:14; /* RW */
  1359. unsigned long rsvd_63:1;
  1360. } s;
  1361. };
  1362. /* ========================================================================= */
  1363. /* UVH_NODE_ID */
  1364. /* ========================================================================= */
  1365. #define UVH_NODE_ID 0x0UL
  1366. #define UVH_NODE_ID_FORCE1_SHFT 0
  1367. #define UVH_NODE_ID_MANUFACTURER_SHFT 1
  1368. #define UVH_NODE_ID_PART_NUMBER_SHFT 12
  1369. #define UVH_NODE_ID_REVISION_SHFT 28
  1370. #define UVH_NODE_ID_NODE_ID_SHFT 32
  1371. #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1372. #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1373. #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1374. #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1375. #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1376. #define UV1H_NODE_ID_FORCE1_SHFT 0
  1377. #define UV1H_NODE_ID_MANUFACTURER_SHFT 1
  1378. #define UV1H_NODE_ID_PART_NUMBER_SHFT 12
  1379. #define UV1H_NODE_ID_REVISION_SHFT 28
  1380. #define UV1H_NODE_ID_NODE_ID_SHFT 32
  1381. #define UV1H_NODE_ID_NODES_PER_BIT_SHFT 48
  1382. #define UV1H_NODE_ID_NI_PORT_SHFT 56
  1383. #define UV1H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1384. #define UV1H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1385. #define UV1H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1386. #define UV1H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1387. #define UV1H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1388. #define UV1H_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
  1389. #define UV1H_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
  1390. #define UV2H_NODE_ID_FORCE1_SHFT 0
  1391. #define UV2H_NODE_ID_MANUFACTURER_SHFT 1
  1392. #define UV2H_NODE_ID_PART_NUMBER_SHFT 12
  1393. #define UV2H_NODE_ID_REVISION_SHFT 28
  1394. #define UV2H_NODE_ID_NODE_ID_SHFT 32
  1395. #define UV2H_NODE_ID_NODES_PER_BIT_SHFT 50
  1396. #define UV2H_NODE_ID_NI_PORT_SHFT 57
  1397. #define UV2H_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  1398. #define UV2H_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  1399. #define UV2H_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  1400. #define UV2H_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  1401. #define UV2H_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  1402. #define UV2H_NODE_ID_NODES_PER_BIT_MASK 0x01fc000000000000UL
  1403. #define UV2H_NODE_ID_NI_PORT_MASK 0x3e00000000000000UL
  1404. union uvh_node_id_u {
  1405. unsigned long v;
  1406. struct uvh_node_id_s {
  1407. unsigned long force1:1; /* RO */
  1408. unsigned long manufacturer:11; /* RO */
  1409. unsigned long part_number:16; /* RO */
  1410. unsigned long revision:4; /* RO */
  1411. unsigned long node_id:15; /* RW */
  1412. unsigned long rsvd_47_63:17;
  1413. } s;
  1414. struct uv1h_node_id_s {
  1415. unsigned long force1:1; /* RO */
  1416. unsigned long manufacturer:11; /* RO */
  1417. unsigned long part_number:16; /* RO */
  1418. unsigned long revision:4; /* RO */
  1419. unsigned long node_id:15; /* RW */
  1420. unsigned long rsvd_47:1;
  1421. unsigned long nodes_per_bit:7; /* RW */
  1422. unsigned long rsvd_55:1;
  1423. unsigned long ni_port:4; /* RO */
  1424. unsigned long rsvd_60_63:4;
  1425. } s1;
  1426. struct uv2h_node_id_s {
  1427. unsigned long force1:1; /* RO */
  1428. unsigned long manufacturer:11; /* RO */
  1429. unsigned long part_number:16; /* RO */
  1430. unsigned long revision:4; /* RO */
  1431. unsigned long node_id:15; /* RW */
  1432. unsigned long rsvd_47_49:3;
  1433. unsigned long nodes_per_bit:7; /* RO */
  1434. unsigned long ni_port:5; /* RO */
  1435. unsigned long rsvd_62_63:2;
  1436. } s2;
  1437. };
  1438. /* ========================================================================= */
  1439. /* UVH_NODE_PRESENT_TABLE */
  1440. /* ========================================================================= */
  1441. #define UVH_NODE_PRESENT_TABLE 0x1400UL
  1442. #define UVH_NODE_PRESENT_TABLE_DEPTH 16
  1443. #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
  1444. #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
  1445. union uvh_node_present_table_u {
  1446. unsigned long v;
  1447. struct uvh_node_present_table_s {
  1448. unsigned long nodes:64; /* RW */
  1449. } s;
  1450. };
  1451. /* ========================================================================= */
  1452. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR */
  1453. /* ========================================================================= */
  1454. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR 0x16000c8UL
  1455. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_SHFT 24
  1456. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_SHFT 48
  1457. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_SHFT 63
  1458. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_BASE_MASK 0x00000000ff000000UL
  1459. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_M_ALIAS_MASK 0x001f000000000000UL
  1460. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR_ENABLE_MASK 0x8000000000000000UL
  1461. union uvh_rh_gam_alias210_overlay_config_0_mmr_u {
  1462. unsigned long v;
  1463. struct uvh_rh_gam_alias210_overlay_config_0_mmr_s {
  1464. unsigned long rsvd_0_23:24;
  1465. unsigned long base:8; /* RW */
  1466. unsigned long rsvd_32_47:16;
  1467. unsigned long m_alias:5; /* RW */
  1468. unsigned long rsvd_53_62:10;
  1469. unsigned long enable:1; /* RW */
  1470. } s;
  1471. };
  1472. /* ========================================================================= */
  1473. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR */
  1474. /* ========================================================================= */
  1475. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR 0x16000d8UL
  1476. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_SHFT 24
  1477. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_SHFT 48
  1478. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_SHFT 63
  1479. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_BASE_MASK 0x00000000ff000000UL
  1480. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_M_ALIAS_MASK 0x001f000000000000UL
  1481. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR_ENABLE_MASK 0x8000000000000000UL
  1482. union uvh_rh_gam_alias210_overlay_config_1_mmr_u {
  1483. unsigned long v;
  1484. struct uvh_rh_gam_alias210_overlay_config_1_mmr_s {
  1485. unsigned long rsvd_0_23:24;
  1486. unsigned long base:8; /* RW */
  1487. unsigned long rsvd_32_47:16;
  1488. unsigned long m_alias:5; /* RW */
  1489. unsigned long rsvd_53_62:10;
  1490. unsigned long enable:1; /* RW */
  1491. } s;
  1492. };
  1493. /* ========================================================================= */
  1494. /* UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR */
  1495. /* ========================================================================= */
  1496. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR 0x16000e8UL
  1497. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_SHFT 24
  1498. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_SHFT 48
  1499. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_SHFT 63
  1500. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_BASE_MASK 0x00000000ff000000UL
  1501. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_M_ALIAS_MASK 0x001f000000000000UL
  1502. #define UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR_ENABLE_MASK 0x8000000000000000UL
  1503. union uvh_rh_gam_alias210_overlay_config_2_mmr_u {
  1504. unsigned long v;
  1505. struct uvh_rh_gam_alias210_overlay_config_2_mmr_s {
  1506. unsigned long rsvd_0_23:24;
  1507. unsigned long base:8; /* RW */
  1508. unsigned long rsvd_32_47:16;
  1509. unsigned long m_alias:5; /* RW */
  1510. unsigned long rsvd_53_62:10;
  1511. unsigned long enable:1; /* RW */
  1512. } s;
  1513. };
  1514. /* ========================================================================= */
  1515. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
  1516. /* ========================================================================= */
  1517. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
  1518. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
  1519. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1520. union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
  1521. unsigned long v;
  1522. struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
  1523. unsigned long rsvd_0_23:24;
  1524. unsigned long dest_base:22; /* RW */
  1525. unsigned long rsvd_46_63:18;
  1526. } s;
  1527. };
  1528. /* ========================================================================= */
  1529. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
  1530. /* ========================================================================= */
  1531. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
  1532. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
  1533. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1534. union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
  1535. unsigned long v;
  1536. struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
  1537. unsigned long rsvd_0_23:24;
  1538. unsigned long dest_base:22; /* RW */
  1539. unsigned long rsvd_46_63:18;
  1540. } s;
  1541. };
  1542. /* ========================================================================= */
  1543. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
  1544. /* ========================================================================= */
  1545. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
  1546. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
  1547. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  1548. union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
  1549. unsigned long v;
  1550. struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
  1551. unsigned long rsvd_0_23:24;
  1552. unsigned long dest_base:22; /* RW */
  1553. unsigned long rsvd_46_63:18;
  1554. } s;
  1555. };
  1556. /* ========================================================================= */
  1557. /* UVH_RH_GAM_CONFIG_MMR */
  1558. /* ========================================================================= */
  1559. #define UVH_RH_GAM_CONFIG_MMR 0x1600000UL
  1560. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  1561. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  1562. #define UVH_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  1563. #define UVH_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  1564. #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  1565. #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  1566. #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_SHFT 12
  1567. #define UV1H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  1568. #define UV1H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  1569. #define UV1H_RH_GAM_CONFIG_MMR_MMIOL_CFG_MASK 0x0000000000001000UL
  1570. #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_SHFT 0
  1571. #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_SHFT 6
  1572. #define UV2H_RH_GAM_CONFIG_MMR_M_SKT_MASK 0x000000000000003fUL
  1573. #define UV2H_RH_GAM_CONFIG_MMR_N_SKT_MASK 0x00000000000003c0UL
  1574. union uvh_rh_gam_config_mmr_u {
  1575. unsigned long v;
  1576. struct uvh_rh_gam_config_mmr_s {
  1577. unsigned long m_skt:6; /* RW */
  1578. unsigned long n_skt:4; /* RW */
  1579. unsigned long rsvd_10_63:54;
  1580. } s;
  1581. struct uv1h_rh_gam_config_mmr_s {
  1582. unsigned long m_skt:6; /* RW */
  1583. unsigned long n_skt:4; /* RW */
  1584. unsigned long rsvd_10_11:2;
  1585. unsigned long mmiol_cfg:1; /* RW */
  1586. unsigned long rsvd_13_63:51;
  1587. } s1;
  1588. struct uv2h_rh_gam_config_mmr_s {
  1589. unsigned long m_skt:6; /* RW */
  1590. unsigned long n_skt:4; /* RW */
  1591. unsigned long rsvd_10_63:54;
  1592. } s2;
  1593. };
  1594. /* ========================================================================= */
  1595. /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
  1596. /* ========================================================================= */
  1597. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  1598. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1599. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1600. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1601. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
  1602. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  1603. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1604. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1605. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
  1606. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  1607. #define UV1H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1608. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  1609. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  1610. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1611. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  1612. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  1613. #define UV2H_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1614. union uvh_rh_gam_gru_overlay_config_mmr_u {
  1615. unsigned long v;
  1616. struct uvh_rh_gam_gru_overlay_config_mmr_s {
  1617. unsigned long rsvd_0_27:28;
  1618. unsigned long base:18; /* RW */
  1619. unsigned long rsvd_46_62:17;
  1620. unsigned long enable:1; /* RW */
  1621. } s;
  1622. struct uv1h_rh_gam_gru_overlay_config_mmr_s {
  1623. unsigned long rsvd_0_27:28;
  1624. unsigned long base:18; /* RW */
  1625. unsigned long rsvd_46_47:2;
  1626. unsigned long gr4:1; /* RW */
  1627. unsigned long rsvd_49_51:3;
  1628. unsigned long n_gru:4; /* RW */
  1629. unsigned long rsvd_56_62:7;
  1630. unsigned long enable:1; /* RW */
  1631. } s1;
  1632. struct uv2h_rh_gam_gru_overlay_config_mmr_s {
  1633. unsigned long rsvd_0_27:28;
  1634. unsigned long base:18; /* RW */
  1635. unsigned long rsvd_46_51:6;
  1636. unsigned long n_gru:4; /* RW */
  1637. unsigned long rsvd_56_62:7;
  1638. unsigned long enable:1; /* RW */
  1639. } s2;
  1640. };
  1641. /* ========================================================================= */
  1642. /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
  1643. /* ========================================================================= */
  1644. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  1645. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
  1646. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  1647. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  1648. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1649. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
  1650. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  1651. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  1652. #define UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1653. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 27
  1654. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  1655. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  1656. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1657. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff8000000UL
  1658. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  1659. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  1660. #define UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1661. union uvh_rh_gam_mmioh_overlay_config_mmr_u {
  1662. unsigned long v;
  1663. struct uv1h_rh_gam_mmioh_overlay_config_mmr_s {
  1664. unsigned long rsvd_0_29:30;
  1665. unsigned long base:16; /* RW */
  1666. unsigned long m_io:6; /* RW */
  1667. unsigned long n_io:4; /* RW */
  1668. unsigned long rsvd_56_62:7;
  1669. unsigned long enable:1; /* RW */
  1670. } s1;
  1671. struct uv2h_rh_gam_mmioh_overlay_config_mmr_s {
  1672. unsigned long rsvd_0_26:27;
  1673. unsigned long base:19; /* RW */
  1674. unsigned long m_io:6; /* RW */
  1675. unsigned long n_io:4; /* RW */
  1676. unsigned long rsvd_56_62:7;
  1677. unsigned long enable:1; /* RW */
  1678. } s2;
  1679. };
  1680. /* ========================================================================= */
  1681. /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
  1682. /* ========================================================================= */
  1683. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  1684. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1685. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1686. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1687. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
  1688. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1689. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1690. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
  1691. #define UV1H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1692. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  1693. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  1694. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  1695. #define UV2H_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  1696. union uvh_rh_gam_mmr_overlay_config_mmr_u {
  1697. unsigned long v;
  1698. struct uvh_rh_gam_mmr_overlay_config_mmr_s {
  1699. unsigned long rsvd_0_25:26;
  1700. unsigned long base:20; /* RW */
  1701. unsigned long rsvd_46_62:17;
  1702. unsigned long enable:1; /* RW */
  1703. } s;
  1704. struct uv1h_rh_gam_mmr_overlay_config_mmr_s {
  1705. unsigned long rsvd_0_25:26;
  1706. unsigned long base:20; /* RW */
  1707. unsigned long dual_hub:1; /* RW */
  1708. unsigned long rsvd_47_62:16;
  1709. unsigned long enable:1; /* RW */
  1710. } s1;
  1711. struct uv2h_rh_gam_mmr_overlay_config_mmr_s {
  1712. unsigned long rsvd_0_25:26;
  1713. unsigned long base:20; /* RW */
  1714. unsigned long rsvd_46_62:17;
  1715. unsigned long enable:1; /* RW */
  1716. } s2;
  1717. };
  1718. /* ========================================================================= */
  1719. /* UVH_RTC */
  1720. /* ========================================================================= */
  1721. #define UVH_RTC 0x340000UL
  1722. #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
  1723. #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
  1724. union uvh_rtc_u {
  1725. unsigned long v;
  1726. struct uvh_rtc_s {
  1727. unsigned long real_time_clock:56; /* RW */
  1728. unsigned long rsvd_56_63:8;
  1729. } s;
  1730. };
  1731. /* ========================================================================= */
  1732. /* UVH_RTC1_INT_CONFIG */
  1733. /* ========================================================================= */
  1734. #define UVH_RTC1_INT_CONFIG 0x615c0UL
  1735. #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
  1736. #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
  1737. #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
  1738. #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
  1739. #define UVH_RTC1_INT_CONFIG_P_SHFT 13
  1740. #define UVH_RTC1_INT_CONFIG_T_SHFT 15
  1741. #define UVH_RTC1_INT_CONFIG_M_SHFT 16
  1742. #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
  1743. #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  1744. #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
  1745. #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  1746. #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  1747. #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
  1748. #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
  1749. #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
  1750. #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  1751. union uvh_rtc1_int_config_u {
  1752. unsigned long v;
  1753. struct uvh_rtc1_int_config_s {
  1754. unsigned long vector_:8; /* RW */
  1755. unsigned long dm:3; /* RW */
  1756. unsigned long destmode:1; /* RW */
  1757. unsigned long status:1; /* RO */
  1758. unsigned long p:1; /* RO */
  1759. unsigned long rsvd_14:1;
  1760. unsigned long t:1; /* RO */
  1761. unsigned long m:1; /* RW */
  1762. unsigned long rsvd_17_31:15;
  1763. unsigned long apic_id:32; /* RW */
  1764. } s;
  1765. };
  1766. /* ========================================================================= */
  1767. /* UVH_SCRATCH5 */
  1768. /* ========================================================================= */
  1769. #define UVH_SCRATCH5 0x2d0200UL
  1770. #define UVH_SCRATCH5_32 0x778
  1771. #define UVH_SCRATCH5_SCRATCH5_SHFT 0
  1772. #define UVH_SCRATCH5_SCRATCH5_MASK 0xffffffffffffffffUL
  1773. union uvh_scratch5_u {
  1774. unsigned long v;
  1775. struct uvh_scratch5_s {
  1776. unsigned long scratch5:64; /* RW, W1CS */
  1777. } s;
  1778. };
  1779. /* ========================================================================= */
  1780. /* UV2H_EVENT_OCCURRED2 */
  1781. /* ========================================================================= */
  1782. #define UV2H_EVENT_OCCURRED2 0x70100UL
  1783. #define UV2H_EVENT_OCCURRED2_32 0xb68
  1784. #define UV2H_EVENT_OCCURRED2_RTC_0_SHFT 0
  1785. #define UV2H_EVENT_OCCURRED2_RTC_1_SHFT 1
  1786. #define UV2H_EVENT_OCCURRED2_RTC_2_SHFT 2
  1787. #define UV2H_EVENT_OCCURRED2_RTC_3_SHFT 3
  1788. #define UV2H_EVENT_OCCURRED2_RTC_4_SHFT 4
  1789. #define UV2H_EVENT_OCCURRED2_RTC_5_SHFT 5
  1790. #define UV2H_EVENT_OCCURRED2_RTC_6_SHFT 6
  1791. #define UV2H_EVENT_OCCURRED2_RTC_7_SHFT 7
  1792. #define UV2H_EVENT_OCCURRED2_RTC_8_SHFT 8
  1793. #define UV2H_EVENT_OCCURRED2_RTC_9_SHFT 9
  1794. #define UV2H_EVENT_OCCURRED2_RTC_10_SHFT 10
  1795. #define UV2H_EVENT_OCCURRED2_RTC_11_SHFT 11
  1796. #define UV2H_EVENT_OCCURRED2_RTC_12_SHFT 12
  1797. #define UV2H_EVENT_OCCURRED2_RTC_13_SHFT 13
  1798. #define UV2H_EVENT_OCCURRED2_RTC_14_SHFT 14
  1799. #define UV2H_EVENT_OCCURRED2_RTC_15_SHFT 15
  1800. #define UV2H_EVENT_OCCURRED2_RTC_16_SHFT 16
  1801. #define UV2H_EVENT_OCCURRED2_RTC_17_SHFT 17
  1802. #define UV2H_EVENT_OCCURRED2_RTC_18_SHFT 18
  1803. #define UV2H_EVENT_OCCURRED2_RTC_19_SHFT 19
  1804. #define UV2H_EVENT_OCCURRED2_RTC_20_SHFT 20
  1805. #define UV2H_EVENT_OCCURRED2_RTC_21_SHFT 21
  1806. #define UV2H_EVENT_OCCURRED2_RTC_22_SHFT 22
  1807. #define UV2H_EVENT_OCCURRED2_RTC_23_SHFT 23
  1808. #define UV2H_EVENT_OCCURRED2_RTC_24_SHFT 24
  1809. #define UV2H_EVENT_OCCURRED2_RTC_25_SHFT 25
  1810. #define UV2H_EVENT_OCCURRED2_RTC_26_SHFT 26
  1811. #define UV2H_EVENT_OCCURRED2_RTC_27_SHFT 27
  1812. #define UV2H_EVENT_OCCURRED2_RTC_28_SHFT 28
  1813. #define UV2H_EVENT_OCCURRED2_RTC_29_SHFT 29
  1814. #define UV2H_EVENT_OCCURRED2_RTC_30_SHFT 30
  1815. #define UV2H_EVENT_OCCURRED2_RTC_31_SHFT 31
  1816. #define UV2H_EVENT_OCCURRED2_RTC_0_MASK 0x0000000000000001UL
  1817. #define UV2H_EVENT_OCCURRED2_RTC_1_MASK 0x0000000000000002UL
  1818. #define UV2H_EVENT_OCCURRED2_RTC_2_MASK 0x0000000000000004UL
  1819. #define UV2H_EVENT_OCCURRED2_RTC_3_MASK 0x0000000000000008UL
  1820. #define UV2H_EVENT_OCCURRED2_RTC_4_MASK 0x0000000000000010UL
  1821. #define UV2H_EVENT_OCCURRED2_RTC_5_MASK 0x0000000000000020UL
  1822. #define UV2H_EVENT_OCCURRED2_RTC_6_MASK 0x0000000000000040UL
  1823. #define UV2H_EVENT_OCCURRED2_RTC_7_MASK 0x0000000000000080UL
  1824. #define UV2H_EVENT_OCCURRED2_RTC_8_MASK 0x0000000000000100UL
  1825. #define UV2H_EVENT_OCCURRED2_RTC_9_MASK 0x0000000000000200UL
  1826. #define UV2H_EVENT_OCCURRED2_RTC_10_MASK 0x0000000000000400UL
  1827. #define UV2H_EVENT_OCCURRED2_RTC_11_MASK 0x0000000000000800UL
  1828. #define UV2H_EVENT_OCCURRED2_RTC_12_MASK 0x0000000000001000UL
  1829. #define UV2H_EVENT_OCCURRED2_RTC_13_MASK 0x0000000000002000UL
  1830. #define UV2H_EVENT_OCCURRED2_RTC_14_MASK 0x0000000000004000UL
  1831. #define UV2H_EVENT_OCCURRED2_RTC_15_MASK 0x0000000000008000UL
  1832. #define UV2H_EVENT_OCCURRED2_RTC_16_MASK 0x0000000000010000UL
  1833. #define UV2H_EVENT_OCCURRED2_RTC_17_MASK 0x0000000000020000UL
  1834. #define UV2H_EVENT_OCCURRED2_RTC_18_MASK 0x0000000000040000UL
  1835. #define UV2H_EVENT_OCCURRED2_RTC_19_MASK 0x0000000000080000UL
  1836. #define UV2H_EVENT_OCCURRED2_RTC_20_MASK 0x0000000000100000UL
  1837. #define UV2H_EVENT_OCCURRED2_RTC_21_MASK 0x0000000000200000UL
  1838. #define UV2H_EVENT_OCCURRED2_RTC_22_MASK 0x0000000000400000UL
  1839. #define UV2H_EVENT_OCCURRED2_RTC_23_MASK 0x0000000000800000UL
  1840. #define UV2H_EVENT_OCCURRED2_RTC_24_MASK 0x0000000001000000UL
  1841. #define UV2H_EVENT_OCCURRED2_RTC_25_MASK 0x0000000002000000UL
  1842. #define UV2H_EVENT_OCCURRED2_RTC_26_MASK 0x0000000004000000UL
  1843. #define UV2H_EVENT_OCCURRED2_RTC_27_MASK 0x0000000008000000UL
  1844. #define UV2H_EVENT_OCCURRED2_RTC_28_MASK 0x0000000010000000UL
  1845. #define UV2H_EVENT_OCCURRED2_RTC_29_MASK 0x0000000020000000UL
  1846. #define UV2H_EVENT_OCCURRED2_RTC_30_MASK 0x0000000040000000UL
  1847. #define UV2H_EVENT_OCCURRED2_RTC_31_MASK 0x0000000080000000UL
  1848. union uv2h_event_occurred2_u {
  1849. unsigned long v;
  1850. struct uv2h_event_occurred2_s {
  1851. unsigned long rtc_0:1; /* RW */
  1852. unsigned long rtc_1:1; /* RW */
  1853. unsigned long rtc_2:1; /* RW */
  1854. unsigned long rtc_3:1; /* RW */
  1855. unsigned long rtc_4:1; /* RW */
  1856. unsigned long rtc_5:1; /* RW */
  1857. unsigned long rtc_6:1; /* RW */
  1858. unsigned long rtc_7:1; /* RW */
  1859. unsigned long rtc_8:1; /* RW */
  1860. unsigned long rtc_9:1; /* RW */
  1861. unsigned long rtc_10:1; /* RW */
  1862. unsigned long rtc_11:1; /* RW */
  1863. unsigned long rtc_12:1; /* RW */
  1864. unsigned long rtc_13:1; /* RW */
  1865. unsigned long rtc_14:1; /* RW */
  1866. unsigned long rtc_15:1; /* RW */
  1867. unsigned long rtc_16:1; /* RW */
  1868. unsigned long rtc_17:1; /* RW */
  1869. unsigned long rtc_18:1; /* RW */
  1870. unsigned long rtc_19:1; /* RW */
  1871. unsigned long rtc_20:1; /* RW */
  1872. unsigned long rtc_21:1; /* RW */
  1873. unsigned long rtc_22:1; /* RW */
  1874. unsigned long rtc_23:1; /* RW */
  1875. unsigned long rtc_24:1; /* RW */
  1876. unsigned long rtc_25:1; /* RW */
  1877. unsigned long rtc_26:1; /* RW */
  1878. unsigned long rtc_27:1; /* RW */
  1879. unsigned long rtc_28:1; /* RW */
  1880. unsigned long rtc_29:1; /* RW */
  1881. unsigned long rtc_30:1; /* RW */
  1882. unsigned long rtc_31:1; /* RW */
  1883. unsigned long rsvd_32_63:32;
  1884. } s1;
  1885. };
  1886. /* ========================================================================= */
  1887. /* UV2H_EVENT_OCCURRED2_ALIAS */
  1888. /* ========================================================================= */
  1889. #define UV2H_EVENT_OCCURRED2_ALIAS 0x70108UL
  1890. #define UV2H_EVENT_OCCURRED2_ALIAS_32 0xb70
  1891. /* ========================================================================= */
  1892. /* UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 */
  1893. /* ========================================================================= */
  1894. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2 0x320130UL
  1895. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_32 0x9f0
  1896. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_SHFT 0
  1897. #define UV2H_LB_BAU_SB_ACTIVATION_STATUS_2_AUX_ERROR_MASK 0xffffffffffffffffUL
  1898. union uv2h_lb_bau_sb_activation_status_2_u {
  1899. unsigned long v;
  1900. struct uv2h_lb_bau_sb_activation_status_2_s {
  1901. unsigned long aux_error:64; /* RW */
  1902. } s1;
  1903. };
  1904. /* ========================================================================= */
  1905. /* UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK */
  1906. /* ========================================================================= */
  1907. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK 0x320130UL
  1908. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_32 0x9f0
  1909. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_SHFT 0
  1910. #define UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK_BIT_ENABLES_MASK 0x00000000ffffffffUL
  1911. union uv1h_lb_target_physical_apic_id_mask_u {
  1912. unsigned long v;
  1913. struct uv1h_lb_target_physical_apic_id_mask_s {
  1914. unsigned long bit_enables:32; /* RW */
  1915. unsigned long rsvd_32_63:32;
  1916. } s1;
  1917. };
  1918. #endif /* _ASM_X86_UV_UV_MMRS_H */