setup-sh7757.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_dma.h>
  21. #include <cpu/dma-register.h>
  22. #include <cpu/sh7757.h>
  23. static struct plat_sci_port scif2_platform_data = {
  24. .mapbase = 0xfe4b0000, /* SCIF2 */
  25. .flags = UPF_BOOT_AUTOCONF,
  26. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  27. .scbrr_algo_id = SCBRR_ALGO_2,
  28. .type = PORT_SCIF,
  29. .irqs = { 40, 40, 40, 40 },
  30. };
  31. static struct platform_device scif2_device = {
  32. .name = "sh-sci",
  33. .id = 0,
  34. .dev = {
  35. .platform_data = &scif2_platform_data,
  36. },
  37. };
  38. static struct plat_sci_port scif3_platform_data = {
  39. .mapbase = 0xfe4c0000, /* SCIF3 */
  40. .flags = UPF_BOOT_AUTOCONF,
  41. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  42. .scbrr_algo_id = SCBRR_ALGO_2,
  43. .type = PORT_SCIF,
  44. .irqs = { 76, 76, 76, 76 },
  45. };
  46. static struct platform_device scif3_device = {
  47. .name = "sh-sci",
  48. .id = 1,
  49. .dev = {
  50. .platform_data = &scif3_platform_data,
  51. },
  52. };
  53. static struct plat_sci_port scif4_platform_data = {
  54. .mapbase = 0xfe4d0000, /* SCIF4 */
  55. .flags = UPF_BOOT_AUTOCONF,
  56. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  57. .scbrr_algo_id = SCBRR_ALGO_2,
  58. .type = PORT_SCIF,
  59. .irqs = { 104, 104, 104, 104 },
  60. };
  61. static struct platform_device scif4_device = {
  62. .name = "sh-sci",
  63. .id = 2,
  64. .dev = {
  65. .platform_data = &scif4_platform_data,
  66. },
  67. };
  68. static struct sh_timer_config tmu0_platform_data = {
  69. .channel_offset = 0x04,
  70. .timer_bit = 0,
  71. .clockevent_rating = 200,
  72. };
  73. static struct resource tmu0_resources[] = {
  74. [0] = {
  75. .start = 0xfe430008,
  76. .end = 0xfe430013,
  77. .flags = IORESOURCE_MEM,
  78. },
  79. [1] = {
  80. .start = 28,
  81. .flags = IORESOURCE_IRQ,
  82. },
  83. };
  84. static struct platform_device tmu0_device = {
  85. .name = "sh_tmu",
  86. .id = 0,
  87. .dev = {
  88. .platform_data = &tmu0_platform_data,
  89. },
  90. .resource = tmu0_resources,
  91. .num_resources = ARRAY_SIZE(tmu0_resources),
  92. };
  93. static struct sh_timer_config tmu1_platform_data = {
  94. .channel_offset = 0x10,
  95. .timer_bit = 1,
  96. .clocksource_rating = 200,
  97. };
  98. static struct resource tmu1_resources[] = {
  99. [0] = {
  100. .start = 0xfe430014,
  101. .end = 0xfe43001f,
  102. .flags = IORESOURCE_MEM,
  103. },
  104. [1] = {
  105. .start = 29,
  106. .flags = IORESOURCE_IRQ,
  107. },
  108. };
  109. static struct platform_device tmu1_device = {
  110. .name = "sh_tmu",
  111. .id = 1,
  112. .dev = {
  113. .platform_data = &tmu1_platform_data,
  114. },
  115. .resource = tmu1_resources,
  116. .num_resources = ARRAY_SIZE(tmu1_resources),
  117. };
  118. static struct resource spi0_resources[] = {
  119. [0] = {
  120. .start = 0xfe002000,
  121. .end = 0xfe0020ff,
  122. .flags = IORESOURCE_MEM,
  123. },
  124. [1] = {
  125. .start = 86,
  126. .flags = IORESOURCE_IRQ,
  127. },
  128. };
  129. /* DMA */
  130. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  131. {
  132. .slave_id = SHDMA_SLAVE_SDHI_TX,
  133. .addr = 0x1fe50030,
  134. .chcr = SM_INC | 0x800 | 0x40000000 |
  135. TS_INDEX2VAL(XMIT_SZ_16BIT),
  136. .mid_rid = 0xc5,
  137. },
  138. {
  139. .slave_id = SHDMA_SLAVE_SDHI_RX,
  140. .addr = 0x1fe50030,
  141. .chcr = DM_INC | 0x800 | 0x40000000 |
  142. TS_INDEX2VAL(XMIT_SZ_16BIT),
  143. .mid_rid = 0xc6,
  144. },
  145. {
  146. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  147. .addr = 0x1fcb0034,
  148. .chcr = SM_INC | 0x800 | 0x40000000 |
  149. TS_INDEX2VAL(XMIT_SZ_32BIT),
  150. .mid_rid = 0xd3,
  151. },
  152. {
  153. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  154. .addr = 0x1fcb0034,
  155. .chcr = DM_INC | 0x800 | 0x40000000 |
  156. TS_INDEX2VAL(XMIT_SZ_32BIT),
  157. .mid_rid = 0xd7,
  158. },
  159. };
  160. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  161. {
  162. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  163. .addr = 0x1f4b000c,
  164. .chcr = SM_INC | 0x800 | 0x40000000 |
  165. TS_INDEX2VAL(XMIT_SZ_8BIT),
  166. .mid_rid = 0x21,
  167. },
  168. {
  169. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  170. .addr = 0x1f4b0014,
  171. .chcr = DM_INC | 0x800 | 0x40000000 |
  172. TS_INDEX2VAL(XMIT_SZ_8BIT),
  173. .mid_rid = 0x22,
  174. },
  175. {
  176. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  177. .addr = 0x1f4c000c,
  178. .chcr = SM_INC | 0x800 | 0x40000000 |
  179. TS_INDEX2VAL(XMIT_SZ_8BIT),
  180. .mid_rid = 0x29,
  181. },
  182. {
  183. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  184. .addr = 0x1f4c0014,
  185. .chcr = DM_INC | 0x800 | 0x40000000 |
  186. TS_INDEX2VAL(XMIT_SZ_8BIT),
  187. .mid_rid = 0x2a,
  188. },
  189. {
  190. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  191. .addr = 0x1f4d000c,
  192. .chcr = SM_INC | 0x800 | 0x40000000 |
  193. TS_INDEX2VAL(XMIT_SZ_8BIT),
  194. .mid_rid = 0x41,
  195. },
  196. {
  197. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  198. .addr = 0x1f4d0014,
  199. .chcr = DM_INC | 0x800 | 0x40000000 |
  200. TS_INDEX2VAL(XMIT_SZ_8BIT),
  201. .mid_rid = 0x42,
  202. },
  203. };
  204. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  205. {
  206. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  207. .addr = 0x1e500012,
  208. .chcr = SM_INC | 0x800 | 0x40000000 |
  209. TS_INDEX2VAL(XMIT_SZ_8BIT),
  210. .mid_rid = 0x21,
  211. },
  212. {
  213. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  214. .addr = 0x1e500013,
  215. .chcr = DM_INC | 0x800 | 0x40000000 |
  216. TS_INDEX2VAL(XMIT_SZ_8BIT),
  217. .mid_rid = 0x22,
  218. },
  219. {
  220. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  221. .addr = 0x1e510012,
  222. .chcr = SM_INC | 0x800 | 0x40000000 |
  223. TS_INDEX2VAL(XMIT_SZ_8BIT),
  224. .mid_rid = 0x29,
  225. },
  226. {
  227. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  228. .addr = 0x1e510013,
  229. .chcr = DM_INC | 0x800 | 0x40000000 |
  230. TS_INDEX2VAL(XMIT_SZ_8BIT),
  231. .mid_rid = 0x2a,
  232. },
  233. {
  234. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  235. .addr = 0x1e520012,
  236. .chcr = SM_INC | 0x800 | 0x40000000 |
  237. TS_INDEX2VAL(XMIT_SZ_8BIT),
  238. .mid_rid = 0xa1,
  239. },
  240. {
  241. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  242. .addr = 0x1e520013,
  243. .chcr = DM_INC | 0x800 | 0x40000000 |
  244. TS_INDEX2VAL(XMIT_SZ_8BIT),
  245. .mid_rid = 0xa2,
  246. },
  247. {
  248. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  249. .addr = 0x1e530012,
  250. .chcr = SM_INC | 0x800 | 0x40000000 |
  251. TS_INDEX2VAL(XMIT_SZ_8BIT),
  252. .mid_rid = 0xa9,
  253. },
  254. {
  255. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  256. .addr = 0x1e530013,
  257. .chcr = DM_INC | 0x800 | 0x40000000 |
  258. TS_INDEX2VAL(XMIT_SZ_8BIT),
  259. .mid_rid = 0xaf,
  260. },
  261. {
  262. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  263. .addr = 0x1e540012,
  264. .chcr = SM_INC | 0x800 | 0x40000000 |
  265. TS_INDEX2VAL(XMIT_SZ_8BIT),
  266. .mid_rid = 0xc5,
  267. },
  268. {
  269. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  270. .addr = 0x1e540013,
  271. .chcr = DM_INC | 0x800 | 0x40000000 |
  272. TS_INDEX2VAL(XMIT_SZ_8BIT),
  273. .mid_rid = 0xc6,
  274. },
  275. };
  276. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  277. {
  278. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  279. .addr = 0x1e550012,
  280. .chcr = SM_INC | 0x800 | 0x40000000 |
  281. TS_INDEX2VAL(XMIT_SZ_8BIT),
  282. .mid_rid = 0x21,
  283. },
  284. {
  285. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  286. .addr = 0x1e550013,
  287. .chcr = DM_INC | 0x800 | 0x40000000 |
  288. TS_INDEX2VAL(XMIT_SZ_8BIT),
  289. .mid_rid = 0x22,
  290. },
  291. {
  292. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  293. .addr = 0x1e560012,
  294. .chcr = SM_INC | 0x800 | 0x40000000 |
  295. TS_INDEX2VAL(XMIT_SZ_8BIT),
  296. .mid_rid = 0x29,
  297. },
  298. {
  299. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  300. .addr = 0x1e560013,
  301. .chcr = DM_INC | 0x800 | 0x40000000 |
  302. TS_INDEX2VAL(XMIT_SZ_8BIT),
  303. .mid_rid = 0x2a,
  304. },
  305. {
  306. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  307. .addr = 0x1e570012,
  308. .chcr = SM_INC | 0x800 | 0x40000000 |
  309. TS_INDEX2VAL(XMIT_SZ_8BIT),
  310. .mid_rid = 0x41,
  311. },
  312. {
  313. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  314. .addr = 0x1e570013,
  315. .chcr = DM_INC | 0x800 | 0x40000000 |
  316. TS_INDEX2VAL(XMIT_SZ_8BIT),
  317. .mid_rid = 0x42,
  318. },
  319. {
  320. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  321. .addr = 0x1e580012,
  322. .chcr = SM_INC | 0x800 | 0x40000000 |
  323. TS_INDEX2VAL(XMIT_SZ_8BIT),
  324. .mid_rid = 0x45,
  325. },
  326. {
  327. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  328. .addr = 0x1e580013,
  329. .chcr = DM_INC | 0x800 | 0x40000000 |
  330. TS_INDEX2VAL(XMIT_SZ_8BIT),
  331. .mid_rid = 0x46,
  332. },
  333. {
  334. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  335. .addr = 0x1e590012,
  336. .chcr = SM_INC | 0x800 | 0x40000000 |
  337. TS_INDEX2VAL(XMIT_SZ_8BIT),
  338. .mid_rid = 0x51,
  339. },
  340. {
  341. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  342. .addr = 0x1e590013,
  343. .chcr = DM_INC | 0x800 | 0x40000000 |
  344. TS_INDEX2VAL(XMIT_SZ_8BIT),
  345. .mid_rid = 0x52,
  346. },
  347. };
  348. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  349. {
  350. .offset = 0,
  351. .dmars = 0,
  352. .dmars_bit = 0,
  353. }, {
  354. .offset = 0x10,
  355. .dmars = 0,
  356. .dmars_bit = 8,
  357. }, {
  358. .offset = 0x20,
  359. .dmars = 4,
  360. .dmars_bit = 0,
  361. }, {
  362. .offset = 0x30,
  363. .dmars = 4,
  364. .dmars_bit = 8,
  365. }, {
  366. .offset = 0x50,
  367. .dmars = 8,
  368. .dmars_bit = 0,
  369. }, {
  370. .offset = 0x60,
  371. .dmars = 8,
  372. .dmars_bit = 8,
  373. }
  374. };
  375. static const unsigned int ts_shift[] = TS_SHIFT;
  376. static struct sh_dmae_pdata dma0_platform_data = {
  377. .slave = sh7757_dmae0_slaves,
  378. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  379. .channel = sh7757_dmae_channels,
  380. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  381. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  382. .ts_low_mask = CHCR_TS_LOW_MASK,
  383. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  384. .ts_high_mask = CHCR_TS_HIGH_MASK,
  385. .ts_shift = ts_shift,
  386. .ts_shift_num = ARRAY_SIZE(ts_shift),
  387. .dmaor_init = DMAOR_INIT,
  388. };
  389. static struct sh_dmae_pdata dma1_platform_data = {
  390. .slave = sh7757_dmae1_slaves,
  391. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  392. .channel = sh7757_dmae_channels,
  393. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  394. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  395. .ts_low_mask = CHCR_TS_LOW_MASK,
  396. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  397. .ts_high_mask = CHCR_TS_HIGH_MASK,
  398. .ts_shift = ts_shift,
  399. .ts_shift_num = ARRAY_SIZE(ts_shift),
  400. .dmaor_init = DMAOR_INIT,
  401. };
  402. static struct sh_dmae_pdata dma2_platform_data = {
  403. .slave = sh7757_dmae2_slaves,
  404. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  405. .channel = sh7757_dmae_channels,
  406. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  407. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  408. .ts_low_mask = CHCR_TS_LOW_MASK,
  409. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  410. .ts_high_mask = CHCR_TS_HIGH_MASK,
  411. .ts_shift = ts_shift,
  412. .ts_shift_num = ARRAY_SIZE(ts_shift),
  413. .dmaor_init = DMAOR_INIT,
  414. };
  415. static struct sh_dmae_pdata dma3_platform_data = {
  416. .slave = sh7757_dmae3_slaves,
  417. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  418. .channel = sh7757_dmae_channels,
  419. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  420. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  421. .ts_low_mask = CHCR_TS_LOW_MASK,
  422. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  423. .ts_high_mask = CHCR_TS_HIGH_MASK,
  424. .ts_shift = ts_shift,
  425. .ts_shift_num = ARRAY_SIZE(ts_shift),
  426. .dmaor_init = DMAOR_INIT,
  427. };
  428. /* channel 0 to 5 */
  429. static struct resource sh7757_dmae0_resources[] = {
  430. [0] = {
  431. /* Channel registers and DMAOR */
  432. .start = 0xff608020,
  433. .end = 0xff60808f,
  434. .flags = IORESOURCE_MEM,
  435. },
  436. [1] = {
  437. /* DMARSx */
  438. .start = 0xff609000,
  439. .end = 0xff60900b,
  440. .flags = IORESOURCE_MEM,
  441. },
  442. {
  443. .start = 34,
  444. .end = 34,
  445. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  446. },
  447. };
  448. /* channel 6 to 11 */
  449. static struct resource sh7757_dmae1_resources[] = {
  450. [0] = {
  451. /* Channel registers and DMAOR */
  452. .start = 0xff618020,
  453. .end = 0xff61808f,
  454. .flags = IORESOURCE_MEM,
  455. },
  456. [1] = {
  457. /* DMARSx */
  458. .start = 0xff619000,
  459. .end = 0xff61900b,
  460. .flags = IORESOURCE_MEM,
  461. },
  462. {
  463. /* DMA error */
  464. .start = 34,
  465. .end = 34,
  466. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  467. },
  468. {
  469. /* IRQ for channels 4 */
  470. .start = 46,
  471. .end = 46,
  472. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  473. },
  474. {
  475. /* IRQ for channels 5 */
  476. .start = 46,
  477. .end = 46,
  478. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  479. },
  480. {
  481. /* IRQ for channels 6 */
  482. .start = 88,
  483. .end = 88,
  484. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  485. },
  486. {
  487. /* IRQ for channels 7 */
  488. .start = 88,
  489. .end = 88,
  490. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  491. },
  492. {
  493. /* IRQ for channels 8 */
  494. .start = 88,
  495. .end = 88,
  496. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  497. },
  498. {
  499. /* IRQ for channels 9 */
  500. .start = 88,
  501. .end = 88,
  502. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  503. },
  504. {
  505. /* IRQ for channels 10 */
  506. .start = 88,
  507. .end = 88,
  508. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  509. },
  510. {
  511. /* IRQ for channels 11 */
  512. .start = 88,
  513. .end = 88,
  514. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  515. },
  516. };
  517. /* channel 12 to 17 */
  518. static struct resource sh7757_dmae2_resources[] = {
  519. [0] = {
  520. /* Channel registers and DMAOR */
  521. .start = 0xff708020,
  522. .end = 0xff70808f,
  523. .flags = IORESOURCE_MEM,
  524. },
  525. [1] = {
  526. /* DMARSx */
  527. .start = 0xff709000,
  528. .end = 0xff70900b,
  529. .flags = IORESOURCE_MEM,
  530. },
  531. {
  532. /* DMA error */
  533. .start = 323,
  534. .end = 323,
  535. .flags = IORESOURCE_IRQ,
  536. },
  537. {
  538. /* IRQ for channels 12 to 16 */
  539. .start = 272,
  540. .end = 276,
  541. .flags = IORESOURCE_IRQ,
  542. },
  543. {
  544. /* IRQ for channel 17 */
  545. .start = 279,
  546. .end = 279,
  547. .flags = IORESOURCE_IRQ,
  548. },
  549. };
  550. /* channel 18 to 23 */
  551. static struct resource sh7757_dmae3_resources[] = {
  552. [0] = {
  553. /* Channel registers and DMAOR */
  554. .start = 0xff718020,
  555. .end = 0xff71808f,
  556. .flags = IORESOURCE_MEM,
  557. },
  558. [1] = {
  559. /* DMARSx */
  560. .start = 0xff719000,
  561. .end = 0xff71900b,
  562. .flags = IORESOURCE_MEM,
  563. },
  564. {
  565. /* DMA error */
  566. .start = 324,
  567. .end = 324,
  568. .flags = IORESOURCE_IRQ,
  569. },
  570. {
  571. /* IRQ for channels 18 to 22 */
  572. .start = 280,
  573. .end = 284,
  574. .flags = IORESOURCE_IRQ,
  575. },
  576. {
  577. /* IRQ for channel 23 */
  578. .start = 288,
  579. .end = 288,
  580. .flags = IORESOURCE_IRQ,
  581. },
  582. };
  583. static struct platform_device dma0_device = {
  584. .name = "sh-dma-engine",
  585. .id = 0,
  586. .resource = sh7757_dmae0_resources,
  587. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  588. .dev = {
  589. .platform_data = &dma0_platform_data,
  590. },
  591. };
  592. static struct platform_device dma1_device = {
  593. .name = "sh-dma-engine",
  594. .id = 1,
  595. .resource = sh7757_dmae1_resources,
  596. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  597. .dev = {
  598. .platform_data = &dma1_platform_data,
  599. },
  600. };
  601. static struct platform_device dma2_device = {
  602. .name = "sh-dma-engine",
  603. .id = 2,
  604. .resource = sh7757_dmae2_resources,
  605. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  606. .dev = {
  607. .platform_data = &dma2_platform_data,
  608. },
  609. };
  610. static struct platform_device dma3_device = {
  611. .name = "sh-dma-engine",
  612. .id = 3,
  613. .resource = sh7757_dmae3_resources,
  614. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  615. .dev = {
  616. .platform_data = &dma3_platform_data,
  617. },
  618. };
  619. static struct platform_device spi0_device = {
  620. .name = "sh_spi",
  621. .id = 0,
  622. .dev = {
  623. .dma_mask = NULL,
  624. .coherent_dma_mask = 0xffffffff,
  625. },
  626. .num_resources = ARRAY_SIZE(spi0_resources),
  627. .resource = spi0_resources,
  628. };
  629. static struct resource usb_ehci_resources[] = {
  630. [0] = {
  631. .start = 0xfe4f1000,
  632. .end = 0xfe4f10ff,
  633. .flags = IORESOURCE_MEM,
  634. },
  635. [1] = {
  636. .start = 57,
  637. .end = 57,
  638. .flags = IORESOURCE_IRQ,
  639. },
  640. };
  641. static struct platform_device usb_ehci_device = {
  642. .name = "sh_ehci",
  643. .id = -1,
  644. .dev = {
  645. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  646. .coherent_dma_mask = DMA_BIT_MASK(32),
  647. },
  648. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  649. .resource = usb_ehci_resources,
  650. };
  651. static struct resource usb_ohci_resources[] = {
  652. [0] = {
  653. .start = 0xfe4f1800,
  654. .end = 0xfe4f18ff,
  655. .flags = IORESOURCE_MEM,
  656. },
  657. [1] = {
  658. .start = 57,
  659. .end = 57,
  660. .flags = IORESOURCE_IRQ,
  661. },
  662. };
  663. static struct platform_device usb_ohci_device = {
  664. .name = "sh_ohci",
  665. .id = -1,
  666. .dev = {
  667. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  668. .coherent_dma_mask = DMA_BIT_MASK(32),
  669. },
  670. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  671. .resource = usb_ohci_resources,
  672. };
  673. static struct platform_device *sh7757_devices[] __initdata = {
  674. &scif2_device,
  675. &scif3_device,
  676. &scif4_device,
  677. &tmu0_device,
  678. &tmu1_device,
  679. &dma0_device,
  680. &dma1_device,
  681. &dma2_device,
  682. &dma3_device,
  683. &spi0_device,
  684. &usb_ehci_device,
  685. &usb_ohci_device,
  686. };
  687. static int __init sh7757_devices_setup(void)
  688. {
  689. return platform_add_devices(sh7757_devices,
  690. ARRAY_SIZE(sh7757_devices));
  691. }
  692. arch_initcall(sh7757_devices_setup);
  693. static struct platform_device *sh7757_early_devices[] __initdata = {
  694. &scif2_device,
  695. &scif3_device,
  696. &scif4_device,
  697. &tmu0_device,
  698. &tmu1_device,
  699. };
  700. void __init plat_early_device_setup(void)
  701. {
  702. early_platform_add_devices(sh7757_early_devices,
  703. ARRAY_SIZE(sh7757_early_devices));
  704. }
  705. enum {
  706. UNUSED = 0,
  707. /* interrupt sources */
  708. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  709. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  710. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  711. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  712. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  713. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  714. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  715. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  716. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  717. SDHI, DVC,
  718. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  719. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  720. HUDI,
  721. ARC4,
  722. DMAC0_5, DMAC6_7, DMAC8_11,
  723. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  724. USB0, USB1,
  725. JMC,
  726. SPI0, SPI1,
  727. TMR01, TMR23, TMR45,
  728. FRT,
  729. LPC, LPC5, LPC6, LPC7, LPC8,
  730. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  731. ETHERC,
  732. ADC0, ADC1,
  733. SIM,
  734. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  735. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  736. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  737. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  738. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  739. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  740. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  741. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  742. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  743. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  744. ONFICTL,
  745. MMC1, MMC2,
  746. ECCU,
  747. PCIC,
  748. G200,
  749. RSPI,
  750. SGPIO,
  751. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  752. DMINT20, DMINT21, DMINT22, DMINT23,
  753. DDRECC,
  754. TSIP,
  755. PCIE_BRIDGE,
  756. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  757. GETHER0, GETHER1, GETHER2,
  758. PBIA, PBIB, PBIC,
  759. DMAE2, DMAE3,
  760. SERMUX2, SERMUX3,
  761. /* interrupt groups */
  762. TMU012, TMU345,
  763. };
  764. static struct intc_vect vectors[] __initdata = {
  765. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  766. INTC_VECT(SDHI, 0x4c0),
  767. INTC_VECT(DVC, 0x4e0),
  768. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  769. INTC_VECT(IRQ10, 0x540),
  770. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  771. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  772. INTC_VECT(HUDI, 0x600),
  773. INTC_VECT(ARC4, 0x620),
  774. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  775. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  776. INTC_VECT(DMAC0_5, 0x6c0),
  777. INTC_VECT(IRQ11, 0x6e0),
  778. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  779. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  780. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  781. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  782. INTC_VECT(USB0, 0x840),
  783. INTC_VECT(IRQ12, 0x880),
  784. INTC_VECT(JMC, 0x8a0),
  785. INTC_VECT(SPI1, 0x8c0),
  786. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  787. INTC_VECT(USB1, 0x920),
  788. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  789. INTC_VECT(TMR45, 0xa40),
  790. INTC_VECT(FRT, 0xa80),
  791. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  792. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  793. INTC_VECT(LPC, 0xb20),
  794. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  795. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  796. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  797. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  798. INTC_VECT(PECI2, 0xc40),
  799. INTC_VECT(IRQ15, 0xc60),
  800. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  801. INTC_VECT(SPI0, 0xcc0),
  802. INTC_VECT(ADC1, 0xce0),
  803. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  804. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  805. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  806. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  807. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  808. INTC_VECT(TMU5, 0xe40),
  809. INTC_VECT(ADC0, 0xe60),
  810. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  811. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  812. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  813. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  814. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  815. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  816. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  817. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  818. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  819. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  820. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  821. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  822. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  823. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  824. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  825. INTC_VECT(IIC6_2, 0x1920),
  826. INTC_VECT(ONFICTL, 0x1960),
  827. INTC_VECT(IIC6_3, 0x1980),
  828. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  829. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  830. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  831. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  832. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  833. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  834. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  835. INTC_VECT(ECCU, 0x1cc0),
  836. INTC_VECT(PCIC, 0x1ce0),
  837. INTC_VECT(G200, 0x1d00),
  838. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  839. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  840. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  841. INTC_VECT(PECI5, 0x1f00),
  842. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  843. INTC_VECT(SGPIO, 0x1fc0),
  844. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  845. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  846. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  847. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  848. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  849. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  850. INTC_VECT(DDRECC, 0x2620),
  851. INTC_VECT(TSIP, 0x2640),
  852. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  853. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  854. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  855. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  856. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  857. INTC_VECT(WDT8B, 0x2900),
  858. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  859. INTC_VECT(GETHER2, 0x29a0),
  860. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  861. INTC_VECT(PBIC, 0x2a40),
  862. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  863. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  864. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  865. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  866. };
  867. static struct intc_group groups[] __initdata = {
  868. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  869. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  870. };
  871. static struct intc_mask_reg mask_registers[] __initdata = {
  872. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  873. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  874. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  875. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  876. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  877. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  878. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  879. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  880. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  881. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  882. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  883. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  884. { 0, 0, 0, 0, 0, 0, 0, 0,
  885. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  886. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  887. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  888. } },
  889. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  890. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  891. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  892. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  893. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  894. } },
  895. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  896. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  897. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  898. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  899. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  900. } },
  901. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  902. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  903. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  904. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  905. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  906. } },
  907. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  908. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  909. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  910. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  911. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  912. } },
  913. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  914. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  915. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  916. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  917. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  918. } },
  919. };
  920. #define INTPRI 0xffd00010
  921. #define INT2PRI0 0xffd40000
  922. #define INT2PRI1 0xffd40004
  923. #define INT2PRI2 0xffd40008
  924. #define INT2PRI3 0xffd4000c
  925. #define INT2PRI4 0xffd40010
  926. #define INT2PRI5 0xffd40014
  927. #define INT2PRI6 0xffd40018
  928. #define INT2PRI7 0xffd4001c
  929. #define INT2PRI8 0xffd400a0
  930. #define INT2PRI9 0xffd400a4
  931. #define INT2PRI10 0xffd400a8
  932. #define INT2PRI11 0xffd400ac
  933. #define INT2PRI12 0xffd400b0
  934. #define INT2PRI13 0xffd400b4
  935. #define INT2PRI14 0xffd400b8
  936. #define INT2PRI15 0xffd400bc
  937. #define INT2PRI16 0xffd10000
  938. #define INT2PRI17 0xffd10004
  939. #define INT2PRI18 0xffd10008
  940. #define INT2PRI19 0xffd1000c
  941. #define INT2PRI20 0xffd10010
  942. #define INT2PRI21 0xffd10014
  943. #define INT2PRI22 0xffd10018
  944. #define INT2PRI23 0xffd1001c
  945. #define INT2PRI24 0xffd100a0
  946. #define INT2PRI25 0xffd100a4
  947. #define INT2PRI26 0xffd100a8
  948. #define INT2PRI27 0xffd100ac
  949. #define INT2PRI28 0xffd100b0
  950. #define INT2PRI29 0xffd100b4
  951. #define INT2PRI30 0xffd100b8
  952. #define INT2PRI31 0xffd100bc
  953. #define INT2PRI32 0xffd20000
  954. #define INT2PRI33 0xffd20004
  955. #define INT2PRI34 0xffd20008
  956. #define INT2PRI35 0xffd2000c
  957. #define INT2PRI36 0xffd20010
  958. #define INT2PRI37 0xffd20014
  959. #define INT2PRI38 0xffd20018
  960. #define INT2PRI39 0xffd2001c
  961. #define INT2PRI40 0xffd200a0
  962. #define INT2PRI41 0xffd200a4
  963. #define INT2PRI42 0xffd200a8
  964. #define INT2PRI43 0xffd200ac
  965. #define INT2PRI44 0xffd200b0
  966. #define INT2PRI45 0xffd200b4
  967. #define INT2PRI46 0xffd200b8
  968. #define INT2PRI47 0xffd200bc
  969. static struct intc_prio_reg prio_registers[] __initdata = {
  970. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  971. IRQ4, IRQ5, IRQ6, IRQ7 } },
  972. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  973. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  974. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  975. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  976. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  977. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  978. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  979. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  980. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  981. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  982. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  983. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  984. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  985. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  986. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  987. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  988. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  989. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  990. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  991. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  992. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  993. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  994. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  995. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  996. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  997. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  998. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  999. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1000. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1001. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1002. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1003. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1004. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1005. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1006. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1007. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1008. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1009. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1010. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1011. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1012. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1013. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1014. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1015. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1016. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1017. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1018. };
  1019. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1020. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1021. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1022. };
  1023. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1024. mask_registers, prio_registers,
  1025. sense_registers_irq8to15);
  1026. /* Support for external interrupt pins in IRQ mode */
  1027. static struct intc_vect vectors_irq0123[] __initdata = {
  1028. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1029. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1030. };
  1031. static struct intc_vect vectors_irq4567[] __initdata = {
  1032. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1033. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1034. };
  1035. static struct intc_sense_reg sense_registers[] __initdata = {
  1036. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1037. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1038. };
  1039. static struct intc_mask_reg ack_registers[] __initdata = {
  1040. { 0xffd00024, 0, 32, /* INTREQ */
  1041. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1042. };
  1043. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1044. vectors_irq0123, NULL, mask_registers,
  1045. prio_registers, sense_registers, ack_registers);
  1046. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1047. vectors_irq4567, NULL, mask_registers,
  1048. prio_registers, sense_registers, ack_registers);
  1049. /* External interrupt pins in IRL mode */
  1050. static struct intc_vect vectors_irl0123[] __initdata = {
  1051. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1052. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1053. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1054. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1055. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1056. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1057. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1058. INTC_VECT(IRL0_HHHL, 0x3c0),
  1059. };
  1060. static struct intc_vect vectors_irl4567[] __initdata = {
  1061. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1062. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1063. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1064. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1065. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1066. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1067. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1068. INTC_VECT(IRL4_HHHL, 0x3c0),
  1069. };
  1070. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1071. NULL, mask_registers, NULL, NULL);
  1072. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1073. NULL, mask_registers, NULL, NULL);
  1074. #define INTC_ICR0 0xffd00000
  1075. #define INTC_INTMSK0 0xffd00044
  1076. #define INTC_INTMSK1 0xffd00048
  1077. #define INTC_INTMSK2 0xffd40080
  1078. #define INTC_INTMSKCLR1 0xffd00068
  1079. #define INTC_INTMSKCLR2 0xffd40084
  1080. void __init plat_irq_setup(void)
  1081. {
  1082. /* disable IRQ3-0 + IRQ7-4 */
  1083. __raw_writel(0xff000000, INTC_INTMSK0);
  1084. /* disable IRL3-0 + IRL7-4 */
  1085. __raw_writel(0xc0000000, INTC_INTMSK1);
  1086. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1087. /* select IRL mode for IRL3-0 + IRL7-4 */
  1088. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1089. /* disable holding function, ie enable "SH-4 Mode" */
  1090. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1091. register_intc_controller(&intc_desc);
  1092. }
  1093. void __init plat_irq_setup_pins(int mode)
  1094. {
  1095. switch (mode) {
  1096. case IRQ_MODE_IRQ7654:
  1097. /* select IRQ mode for IRL7-4 */
  1098. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1099. register_intc_controller(&intc_desc_irq4567);
  1100. break;
  1101. case IRQ_MODE_IRQ3210:
  1102. /* select IRQ mode for IRL3-0 */
  1103. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1104. register_intc_controller(&intc_desc_irq0123);
  1105. break;
  1106. case IRQ_MODE_IRL7654:
  1107. /* enable IRL7-4 but don't provide any masking */
  1108. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1109. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1110. break;
  1111. case IRQ_MODE_IRL3210:
  1112. /* enable IRL0-3 but don't provide any masking */
  1113. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1114. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1115. break;
  1116. case IRQ_MODE_IRL7654_MASK:
  1117. /* enable IRL7-4 and mask using cpu intc controller */
  1118. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1119. register_intc_controller(&intc_desc_irl4567);
  1120. break;
  1121. case IRQ_MODE_IRL3210_MASK:
  1122. /* enable IRL0-3 and mask using cpu intc controller */
  1123. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1124. register_intc_controller(&intc_desc_irl0123);
  1125. break;
  1126. default:
  1127. BUG();
  1128. }
  1129. }
  1130. void __init plat_mem_setup(void)
  1131. {
  1132. }