clock-sh7722.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. /*
  2. * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
  3. *
  4. * SH7722 clock framework support
  5. *
  6. * Copyright (C) 2009 Magnus Damm
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/io.h>
  24. #include <linux/clkdev.h>
  25. #include <asm/clock.h>
  26. #include <asm/hwblk.h>
  27. #include <cpu/sh7722.h>
  28. /* SH7722 registers */
  29. #define FRQCR 0xa4150000
  30. #define VCLKCR 0xa4150004
  31. #define SCLKACR 0xa4150008
  32. #define SCLKBCR 0xa415000c
  33. #define IRDACLKCR 0xa4150018
  34. #define PLLCR 0xa4150024
  35. #define DLLFRQ 0xa4150050
  36. /* Fixed 32 KHz root clock for RTC and Power Management purposes */
  37. static struct clk r_clk = {
  38. .rate = 32768,
  39. };
  40. /*
  41. * Default rate for the root input clock, reset this with clk_set_rate()
  42. * from the platform code.
  43. */
  44. struct clk extal_clk = {
  45. .rate = 33333333,
  46. };
  47. /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
  48. static unsigned long dll_recalc(struct clk *clk)
  49. {
  50. unsigned long mult;
  51. if (__raw_readl(PLLCR) & 0x1000)
  52. mult = __raw_readl(DLLFRQ);
  53. else
  54. mult = 0;
  55. return clk->parent->rate * mult;
  56. }
  57. static struct clk_ops dll_clk_ops = {
  58. .recalc = dll_recalc,
  59. };
  60. static struct clk dll_clk = {
  61. .ops = &dll_clk_ops,
  62. .parent = &r_clk,
  63. .flags = CLK_ENABLE_ON_INIT,
  64. };
  65. static unsigned long pll_recalc(struct clk *clk)
  66. {
  67. unsigned long mult = 1;
  68. unsigned long div = 1;
  69. if (__raw_readl(PLLCR) & 0x4000)
  70. mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
  71. else
  72. div = 2;
  73. return (clk->parent->rate * mult) / div;
  74. }
  75. static struct clk_ops pll_clk_ops = {
  76. .recalc = pll_recalc,
  77. };
  78. static struct clk pll_clk = {
  79. .ops = &pll_clk_ops,
  80. .flags = CLK_ENABLE_ON_INIT,
  81. };
  82. struct clk *main_clks[] = {
  83. &r_clk,
  84. &extal_clk,
  85. &dll_clk,
  86. &pll_clk,
  87. };
  88. static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
  89. static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
  90. static struct clk_div_mult_table div4_div_mult_table = {
  91. .divisors = divisors,
  92. .nr_divisors = ARRAY_SIZE(divisors),
  93. .multipliers = multipliers,
  94. .nr_multipliers = ARRAY_SIZE(multipliers),
  95. };
  96. static struct clk_div4_table div4_table = {
  97. .div_mult_table = &div4_div_mult_table,
  98. };
  99. #define DIV4(_reg, _bit, _mask, _flags) \
  100. SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
  101. enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR };
  102. struct clk div4_clks[DIV4_NR] = {
  103. [DIV4_I] = DIV4(FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
  104. [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
  105. [DIV4_SH] = DIV4(FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
  106. [DIV4_B] = DIV4(FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
  107. [DIV4_B3] = DIV4(FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
  108. [DIV4_P] = DIV4(FRQCR, 0, 0x1fff, 0),
  109. };
  110. enum { DIV4_IRDA, DIV4_ENABLE_NR };
  111. struct clk div4_enable_clks[DIV4_ENABLE_NR] = {
  112. [DIV4_IRDA] = DIV4(IRDACLKCR, 0, 0x1fff, 0),
  113. };
  114. enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR };
  115. struct clk div4_reparent_clks[DIV4_REPARENT_NR] = {
  116. [DIV4_SIUA] = DIV4(SCLKACR, 0, 0x1fff, 0),
  117. [DIV4_SIUB] = DIV4(SCLKBCR, 0, 0x1fff, 0),
  118. };
  119. enum { DIV6_V, DIV6_NR };
  120. struct clk div6_clks[DIV6_NR] = {
  121. [DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0),
  122. };
  123. static struct clk mstp_clks[HWBLK_NR] = {
  124. SH_HWBLK_CLK(HWBLK_URAM, &div4_clks[DIV4_U], CLK_ENABLE_ON_INIT),
  125. SH_HWBLK_CLK(HWBLK_XYMEM, &div4_clks[DIV4_B], CLK_ENABLE_ON_INIT),
  126. SH_HWBLK_CLK(HWBLK_TMU, &div4_clks[DIV4_P], 0),
  127. SH_HWBLK_CLK(HWBLK_CMT, &r_clk, 0),
  128. SH_HWBLK_CLK(HWBLK_RWDT, &r_clk, 0),
  129. SH_HWBLK_CLK(HWBLK_FLCTL, &div4_clks[DIV4_P], 0),
  130. SH_HWBLK_CLK(HWBLK_SCIF0, &div4_clks[DIV4_P], 0),
  131. SH_HWBLK_CLK(HWBLK_SCIF1, &div4_clks[DIV4_P], 0),
  132. SH_HWBLK_CLK(HWBLK_SCIF2, &div4_clks[DIV4_P], 0),
  133. SH_HWBLK_CLK(HWBLK_IIC, &div4_clks[DIV4_P], 0),
  134. SH_HWBLK_CLK(HWBLK_RTC, &r_clk, 0),
  135. SH_HWBLK_CLK(HWBLK_SDHI, &div4_clks[DIV4_P], 0),
  136. SH_HWBLK_CLK(HWBLK_KEYSC, &r_clk, 0),
  137. SH_HWBLK_CLK(HWBLK_USBF, &div4_clks[DIV4_P], 0),
  138. SH_HWBLK_CLK(HWBLK_2DG, &div4_clks[DIV4_B], 0),
  139. SH_HWBLK_CLK(HWBLK_SIU, &div4_clks[DIV4_B], 0),
  140. SH_HWBLK_CLK(HWBLK_VOU, &div4_clks[DIV4_B], 0),
  141. SH_HWBLK_CLK(HWBLK_JPU, &div4_clks[DIV4_B], 0),
  142. SH_HWBLK_CLK(HWBLK_BEU, &div4_clks[DIV4_B], 0),
  143. SH_HWBLK_CLK(HWBLK_CEU, &div4_clks[DIV4_B], 0),
  144. SH_HWBLK_CLK(HWBLK_VEU, &div4_clks[DIV4_B], 0),
  145. SH_HWBLK_CLK(HWBLK_VPU, &div4_clks[DIV4_B], 0),
  146. SH_HWBLK_CLK(HWBLK_LCDC, &div4_clks[DIV4_P], 0),
  147. };
  148. static struct clk_lookup lookups[] = {
  149. /* main clocks */
  150. CLKDEV_CON_ID("rclk", &r_clk),
  151. CLKDEV_CON_ID("extal", &extal_clk),
  152. CLKDEV_CON_ID("dll_clk", &dll_clk),
  153. CLKDEV_CON_ID("pll_clk", &pll_clk),
  154. /* DIV4 clocks */
  155. CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
  156. CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
  157. CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
  158. CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
  159. CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]),
  160. CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
  161. CLKDEV_CON_ID("irda_clk", &div4_enable_clks[DIV4_IRDA]),
  162. CLKDEV_CON_ID("siua_clk", &div4_reparent_clks[DIV4_SIUA]),
  163. CLKDEV_CON_ID("siub_clk", &div4_reparent_clks[DIV4_SIUB]),
  164. /* DIV6 clocks */
  165. CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
  166. /* MSTP clocks */
  167. CLKDEV_CON_ID("uram0", &mstp_clks[HWBLK_URAM]),
  168. CLKDEV_CON_ID("xymem0", &mstp_clks[HWBLK_XYMEM]),
  169. CLKDEV_ICK_ID("tmu_fck", "sh_tmu.0", &mstp_clks[HWBLK_TMU]),
  170. CLKDEV_ICK_ID("tmu_fck", "sh_tmu.1", &mstp_clks[HWBLK_TMU]),
  171. CLKDEV_ICK_ID("tmu_fck", "sh_tmu.2", &mstp_clks[HWBLK_TMU]),
  172. CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
  173. CLKDEV_CON_ID("rwdt0", &mstp_clks[HWBLK_RWDT]),
  174. CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]),
  175. CLKDEV_ICK_ID("sci_fck", "sh-sci.0", &mstp_clks[HWBLK_SCIF0]),
  176. CLKDEV_ICK_ID("sci_fck", "sh-sci.1", &mstp_clks[HWBLK_SCIF1]),
  177. CLKDEV_ICK_ID("sci_fck", "sh-sci.2", &mstp_clks[HWBLK_SCIF2]),
  178. CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[HWBLK_IIC]),
  179. CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
  180. CLKDEV_CON_ID("sdhi0", &mstp_clks[HWBLK_SDHI]),
  181. CLKDEV_CON_ID("keysc0", &mstp_clks[HWBLK_KEYSC]),
  182. CLKDEV_CON_ID("usbf0", &mstp_clks[HWBLK_USBF]),
  183. CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
  184. CLKDEV_CON_ID("siu0", &mstp_clks[HWBLK_SIU]),
  185. CLKDEV_CON_ID("vou0", &mstp_clks[HWBLK_VOU]),
  186. CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
  187. CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU]),
  188. CLKDEV_CON_ID("ceu0", &mstp_clks[HWBLK_CEU]),
  189. CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU]),
  190. CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
  191. CLKDEV_CON_ID("lcdc0", &mstp_clks[HWBLK_LCDC]),
  192. };
  193. int __init arch_clk_init(void)
  194. {
  195. int k, ret = 0;
  196. /* autodetect extal or dll configuration */
  197. if (__raw_readl(PLLCR) & 0x1000)
  198. pll_clk.parent = &dll_clk;
  199. else
  200. pll_clk.parent = &extal_clk;
  201. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  202. ret = clk_register(main_clks[k]);
  203. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  204. if (!ret)
  205. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  206. if (!ret)
  207. ret = sh_clk_div4_enable_register(div4_enable_clks,
  208. DIV4_ENABLE_NR, &div4_table);
  209. if (!ret)
  210. ret = sh_clk_div4_reparent_register(div4_reparent_clks,
  211. DIV4_REPARENT_NR, &div4_table);
  212. if (!ret)
  213. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  214. if (!ret)
  215. ret = sh_hwblk_clk_register(mstp_clks, HWBLK_NR);
  216. return ret;
  217. }