ppc4xx_pci.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050
  1. /*
  2. * PCI / PCI-X / PCI-Express support for 4xx parts
  3. *
  4. * Copyright 2007 Ben. Herrenschmidt <benh@kernel.crashing.org>, IBM Corp.
  5. *
  6. * Most PCI Express code is coming from Stefan Roese implementation for
  7. * arch/ppc in the Denx tree, slightly reworked by me.
  8. *
  9. * Copyright 2007 DENX Software Engineering, Stefan Roese <sr@denx.de>
  10. *
  11. * Some of that comes itself from a previous implementation for 440SPE only
  12. * by Roland Dreier:
  13. *
  14. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  15. * Roland Dreier <rolandd@cisco.com>
  16. *
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/init.h>
  22. #include <linux/of.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/slab.h>
  26. #include <asm/io.h>
  27. #include <asm/pci-bridge.h>
  28. #include <asm/machdep.h>
  29. #include <asm/dcr.h>
  30. #include <asm/dcr-regs.h>
  31. #include <mm/mmu_decl.h>
  32. #include "ppc4xx_pci.h"
  33. static int dma_offset_set;
  34. #define U64_TO_U32_LOW(val) ((u32)((val) & 0x00000000ffffffffULL))
  35. #define U64_TO_U32_HIGH(val) ((u32)((val) >> 32))
  36. #define RES_TO_U32_LOW(val) \
  37. ((sizeof(resource_size_t) > sizeof(u32)) ? U64_TO_U32_LOW(val) : (val))
  38. #define RES_TO_U32_HIGH(val) \
  39. ((sizeof(resource_size_t) > sizeof(u32)) ? U64_TO_U32_HIGH(val) : (0))
  40. static inline int ppc440spe_revA(void)
  41. {
  42. /* Catch both 440SPe variants, with and without RAID6 support */
  43. if ((mfspr(SPRN_PVR) & 0xffefffff) == 0x53421890)
  44. return 1;
  45. else
  46. return 0;
  47. }
  48. static void fixup_ppc4xx_pci_bridge(struct pci_dev *dev)
  49. {
  50. struct pci_controller *hose;
  51. int i;
  52. if (dev->devfn != 0 || dev->bus->self != NULL)
  53. return;
  54. hose = pci_bus_to_host(dev->bus);
  55. if (hose == NULL)
  56. return;
  57. if (!of_device_is_compatible(hose->dn, "ibm,plb-pciex") &&
  58. !of_device_is_compatible(hose->dn, "ibm,plb-pcix") &&
  59. !of_device_is_compatible(hose->dn, "ibm,plb-pci"))
  60. return;
  61. if (of_device_is_compatible(hose->dn, "ibm,plb440epx-pci") ||
  62. of_device_is_compatible(hose->dn, "ibm,plb440grx-pci")) {
  63. hose->indirect_type |= PPC_INDIRECT_TYPE_BROKEN_MRM;
  64. }
  65. /* Hide the PCI host BARs from the kernel as their content doesn't
  66. * fit well in the resource management
  67. */
  68. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  69. dev->resource[i].start = dev->resource[i].end = 0;
  70. dev->resource[i].flags = 0;
  71. }
  72. printk(KERN_INFO "PCI: Hiding 4xx host bridge resources %s\n",
  73. pci_name(dev));
  74. }
  75. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, fixup_ppc4xx_pci_bridge);
  76. static int __init ppc4xx_parse_dma_ranges(struct pci_controller *hose,
  77. void __iomem *reg,
  78. struct resource *res)
  79. {
  80. u64 size;
  81. const u32 *ranges;
  82. int rlen;
  83. int pna = of_n_addr_cells(hose->dn);
  84. int np = pna + 5;
  85. /* Default */
  86. res->start = 0;
  87. size = 0x80000000;
  88. res->end = size - 1;
  89. res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  90. /* Get dma-ranges property */
  91. ranges = of_get_property(hose->dn, "dma-ranges", &rlen);
  92. if (ranges == NULL)
  93. goto out;
  94. /* Walk it */
  95. while ((rlen -= np * 4) >= 0) {
  96. u32 pci_space = ranges[0];
  97. u64 pci_addr = of_read_number(ranges + 1, 2);
  98. u64 cpu_addr = of_translate_dma_address(hose->dn, ranges + 3);
  99. size = of_read_number(ranges + pna + 3, 2);
  100. ranges += np;
  101. if (cpu_addr == OF_BAD_ADDR || size == 0)
  102. continue;
  103. /* We only care about memory */
  104. if ((pci_space & 0x03000000) != 0x02000000)
  105. continue;
  106. /* We currently only support memory at 0, and pci_addr
  107. * within 32 bits space
  108. */
  109. if (cpu_addr != 0 || pci_addr > 0xffffffff) {
  110. printk(KERN_WARNING "%s: Ignored unsupported dma range"
  111. " 0x%016llx...0x%016llx -> 0x%016llx\n",
  112. hose->dn->full_name,
  113. pci_addr, pci_addr + size - 1, cpu_addr);
  114. continue;
  115. }
  116. /* Check if not prefetchable */
  117. if (!(pci_space & 0x40000000))
  118. res->flags &= ~IORESOURCE_PREFETCH;
  119. /* Use that */
  120. res->start = pci_addr;
  121. /* Beware of 32 bits resources */
  122. if (sizeof(resource_size_t) == sizeof(u32) &&
  123. (pci_addr + size) > 0x100000000ull)
  124. res->end = 0xffffffff;
  125. else
  126. res->end = res->start + size - 1;
  127. break;
  128. }
  129. /* We only support one global DMA offset */
  130. if (dma_offset_set && pci_dram_offset != res->start) {
  131. printk(KERN_ERR "%s: dma-ranges(s) mismatch\n",
  132. hose->dn->full_name);
  133. return -ENXIO;
  134. }
  135. /* Check that we can fit all of memory as we don't support
  136. * DMA bounce buffers
  137. */
  138. if (size < total_memory) {
  139. printk(KERN_ERR "%s: dma-ranges too small "
  140. "(size=%llx total_memory=%llx)\n",
  141. hose->dn->full_name, size, (u64)total_memory);
  142. return -ENXIO;
  143. }
  144. /* Check we are a power of 2 size and that base is a multiple of size*/
  145. if ((size & (size - 1)) != 0 ||
  146. (res->start & (size - 1)) != 0) {
  147. printk(KERN_ERR "%s: dma-ranges unaligned\n",
  148. hose->dn->full_name);
  149. return -ENXIO;
  150. }
  151. /* Check that we are fully contained within 32 bits space */
  152. if (res->end > 0xffffffff) {
  153. printk(KERN_ERR "%s: dma-ranges outside of 32 bits space\n",
  154. hose->dn->full_name);
  155. return -ENXIO;
  156. }
  157. out:
  158. dma_offset_set = 1;
  159. pci_dram_offset = res->start;
  160. printk(KERN_INFO "4xx PCI DMA offset set to 0x%08lx\n",
  161. pci_dram_offset);
  162. return 0;
  163. }
  164. /*
  165. * 4xx PCI 2.x part
  166. */
  167. static int __init ppc4xx_setup_one_pci_PMM(struct pci_controller *hose,
  168. void __iomem *reg,
  169. u64 plb_addr,
  170. u64 pci_addr,
  171. u64 size,
  172. unsigned int flags,
  173. int index)
  174. {
  175. u32 ma, pcila, pciha;
  176. /* Hack warning ! The "old" PCI 2.x cell only let us configure the low
  177. * 32-bit of incoming PLB addresses. The top 4 bits of the 36-bit
  178. * address are actually hard wired to a value that appears to depend
  179. * on the specific SoC. For example, it's 0 on 440EP and 1 on 440EPx.
  180. *
  181. * The trick here is we just crop those top bits and ignore them when
  182. * programming the chip. That means the device-tree has to be right
  183. * for the specific part used (we don't print a warning if it's wrong
  184. * but on the other hand, you'll crash quickly enough), but at least
  185. * this code should work whatever the hard coded value is
  186. */
  187. plb_addr &= 0xffffffffull;
  188. /* Note: Due to the above hack, the test below doesn't actually test
  189. * if you address is above 4G, but it tests that address and
  190. * (address + size) are both contained in the same 4G
  191. */
  192. if ((plb_addr + size) > 0xffffffffull || !is_power_of_2(size) ||
  193. size < 0x1000 || (plb_addr & (size - 1)) != 0) {
  194. printk(KERN_WARNING "%s: Resource out of range\n",
  195. hose->dn->full_name);
  196. return -1;
  197. }
  198. ma = (0xffffffffu << ilog2(size)) | 1;
  199. if (flags & IORESOURCE_PREFETCH)
  200. ma |= 2;
  201. pciha = RES_TO_U32_HIGH(pci_addr);
  202. pcila = RES_TO_U32_LOW(pci_addr);
  203. writel(plb_addr, reg + PCIL0_PMM0LA + (0x10 * index));
  204. writel(pcila, reg + PCIL0_PMM0PCILA + (0x10 * index));
  205. writel(pciha, reg + PCIL0_PMM0PCIHA + (0x10 * index));
  206. writel(ma, reg + PCIL0_PMM0MA + (0x10 * index));
  207. return 0;
  208. }
  209. static void __init ppc4xx_configure_pci_PMMs(struct pci_controller *hose,
  210. void __iomem *reg)
  211. {
  212. int i, j, found_isa_hole = 0;
  213. /* Setup outbound memory windows */
  214. for (i = j = 0; i < 3; i++) {
  215. struct resource *res = &hose->mem_resources[i];
  216. /* we only care about memory windows */
  217. if (!(res->flags & IORESOURCE_MEM))
  218. continue;
  219. if (j > 2) {
  220. printk(KERN_WARNING "%s: Too many ranges\n",
  221. hose->dn->full_name);
  222. break;
  223. }
  224. /* Configure the resource */
  225. if (ppc4xx_setup_one_pci_PMM(hose, reg,
  226. res->start,
  227. res->start - hose->pci_mem_offset,
  228. resource_size(res),
  229. res->flags,
  230. j) == 0) {
  231. j++;
  232. /* If the resource PCI address is 0 then we have our
  233. * ISA memory hole
  234. */
  235. if (res->start == hose->pci_mem_offset)
  236. found_isa_hole = 1;
  237. }
  238. }
  239. /* Handle ISA memory hole if not already covered */
  240. if (j <= 2 && !found_isa_hole && hose->isa_mem_size)
  241. if (ppc4xx_setup_one_pci_PMM(hose, reg, hose->isa_mem_phys, 0,
  242. hose->isa_mem_size, 0, j) == 0)
  243. printk(KERN_INFO "%s: Legacy ISA memory support enabled\n",
  244. hose->dn->full_name);
  245. }
  246. static void __init ppc4xx_configure_pci_PTMs(struct pci_controller *hose,
  247. void __iomem *reg,
  248. const struct resource *res)
  249. {
  250. resource_size_t size = resource_size(res);
  251. u32 sa;
  252. /* Calculate window size */
  253. sa = (0xffffffffu << ilog2(size)) | 1;
  254. sa |= 0x1;
  255. /* RAM is always at 0 local for now */
  256. writel(0, reg + PCIL0_PTM1LA);
  257. writel(sa, reg + PCIL0_PTM1MS);
  258. /* Map on PCI side */
  259. early_write_config_dword(hose, hose->first_busno, 0,
  260. PCI_BASE_ADDRESS_1, res->start);
  261. early_write_config_dword(hose, hose->first_busno, 0,
  262. PCI_BASE_ADDRESS_2, 0x00000000);
  263. early_write_config_word(hose, hose->first_busno, 0,
  264. PCI_COMMAND, 0x0006);
  265. }
  266. static void __init ppc4xx_probe_pci_bridge(struct device_node *np)
  267. {
  268. /* NYI */
  269. struct resource rsrc_cfg;
  270. struct resource rsrc_reg;
  271. struct resource dma_window;
  272. struct pci_controller *hose = NULL;
  273. void __iomem *reg = NULL;
  274. const int *bus_range;
  275. int primary = 0;
  276. /* Check if device is enabled */
  277. if (!of_device_is_available(np)) {
  278. printk(KERN_INFO "%s: Port disabled via device-tree\n",
  279. np->full_name);
  280. return;
  281. }
  282. /* Fetch config space registers address */
  283. if (of_address_to_resource(np, 0, &rsrc_cfg)) {
  284. printk(KERN_ERR "%s: Can't get PCI config register base !",
  285. np->full_name);
  286. return;
  287. }
  288. /* Fetch host bridge internal registers address */
  289. if (of_address_to_resource(np, 3, &rsrc_reg)) {
  290. printk(KERN_ERR "%s: Can't get PCI internal register base !",
  291. np->full_name);
  292. return;
  293. }
  294. /* Check if primary bridge */
  295. if (of_get_property(np, "primary", NULL))
  296. primary = 1;
  297. /* Get bus range if any */
  298. bus_range = of_get_property(np, "bus-range", NULL);
  299. /* Map registers */
  300. reg = ioremap(rsrc_reg.start, resource_size(&rsrc_reg));
  301. if (reg == NULL) {
  302. printk(KERN_ERR "%s: Can't map registers !", np->full_name);
  303. goto fail;
  304. }
  305. /* Allocate the host controller data structure */
  306. hose = pcibios_alloc_controller(np);
  307. if (!hose)
  308. goto fail;
  309. hose->first_busno = bus_range ? bus_range[0] : 0x0;
  310. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  311. /* Setup config space */
  312. setup_indirect_pci(hose, rsrc_cfg.start, rsrc_cfg.start + 0x4, 0);
  313. /* Disable all windows */
  314. writel(0, reg + PCIL0_PMM0MA);
  315. writel(0, reg + PCIL0_PMM1MA);
  316. writel(0, reg + PCIL0_PMM2MA);
  317. writel(0, reg + PCIL0_PTM1MS);
  318. writel(0, reg + PCIL0_PTM2MS);
  319. /* Parse outbound mapping resources */
  320. pci_process_bridge_OF_ranges(hose, np, primary);
  321. /* Parse inbound mapping resources */
  322. if (ppc4xx_parse_dma_ranges(hose, reg, &dma_window) != 0)
  323. goto fail;
  324. /* Configure outbound ranges POMs */
  325. ppc4xx_configure_pci_PMMs(hose, reg);
  326. /* Configure inbound ranges PIMs */
  327. ppc4xx_configure_pci_PTMs(hose, reg, &dma_window);
  328. /* We don't need the registers anymore */
  329. iounmap(reg);
  330. return;
  331. fail:
  332. if (hose)
  333. pcibios_free_controller(hose);
  334. if (reg)
  335. iounmap(reg);
  336. }
  337. /*
  338. * 4xx PCI-X part
  339. */
  340. static int __init ppc4xx_setup_one_pcix_POM(struct pci_controller *hose,
  341. void __iomem *reg,
  342. u64 plb_addr,
  343. u64 pci_addr,
  344. u64 size,
  345. unsigned int flags,
  346. int index)
  347. {
  348. u32 lah, lal, pciah, pcial, sa;
  349. if (!is_power_of_2(size) || size < 0x1000 ||
  350. (plb_addr & (size - 1)) != 0) {
  351. printk(KERN_WARNING "%s: Resource out of range\n",
  352. hose->dn->full_name);
  353. return -1;
  354. }
  355. /* Calculate register values */
  356. lah = RES_TO_U32_HIGH(plb_addr);
  357. lal = RES_TO_U32_LOW(plb_addr);
  358. pciah = RES_TO_U32_HIGH(pci_addr);
  359. pcial = RES_TO_U32_LOW(pci_addr);
  360. sa = (0xffffffffu << ilog2(size)) | 0x1;
  361. /* Program register values */
  362. if (index == 0) {
  363. writel(lah, reg + PCIX0_POM0LAH);
  364. writel(lal, reg + PCIX0_POM0LAL);
  365. writel(pciah, reg + PCIX0_POM0PCIAH);
  366. writel(pcial, reg + PCIX0_POM0PCIAL);
  367. writel(sa, reg + PCIX0_POM0SA);
  368. } else {
  369. writel(lah, reg + PCIX0_POM1LAH);
  370. writel(lal, reg + PCIX0_POM1LAL);
  371. writel(pciah, reg + PCIX0_POM1PCIAH);
  372. writel(pcial, reg + PCIX0_POM1PCIAL);
  373. writel(sa, reg + PCIX0_POM1SA);
  374. }
  375. return 0;
  376. }
  377. static void __init ppc4xx_configure_pcix_POMs(struct pci_controller *hose,
  378. void __iomem *reg)
  379. {
  380. int i, j, found_isa_hole = 0;
  381. /* Setup outbound memory windows */
  382. for (i = j = 0; i < 3; i++) {
  383. struct resource *res = &hose->mem_resources[i];
  384. /* we only care about memory windows */
  385. if (!(res->flags & IORESOURCE_MEM))
  386. continue;
  387. if (j > 1) {
  388. printk(KERN_WARNING "%s: Too many ranges\n",
  389. hose->dn->full_name);
  390. break;
  391. }
  392. /* Configure the resource */
  393. if (ppc4xx_setup_one_pcix_POM(hose, reg,
  394. res->start,
  395. res->start - hose->pci_mem_offset,
  396. resource_size(res),
  397. res->flags,
  398. j) == 0) {
  399. j++;
  400. /* If the resource PCI address is 0 then we have our
  401. * ISA memory hole
  402. */
  403. if (res->start == hose->pci_mem_offset)
  404. found_isa_hole = 1;
  405. }
  406. }
  407. /* Handle ISA memory hole if not already covered */
  408. if (j <= 1 && !found_isa_hole && hose->isa_mem_size)
  409. if (ppc4xx_setup_one_pcix_POM(hose, reg, hose->isa_mem_phys, 0,
  410. hose->isa_mem_size, 0, j) == 0)
  411. printk(KERN_INFO "%s: Legacy ISA memory support enabled\n",
  412. hose->dn->full_name);
  413. }
  414. static void __init ppc4xx_configure_pcix_PIMs(struct pci_controller *hose,
  415. void __iomem *reg,
  416. const struct resource *res,
  417. int big_pim,
  418. int enable_msi_hole)
  419. {
  420. resource_size_t size = resource_size(res);
  421. u32 sa;
  422. /* RAM is always at 0 */
  423. writel(0x00000000, reg + PCIX0_PIM0LAH);
  424. writel(0x00000000, reg + PCIX0_PIM0LAL);
  425. /* Calculate window size */
  426. sa = (0xffffffffu << ilog2(size)) | 1;
  427. sa |= 0x1;
  428. if (res->flags & IORESOURCE_PREFETCH)
  429. sa |= 0x2;
  430. if (enable_msi_hole)
  431. sa |= 0x4;
  432. writel(sa, reg + PCIX0_PIM0SA);
  433. if (big_pim)
  434. writel(0xffffffff, reg + PCIX0_PIM0SAH);
  435. /* Map on PCI side */
  436. writel(0x00000000, reg + PCIX0_BAR0H);
  437. writel(res->start, reg + PCIX0_BAR0L);
  438. writew(0x0006, reg + PCIX0_COMMAND);
  439. }
  440. static void __init ppc4xx_probe_pcix_bridge(struct device_node *np)
  441. {
  442. struct resource rsrc_cfg;
  443. struct resource rsrc_reg;
  444. struct resource dma_window;
  445. struct pci_controller *hose = NULL;
  446. void __iomem *reg = NULL;
  447. const int *bus_range;
  448. int big_pim = 0, msi = 0, primary = 0;
  449. /* Fetch config space registers address */
  450. if (of_address_to_resource(np, 0, &rsrc_cfg)) {
  451. printk(KERN_ERR "%s:Can't get PCI-X config register base !",
  452. np->full_name);
  453. return;
  454. }
  455. /* Fetch host bridge internal registers address */
  456. if (of_address_to_resource(np, 3, &rsrc_reg)) {
  457. printk(KERN_ERR "%s: Can't get PCI-X internal register base !",
  458. np->full_name);
  459. return;
  460. }
  461. /* Check if it supports large PIMs (440GX) */
  462. if (of_get_property(np, "large-inbound-windows", NULL))
  463. big_pim = 1;
  464. /* Check if we should enable MSIs inbound hole */
  465. if (of_get_property(np, "enable-msi-hole", NULL))
  466. msi = 1;
  467. /* Check if primary bridge */
  468. if (of_get_property(np, "primary", NULL))
  469. primary = 1;
  470. /* Get bus range if any */
  471. bus_range = of_get_property(np, "bus-range", NULL);
  472. /* Map registers */
  473. reg = ioremap(rsrc_reg.start, resource_size(&rsrc_reg));
  474. if (reg == NULL) {
  475. printk(KERN_ERR "%s: Can't map registers !", np->full_name);
  476. goto fail;
  477. }
  478. /* Allocate the host controller data structure */
  479. hose = pcibios_alloc_controller(np);
  480. if (!hose)
  481. goto fail;
  482. hose->first_busno = bus_range ? bus_range[0] : 0x0;
  483. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  484. /* Setup config space */
  485. setup_indirect_pci(hose, rsrc_cfg.start, rsrc_cfg.start + 0x4,
  486. PPC_INDIRECT_TYPE_SET_CFG_TYPE);
  487. /* Disable all windows */
  488. writel(0, reg + PCIX0_POM0SA);
  489. writel(0, reg + PCIX0_POM1SA);
  490. writel(0, reg + PCIX0_POM2SA);
  491. writel(0, reg + PCIX0_PIM0SA);
  492. writel(0, reg + PCIX0_PIM1SA);
  493. writel(0, reg + PCIX0_PIM2SA);
  494. if (big_pim) {
  495. writel(0, reg + PCIX0_PIM0SAH);
  496. writel(0, reg + PCIX0_PIM2SAH);
  497. }
  498. /* Parse outbound mapping resources */
  499. pci_process_bridge_OF_ranges(hose, np, primary);
  500. /* Parse inbound mapping resources */
  501. if (ppc4xx_parse_dma_ranges(hose, reg, &dma_window) != 0)
  502. goto fail;
  503. /* Configure outbound ranges POMs */
  504. ppc4xx_configure_pcix_POMs(hose, reg);
  505. /* Configure inbound ranges PIMs */
  506. ppc4xx_configure_pcix_PIMs(hose, reg, &dma_window, big_pim, msi);
  507. /* We don't need the registers anymore */
  508. iounmap(reg);
  509. return;
  510. fail:
  511. if (hose)
  512. pcibios_free_controller(hose);
  513. if (reg)
  514. iounmap(reg);
  515. }
  516. #ifdef CONFIG_PPC4xx_PCI_EXPRESS
  517. /*
  518. * 4xx PCI-Express part
  519. *
  520. * We support 3 parts currently based on the compatible property:
  521. *
  522. * ibm,plb-pciex-440spe
  523. * ibm,plb-pciex-405ex
  524. * ibm,plb-pciex-460ex
  525. *
  526. * Anything else will be rejected for now as they are all subtly
  527. * different unfortunately.
  528. *
  529. */
  530. #define MAX_PCIE_BUS_MAPPED 0x40
  531. struct ppc4xx_pciex_port
  532. {
  533. struct pci_controller *hose;
  534. struct device_node *node;
  535. unsigned int index;
  536. int endpoint;
  537. int link;
  538. int has_ibpre;
  539. unsigned int sdr_base;
  540. dcr_host_t dcrs;
  541. struct resource cfg_space;
  542. struct resource utl_regs;
  543. void __iomem *utl_base;
  544. };
  545. static struct ppc4xx_pciex_port *ppc4xx_pciex_ports;
  546. static unsigned int ppc4xx_pciex_port_count;
  547. struct ppc4xx_pciex_hwops
  548. {
  549. int (*core_init)(struct device_node *np);
  550. int (*port_init_hw)(struct ppc4xx_pciex_port *port);
  551. int (*setup_utl)(struct ppc4xx_pciex_port *port);
  552. void (*check_link)(struct ppc4xx_pciex_port *port);
  553. };
  554. static struct ppc4xx_pciex_hwops *ppc4xx_pciex_hwops;
  555. static int __init ppc4xx_pciex_wait_on_sdr(struct ppc4xx_pciex_port *port,
  556. unsigned int sdr_offset,
  557. unsigned int mask,
  558. unsigned int value,
  559. int timeout_ms)
  560. {
  561. u32 val;
  562. while(timeout_ms--) {
  563. val = mfdcri(SDR0, port->sdr_base + sdr_offset);
  564. if ((val & mask) == value) {
  565. pr_debug("PCIE%d: Wait on SDR %x success with tm %d (%08x)\n",
  566. port->index, sdr_offset, timeout_ms, val);
  567. return 0;
  568. }
  569. msleep(1);
  570. }
  571. return -1;
  572. }
  573. static int __init ppc4xx_pciex_port_reset_sdr(struct ppc4xx_pciex_port *port)
  574. {
  575. /* Wait for reset to complete */
  576. if (ppc4xx_pciex_wait_on_sdr(port, PESDRn_RCSSTS, 1 << 20, 0, 10)) {
  577. printk(KERN_WARNING "PCIE%d: PGRST failed\n",
  578. port->index);
  579. return -1;
  580. }
  581. return 0;
  582. }
  583. static void __init ppc4xx_pciex_check_link_sdr(struct ppc4xx_pciex_port *port)
  584. {
  585. printk(KERN_INFO "PCIE%d: Checking link...\n", port->index);
  586. /* Check for card presence detect if supported, if not, just wait for
  587. * link unconditionally.
  588. *
  589. * note that we don't fail if there is no link, we just filter out
  590. * config space accesses. That way, it will be easier to implement
  591. * hotplug later on.
  592. */
  593. if (!port->has_ibpre ||
  594. !ppc4xx_pciex_wait_on_sdr(port, PESDRn_LOOP,
  595. 1 << 28, 1 << 28, 100)) {
  596. printk(KERN_INFO
  597. "PCIE%d: Device detected, waiting for link...\n",
  598. port->index);
  599. if (ppc4xx_pciex_wait_on_sdr(port, PESDRn_LOOP,
  600. 0x1000, 0x1000, 2000))
  601. printk(KERN_WARNING
  602. "PCIE%d: Link up failed\n", port->index);
  603. else {
  604. printk(KERN_INFO
  605. "PCIE%d: link is up !\n", port->index);
  606. port->link = 1;
  607. }
  608. } else
  609. printk(KERN_INFO "PCIE%d: No device detected.\n", port->index);
  610. }
  611. #ifdef CONFIG_44x
  612. /* Check various reset bits of the 440SPe PCIe core */
  613. static int __init ppc440spe_pciex_check_reset(struct device_node *np)
  614. {
  615. u32 valPE0, valPE1, valPE2;
  616. int err = 0;
  617. /* SDR0_PEGPLLLCT1 reset */
  618. if (!(mfdcri(SDR0, PESDR0_PLLLCT1) & 0x01000000)) {
  619. /*
  620. * the PCIe core was probably already initialised
  621. * by firmware - let's re-reset RCSSET regs
  622. *
  623. * -- Shouldn't we also re-reset the whole thing ? -- BenH
  624. */
  625. pr_debug("PCIE: SDR0_PLLLCT1 already reset.\n");
  626. mtdcri(SDR0, PESDR0_440SPE_RCSSET, 0x01010000);
  627. mtdcri(SDR0, PESDR1_440SPE_RCSSET, 0x01010000);
  628. mtdcri(SDR0, PESDR2_440SPE_RCSSET, 0x01010000);
  629. }
  630. valPE0 = mfdcri(SDR0, PESDR0_440SPE_RCSSET);
  631. valPE1 = mfdcri(SDR0, PESDR1_440SPE_RCSSET);
  632. valPE2 = mfdcri(SDR0, PESDR2_440SPE_RCSSET);
  633. /* SDR0_PExRCSSET rstgu */
  634. if (!(valPE0 & 0x01000000) ||
  635. !(valPE1 & 0x01000000) ||
  636. !(valPE2 & 0x01000000)) {
  637. printk(KERN_INFO "PCIE: SDR0_PExRCSSET rstgu error\n");
  638. err = -1;
  639. }
  640. /* SDR0_PExRCSSET rstdl */
  641. if (!(valPE0 & 0x00010000) ||
  642. !(valPE1 & 0x00010000) ||
  643. !(valPE2 & 0x00010000)) {
  644. printk(KERN_INFO "PCIE: SDR0_PExRCSSET rstdl error\n");
  645. err = -1;
  646. }
  647. /* SDR0_PExRCSSET rstpyn */
  648. if ((valPE0 & 0x00001000) ||
  649. (valPE1 & 0x00001000) ||
  650. (valPE2 & 0x00001000)) {
  651. printk(KERN_INFO "PCIE: SDR0_PExRCSSET rstpyn error\n");
  652. err = -1;
  653. }
  654. /* SDR0_PExRCSSET hldplb */
  655. if ((valPE0 & 0x10000000) ||
  656. (valPE1 & 0x10000000) ||
  657. (valPE2 & 0x10000000)) {
  658. printk(KERN_INFO "PCIE: SDR0_PExRCSSET hldplb error\n");
  659. err = -1;
  660. }
  661. /* SDR0_PExRCSSET rdy */
  662. if ((valPE0 & 0x00100000) ||
  663. (valPE1 & 0x00100000) ||
  664. (valPE2 & 0x00100000)) {
  665. printk(KERN_INFO "PCIE: SDR0_PExRCSSET rdy error\n");
  666. err = -1;
  667. }
  668. /* SDR0_PExRCSSET shutdown */
  669. if ((valPE0 & 0x00000100) ||
  670. (valPE1 & 0x00000100) ||
  671. (valPE2 & 0x00000100)) {
  672. printk(KERN_INFO "PCIE: SDR0_PExRCSSET shutdown error\n");
  673. err = -1;
  674. }
  675. return err;
  676. }
  677. /* Global PCIe core initializations for 440SPe core */
  678. static int __init ppc440spe_pciex_core_init(struct device_node *np)
  679. {
  680. int time_out = 20;
  681. /* Set PLL clock receiver to LVPECL */
  682. dcri_clrset(SDR0, PESDR0_PLLLCT1, 0, 1 << 28);
  683. /* Shouldn't we do all the calibration stuff etc... here ? */
  684. if (ppc440spe_pciex_check_reset(np))
  685. return -ENXIO;
  686. if (!(mfdcri(SDR0, PESDR0_PLLLCT2) & 0x10000)) {
  687. printk(KERN_INFO "PCIE: PESDR_PLLCT2 resistance calibration "
  688. "failed (0x%08x)\n",
  689. mfdcri(SDR0, PESDR0_PLLLCT2));
  690. return -1;
  691. }
  692. /* De-assert reset of PCIe PLL, wait for lock */
  693. dcri_clrset(SDR0, PESDR0_PLLLCT1, 1 << 24, 0);
  694. udelay(3);
  695. while (time_out) {
  696. if (!(mfdcri(SDR0, PESDR0_PLLLCT3) & 0x10000000)) {
  697. time_out--;
  698. udelay(1);
  699. } else
  700. break;
  701. }
  702. if (!time_out) {
  703. printk(KERN_INFO "PCIE: VCO output not locked\n");
  704. return -1;
  705. }
  706. pr_debug("PCIE initialization OK\n");
  707. return 3;
  708. }
  709. static int __init ppc440spe_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
  710. {
  711. u32 val = 1 << 24;
  712. if (port->endpoint)
  713. val = PTYPE_LEGACY_ENDPOINT << 20;
  714. else
  715. val = PTYPE_ROOT_PORT << 20;
  716. if (port->index == 0)
  717. val |= LNKW_X8 << 12;
  718. else
  719. val |= LNKW_X4 << 12;
  720. mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET, val);
  721. mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, 0x20222222);
  722. if (ppc440spe_revA())
  723. mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x11000000);
  724. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL0SET1, 0x35000000);
  725. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL1SET1, 0x35000000);
  726. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL2SET1, 0x35000000);
  727. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL3SET1, 0x35000000);
  728. if (port->index == 0) {
  729. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL4SET1,
  730. 0x35000000);
  731. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL5SET1,
  732. 0x35000000);
  733. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL6SET1,
  734. 0x35000000);
  735. mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL7SET1,
  736. 0x35000000);
  737. }
  738. dcri_clrset(SDR0, port->sdr_base + PESDRn_RCSSET,
  739. (1 << 24) | (1 << 16), 1 << 12);
  740. return ppc4xx_pciex_port_reset_sdr(port);
  741. }
  742. static int __init ppc440speA_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
  743. {
  744. return ppc440spe_pciex_init_port_hw(port);
  745. }
  746. static int __init ppc440speB_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
  747. {
  748. int rc = ppc440spe_pciex_init_port_hw(port);
  749. port->has_ibpre = 1;
  750. return rc;
  751. }
  752. static int ppc440speA_pciex_init_utl(struct ppc4xx_pciex_port *port)
  753. {
  754. /* XXX Check what that value means... I hate magic */
  755. dcr_write(port->dcrs, DCRO_PEGPL_SPECIAL, 0x68782800);
  756. /*
  757. * Set buffer allocations and then assert VRB and TXE.
  758. */
  759. out_be32(port->utl_base + PEUTL_OUTTR, 0x08000000);
  760. out_be32(port->utl_base + PEUTL_INTR, 0x02000000);
  761. out_be32(port->utl_base + PEUTL_OPDBSZ, 0x10000000);
  762. out_be32(port->utl_base + PEUTL_PBBSZ, 0x53000000);
  763. out_be32(port->utl_base + PEUTL_IPHBSZ, 0x08000000);
  764. out_be32(port->utl_base + PEUTL_IPDBSZ, 0x10000000);
  765. out_be32(port->utl_base + PEUTL_RCIRQEN, 0x00f00000);
  766. out_be32(port->utl_base + PEUTL_PCTL, 0x80800066);
  767. return 0;
  768. }
  769. static int ppc440speB_pciex_init_utl(struct ppc4xx_pciex_port *port)
  770. {
  771. /* Report CRS to the operating system */
  772. out_be32(port->utl_base + PEUTL_PBCTL, 0x08000000);
  773. return 0;
  774. }
  775. static struct ppc4xx_pciex_hwops ppc440speA_pcie_hwops __initdata =
  776. {
  777. .core_init = ppc440spe_pciex_core_init,
  778. .port_init_hw = ppc440speA_pciex_init_port_hw,
  779. .setup_utl = ppc440speA_pciex_init_utl,
  780. .check_link = ppc4xx_pciex_check_link_sdr,
  781. };
  782. static struct ppc4xx_pciex_hwops ppc440speB_pcie_hwops __initdata =
  783. {
  784. .core_init = ppc440spe_pciex_core_init,
  785. .port_init_hw = ppc440speB_pciex_init_port_hw,
  786. .setup_utl = ppc440speB_pciex_init_utl,
  787. .check_link = ppc4xx_pciex_check_link_sdr,
  788. };
  789. static int __init ppc460ex_pciex_core_init(struct device_node *np)
  790. {
  791. /* Nothing to do, return 2 ports */
  792. return 2;
  793. }
  794. static int __init ppc460ex_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
  795. {
  796. u32 val;
  797. u32 utlset1;
  798. if (port->endpoint)
  799. val = PTYPE_LEGACY_ENDPOINT << 20;
  800. else
  801. val = PTYPE_ROOT_PORT << 20;
  802. if (port->index == 0) {
  803. val |= LNKW_X1 << 12;
  804. utlset1 = 0x20000000;
  805. } else {
  806. val |= LNKW_X4 << 12;
  807. utlset1 = 0x20101101;
  808. }
  809. mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET, val);
  810. mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, utlset1);
  811. mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x01210000);
  812. switch (port->index) {
  813. case 0:
  814. mtdcri(SDR0, PESDR0_460EX_L0CDRCTL, 0x00003230);
  815. mtdcri(SDR0, PESDR0_460EX_L0DRV, 0x00000130);
  816. mtdcri(SDR0, PESDR0_460EX_L0CLK, 0x00000006);
  817. mtdcri(SDR0, PESDR0_460EX_PHY_CTL_RST,0x10000000);
  818. break;
  819. case 1:
  820. mtdcri(SDR0, PESDR1_460EX_L0CDRCTL, 0x00003230);
  821. mtdcri(SDR0, PESDR1_460EX_L1CDRCTL, 0x00003230);
  822. mtdcri(SDR0, PESDR1_460EX_L2CDRCTL, 0x00003230);
  823. mtdcri(SDR0, PESDR1_460EX_L3CDRCTL, 0x00003230);
  824. mtdcri(SDR0, PESDR1_460EX_L0DRV, 0x00000130);
  825. mtdcri(SDR0, PESDR1_460EX_L1DRV, 0x00000130);
  826. mtdcri(SDR0, PESDR1_460EX_L2DRV, 0x00000130);
  827. mtdcri(SDR0, PESDR1_460EX_L3DRV, 0x00000130);
  828. mtdcri(SDR0, PESDR1_460EX_L0CLK, 0x00000006);
  829. mtdcri(SDR0, PESDR1_460EX_L1CLK, 0x00000006);
  830. mtdcri(SDR0, PESDR1_460EX_L2CLK, 0x00000006);
  831. mtdcri(SDR0, PESDR1_460EX_L3CLK, 0x00000006);
  832. mtdcri(SDR0, PESDR1_460EX_PHY_CTL_RST,0x10000000);
  833. break;
  834. }
  835. mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET,
  836. mfdcri(SDR0, port->sdr_base + PESDRn_RCSSET) |
  837. (PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTPYN));
  838. /* Poll for PHY reset */
  839. /* XXX FIXME add timeout */
  840. switch (port->index) {
  841. case 0:
  842. while (!(mfdcri(SDR0, PESDR0_460EX_RSTSTA) & 0x1))
  843. udelay(10);
  844. break;
  845. case 1:
  846. while (!(mfdcri(SDR0, PESDR1_460EX_RSTSTA) & 0x1))
  847. udelay(10);
  848. break;
  849. }
  850. mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET,
  851. (mfdcri(SDR0, port->sdr_base + PESDRn_RCSSET) &
  852. ~(PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTDL)) |
  853. PESDRx_RCSSET_RSTPYN);
  854. port->has_ibpre = 1;
  855. return ppc4xx_pciex_port_reset_sdr(port);
  856. }
  857. static int ppc460ex_pciex_init_utl(struct ppc4xx_pciex_port *port)
  858. {
  859. dcr_write(port->dcrs, DCRO_PEGPL_SPECIAL, 0x0);
  860. /*
  861. * Set buffer allocations and then assert VRB and TXE.
  862. */
  863. out_be32(port->utl_base + PEUTL_PBCTL, 0x0800000c);
  864. out_be32(port->utl_base + PEUTL_OUTTR, 0x08000000);
  865. out_be32(port->utl_base + PEUTL_INTR, 0x02000000);
  866. out_be32(port->utl_base + PEUTL_OPDBSZ, 0x04000000);
  867. out_be32(port->utl_base + PEUTL_PBBSZ, 0x00000000);
  868. out_be32(port->utl_base + PEUTL_IPHBSZ, 0x02000000);
  869. out_be32(port->utl_base + PEUTL_IPDBSZ, 0x04000000);
  870. out_be32(port->utl_base + PEUTL_RCIRQEN,0x00f00000);
  871. out_be32(port->utl_base + PEUTL_PCTL, 0x80800066);
  872. return 0;
  873. }
  874. static struct ppc4xx_pciex_hwops ppc460ex_pcie_hwops __initdata =
  875. {
  876. .core_init = ppc460ex_pciex_core_init,
  877. .port_init_hw = ppc460ex_pciex_init_port_hw,
  878. .setup_utl = ppc460ex_pciex_init_utl,
  879. .check_link = ppc4xx_pciex_check_link_sdr,
  880. };
  881. static int __init ppc460sx_pciex_core_init(struct device_node *np)
  882. {
  883. /* HSS drive amplitude */
  884. mtdcri(SDR0, PESDR0_460SX_HSSL0DAMP, 0xB9843211);
  885. mtdcri(SDR0, PESDR0_460SX_HSSL1DAMP, 0xB9843211);
  886. mtdcri(SDR0, PESDR0_460SX_HSSL2DAMP, 0xB9843211);
  887. mtdcri(SDR0, PESDR0_460SX_HSSL3DAMP, 0xB9843211);
  888. mtdcri(SDR0, PESDR0_460SX_HSSL4DAMP, 0xB9843211);
  889. mtdcri(SDR0, PESDR0_460SX_HSSL5DAMP, 0xB9843211);
  890. mtdcri(SDR0, PESDR0_460SX_HSSL6DAMP, 0xB9843211);
  891. mtdcri(SDR0, PESDR0_460SX_HSSL7DAMP, 0xB9843211);
  892. mtdcri(SDR0, PESDR1_460SX_HSSL0DAMP, 0xB9843211);
  893. mtdcri(SDR0, PESDR1_460SX_HSSL1DAMP, 0xB9843211);
  894. mtdcri(SDR0, PESDR1_460SX_HSSL2DAMP, 0xB9843211);
  895. mtdcri(SDR0, PESDR1_460SX_HSSL3DAMP, 0xB9843211);
  896. mtdcri(SDR0, PESDR2_460SX_HSSL0DAMP, 0xB9843211);
  897. mtdcri(SDR0, PESDR2_460SX_HSSL1DAMP, 0xB9843211);
  898. mtdcri(SDR0, PESDR2_460SX_HSSL2DAMP, 0xB9843211);
  899. mtdcri(SDR0, PESDR2_460SX_HSSL3DAMP, 0xB9843211);
  900. /* HSS TX pre-emphasis */
  901. mtdcri(SDR0, PESDR0_460SX_HSSL0COEFA, 0xDCB98987);
  902. mtdcri(SDR0, PESDR0_460SX_HSSL1COEFA, 0xDCB98987);
  903. mtdcri(SDR0, PESDR0_460SX_HSSL2COEFA, 0xDCB98987);
  904. mtdcri(SDR0, PESDR0_460SX_HSSL3COEFA, 0xDCB98987);
  905. mtdcri(SDR0, PESDR0_460SX_HSSL4COEFA, 0xDCB98987);
  906. mtdcri(SDR0, PESDR0_460SX_HSSL5COEFA, 0xDCB98987);
  907. mtdcri(SDR0, PESDR0_460SX_HSSL6COEFA, 0xDCB98987);
  908. mtdcri(SDR0, PESDR0_460SX_HSSL7COEFA, 0xDCB98987);
  909. mtdcri(SDR0, PESDR1_460SX_HSSL0COEFA, 0xDCB98987);
  910. mtdcri(SDR0, PESDR1_460SX_HSSL1COEFA, 0xDCB98987);
  911. mtdcri(SDR0, PESDR1_460SX_HSSL2COEFA, 0xDCB98987);
  912. mtdcri(SDR0, PESDR1_460SX_HSSL3COEFA, 0xDCB98987);
  913. mtdcri(SDR0, PESDR2_460SX_HSSL0COEFA, 0xDCB98987);
  914. mtdcri(SDR0, PESDR2_460SX_HSSL1COEFA, 0xDCB98987);
  915. mtdcri(SDR0, PESDR2_460SX_HSSL2COEFA, 0xDCB98987);
  916. mtdcri(SDR0, PESDR2_460SX_HSSL3COEFA, 0xDCB98987);
  917. /* HSS TX calibration control */
  918. mtdcri(SDR0, PESDR0_460SX_HSSL1CALDRV, 0x22222222);
  919. mtdcri(SDR0, PESDR1_460SX_HSSL1CALDRV, 0x22220000);
  920. mtdcri(SDR0, PESDR2_460SX_HSSL1CALDRV, 0x22220000);
  921. /* HSS TX slew control */
  922. mtdcri(SDR0, PESDR0_460SX_HSSSLEW, 0xFFFFFFFF);
  923. mtdcri(SDR0, PESDR1_460SX_HSSSLEW, 0xFFFF0000);
  924. mtdcri(SDR0, PESDR2_460SX_HSSSLEW, 0xFFFF0000);
  925. /* Set HSS PRBS enabled */
  926. mtdcri(SDR0, PESDR0_460SX_HSSCTLSET, 0x00001130);
  927. mtdcri(SDR0, PESDR2_460SX_HSSCTLSET, 0x00001130);
  928. udelay(100);
  929. /* De-assert PLLRESET */
  930. dcri_clrset(SDR0, PESDR0_PLLLCT2, 0x00000100, 0);
  931. /* Reset DL, UTL, GPL before configuration */
  932. mtdcri(SDR0, PESDR0_460SX_RCSSET,
  933. PESDRx_RCSSET_RSTDL | PESDRx_RCSSET_RSTGU);
  934. mtdcri(SDR0, PESDR1_460SX_RCSSET,
  935. PESDRx_RCSSET_RSTDL | PESDRx_RCSSET_RSTGU);
  936. mtdcri(SDR0, PESDR2_460SX_RCSSET,
  937. PESDRx_RCSSET_RSTDL | PESDRx_RCSSET_RSTGU);
  938. udelay(100);
  939. /*
  940. * If bifurcation is not enabled, u-boot would have disabled the
  941. * third PCIe port
  942. */
  943. if (((mfdcri(SDR0, PESDR1_460SX_HSSCTLSET) & 0x00000001) ==
  944. 0x00000001)) {
  945. printk(KERN_INFO "PCI: PCIE bifurcation setup successfully.\n");
  946. printk(KERN_INFO "PCI: Total 3 PCIE ports are present\n");
  947. return 3;
  948. }
  949. printk(KERN_INFO "PCI: Total 2 PCIE ports are present\n");
  950. return 2;
  951. }
  952. static int __init ppc460sx_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
  953. {
  954. if (port->endpoint)
  955. dcri_clrset(SDR0, port->sdr_base + PESDRn_UTLSET2,
  956. 0x01000000, 0);
  957. else
  958. dcri_clrset(SDR0, port->sdr_base + PESDRn_UTLSET2,
  959. 0, 0x01000000);
  960. dcri_clrset(SDR0, port->sdr_base + PESDRn_RCSSET,
  961. (PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTDL),
  962. PESDRx_RCSSET_RSTPYN);
  963. port->has_ibpre = 1;
  964. return ppc4xx_pciex_port_reset_sdr(port);
  965. }
  966. static int ppc460sx_pciex_init_utl(struct ppc4xx_pciex_port *port)
  967. {
  968. /* Max 128 Bytes */
  969. out_be32 (port->utl_base + PEUTL_PBBSZ, 0x00000000);
  970. /* Assert VRB and TXE - per datasheet turn off addr validation */
  971. out_be32(port->utl_base + PEUTL_PCTL, 0x80800000);
  972. return 0;
  973. }
  974. static void __init ppc460sx_pciex_check_link(struct ppc4xx_pciex_port *port)
  975. {
  976. void __iomem *mbase;
  977. int attempt = 50;
  978. port->link = 0;
  979. mbase = ioremap(port->cfg_space.start + 0x10000000, 0x1000);
  980. if (mbase == NULL) {
  981. printk(KERN_ERR "%s: Can't map internal config space !",
  982. port->node->full_name);
  983. goto done;
  984. }
  985. while (attempt && (0 == (in_le32(mbase + PECFG_460SX_DLLSTA)
  986. & PECFG_460SX_DLLSTA_LINKUP))) {
  987. attempt--;
  988. mdelay(10);
  989. }
  990. if (attempt)
  991. port->link = 1;
  992. done:
  993. iounmap(mbase);
  994. }
  995. static struct ppc4xx_pciex_hwops ppc460sx_pcie_hwops __initdata = {
  996. .core_init = ppc460sx_pciex_core_init,
  997. .port_init_hw = ppc460sx_pciex_init_port_hw,
  998. .setup_utl = ppc460sx_pciex_init_utl,
  999. .check_link = ppc460sx_pciex_check_link,
  1000. };
  1001. #endif /* CONFIG_44x */
  1002. #ifdef CONFIG_40x
  1003. static int __init ppc405ex_pciex_core_init(struct device_node *np)
  1004. {
  1005. /* Nothing to do, return 2 ports */
  1006. return 2;
  1007. }
  1008. static void ppc405ex_pcie_phy_reset(struct ppc4xx_pciex_port *port)
  1009. {
  1010. /* Assert the PE0_PHY reset */
  1011. mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x01010000);
  1012. msleep(1);
  1013. /* deassert the PE0_hotreset */
  1014. if (port->endpoint)
  1015. mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x01111000);
  1016. else
  1017. mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x01101000);
  1018. /* poll for phy !reset */
  1019. /* XXX FIXME add timeout */
  1020. while (!(mfdcri(SDR0, port->sdr_base + PESDRn_405EX_PHYSTA) & 0x00001000))
  1021. ;
  1022. /* deassert the PE0_gpl_utl_reset */
  1023. mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x00101000);
  1024. }
  1025. static int __init ppc405ex_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
  1026. {
  1027. u32 val;
  1028. if (port->endpoint)
  1029. val = PTYPE_LEGACY_ENDPOINT;
  1030. else
  1031. val = PTYPE_ROOT_PORT;
  1032. mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET,
  1033. 1 << 24 | val << 20 | LNKW_X1 << 12);
  1034. mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, 0x00000000);
  1035. mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x01010000);
  1036. mtdcri(SDR0, port->sdr_base + PESDRn_405EX_PHYSET1, 0x720F0000);
  1037. mtdcri(SDR0, port->sdr_base + PESDRn_405EX_PHYSET2, 0x70600003);
  1038. /*
  1039. * Only reset the PHY when no link is currently established.
  1040. * This is for the Atheros PCIe board which has problems to establish
  1041. * the link (again) after this PHY reset. All other currently tested
  1042. * PCIe boards don't show this problem.
  1043. * This has to be re-tested and fixed in a later release!
  1044. */
  1045. val = mfdcri(SDR0, port->sdr_base + PESDRn_LOOP);
  1046. if (!(val & 0x00001000))
  1047. ppc405ex_pcie_phy_reset(port);
  1048. dcr_write(port->dcrs, DCRO_PEGPL_CFG, 0x10000000); /* guarded on */
  1049. port->has_ibpre = 1;
  1050. return ppc4xx_pciex_port_reset_sdr(port);
  1051. }
  1052. static int ppc405ex_pciex_init_utl(struct ppc4xx_pciex_port *port)
  1053. {
  1054. dcr_write(port->dcrs, DCRO_PEGPL_SPECIAL, 0x0);
  1055. /*
  1056. * Set buffer allocations and then assert VRB and TXE.
  1057. */
  1058. out_be32(port->utl_base + PEUTL_OUTTR, 0x02000000);
  1059. out_be32(port->utl_base + PEUTL_INTR, 0x02000000);
  1060. out_be32(port->utl_base + PEUTL_OPDBSZ, 0x04000000);
  1061. out_be32(port->utl_base + PEUTL_PBBSZ, 0x21000000);
  1062. out_be32(port->utl_base + PEUTL_IPHBSZ, 0x02000000);
  1063. out_be32(port->utl_base + PEUTL_IPDBSZ, 0x04000000);
  1064. out_be32(port->utl_base + PEUTL_RCIRQEN, 0x00f00000);
  1065. out_be32(port->utl_base + PEUTL_PCTL, 0x80800066);
  1066. out_be32(port->utl_base + PEUTL_PBCTL, 0x08000000);
  1067. return 0;
  1068. }
  1069. static struct ppc4xx_pciex_hwops ppc405ex_pcie_hwops __initdata =
  1070. {
  1071. .core_init = ppc405ex_pciex_core_init,
  1072. .port_init_hw = ppc405ex_pciex_init_port_hw,
  1073. .setup_utl = ppc405ex_pciex_init_utl,
  1074. .check_link = ppc4xx_pciex_check_link_sdr,
  1075. };
  1076. #endif /* CONFIG_40x */
  1077. /* Check that the core has been initied and if not, do it */
  1078. static int __init ppc4xx_pciex_check_core_init(struct device_node *np)
  1079. {
  1080. static int core_init;
  1081. int count = -ENODEV;
  1082. if (core_init++)
  1083. return 0;
  1084. #ifdef CONFIG_44x
  1085. if (of_device_is_compatible(np, "ibm,plb-pciex-440spe")) {
  1086. if (ppc440spe_revA())
  1087. ppc4xx_pciex_hwops = &ppc440speA_pcie_hwops;
  1088. else
  1089. ppc4xx_pciex_hwops = &ppc440speB_pcie_hwops;
  1090. }
  1091. if (of_device_is_compatible(np, "ibm,plb-pciex-460ex"))
  1092. ppc4xx_pciex_hwops = &ppc460ex_pcie_hwops;
  1093. if (of_device_is_compatible(np, "ibm,plb-pciex-460sx"))
  1094. ppc4xx_pciex_hwops = &ppc460sx_pcie_hwops;
  1095. #endif /* CONFIG_44x */
  1096. #ifdef CONFIG_40x
  1097. if (of_device_is_compatible(np, "ibm,plb-pciex-405ex"))
  1098. ppc4xx_pciex_hwops = &ppc405ex_pcie_hwops;
  1099. #endif
  1100. if (ppc4xx_pciex_hwops == NULL) {
  1101. printk(KERN_WARNING "PCIE: unknown host type %s\n",
  1102. np->full_name);
  1103. return -ENODEV;
  1104. }
  1105. count = ppc4xx_pciex_hwops->core_init(np);
  1106. if (count > 0) {
  1107. ppc4xx_pciex_ports =
  1108. kzalloc(count * sizeof(struct ppc4xx_pciex_port),
  1109. GFP_KERNEL);
  1110. if (ppc4xx_pciex_ports) {
  1111. ppc4xx_pciex_port_count = count;
  1112. return 0;
  1113. }
  1114. printk(KERN_WARNING "PCIE: failed to allocate ports array\n");
  1115. return -ENOMEM;
  1116. }
  1117. return -ENODEV;
  1118. }
  1119. static void __init ppc4xx_pciex_port_init_mapping(struct ppc4xx_pciex_port *port)
  1120. {
  1121. /* We map PCI Express configuration based on the reg property */
  1122. dcr_write(port->dcrs, DCRO_PEGPL_CFGBAH,
  1123. RES_TO_U32_HIGH(port->cfg_space.start));
  1124. dcr_write(port->dcrs, DCRO_PEGPL_CFGBAL,
  1125. RES_TO_U32_LOW(port->cfg_space.start));
  1126. /* XXX FIXME: Use size from reg property. For now, map 512M */
  1127. dcr_write(port->dcrs, DCRO_PEGPL_CFGMSK, 0xe0000001);
  1128. /* We map UTL registers based on the reg property */
  1129. dcr_write(port->dcrs, DCRO_PEGPL_REGBAH,
  1130. RES_TO_U32_HIGH(port->utl_regs.start));
  1131. dcr_write(port->dcrs, DCRO_PEGPL_REGBAL,
  1132. RES_TO_U32_LOW(port->utl_regs.start));
  1133. /* XXX FIXME: Use size from reg property */
  1134. dcr_write(port->dcrs, DCRO_PEGPL_REGMSK, 0x00007001);
  1135. /* Disable all other outbound windows */
  1136. dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL, 0);
  1137. dcr_write(port->dcrs, DCRO_PEGPL_OMR2MSKL, 0);
  1138. dcr_write(port->dcrs, DCRO_PEGPL_OMR3MSKL, 0);
  1139. dcr_write(port->dcrs, DCRO_PEGPL_MSGMSK, 0);
  1140. }
  1141. static int __init ppc4xx_pciex_port_init(struct ppc4xx_pciex_port *port)
  1142. {
  1143. int rc = 0;
  1144. /* Init HW */
  1145. if (ppc4xx_pciex_hwops->port_init_hw)
  1146. rc = ppc4xx_pciex_hwops->port_init_hw(port);
  1147. if (rc != 0)
  1148. return rc;
  1149. /*
  1150. * Initialize mapping: disable all regions and configure
  1151. * CFG and REG regions based on resources in the device tree
  1152. */
  1153. ppc4xx_pciex_port_init_mapping(port);
  1154. if (ppc4xx_pciex_hwops->check_link)
  1155. ppc4xx_pciex_hwops->check_link(port);
  1156. /*
  1157. * Map UTL
  1158. */
  1159. port->utl_base = ioremap(port->utl_regs.start, 0x100);
  1160. BUG_ON(port->utl_base == NULL);
  1161. /*
  1162. * Setup UTL registers --BenH.
  1163. */
  1164. if (ppc4xx_pciex_hwops->setup_utl)
  1165. ppc4xx_pciex_hwops->setup_utl(port);
  1166. /*
  1167. * Check for VC0 active or PLL Locked and assert RDY.
  1168. */
  1169. if (port->sdr_base) {
  1170. if (of_device_is_compatible(port->node,
  1171. "ibm,plb-pciex-460sx")){
  1172. if (port->link && ppc4xx_pciex_wait_on_sdr(port,
  1173. PESDRn_RCSSTS,
  1174. 1 << 12, 1 << 12, 5000)) {
  1175. printk(KERN_INFO "PCIE%d: PLL not locked\n",
  1176. port->index);
  1177. port->link = 0;
  1178. }
  1179. } else if (port->link &&
  1180. ppc4xx_pciex_wait_on_sdr(port, PESDRn_RCSSTS,
  1181. 1 << 16, 1 << 16, 5000)) {
  1182. printk(KERN_INFO "PCIE%d: VC0 not active\n",
  1183. port->index);
  1184. port->link = 0;
  1185. }
  1186. dcri_clrset(SDR0, port->sdr_base + PESDRn_RCSSET, 0, 1 << 20);
  1187. }
  1188. msleep(100);
  1189. return 0;
  1190. }
  1191. static int ppc4xx_pciex_validate_bdf(struct ppc4xx_pciex_port *port,
  1192. struct pci_bus *bus,
  1193. unsigned int devfn)
  1194. {
  1195. static int message;
  1196. /* Endpoint can not generate upstream(remote) config cycles */
  1197. if (port->endpoint && bus->number != port->hose->first_busno)
  1198. return PCIBIOS_DEVICE_NOT_FOUND;
  1199. /* Check we are within the mapped range */
  1200. if (bus->number > port->hose->last_busno) {
  1201. if (!message) {
  1202. printk(KERN_WARNING "Warning! Probing bus %u"
  1203. " out of range !\n", bus->number);
  1204. message++;
  1205. }
  1206. return PCIBIOS_DEVICE_NOT_FOUND;
  1207. }
  1208. /* The root complex has only one device / function */
  1209. if (bus->number == port->hose->first_busno && devfn != 0)
  1210. return PCIBIOS_DEVICE_NOT_FOUND;
  1211. /* The other side of the RC has only one device as well */
  1212. if (bus->number == (port->hose->first_busno + 1) &&
  1213. PCI_SLOT(devfn) != 0)
  1214. return PCIBIOS_DEVICE_NOT_FOUND;
  1215. /* Check if we have a link */
  1216. if ((bus->number != port->hose->first_busno) && !port->link)
  1217. return PCIBIOS_DEVICE_NOT_FOUND;
  1218. return 0;
  1219. }
  1220. static void __iomem *ppc4xx_pciex_get_config_base(struct ppc4xx_pciex_port *port,
  1221. struct pci_bus *bus,
  1222. unsigned int devfn)
  1223. {
  1224. int relbus;
  1225. /* Remove the casts when we finally remove the stupid volatile
  1226. * in struct pci_controller
  1227. */
  1228. if (bus->number == port->hose->first_busno)
  1229. return (void __iomem *)port->hose->cfg_addr;
  1230. relbus = bus->number - (port->hose->first_busno + 1);
  1231. return (void __iomem *)port->hose->cfg_data +
  1232. ((relbus << 20) | (devfn << 12));
  1233. }
  1234. static int ppc4xx_pciex_read_config(struct pci_bus *bus, unsigned int devfn,
  1235. int offset, int len, u32 *val)
  1236. {
  1237. struct pci_controller *hose = pci_bus_to_host(bus);
  1238. struct ppc4xx_pciex_port *port =
  1239. &ppc4xx_pciex_ports[hose->indirect_type];
  1240. void __iomem *addr;
  1241. u32 gpl_cfg;
  1242. BUG_ON(hose != port->hose);
  1243. if (ppc4xx_pciex_validate_bdf(port, bus, devfn) != 0)
  1244. return PCIBIOS_DEVICE_NOT_FOUND;
  1245. addr = ppc4xx_pciex_get_config_base(port, bus, devfn);
  1246. /*
  1247. * Reading from configuration space of non-existing device can
  1248. * generate transaction errors. For the read duration we suppress
  1249. * assertion of machine check exceptions to avoid those.
  1250. */
  1251. gpl_cfg = dcr_read(port->dcrs, DCRO_PEGPL_CFG);
  1252. dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg | GPL_DMER_MASK_DISA);
  1253. /* Make sure no CRS is recorded */
  1254. out_be32(port->utl_base + PEUTL_RCSTA, 0x00040000);
  1255. switch (len) {
  1256. case 1:
  1257. *val = in_8((u8 *)(addr + offset));
  1258. break;
  1259. case 2:
  1260. *val = in_le16((u16 *)(addr + offset));
  1261. break;
  1262. default:
  1263. *val = in_le32((u32 *)(addr + offset));
  1264. break;
  1265. }
  1266. pr_debug("pcie-config-read: bus=%3d [%3d..%3d] devfn=0x%04x"
  1267. " offset=0x%04x len=%d, addr=0x%p val=0x%08x\n",
  1268. bus->number, hose->first_busno, hose->last_busno,
  1269. devfn, offset, len, addr + offset, *val);
  1270. /* Check for CRS (440SPe rev B does that for us but heh ..) */
  1271. if (in_be32(port->utl_base + PEUTL_RCSTA) & 0x00040000) {
  1272. pr_debug("Got CRS !\n");
  1273. if (len != 4 || offset != 0)
  1274. return PCIBIOS_DEVICE_NOT_FOUND;
  1275. *val = 0xffff0001;
  1276. }
  1277. dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg);
  1278. return PCIBIOS_SUCCESSFUL;
  1279. }
  1280. static int ppc4xx_pciex_write_config(struct pci_bus *bus, unsigned int devfn,
  1281. int offset, int len, u32 val)
  1282. {
  1283. struct pci_controller *hose = pci_bus_to_host(bus);
  1284. struct ppc4xx_pciex_port *port =
  1285. &ppc4xx_pciex_ports[hose->indirect_type];
  1286. void __iomem *addr;
  1287. u32 gpl_cfg;
  1288. if (ppc4xx_pciex_validate_bdf(port, bus, devfn) != 0)
  1289. return PCIBIOS_DEVICE_NOT_FOUND;
  1290. addr = ppc4xx_pciex_get_config_base(port, bus, devfn);
  1291. /*
  1292. * Reading from configuration space of non-existing device can
  1293. * generate transaction errors. For the read duration we suppress
  1294. * assertion of machine check exceptions to avoid those.
  1295. */
  1296. gpl_cfg = dcr_read(port->dcrs, DCRO_PEGPL_CFG);
  1297. dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg | GPL_DMER_MASK_DISA);
  1298. pr_debug("pcie-config-write: bus=%3d [%3d..%3d] devfn=0x%04x"
  1299. " offset=0x%04x len=%d, addr=0x%p val=0x%08x\n",
  1300. bus->number, hose->first_busno, hose->last_busno,
  1301. devfn, offset, len, addr + offset, val);
  1302. switch (len) {
  1303. case 1:
  1304. out_8((u8 *)(addr + offset), val);
  1305. break;
  1306. case 2:
  1307. out_le16((u16 *)(addr + offset), val);
  1308. break;
  1309. default:
  1310. out_le32((u32 *)(addr + offset), val);
  1311. break;
  1312. }
  1313. dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg);
  1314. return PCIBIOS_SUCCESSFUL;
  1315. }
  1316. static struct pci_ops ppc4xx_pciex_pci_ops =
  1317. {
  1318. .read = ppc4xx_pciex_read_config,
  1319. .write = ppc4xx_pciex_write_config,
  1320. };
  1321. static int __init ppc4xx_setup_one_pciex_POM(struct ppc4xx_pciex_port *port,
  1322. struct pci_controller *hose,
  1323. void __iomem *mbase,
  1324. u64 plb_addr,
  1325. u64 pci_addr,
  1326. u64 size,
  1327. unsigned int flags,
  1328. int index)
  1329. {
  1330. u32 lah, lal, pciah, pcial, sa;
  1331. if (!is_power_of_2(size) ||
  1332. (index < 2 && size < 0x100000) ||
  1333. (index == 2 && size < 0x100) ||
  1334. (plb_addr & (size - 1)) != 0) {
  1335. printk(KERN_WARNING "%s: Resource out of range\n",
  1336. hose->dn->full_name);
  1337. return -1;
  1338. }
  1339. /* Calculate register values */
  1340. lah = RES_TO_U32_HIGH(plb_addr);
  1341. lal = RES_TO_U32_LOW(plb_addr);
  1342. pciah = RES_TO_U32_HIGH(pci_addr);
  1343. pcial = RES_TO_U32_LOW(pci_addr);
  1344. sa = (0xffffffffu << ilog2(size)) | 0x1;
  1345. /* Program register values */
  1346. switch (index) {
  1347. case 0:
  1348. out_le32(mbase + PECFG_POM0LAH, pciah);
  1349. out_le32(mbase + PECFG_POM0LAL, pcial);
  1350. dcr_write(port->dcrs, DCRO_PEGPL_OMR1BAH, lah);
  1351. dcr_write(port->dcrs, DCRO_PEGPL_OMR1BAL, lal);
  1352. dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKH, 0x7fffffff);
  1353. /*Enabled and single region */
  1354. if (of_device_is_compatible(port->node, "ibm,plb-pciex-460sx"))
  1355. dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL,
  1356. sa | DCRO_PEGPL_460SX_OMR1MSKL_UOT
  1357. | DCRO_PEGPL_OMRxMSKL_VAL);
  1358. else
  1359. dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL,
  1360. sa | DCRO_PEGPL_OMR1MSKL_UOT
  1361. | DCRO_PEGPL_OMRxMSKL_VAL);
  1362. break;
  1363. case 1:
  1364. out_le32(mbase + PECFG_POM1LAH, pciah);
  1365. out_le32(mbase + PECFG_POM1LAL, pcial);
  1366. dcr_write(port->dcrs, DCRO_PEGPL_OMR2BAH, lah);
  1367. dcr_write(port->dcrs, DCRO_PEGPL_OMR2BAL, lal);
  1368. dcr_write(port->dcrs, DCRO_PEGPL_OMR2MSKH, 0x7fffffff);
  1369. dcr_write(port->dcrs, DCRO_PEGPL_OMR2MSKL,
  1370. sa | DCRO_PEGPL_OMRxMSKL_VAL);
  1371. break;
  1372. case 2:
  1373. out_le32(mbase + PECFG_POM2LAH, pciah);
  1374. out_le32(mbase + PECFG_POM2LAL, pcial);
  1375. dcr_write(port->dcrs, DCRO_PEGPL_OMR3BAH, lah);
  1376. dcr_write(port->dcrs, DCRO_PEGPL_OMR3BAL, lal);
  1377. dcr_write(port->dcrs, DCRO_PEGPL_OMR3MSKH, 0x7fffffff);
  1378. /* Note that 3 here means enabled | IO space !!! */
  1379. dcr_write(port->dcrs, DCRO_PEGPL_OMR3MSKL,
  1380. sa | DCRO_PEGPL_OMR3MSKL_IO
  1381. | DCRO_PEGPL_OMRxMSKL_VAL);
  1382. break;
  1383. }
  1384. return 0;
  1385. }
  1386. static void __init ppc4xx_configure_pciex_POMs(struct ppc4xx_pciex_port *port,
  1387. struct pci_controller *hose,
  1388. void __iomem *mbase)
  1389. {
  1390. int i, j, found_isa_hole = 0;
  1391. /* Setup outbound memory windows */
  1392. for (i = j = 0; i < 3; i++) {
  1393. struct resource *res = &hose->mem_resources[i];
  1394. /* we only care about memory windows */
  1395. if (!(res->flags & IORESOURCE_MEM))
  1396. continue;
  1397. if (j > 1) {
  1398. printk(KERN_WARNING "%s: Too many ranges\n",
  1399. port->node->full_name);
  1400. break;
  1401. }
  1402. /* Configure the resource */
  1403. if (ppc4xx_setup_one_pciex_POM(port, hose, mbase,
  1404. res->start,
  1405. res->start - hose->pci_mem_offset,
  1406. resource_size(res),
  1407. res->flags,
  1408. j) == 0) {
  1409. j++;
  1410. /* If the resource PCI address is 0 then we have our
  1411. * ISA memory hole
  1412. */
  1413. if (res->start == hose->pci_mem_offset)
  1414. found_isa_hole = 1;
  1415. }
  1416. }
  1417. /* Handle ISA memory hole if not already covered */
  1418. if (j <= 1 && !found_isa_hole && hose->isa_mem_size)
  1419. if (ppc4xx_setup_one_pciex_POM(port, hose, mbase,
  1420. hose->isa_mem_phys, 0,
  1421. hose->isa_mem_size, 0, j) == 0)
  1422. printk(KERN_INFO "%s: Legacy ISA memory support enabled\n",
  1423. hose->dn->full_name);
  1424. /* Configure IO, always 64K starting at 0. We hard wire it to 64K !
  1425. * Note also that it -has- to be region index 2 on this HW
  1426. */
  1427. if (hose->io_resource.flags & IORESOURCE_IO)
  1428. ppc4xx_setup_one_pciex_POM(port, hose, mbase,
  1429. hose->io_base_phys, 0,
  1430. 0x10000, IORESOURCE_IO, 2);
  1431. }
  1432. static void __init ppc4xx_configure_pciex_PIMs(struct ppc4xx_pciex_port *port,
  1433. struct pci_controller *hose,
  1434. void __iomem *mbase,
  1435. struct resource *res)
  1436. {
  1437. resource_size_t size = resource_size(res);
  1438. u64 sa;
  1439. if (port->endpoint) {
  1440. resource_size_t ep_addr = 0;
  1441. resource_size_t ep_size = 32 << 20;
  1442. /* Currently we map a fixed 64MByte window to PLB address
  1443. * 0 (SDRAM). This should probably be configurable via a dts
  1444. * property.
  1445. */
  1446. /* Calculate window size */
  1447. sa = (0xffffffffffffffffull << ilog2(ep_size));
  1448. /* Setup BAR0 */
  1449. out_le32(mbase + PECFG_BAR0HMPA, RES_TO_U32_HIGH(sa));
  1450. out_le32(mbase + PECFG_BAR0LMPA, RES_TO_U32_LOW(sa) |
  1451. PCI_BASE_ADDRESS_MEM_TYPE_64);
  1452. /* Disable BAR1 & BAR2 */
  1453. out_le32(mbase + PECFG_BAR1MPA, 0);
  1454. out_le32(mbase + PECFG_BAR2HMPA, 0);
  1455. out_le32(mbase + PECFG_BAR2LMPA, 0);
  1456. out_le32(mbase + PECFG_PIM01SAH, RES_TO_U32_HIGH(sa));
  1457. out_le32(mbase + PECFG_PIM01SAL, RES_TO_U32_LOW(sa));
  1458. out_le32(mbase + PCI_BASE_ADDRESS_0, RES_TO_U32_LOW(ep_addr));
  1459. out_le32(mbase + PCI_BASE_ADDRESS_1, RES_TO_U32_HIGH(ep_addr));
  1460. } else {
  1461. /* Calculate window size */
  1462. sa = (0xffffffffffffffffull << ilog2(size));
  1463. if (res->flags & IORESOURCE_PREFETCH)
  1464. sa |= 0x8;
  1465. if (of_device_is_compatible(port->node, "ibm,plb-pciex-460sx"))
  1466. sa |= PCI_BASE_ADDRESS_MEM_TYPE_64;
  1467. out_le32(mbase + PECFG_BAR0HMPA, RES_TO_U32_HIGH(sa));
  1468. out_le32(mbase + PECFG_BAR0LMPA, RES_TO_U32_LOW(sa));
  1469. /* The setup of the split looks weird to me ... let's see
  1470. * if it works
  1471. */
  1472. out_le32(mbase + PECFG_PIM0LAL, 0x00000000);
  1473. out_le32(mbase + PECFG_PIM0LAH, 0x00000000);
  1474. out_le32(mbase + PECFG_PIM1LAL, 0x00000000);
  1475. out_le32(mbase + PECFG_PIM1LAH, 0x00000000);
  1476. out_le32(mbase + PECFG_PIM01SAH, 0xffff0000);
  1477. out_le32(mbase + PECFG_PIM01SAL, 0x00000000);
  1478. out_le32(mbase + PCI_BASE_ADDRESS_0, RES_TO_U32_LOW(res->start));
  1479. out_le32(mbase + PCI_BASE_ADDRESS_1, RES_TO_U32_HIGH(res->start));
  1480. }
  1481. /* Enable inbound mapping */
  1482. out_le32(mbase + PECFG_PIMEN, 0x1);
  1483. /* Enable I/O, Mem, and Busmaster cycles */
  1484. out_le16(mbase + PCI_COMMAND,
  1485. in_le16(mbase + PCI_COMMAND) |
  1486. PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  1487. }
  1488. static void __init ppc4xx_pciex_port_setup_hose(struct ppc4xx_pciex_port *port)
  1489. {
  1490. struct resource dma_window;
  1491. struct pci_controller *hose = NULL;
  1492. const int *bus_range;
  1493. int primary = 0, busses;
  1494. void __iomem *mbase = NULL, *cfg_data = NULL;
  1495. const u32 *pval;
  1496. u32 val;
  1497. /* Check if primary bridge */
  1498. if (of_get_property(port->node, "primary", NULL))
  1499. primary = 1;
  1500. /* Get bus range if any */
  1501. bus_range = of_get_property(port->node, "bus-range", NULL);
  1502. /* Allocate the host controller data structure */
  1503. hose = pcibios_alloc_controller(port->node);
  1504. if (!hose)
  1505. goto fail;
  1506. /* We stick the port number in "indirect_type" so the config space
  1507. * ops can retrieve the port data structure easily
  1508. */
  1509. hose->indirect_type = port->index;
  1510. /* Get bus range */
  1511. hose->first_busno = bus_range ? bus_range[0] : 0x0;
  1512. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  1513. /* Because of how big mapping the config space is (1M per bus), we
  1514. * limit how many busses we support. In the long run, we could replace
  1515. * that with something akin to kmap_atomic instead. We set aside 1 bus
  1516. * for the host itself too.
  1517. */
  1518. busses = hose->last_busno - hose->first_busno; /* This is off by 1 */
  1519. if (busses > MAX_PCIE_BUS_MAPPED) {
  1520. busses = MAX_PCIE_BUS_MAPPED;
  1521. hose->last_busno = hose->first_busno + busses;
  1522. }
  1523. if (!port->endpoint) {
  1524. /* Only map the external config space in cfg_data for
  1525. * PCIe root-complexes. External space is 1M per bus
  1526. */
  1527. cfg_data = ioremap(port->cfg_space.start +
  1528. (hose->first_busno + 1) * 0x100000,
  1529. busses * 0x100000);
  1530. if (cfg_data == NULL) {
  1531. printk(KERN_ERR "%s: Can't map external config space !",
  1532. port->node->full_name);
  1533. goto fail;
  1534. }
  1535. hose->cfg_data = cfg_data;
  1536. }
  1537. /* Always map the host config space in cfg_addr.
  1538. * Internal space is 4K
  1539. */
  1540. mbase = ioremap(port->cfg_space.start + 0x10000000, 0x1000);
  1541. if (mbase == NULL) {
  1542. printk(KERN_ERR "%s: Can't map internal config space !",
  1543. port->node->full_name);
  1544. goto fail;
  1545. }
  1546. hose->cfg_addr = mbase;
  1547. pr_debug("PCIE %s, bus %d..%d\n", port->node->full_name,
  1548. hose->first_busno, hose->last_busno);
  1549. pr_debug(" config space mapped at: root @0x%p, other @0x%p\n",
  1550. hose->cfg_addr, hose->cfg_data);
  1551. /* Setup config space */
  1552. hose->ops = &ppc4xx_pciex_pci_ops;
  1553. port->hose = hose;
  1554. mbase = (void __iomem *)hose->cfg_addr;
  1555. if (!port->endpoint) {
  1556. /*
  1557. * Set bus numbers on our root port
  1558. */
  1559. out_8(mbase + PCI_PRIMARY_BUS, hose->first_busno);
  1560. out_8(mbase + PCI_SECONDARY_BUS, hose->first_busno + 1);
  1561. out_8(mbase + PCI_SUBORDINATE_BUS, hose->last_busno);
  1562. }
  1563. /*
  1564. * OMRs are already reset, also disable PIMs
  1565. */
  1566. out_le32(mbase + PECFG_PIMEN, 0);
  1567. /* Parse outbound mapping resources */
  1568. pci_process_bridge_OF_ranges(hose, port->node, primary);
  1569. /* Parse inbound mapping resources */
  1570. if (ppc4xx_parse_dma_ranges(hose, mbase, &dma_window) != 0)
  1571. goto fail;
  1572. /* Configure outbound ranges POMs */
  1573. ppc4xx_configure_pciex_POMs(port, hose, mbase);
  1574. /* Configure inbound ranges PIMs */
  1575. ppc4xx_configure_pciex_PIMs(port, hose, mbase, &dma_window);
  1576. /* The root complex doesn't show up if we don't set some vendor
  1577. * and device IDs into it. The defaults below are the same bogus
  1578. * one that the initial code in arch/ppc had. This can be
  1579. * overwritten by setting the "vendor-id/device-id" properties
  1580. * in the pciex node.
  1581. */
  1582. /* Get the (optional) vendor-/device-id from the device-tree */
  1583. pval = of_get_property(port->node, "vendor-id", NULL);
  1584. if (pval) {
  1585. val = *pval;
  1586. } else {
  1587. if (!port->endpoint)
  1588. val = 0xaaa0 + port->index;
  1589. else
  1590. val = 0xeee0 + port->index;
  1591. }
  1592. out_le16(mbase + 0x200, val);
  1593. pval = of_get_property(port->node, "device-id", NULL);
  1594. if (pval) {
  1595. val = *pval;
  1596. } else {
  1597. if (!port->endpoint)
  1598. val = 0xbed0 + port->index;
  1599. else
  1600. val = 0xfed0 + port->index;
  1601. }
  1602. out_le16(mbase + 0x202, val);
  1603. /* Enable Bus master, memory, and io space */
  1604. if (of_device_is_compatible(port->node, "ibm,plb-pciex-460sx"))
  1605. out_le16(mbase + 0x204, 0x7);
  1606. if (!port->endpoint) {
  1607. /* Set Class Code to PCI-PCI bridge and Revision Id to 1 */
  1608. out_le32(mbase + 0x208, 0x06040001);
  1609. printk(KERN_INFO "PCIE%d: successfully set as root-complex\n",
  1610. port->index);
  1611. } else {
  1612. /* Set Class Code to Processor/PPC */
  1613. out_le32(mbase + 0x208, 0x0b200001);
  1614. printk(KERN_INFO "PCIE%d: successfully set as endpoint\n",
  1615. port->index);
  1616. }
  1617. return;
  1618. fail:
  1619. if (hose)
  1620. pcibios_free_controller(hose);
  1621. if (cfg_data)
  1622. iounmap(cfg_data);
  1623. if (mbase)
  1624. iounmap(mbase);
  1625. }
  1626. static void __init ppc4xx_probe_pciex_bridge(struct device_node *np)
  1627. {
  1628. struct ppc4xx_pciex_port *port;
  1629. const u32 *pval;
  1630. int portno;
  1631. unsigned int dcrs;
  1632. const char *val;
  1633. /* First, proceed to core initialization as we assume there's
  1634. * only one PCIe core in the system
  1635. */
  1636. if (ppc4xx_pciex_check_core_init(np))
  1637. return;
  1638. /* Get the port number from the device-tree */
  1639. pval = of_get_property(np, "port", NULL);
  1640. if (pval == NULL) {
  1641. printk(KERN_ERR "PCIE: Can't find port number for %s\n",
  1642. np->full_name);
  1643. return;
  1644. }
  1645. portno = *pval;
  1646. if (portno >= ppc4xx_pciex_port_count) {
  1647. printk(KERN_ERR "PCIE: port number out of range for %s\n",
  1648. np->full_name);
  1649. return;
  1650. }
  1651. port = &ppc4xx_pciex_ports[portno];
  1652. port->index = portno;
  1653. /*
  1654. * Check if device is enabled
  1655. */
  1656. if (!of_device_is_available(np)) {
  1657. printk(KERN_INFO "PCIE%d: Port disabled via device-tree\n", port->index);
  1658. return;
  1659. }
  1660. port->node = of_node_get(np);
  1661. pval = of_get_property(np, "sdr-base", NULL);
  1662. if (pval == NULL) {
  1663. printk(KERN_ERR "PCIE: missing sdr-base for %s\n",
  1664. np->full_name);
  1665. return;
  1666. }
  1667. port->sdr_base = *pval;
  1668. /* Check if device_type property is set to "pci" or "pci-endpoint".
  1669. * Resulting from this setup this PCIe port will be configured
  1670. * as root-complex or as endpoint.
  1671. */
  1672. val = of_get_property(port->node, "device_type", NULL);
  1673. if (!strcmp(val, "pci-endpoint")) {
  1674. port->endpoint = 1;
  1675. } else if (!strcmp(val, "pci")) {
  1676. port->endpoint = 0;
  1677. } else {
  1678. printk(KERN_ERR "PCIE: missing or incorrect device_type for %s\n",
  1679. np->full_name);
  1680. return;
  1681. }
  1682. /* Fetch config space registers address */
  1683. if (of_address_to_resource(np, 0, &port->cfg_space)) {
  1684. printk(KERN_ERR "%s: Can't get PCI-E config space !",
  1685. np->full_name);
  1686. return;
  1687. }
  1688. /* Fetch host bridge internal registers address */
  1689. if (of_address_to_resource(np, 1, &port->utl_regs)) {
  1690. printk(KERN_ERR "%s: Can't get UTL register base !",
  1691. np->full_name);
  1692. return;
  1693. }
  1694. /* Map DCRs */
  1695. dcrs = dcr_resource_start(np, 0);
  1696. if (dcrs == 0) {
  1697. printk(KERN_ERR "%s: Can't get DCR register base !",
  1698. np->full_name);
  1699. return;
  1700. }
  1701. port->dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
  1702. /* Initialize the port specific registers */
  1703. if (ppc4xx_pciex_port_init(port)) {
  1704. printk(KERN_WARNING "PCIE%d: Port init failed\n", port->index);
  1705. return;
  1706. }
  1707. /* Setup the linux hose data structure */
  1708. ppc4xx_pciex_port_setup_hose(port);
  1709. }
  1710. #endif /* CONFIG_PPC4xx_PCI_EXPRESS */
  1711. static int __init ppc4xx_pci_find_bridges(void)
  1712. {
  1713. struct device_node *np;
  1714. pci_add_flags(PCI_ENABLE_PROC_DOMAINS | PCI_COMPAT_DOMAIN_0);
  1715. #ifdef CONFIG_PPC4xx_PCI_EXPRESS
  1716. for_each_compatible_node(np, NULL, "ibm,plb-pciex")
  1717. ppc4xx_probe_pciex_bridge(np);
  1718. #endif
  1719. for_each_compatible_node(np, NULL, "ibm,plb-pcix")
  1720. ppc4xx_probe_pcix_bridge(np);
  1721. for_each_compatible_node(np, NULL, "ibm,plb-pci")
  1722. ppc4xx_probe_pci_bridge(np);
  1723. return 0;
  1724. }
  1725. arch_initcall(ppc4xx_pci_find_bridges);